cmdide.c revision 1.11.2.6 1 1.11.2.6 skrll /* $NetBSD: cmdide.c,v 1.11.2.6 2005/03/04 16:45:15 skrll Exp $ */
2 1.11.2.2 skrll
3 1.11.2.2 skrll /*
4 1.11.2.2 skrll * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.11.2.2 skrll *
6 1.11.2.2 skrll * Redistribution and use in source and binary forms, with or without
7 1.11.2.2 skrll * modification, are permitted provided that the following conditions
8 1.11.2.2 skrll * are met:
9 1.11.2.2 skrll * 1. Redistributions of source code must retain the above copyright
10 1.11.2.2 skrll * notice, this list of conditions and the following disclaimer.
11 1.11.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
12 1.11.2.2 skrll * notice, this list of conditions and the following disclaimer in the
13 1.11.2.2 skrll * documentation and/or other materials provided with the distribution.
14 1.11.2.2 skrll * 3. All advertising materials mentioning features or use of this software
15 1.11.2.2 skrll * must display the following acknowledgement:
16 1.11.2.2 skrll * This product includes software developed by Manuel Bouyer.
17 1.11.2.2 skrll * 4. The name of the author may not be used to endorse or promote products
18 1.11.2.2 skrll * derived from this software without specific prior written permission.
19 1.11.2.2 skrll *
20 1.11.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.11.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.11.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.11.2.6 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.11.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.11.2.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.11.2.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.11.2.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.11.2.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.11.2.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.11.2.2 skrll */
31 1.11.2.2 skrll
32 1.11.2.2 skrll #include <sys/param.h>
33 1.11.2.2 skrll #include <sys/systm.h>
34 1.11.2.2 skrll #include <sys/malloc.h>
35 1.11.2.2 skrll
36 1.11.2.2 skrll #include <dev/pci/pcivar.h>
37 1.11.2.2 skrll #include <dev/pci/pcidevs.h>
38 1.11.2.2 skrll #include <dev/pci/pciidereg.h>
39 1.11.2.2 skrll #include <dev/pci/pciidevar.h>
40 1.11.2.2 skrll #include <dev/pci/pciide_cmd_reg.h>
41 1.11.2.2 skrll
42 1.11.2.2 skrll
43 1.11.2.2 skrll static int cmdide_match(struct device *, struct cfdata *, void *);
44 1.11.2.2 skrll static void cmdide_attach(struct device *, struct device *, void *);
45 1.11.2.2 skrll
46 1.11.2.2 skrll CFATTACH_DECL(cmdide, sizeof(struct pciide_softc),
47 1.11.2.2 skrll cmdide_match, cmdide_attach, NULL, NULL);
48 1.11.2.2 skrll
49 1.11.2.2 skrll static void cmd_chip_map(struct pciide_softc*, struct pci_attach_args*);
50 1.11.2.2 skrll static void cmd0643_9_chip_map(struct pciide_softc*, struct pci_attach_args*);
51 1.11.2.3 skrll static void cmd0643_9_setup_channel(struct ata_channel*);
52 1.11.2.2 skrll static void cmd_channel_map(struct pci_attach_args *, struct pciide_softc *,
53 1.11.2.2 skrll int);
54 1.11.2.2 skrll static int cmd_pci_intr(void *);
55 1.11.2.3 skrll static void cmd646_9_irqack(struct ata_channel *);
56 1.11.2.2 skrll static void cmd680_chip_map(struct pciide_softc*, struct pci_attach_args*);
57 1.11.2.3 skrll static void cmd680_setup_channel(struct ata_channel*);
58 1.11.2.2 skrll static void cmd680_channel_map(struct pci_attach_args *, struct pciide_softc *,
59 1.11.2.2 skrll int);
60 1.11.2.2 skrll
61 1.11.2.2 skrll static const struct pciide_product_desc pciide_cmd_products[] = {
62 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_640,
63 1.11.2.2 skrll 0,
64 1.11.2.2 skrll "CMD Technology PCI0640",
65 1.11.2.2 skrll cmd_chip_map
66 1.11.2.2 skrll },
67 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_643,
68 1.11.2.2 skrll 0,
69 1.11.2.2 skrll "CMD Technology PCI0643",
70 1.11.2.2 skrll cmd0643_9_chip_map,
71 1.11.2.2 skrll },
72 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_646,
73 1.11.2.2 skrll 0,
74 1.11.2.2 skrll "CMD Technology PCI0646",
75 1.11.2.2 skrll cmd0643_9_chip_map,
76 1.11.2.2 skrll },
77 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_648,
78 1.11.2.2 skrll 0,
79 1.11.2.2 skrll "CMD Technology PCI0648",
80 1.11.2.2 skrll cmd0643_9_chip_map,
81 1.11.2.2 skrll },
82 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_649,
83 1.11.2.2 skrll 0,
84 1.11.2.2 skrll "CMD Technology PCI0649",
85 1.11.2.2 skrll cmd0643_9_chip_map,
86 1.11.2.2 skrll },
87 1.11.2.2 skrll { PCI_PRODUCT_CMDTECH_680,
88 1.11.2.2 skrll 0,
89 1.11.2.2 skrll "Silicon Image 0680",
90 1.11.2.2 skrll cmd680_chip_map,
91 1.11.2.2 skrll },
92 1.11.2.2 skrll { 0,
93 1.11.2.2 skrll 0,
94 1.11.2.2 skrll NULL,
95 1.11.2.2 skrll NULL
96 1.11.2.2 skrll }
97 1.11.2.2 skrll };
98 1.11.2.2 skrll
99 1.11.2.2 skrll static int
100 1.11.2.2 skrll cmdide_match(struct device *parent, struct cfdata *match, void *aux)
101 1.11.2.2 skrll {
102 1.11.2.2 skrll struct pci_attach_args *pa = aux;
103 1.11.2.2 skrll
104 1.11.2.2 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
105 1.11.2.2 skrll if (pciide_lookup_product(pa->pa_id, pciide_cmd_products))
106 1.11.2.2 skrll return (2);
107 1.11.2.2 skrll }
108 1.11.2.2 skrll return (0);
109 1.11.2.2 skrll }
110 1.11.2.2 skrll
111 1.11.2.2 skrll static void
112 1.11.2.2 skrll cmdide_attach(struct device *parent, struct device *self, void *aux)
113 1.11.2.2 skrll {
114 1.11.2.2 skrll struct pci_attach_args *pa = aux;
115 1.11.2.2 skrll struct pciide_softc *sc = (struct pciide_softc *)self;
116 1.11.2.2 skrll
117 1.11.2.2 skrll pciide_common_attach(sc, pa,
118 1.11.2.2 skrll pciide_lookup_product(pa->pa_id, pciide_cmd_products));
119 1.11.2.2 skrll
120 1.11.2.2 skrll }
121 1.11.2.2 skrll
122 1.11.2.2 skrll static void
123 1.11.2.2 skrll cmd_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
124 1.11.2.2 skrll int channel)
125 1.11.2.2 skrll {
126 1.11.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
127 1.11.2.2 skrll bus_size_t cmdsize, ctlsize;
128 1.11.2.2 skrll u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
129 1.11.2.2 skrll int interface, one_channel;
130 1.11.2.2 skrll
131 1.11.2.6 skrll /*
132 1.11.2.2 skrll * The 0648/0649 can be told to identify as a RAID controller.
133 1.11.2.2 skrll * In this case, we have to fake interface
134 1.11.2.2 skrll */
135 1.11.2.2 skrll if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
136 1.11.2.2 skrll interface = PCIIDE_INTERFACE_SETTABLE(0) |
137 1.11.2.2 skrll PCIIDE_INTERFACE_SETTABLE(1);
138 1.11.2.2 skrll if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
139 1.11.2.2 skrll CMD_CONF_DSA1)
140 1.11.2.2 skrll interface |= PCIIDE_INTERFACE_PCI(0) |
141 1.11.2.2 skrll PCIIDE_INTERFACE_PCI(1);
142 1.11.2.2 skrll } else {
143 1.11.2.2 skrll interface = PCI_INTERFACE(pa->pa_class);
144 1.11.2.2 skrll }
145 1.11.2.2 skrll
146 1.11.2.3 skrll sc->wdc_chanarray[channel] = &cp->ata_channel;
147 1.11.2.2 skrll cp->name = PCIIDE_CHANNEL_NAME(channel);
148 1.11.2.3 skrll cp->ata_channel.ch_channel = channel;
149 1.11.2.3 skrll cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
150 1.11.2.2 skrll
151 1.11.2.2 skrll /*
152 1.11.2.2 skrll * Older CMD64X doesn't have independant channels
153 1.11.2.2 skrll */
154 1.11.2.2 skrll switch (sc->sc_pp->ide_product) {
155 1.11.2.2 skrll case PCI_PRODUCT_CMDTECH_649:
156 1.11.2.2 skrll one_channel = 0;
157 1.11.2.2 skrll break;
158 1.11.2.2 skrll default:
159 1.11.2.2 skrll one_channel = 1;
160 1.11.2.2 skrll break;
161 1.11.2.2 skrll }
162 1.11.2.2 skrll
163 1.11.2.2 skrll if (channel > 0 && one_channel) {
164 1.11.2.3 skrll cp->ata_channel.ch_queue =
165 1.11.2.3 skrll sc->pciide_channels[0].ata_channel.ch_queue;
166 1.11.2.2 skrll } else {
167 1.11.2.3 skrll cp->ata_channel.ch_queue =
168 1.11.2.2 skrll malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
169 1.11.2.2 skrll }
170 1.11.2.3 skrll if (cp->ata_channel.ch_queue == NULL) {
171 1.11.2.2 skrll aprint_error("%s %s channel: "
172 1.11.2.2 skrll "can't allocate memory for command queue",
173 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
174 1.11.2.2 skrll return;
175 1.11.2.2 skrll }
176 1.11.2.2 skrll
177 1.11.2.2 skrll aprint_normal("%s: %s channel %s to %s mode\n",
178 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
179 1.11.2.2 skrll (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
180 1.11.2.2 skrll "configured" : "wired",
181 1.11.2.2 skrll (interface & PCIIDE_INTERFACE_PCI(channel)) ?
182 1.11.2.2 skrll "native-PCI" : "compatibility");
183 1.11.2.2 skrll
184 1.11.2.2 skrll /*
185 1.11.2.2 skrll * with a CMD PCI64x, if we get here, the first channel is enabled:
186 1.11.2.2 skrll * there's no way to disable the first channel without disabling
187 1.11.2.2 skrll * the whole device
188 1.11.2.2 skrll */
189 1.11.2.2 skrll if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
190 1.11.2.2 skrll aprint_normal("%s: %s channel ignored (disabled)\n",
191 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
192 1.11.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
193 1.11.2.2 skrll return;
194 1.11.2.2 skrll }
195 1.11.2.2 skrll
196 1.11.2.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
197 1.11.2.2 skrll }
198 1.11.2.2 skrll
199 1.11.2.2 skrll static int
200 1.11.2.2 skrll cmd_pci_intr(void *arg)
201 1.11.2.2 skrll {
202 1.11.2.2 skrll struct pciide_softc *sc = arg;
203 1.11.2.2 skrll struct pciide_channel *cp;
204 1.11.2.3 skrll struct ata_channel *wdc_cp;
205 1.11.2.6 skrll int i, rv, crv;
206 1.11.2.2 skrll u_int32_t priirq, secirq;
207 1.11.2.2 skrll
208 1.11.2.2 skrll rv = 0;
209 1.11.2.2 skrll priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
210 1.11.2.2 skrll secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
211 1.11.2.3 skrll for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
212 1.11.2.2 skrll cp = &sc->pciide_channels[i];
213 1.11.2.3 skrll wdc_cp = &cp->ata_channel;
214 1.11.2.2 skrll /* If a compat channel skip. */
215 1.11.2.2 skrll if (cp->compat)
216 1.11.2.2 skrll continue;
217 1.11.2.2 skrll if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
218 1.11.2.2 skrll (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
219 1.11.2.2 skrll crv = wdcintr(wdc_cp);
220 1.11.2.2 skrll if (crv == 0) {
221 1.11.2.2 skrll printf("%s:%d: bogus intr\n",
222 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
223 1.11.2.2 skrll sc->sc_wdcdev.irqack(wdc_cp);
224 1.11.2.2 skrll } else
225 1.11.2.2 skrll rv = 1;
226 1.11.2.2 skrll }
227 1.11.2.2 skrll }
228 1.11.2.2 skrll return rv;
229 1.11.2.2 skrll }
230 1.11.2.2 skrll
231 1.11.2.2 skrll static void
232 1.11.2.2 skrll cmd_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
233 1.11.2.2 skrll {
234 1.11.2.2 skrll int channel;
235 1.11.2.2 skrll
236 1.11.2.2 skrll /*
237 1.11.2.2 skrll * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
238 1.11.2.2 skrll * and base addresses registers can be disabled at
239 1.11.2.2 skrll * hardware level. In this case, the device is wired
240 1.11.2.2 skrll * in compat mode and its first channel is always enabled,
241 1.11.2.2 skrll * but we can't rely on PCI_COMMAND_IO_ENABLE.
242 1.11.2.2 skrll * In fact, it seems that the first channel of the CMD PCI0640
243 1.11.2.2 skrll * can't be disabled.
244 1.11.2.2 skrll */
245 1.11.2.2 skrll
246 1.11.2.2 skrll #ifdef PCIIDE_CMD064x_DISABLE
247 1.11.2.2 skrll if (pciide_chipen(sc, pa) == 0)
248 1.11.2.2 skrll return;
249 1.11.2.2 skrll #endif
250 1.11.2.2 skrll
251 1.11.2.2 skrll aprint_normal("%s: hardware does not support DMA\n",
252 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
253 1.11.2.2 skrll sc->sc_dma_ok = 0;
254 1.11.2.2 skrll
255 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
256 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
257 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
258 1.11.2.2 skrll
259 1.11.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
260 1.11.2.3 skrll
261 1.11.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
262 1.11.2.3 skrll channel++) {
263 1.11.2.2 skrll cmd_channel_map(pa, sc, channel);
264 1.11.2.2 skrll }
265 1.11.2.2 skrll }
266 1.11.2.2 skrll
267 1.11.2.2 skrll static void
268 1.11.2.2 skrll cmd0643_9_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
269 1.11.2.6 skrll {
270 1.11.2.2 skrll int channel;
271 1.11.2.2 skrll pcireg_t rev = PCI_REVISION(pa->pa_class);
272 1.11.2.2 skrll
273 1.11.2.2 skrll /*
274 1.11.2.2 skrll * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
275 1.11.2.2 skrll * and base addresses registers can be disabled at
276 1.11.2.2 skrll * hardware level. In this case, the device is wired
277 1.11.2.2 skrll * in compat mode and its first channel is always enabled,
278 1.11.2.2 skrll * but we can't rely on PCI_COMMAND_IO_ENABLE.
279 1.11.2.2 skrll * In fact, it seems that the first channel of the CMD PCI0640
280 1.11.2.2 skrll * can't be disabled.
281 1.11.2.2 skrll */
282 1.11.2.2 skrll
283 1.11.2.2 skrll #ifdef PCIIDE_CMD064x_DISABLE
284 1.11.2.2 skrll if (pciide_chipen(sc, pa) == 0)
285 1.11.2.2 skrll return;
286 1.11.2.2 skrll #endif
287 1.11.2.2 skrll
288 1.11.2.2 skrll aprint_normal("%s: bus-master DMA support present",
289 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
290 1.11.2.2 skrll pciide_mapreg_dma(sc, pa);
291 1.11.2.2 skrll aprint_normal("\n");
292 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
293 1.11.2.2 skrll if (sc->sc_dma_ok) {
294 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
295 1.11.2.2 skrll switch (sc->sc_pp->ide_product) {
296 1.11.2.2 skrll case PCI_PRODUCT_CMDTECH_649:
297 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
298 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
299 1.11.2.2 skrll sc->sc_wdcdev.irqack = cmd646_9_irqack;
300 1.11.2.2 skrll break;
301 1.11.2.2 skrll case PCI_PRODUCT_CMDTECH_648:
302 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
303 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
304 1.11.2.2 skrll sc->sc_wdcdev.irqack = cmd646_9_irqack;
305 1.11.2.2 skrll break;
306 1.11.2.2 skrll case PCI_PRODUCT_CMDTECH_646:
307 1.11.2.2 skrll if (rev >= CMD0646U2_REV) {
308 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
309 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
310 1.11.2.2 skrll } else if (rev >= CMD0646U_REV) {
311 1.11.2.2 skrll /*
312 1.11.2.2 skrll * Linux's driver claims that the 646U is broken
313 1.11.2.2 skrll * with UDMA. Only enable it if we know what we're
314 1.11.2.2 skrll * doing
315 1.11.2.2 skrll */
316 1.11.2.2 skrll #ifdef PCIIDE_CMD0646U_ENABLEUDMA
317 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
318 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
319 1.11.2.2 skrll #endif
320 1.11.2.2 skrll /* explicitly disable UDMA */
321 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag,
322 1.11.2.2 skrll CMD_UDMATIM(0), 0);
323 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag,
324 1.11.2.2 skrll CMD_UDMATIM(1), 0);
325 1.11.2.2 skrll }
326 1.11.2.2 skrll sc->sc_wdcdev.irqack = cmd646_9_irqack;
327 1.11.2.2 skrll break;
328 1.11.2.2 skrll default:
329 1.11.2.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
330 1.11.2.2 skrll }
331 1.11.2.2 skrll }
332 1.11.2.2 skrll
333 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
334 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
335 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
336 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
337 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = cmd0643_9_setup_channel;
338 1.11.2.2 skrll
339 1.11.2.3 skrll ATADEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
340 1.11.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
341 1.11.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
342 1.11.2.2 skrll DEBUG_PROBE);
343 1.11.2.2 skrll
344 1.11.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
345 1.11.2.3 skrll
346 1.11.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
347 1.11.2.3 skrll channel++)
348 1.11.2.2 skrll cmd_channel_map(pa, sc, channel);
349 1.11.2.2 skrll
350 1.11.2.2 skrll /*
351 1.11.2.2 skrll * note - this also makes sure we clear the irq disable and reset
352 1.11.2.2 skrll * bits
353 1.11.2.2 skrll */
354 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
355 1.11.2.3 skrll ATADEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
356 1.11.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
357 1.11.2.2 skrll pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
358 1.11.2.2 skrll DEBUG_PROBE);
359 1.11.2.2 skrll }
360 1.11.2.2 skrll
361 1.11.2.2 skrll static void
362 1.11.2.3 skrll cmd0643_9_setup_channel(struct ata_channel *chp)
363 1.11.2.2 skrll {
364 1.11.2.2 skrll struct ata_drive_datas *drvp;
365 1.11.2.2 skrll u_int8_t tim;
366 1.11.2.2 skrll u_int32_t idedma_ctl, udma_reg;
367 1.11.2.3 skrll int drive, s;
368 1.11.2.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
369 1.11.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
370 1.11.2.2 skrll
371 1.11.2.2 skrll idedma_ctl = 0;
372 1.11.2.2 skrll /* setup DMA if needed */
373 1.11.2.2 skrll pciide_channel_dma_setup(cp);
374 1.11.2.2 skrll
375 1.11.2.2 skrll for (drive = 0; drive < 2; drive++) {
376 1.11.2.2 skrll drvp = &chp->ch_drive[drive];
377 1.11.2.2 skrll /* If no drive, skip */
378 1.11.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
379 1.11.2.2 skrll continue;
380 1.11.2.2 skrll /* add timing values, setup DMA if needed */
381 1.11.2.2 skrll tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
382 1.11.2.2 skrll if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
383 1.11.2.2 skrll if (drvp->drive_flags & DRIVE_UDMA) {
384 1.11.2.2 skrll /* UltraDMA on a 646U2, 0648 or 0649 */
385 1.11.2.3 skrll s = splbio();
386 1.11.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
387 1.11.2.3 skrll splx(s);
388 1.11.2.2 skrll udma_reg = pciide_pci_read(sc->sc_pc,
389 1.11.2.2 skrll sc->sc_tag, CMD_UDMATIM(chp->ch_channel));
390 1.11.2.2 skrll if (drvp->UDMA_mode > 2 &&
391 1.11.2.2 skrll (pciide_pci_read(sc->sc_pc, sc->sc_tag,
392 1.11.2.2 skrll CMD_BICSR) &
393 1.11.2.2 skrll CMD_BICSR_80(chp->ch_channel)) == 0)
394 1.11.2.2 skrll drvp->UDMA_mode = 2;
395 1.11.2.2 skrll if (drvp->UDMA_mode > 2)
396 1.11.2.2 skrll udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
397 1.11.2.6 skrll else if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 2)
398 1.11.2.2 skrll udma_reg |= CMD_UDMATIM_UDMA33(drive);
399 1.11.2.2 skrll udma_reg |= CMD_UDMATIM_UDMA(drive);
400 1.11.2.2 skrll udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
401 1.11.2.2 skrll CMD_UDMATIM_TIM_OFF(drive));
402 1.11.2.2 skrll udma_reg |=
403 1.11.2.2 skrll (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
404 1.11.2.2 skrll CMD_UDMATIM_TIM_OFF(drive));
405 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag,
406 1.11.2.2 skrll CMD_UDMATIM(chp->ch_channel), udma_reg);
407 1.11.2.2 skrll } else {
408 1.11.2.2 skrll /*
409 1.11.2.2 skrll * use Multiword DMA.
410 1.11.2.2 skrll * Timings will be used for both PIO and DMA,
411 1.11.2.2 skrll * so adjust DMA mode if needed
412 1.11.2.2 skrll * if we have a 0646U2/8/9, turn off UDMA
413 1.11.2.2 skrll */
414 1.11.2.3 skrll if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
415 1.11.2.2 skrll udma_reg = pciide_pci_read(sc->sc_pc,
416 1.11.2.2 skrll sc->sc_tag,
417 1.11.2.2 skrll CMD_UDMATIM(chp->ch_channel));
418 1.11.2.2 skrll udma_reg &= ~CMD_UDMATIM_UDMA(drive);
419 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag,
420 1.11.2.2 skrll CMD_UDMATIM(chp->ch_channel),
421 1.11.2.2 skrll udma_reg);
422 1.11.2.2 skrll }
423 1.11.2.2 skrll if (drvp->PIO_mode >= 3 &&
424 1.11.2.2 skrll (drvp->DMA_mode + 2) > drvp->PIO_mode) {
425 1.11.2.2 skrll drvp->DMA_mode = drvp->PIO_mode - 2;
426 1.11.2.2 skrll }
427 1.11.2.2 skrll tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
428 1.11.2.2 skrll }
429 1.11.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
430 1.11.2.2 skrll }
431 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag,
432 1.11.2.2 skrll CMD_DATA_TIM(chp->ch_channel, drive), tim);
433 1.11.2.2 skrll }
434 1.11.2.2 skrll if (idedma_ctl != 0) {
435 1.11.2.2 skrll /* Add software bits in status register */
436 1.11.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
437 1.11.2.2 skrll idedma_ctl);
438 1.11.2.2 skrll }
439 1.11.2.2 skrll }
440 1.11.2.2 skrll
441 1.11.2.2 skrll static void
442 1.11.2.3 skrll cmd646_9_irqack(struct ata_channel *chp)
443 1.11.2.2 skrll {
444 1.11.2.2 skrll u_int32_t priirq, secirq;
445 1.11.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
446 1.11.2.2 skrll
447 1.11.2.2 skrll if (chp->ch_channel == 0) {
448 1.11.2.2 skrll priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
449 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
450 1.11.2.2 skrll } else {
451 1.11.2.2 skrll secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
452 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
453 1.11.2.2 skrll }
454 1.11.2.2 skrll pciide_irqack(chp);
455 1.11.2.2 skrll }
456 1.11.2.2 skrll
457 1.11.2.2 skrll static void
458 1.11.2.2 skrll cmd680_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
459 1.11.2.6 skrll {
460 1.11.2.2 skrll int channel;
461 1.11.2.2 skrll
462 1.11.2.2 skrll if (pciide_chipen(sc, pa) == 0)
463 1.11.2.2 skrll return;
464 1.11.2.2 skrll
465 1.11.2.2 skrll aprint_normal("%s: bus-master DMA support present",
466 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
467 1.11.2.2 skrll pciide_mapreg_dma(sc, pa);
468 1.11.2.2 skrll aprint_normal("\n");
469 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
470 1.11.2.2 skrll if (sc->sc_dma_ok) {
471 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
472 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
473 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
474 1.11.2.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
475 1.11.2.2 skrll }
476 1.11.2.2 skrll
477 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
478 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
479 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
480 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
481 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = cmd680_setup_channel;
482 1.11.2.2 skrll
483 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
484 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
485 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
486 1.11.2.2 skrll pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
487 1.11.2.3 skrll
488 1.11.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
489 1.11.2.3 skrll
490 1.11.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
491 1.11.2.3 skrll channel++)
492 1.11.2.2 skrll cmd680_channel_map(pa, sc, channel);
493 1.11.2.2 skrll }
494 1.11.2.2 skrll
495 1.11.2.2 skrll static void
496 1.11.2.2 skrll cmd680_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
497 1.11.2.2 skrll int channel)
498 1.11.2.2 skrll {
499 1.11.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
500 1.11.2.2 skrll bus_size_t cmdsize, ctlsize;
501 1.11.2.2 skrll int interface, i, reg;
502 1.11.2.2 skrll static const u_int8_t init_val[] =
503 1.11.2.2 skrll { 0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
504 1.11.2.2 skrll 0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
505 1.11.2.2 skrll
506 1.11.2.2 skrll if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
507 1.11.2.2 skrll interface = PCIIDE_INTERFACE_SETTABLE(0) |
508 1.11.2.2 skrll PCIIDE_INTERFACE_SETTABLE(1);
509 1.11.2.2 skrll interface |= PCIIDE_INTERFACE_PCI(0) |
510 1.11.2.2 skrll PCIIDE_INTERFACE_PCI(1);
511 1.11.2.2 skrll } else {
512 1.11.2.2 skrll interface = PCI_INTERFACE(pa->pa_class);
513 1.11.2.2 skrll }
514 1.11.2.2 skrll
515 1.11.2.3 skrll sc->wdc_chanarray[channel] = &cp->ata_channel;
516 1.11.2.2 skrll cp->name = PCIIDE_CHANNEL_NAME(channel);
517 1.11.2.3 skrll cp->ata_channel.ch_channel = channel;
518 1.11.2.3 skrll cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
519 1.11.2.2 skrll
520 1.11.2.3 skrll cp->ata_channel.ch_queue =
521 1.11.2.2 skrll malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
522 1.11.2.3 skrll if (cp->ata_channel.ch_queue == NULL) {
523 1.11.2.2 skrll aprint_error("%s %s channel: "
524 1.11.2.2 skrll "can't allocate memory for command queue",
525 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
526 1.11.2.2 skrll return;
527 1.11.2.2 skrll }
528 1.11.2.2 skrll
529 1.11.2.2 skrll /* XXX */
530 1.11.2.2 skrll reg = 0xa2 + channel * 16;
531 1.11.2.2 skrll for (i = 0; i < sizeof(init_val); i++)
532 1.11.2.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
533 1.11.2.2 skrll
534 1.11.2.2 skrll aprint_normal("%s: %s channel %s to %s mode\n",
535 1.11.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
536 1.11.2.2 skrll (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
537 1.11.2.2 skrll "configured" : "wired",
538 1.11.2.2 skrll (interface & PCIIDE_INTERFACE_PCI(channel)) ?
539 1.11.2.2 skrll "native-PCI" : "compatibility");
540 1.11.2.2 skrll
541 1.11.2.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
542 1.11.2.2 skrll }
543 1.11.2.2 skrll
544 1.11.2.2 skrll static void
545 1.11.2.3 skrll cmd680_setup_channel(struct ata_channel *chp)
546 1.11.2.2 skrll {
547 1.11.2.2 skrll struct ata_drive_datas *drvp;
548 1.11.2.2 skrll u_int8_t mode, off, scsc;
549 1.11.2.2 skrll u_int16_t val;
550 1.11.2.2 skrll u_int32_t idedma_ctl;
551 1.11.2.3 skrll int drive, s;
552 1.11.2.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
553 1.11.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
554 1.11.2.2 skrll pci_chipset_tag_t pc = sc->sc_pc;
555 1.11.2.2 skrll pcitag_t pa = sc->sc_tag;
556 1.11.2.2 skrll static const u_int8_t udma2_tbl[] =
557 1.11.2.2 skrll { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
558 1.11.2.2 skrll static const u_int8_t udma_tbl[] =
559 1.11.2.2 skrll { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
560 1.11.2.2 skrll static const u_int16_t dma_tbl[] =
561 1.11.2.2 skrll { 0x2208, 0x10c2, 0x10c1 };
562 1.11.2.2 skrll static const u_int16_t pio_tbl[] =
563 1.11.2.2 skrll { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
564 1.11.2.2 skrll
565 1.11.2.2 skrll idedma_ctl = 0;
566 1.11.2.2 skrll pciide_channel_dma_setup(cp);
567 1.11.2.2 skrll mode = pciide_pci_read(pc, pa, 0x80 + chp->ch_channel * 4);
568 1.11.2.2 skrll
569 1.11.2.2 skrll for (drive = 0; drive < 2; drive++) {
570 1.11.2.2 skrll drvp = &chp->ch_drive[drive];
571 1.11.2.2 skrll /* If no drive, skip */
572 1.11.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
573 1.11.2.2 skrll continue;
574 1.11.2.2 skrll mode &= ~(0x03 << (drive * 4));
575 1.11.2.2 skrll if (drvp->drive_flags & DRIVE_UDMA) {
576 1.11.2.3 skrll s = splbio();
577 1.11.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
578 1.11.2.3 skrll splx(s);
579 1.11.2.2 skrll off = 0xa0 + chp->ch_channel * 16;
580 1.11.2.2 skrll if (drvp->UDMA_mode > 2 &&
581 1.11.2.2 skrll (pciide_pci_read(pc, pa, off) & 0x01) == 0)
582 1.11.2.2 skrll drvp->UDMA_mode = 2;
583 1.11.2.2 skrll scsc = pciide_pci_read(pc, pa, 0x8a);
584 1.11.2.2 skrll if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
585 1.11.2.2 skrll pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
586 1.11.2.2 skrll scsc = pciide_pci_read(pc, pa, 0x8a);
587 1.11.2.2 skrll if ((scsc & 0x30) == 0)
588 1.11.2.2 skrll drvp->UDMA_mode = 5;
589 1.11.2.2 skrll }
590 1.11.2.2 skrll mode |= 0x03 << (drive * 4);
591 1.11.2.2 skrll off = 0xac + chp->ch_channel * 16 + drive * 2;
592 1.11.2.2 skrll val = pciide_pci_read(pc, pa, off) & ~0x3f;
593 1.11.2.2 skrll if (scsc & 0x30)
594 1.11.2.2 skrll val |= udma2_tbl[drvp->UDMA_mode];
595 1.11.2.2 skrll else
596 1.11.2.2 skrll val |= udma_tbl[drvp->UDMA_mode];
597 1.11.2.2 skrll pciide_pci_write(pc, pa, off, val);
598 1.11.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
599 1.11.2.2 skrll } else if (drvp->drive_flags & DRIVE_DMA) {
600 1.11.2.2 skrll mode |= 0x02 << (drive * 4);
601 1.11.2.2 skrll off = 0xa8 + chp->ch_channel * 16 + drive * 2;
602 1.11.2.2 skrll val = dma_tbl[drvp->DMA_mode];
603 1.11.2.2 skrll pciide_pci_write(pc, pa, off, val & 0xff);
604 1.11.2.2 skrll pciide_pci_write(pc, pa, off, val >> 8);
605 1.11.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
606 1.11.2.2 skrll } else {
607 1.11.2.2 skrll mode |= 0x01 << (drive * 4);
608 1.11.2.2 skrll off = 0xa4 + chp->ch_channel * 16 + drive * 2;
609 1.11.2.2 skrll val = pio_tbl[drvp->PIO_mode];
610 1.11.2.2 skrll pciide_pci_write(pc, pa, off, val & 0xff);
611 1.11.2.2 skrll pciide_pci_write(pc, pa, off, val >> 8);
612 1.11.2.2 skrll }
613 1.11.2.2 skrll }
614 1.11.2.2 skrll
615 1.11.2.2 skrll pciide_pci_write(pc, pa, 0x80 + chp->ch_channel * 4, mode);
616 1.11.2.2 skrll if (idedma_ctl != 0) {
617 1.11.2.2 skrll /* Add software bits in status register */
618 1.11.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
619 1.11.2.2 skrll idedma_ctl);
620 1.11.2.2 skrll }
621 1.11.2.2 skrll }
622