Home | History | Annotate | Line # | Download | only in pci
cmdide.c revision 1.17.6.1
      1  1.17.6.1     yamt /*	$NetBSD: cmdide.c,v 1.17.6.1 2005/03/19 08:35:10 yamt Exp $	*/
      2       1.1   bouyer 
      3       1.1   bouyer /*
      4       1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1   bouyer  *
      6       1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1   bouyer  * modification, are permitted provided that the following conditions
      8       1.1   bouyer  * are met:
      9       1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1   bouyer  *    must display the following acknowledgement:
     16       1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1   bouyer  *    derived from this software without specific prior written permission.
     19       1.1   bouyer  *
     20       1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.17.6.1     yamt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1   bouyer  */
     31       1.1   bouyer 
     32       1.1   bouyer #include <sys/param.h>
     33       1.1   bouyer #include <sys/systm.h>
     34       1.1   bouyer #include <sys/malloc.h>
     35       1.1   bouyer 
     36       1.1   bouyer #include <dev/pci/pcivar.h>
     37       1.1   bouyer #include <dev/pci/pcidevs.h>
     38       1.1   bouyer #include <dev/pci/pciidereg.h>
     39       1.1   bouyer #include <dev/pci/pciidevar.h>
     40       1.1   bouyer #include <dev/pci/pciide_cmd_reg.h>
     41       1.1   bouyer 
     42       1.1   bouyer 
     43       1.2  thorpej static int  cmdide_match(struct device *, struct cfdata *, void *);
     44       1.2  thorpej static void cmdide_attach(struct device *, struct device *, void *);
     45       1.1   bouyer 
     46       1.1   bouyer CFATTACH_DECL(cmdide, sizeof(struct pciide_softc),
     47       1.1   bouyer     cmdide_match, cmdide_attach, NULL, NULL);
     48       1.1   bouyer 
     49       1.2  thorpej static void cmd_chip_map(struct pciide_softc*, struct pci_attach_args*);
     50       1.2  thorpej static void cmd0643_9_chip_map(struct pciide_softc*, struct pci_attach_args*);
     51      1.14  thorpej static void cmd0643_9_setup_channel(struct ata_channel*);
     52       1.2  thorpej static void cmd_channel_map(struct pci_attach_args *, struct pciide_softc *,
     53       1.2  thorpej 			    int);
     54       1.2  thorpej static int  cmd_pci_intr(void *);
     55      1.14  thorpej static void cmd646_9_irqack(struct ata_channel *);
     56       1.2  thorpej static void cmd680_chip_map(struct pciide_softc*, struct pci_attach_args*);
     57      1.14  thorpej static void cmd680_setup_channel(struct ata_channel*);
     58       1.2  thorpej static void cmd680_channel_map(struct pci_attach_args *, struct pciide_softc *,
     59       1.2  thorpej 			       int);
     60       1.1   bouyer 
     61       1.2  thorpej static const struct pciide_product_desc pciide_cmd_products[] =  {
     62       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_640,
     63       1.1   bouyer 	  0,
     64       1.1   bouyer 	  "CMD Technology PCI0640",
     65       1.1   bouyer 	  cmd_chip_map
     66       1.1   bouyer 	},
     67       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_643,
     68       1.1   bouyer 	  0,
     69       1.1   bouyer 	  "CMD Technology PCI0643",
     70       1.1   bouyer 	  cmd0643_9_chip_map,
     71       1.1   bouyer 	},
     72       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_646,
     73       1.1   bouyer 	  0,
     74       1.1   bouyer 	  "CMD Technology PCI0646",
     75       1.1   bouyer 	  cmd0643_9_chip_map,
     76       1.1   bouyer 	},
     77       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_648,
     78       1.3  mycroft 	  0,
     79       1.1   bouyer 	  "CMD Technology PCI0648",
     80       1.1   bouyer 	  cmd0643_9_chip_map,
     81       1.1   bouyer 	},
     82       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_649,
     83       1.3  mycroft 	  0,
     84       1.1   bouyer 	  "CMD Technology PCI0649",
     85       1.1   bouyer 	  cmd0643_9_chip_map,
     86       1.1   bouyer 	},
     87       1.1   bouyer 	{ PCI_PRODUCT_CMDTECH_680,
     88       1.3  mycroft 	  0,
     89       1.1   bouyer 	  "Silicon Image 0680",
     90       1.1   bouyer 	  cmd680_chip_map,
     91       1.1   bouyer 	},
     92       1.1   bouyer 	{ 0,
     93       1.1   bouyer 	  0,
     94       1.1   bouyer 	  NULL,
     95       1.1   bouyer 	  NULL
     96       1.1   bouyer 	}
     97       1.1   bouyer };
     98       1.1   bouyer 
     99       1.2  thorpej static int
    100       1.2  thorpej cmdide_match(struct device *parent, struct cfdata *match, void *aux)
    101       1.1   bouyer {
    102       1.1   bouyer 	struct pci_attach_args *pa = aux;
    103       1.1   bouyer 
    104       1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
    105       1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_cmd_products))
    106       1.1   bouyer 			return (2);
    107       1.1   bouyer 	}
    108       1.1   bouyer 	return (0);
    109       1.1   bouyer }
    110       1.1   bouyer 
    111       1.2  thorpej static void
    112       1.2  thorpej cmdide_attach(struct device *parent, struct device *self, void *aux)
    113       1.1   bouyer {
    114       1.1   bouyer 	struct pci_attach_args *pa = aux;
    115       1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    116       1.1   bouyer 
    117       1.1   bouyer 	pciide_common_attach(sc, pa,
    118       1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_cmd_products));
    119       1.1   bouyer 
    120       1.1   bouyer }
    121       1.1   bouyer 
    122       1.2  thorpej static void
    123       1.2  thorpej cmd_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    124       1.2  thorpej     int channel)
    125       1.1   bouyer {
    126       1.1   bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    127       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    128       1.1   bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
    129       1.1   bouyer 	int interface, one_channel;
    130       1.1   bouyer 
    131  1.17.6.1     yamt 	/*
    132       1.1   bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
    133       1.1   bouyer 	 * In this case, we have to fake interface
    134       1.1   bouyer 	 */
    135       1.1   bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    136       1.1   bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    137       1.1   bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    138       1.1   bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
    139       1.1   bouyer 		    CMD_CONF_DSA1)
    140       1.1   bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
    141       1.1   bouyer 			    PCIIDE_INTERFACE_PCI(1);
    142       1.1   bouyer 	} else {
    143       1.1   bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    144       1.1   bouyer 	}
    145       1.1   bouyer 
    146      1.14  thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    147       1.1   bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    148      1.14  thorpej 	cp->ata_channel.ch_channel = channel;
    149      1.16  thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    150       1.1   bouyer 
    151       1.1   bouyer 	/*
    152       1.1   bouyer 	 * Older CMD64X doesn't have independant channels
    153       1.1   bouyer 	 */
    154       1.1   bouyer 	switch (sc->sc_pp->ide_product) {
    155       1.1   bouyer 	case PCI_PRODUCT_CMDTECH_649:
    156       1.1   bouyer 		one_channel = 0;
    157       1.1   bouyer 		break;
    158       1.1   bouyer 	default:
    159       1.1   bouyer 		one_channel = 1;
    160       1.1   bouyer 		break;
    161       1.1   bouyer 	}
    162       1.1   bouyer 
    163       1.1   bouyer 	if (channel > 0 && one_channel) {
    164      1.14  thorpej 		cp->ata_channel.ch_queue =
    165      1.14  thorpej 		    sc->pciide_channels[0].ata_channel.ch_queue;
    166       1.1   bouyer 	} else {
    167      1.14  thorpej 		cp->ata_channel.ch_queue =
    168       1.8  thorpej 		    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    169       1.1   bouyer 	}
    170      1.14  thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    171       1.1   bouyer 		aprint_error("%s %s channel: "
    172       1.1   bouyer 		    "can't allocate memory for command queue",
    173      1.16  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    174       1.1   bouyer 		    return;
    175       1.1   bouyer 	}
    176       1.1   bouyer 
    177       1.1   bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    178      1.16  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    179       1.1   bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    180       1.1   bouyer 	    "configured" : "wired",
    181       1.1   bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    182       1.1   bouyer 	    "native-PCI" : "compatibility");
    183       1.1   bouyer 
    184       1.1   bouyer 	/*
    185       1.1   bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
    186       1.1   bouyer 	 * there's no way to disable the first channel without disabling
    187       1.1   bouyer 	 * the whole device
    188       1.1   bouyer 	 */
    189       1.1   bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
    190       1.1   bouyer 		aprint_normal("%s: %s channel ignored (disabled)\n",
    191      1.16  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    192      1.14  thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    193       1.1   bouyer 		return;
    194       1.1   bouyer 	}
    195       1.1   bouyer 
    196       1.1   bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
    197       1.1   bouyer }
    198       1.1   bouyer 
    199       1.2  thorpej static int
    200       1.2  thorpej cmd_pci_intr(void *arg)
    201       1.1   bouyer {
    202       1.1   bouyer 	struct pciide_softc *sc = arg;
    203       1.1   bouyer 	struct pciide_channel *cp;
    204      1.14  thorpej 	struct ata_channel *wdc_cp;
    205  1.17.6.1     yamt 	int i, rv, crv;
    206       1.1   bouyer 	u_int32_t priirq, secirq;
    207       1.1   bouyer 
    208       1.1   bouyer 	rv = 0;
    209       1.1   bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    210       1.1   bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    211      1.16  thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    212       1.1   bouyer 		cp = &sc->pciide_channels[i];
    213      1.14  thorpej 		wdc_cp = &cp->ata_channel;
    214       1.1   bouyer 		/* If a compat channel skip. */
    215       1.1   bouyer 		if (cp->compat)
    216       1.1   bouyer 			continue;
    217       1.1   bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
    218       1.1   bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
    219       1.1   bouyer 			crv = wdcintr(wdc_cp);
    220      1.11   bouyer 			if (crv == 0) {
    221       1.1   bouyer 				printf("%s:%d: bogus intr\n",
    222      1.16  thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
    223      1.11   bouyer 				sc->sc_wdcdev.irqack(wdc_cp);
    224      1.11   bouyer 			} else
    225       1.1   bouyer 				rv = 1;
    226       1.1   bouyer 		}
    227       1.1   bouyer 	}
    228       1.1   bouyer 	return rv;
    229       1.1   bouyer }
    230       1.1   bouyer 
    231       1.2  thorpej static void
    232       1.2  thorpej cmd_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    233       1.1   bouyer {
    234       1.1   bouyer 	int channel;
    235       1.1   bouyer 
    236       1.1   bouyer 	/*
    237       1.1   bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    238       1.5      wiz 	 * and base addresses registers can be disabled at
    239       1.1   bouyer 	 * hardware level. In this case, the device is wired
    240       1.1   bouyer 	 * in compat mode and its first channel is always enabled,
    241       1.1   bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    242       1.1   bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    243       1.1   bouyer 	 * can't be disabled.
    244       1.1   bouyer 	 */
    245       1.1   bouyer 
    246       1.1   bouyer #ifdef PCIIDE_CMD064x_DISABLE
    247       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    248       1.1   bouyer 		return;
    249       1.1   bouyer #endif
    250       1.1   bouyer 
    251       1.1   bouyer 	aprint_normal("%s: hardware does not support DMA\n",
    252      1.16  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    253       1.1   bouyer 	sc->sc_dma_ok = 0;
    254       1.1   bouyer 
    255      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    256      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    257      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    258       1.1   bouyer 
    259      1.14  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    260      1.14  thorpej 
    261      1.16  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    262      1.16  thorpej 	     channel++) {
    263       1.1   bouyer 		cmd_channel_map(pa, sc, channel);
    264       1.1   bouyer 	}
    265       1.1   bouyer }
    266       1.1   bouyer 
    267       1.2  thorpej static void
    268       1.2  thorpej cmd0643_9_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    269  1.17.6.1     yamt {
    270       1.1   bouyer 	int channel;
    271       1.1   bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    272       1.1   bouyer 
    273       1.1   bouyer 	/*
    274       1.1   bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    275       1.5      wiz 	 * and base addresses registers can be disabled at
    276       1.1   bouyer 	 * hardware level. In this case, the device is wired
    277       1.1   bouyer 	 * in compat mode and its first channel is always enabled,
    278       1.1   bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    279       1.1   bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    280       1.1   bouyer 	 * can't be disabled.
    281       1.1   bouyer 	 */
    282       1.1   bouyer 
    283       1.1   bouyer #ifdef PCIIDE_CMD064x_DISABLE
    284       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    285       1.1   bouyer 		return;
    286       1.1   bouyer #endif
    287       1.1   bouyer 
    288       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    289      1.16  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    290       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    291       1.1   bouyer 	aprint_normal("\n");
    292      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    293       1.1   bouyer 	if (sc->sc_dma_ok) {
    294      1.16  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    295       1.1   bouyer 		switch (sc->sc_pp->ide_product) {
    296       1.1   bouyer 		case PCI_PRODUCT_CMDTECH_649:
    297      1.16  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    298      1.16  thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    299       1.1   bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    300       1.1   bouyer 			break;
    301       1.1   bouyer 		case PCI_PRODUCT_CMDTECH_648:
    302      1.16  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    303      1.16  thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    304       1.1   bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    305       1.1   bouyer 			break;
    306       1.1   bouyer 		case PCI_PRODUCT_CMDTECH_646:
    307       1.1   bouyer 			if (rev >= CMD0646U2_REV) {
    308      1.16  thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    309      1.16  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    310       1.1   bouyer 			} else if (rev >= CMD0646U_REV) {
    311       1.1   bouyer 			/*
    312       1.1   bouyer 			 * Linux's driver claims that the 646U is broken
    313       1.1   bouyer 			 * with UDMA. Only enable it if we know what we're
    314       1.1   bouyer 			 * doing
    315       1.1   bouyer 			 */
    316       1.1   bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
    317      1.16  thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    318      1.16  thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    319       1.1   bouyer #endif
    320       1.1   bouyer 				/* explicitly disable UDMA */
    321       1.1   bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    322       1.1   bouyer 				    CMD_UDMATIM(0), 0);
    323       1.1   bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    324       1.1   bouyer 				    CMD_UDMATIM(1), 0);
    325       1.1   bouyer 			}
    326       1.1   bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    327       1.1   bouyer 			break;
    328       1.1   bouyer 		default:
    329       1.1   bouyer 			sc->sc_wdcdev.irqack = pciide_irqack;
    330       1.1   bouyer 		}
    331       1.1   bouyer 	}
    332       1.1   bouyer 
    333      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    334      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    335      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    336      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    337      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd0643_9_setup_channel;
    338       1.1   bouyer 
    339      1.13  thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
    340       1.1   bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    341       1.1   bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    342       1.1   bouyer 		DEBUG_PROBE);
    343       1.1   bouyer 
    344      1.14  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    345      1.14  thorpej 
    346      1.16  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    347      1.16  thorpej 	     channel++)
    348       1.1   bouyer 		cmd_channel_map(pa, sc, channel);
    349       1.4   simonb 
    350       1.1   bouyer 	/*
    351       1.1   bouyer 	 * note - this also makes sure we clear the irq disable and reset
    352       1.1   bouyer 	 * bits
    353       1.1   bouyer 	 */
    354       1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
    355      1.13  thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
    356       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    357       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    358       1.1   bouyer 	    DEBUG_PROBE);
    359       1.1   bouyer }
    360       1.1   bouyer 
    361       1.2  thorpej static void
    362      1.14  thorpej cmd0643_9_setup_channel(struct ata_channel *chp)
    363       1.1   bouyer {
    364       1.1   bouyer 	struct ata_drive_datas *drvp;
    365       1.1   bouyer 	u_int8_t tim;
    366       1.1   bouyer 	u_int32_t idedma_ctl, udma_reg;
    367      1.17  thorpej 	int drive, s;
    368      1.15  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    369      1.15  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    370       1.1   bouyer 
    371       1.1   bouyer 	idedma_ctl = 0;
    372       1.1   bouyer 	/* setup DMA if needed */
    373       1.1   bouyer 	pciide_channel_dma_setup(cp);
    374       1.1   bouyer 
    375       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    376       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    377       1.1   bouyer 		/* If no drive, skip */
    378       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    379       1.1   bouyer 			continue;
    380       1.1   bouyer 		/* add timing values, setup DMA if needed */
    381       1.1   bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
    382       1.1   bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
    383       1.1   bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
    384       1.1   bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
    385      1.17  thorpej 				s = splbio();
    386       1.1   bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    387      1.17  thorpej 				splx(s);
    388       1.1   bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
    389      1.10  thorpej 				    sc->sc_tag, CMD_UDMATIM(chp->ch_channel));
    390       1.1   bouyer 				if (drvp->UDMA_mode > 2 &&
    391       1.1   bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    392       1.1   bouyer 				    CMD_BICSR) &
    393      1.10  thorpej 				    CMD_BICSR_80(chp->ch_channel)) == 0)
    394       1.1   bouyer 					drvp->UDMA_mode = 2;
    395       1.1   bouyer 				if (drvp->UDMA_mode > 2)
    396       1.1   bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
    397  1.17.6.1     yamt 				else if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 2)
    398       1.1   bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
    399       1.1   bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
    400       1.1   bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
    401       1.1   bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    402       1.1   bouyer 				udma_reg |=
    403       1.1   bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
    404       1.1   bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    405       1.1   bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    406      1.10  thorpej 				    CMD_UDMATIM(chp->ch_channel), udma_reg);
    407       1.1   bouyer 			} else {
    408       1.1   bouyer 				/*
    409       1.1   bouyer 				 * use Multiword DMA.
    410       1.1   bouyer 				 * Timings will be used for both PIO and DMA,
    411       1.1   bouyer 				 * so adjust DMA mode if needed
    412       1.1   bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
    413       1.1   bouyer 				 */
    414      1.16  thorpej 				if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    415       1.1   bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
    416       1.1   bouyer 					    sc->sc_tag,
    417      1.10  thorpej 					    CMD_UDMATIM(chp->ch_channel));
    418       1.1   bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
    419       1.1   bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
    420      1.10  thorpej 					    CMD_UDMATIM(chp->ch_channel),
    421       1.1   bouyer 					    udma_reg);
    422       1.1   bouyer 				}
    423       1.1   bouyer 				if (drvp->PIO_mode >= 3 &&
    424       1.1   bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
    425       1.1   bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
    426       1.1   bouyer 				}
    427       1.1   bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
    428       1.1   bouyer 			}
    429       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    430       1.1   bouyer 		}
    431       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    432      1.10  thorpej 		    CMD_DATA_TIM(chp->ch_channel, drive), tim);
    433       1.1   bouyer 	}
    434       1.1   bouyer 	if (idedma_ctl != 0) {
    435       1.1   bouyer 		/* Add software bits in status register */
    436       1.6     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    437       1.1   bouyer 		    idedma_ctl);
    438       1.1   bouyer 	}
    439       1.1   bouyer }
    440       1.1   bouyer 
    441       1.2  thorpej static void
    442      1.14  thorpej cmd646_9_irqack(struct ata_channel *chp)
    443       1.1   bouyer {
    444       1.1   bouyer 	u_int32_t priirq, secirq;
    445      1.15  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    446       1.1   bouyer 
    447      1.10  thorpej 	if (chp->ch_channel == 0) {
    448       1.1   bouyer 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    449       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
    450       1.1   bouyer 	} else {
    451       1.1   bouyer 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    452       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
    453       1.1   bouyer 	}
    454       1.1   bouyer 	pciide_irqack(chp);
    455       1.1   bouyer }
    456       1.1   bouyer 
    457       1.2  thorpej static void
    458       1.2  thorpej cmd680_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    459  1.17.6.1     yamt {
    460       1.1   bouyer 	int channel;
    461       1.1   bouyer 
    462       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    463       1.1   bouyer 		return;
    464       1.1   bouyer 
    465       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    466      1.16  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    467       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    468       1.1   bouyer 	aprint_normal("\n");
    469      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    470       1.1   bouyer 	if (sc->sc_dma_ok) {
    471      1.16  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    472      1.16  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    473      1.16  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    474       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    475       1.1   bouyer 	}
    476       1.1   bouyer 
    477      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    478      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    479      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    480      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    481      1.16  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd680_setup_channel;
    482       1.1   bouyer 
    483       1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
    484       1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
    485       1.1   bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
    486       1.1   bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
    487      1.14  thorpej 
    488      1.14  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    489      1.14  thorpej 
    490      1.16  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    491      1.16  thorpej 	     channel++)
    492       1.1   bouyer 		cmd680_channel_map(pa, sc, channel);
    493       1.1   bouyer }
    494       1.1   bouyer 
    495       1.2  thorpej static void
    496       1.2  thorpej cmd680_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    497       1.2  thorpej     int channel)
    498       1.1   bouyer {
    499       1.1   bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    500       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    501       1.1   bouyer 	int interface, i, reg;
    502       1.1   bouyer 	static const u_int8_t init_val[] =
    503       1.1   bouyer 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
    504       1.1   bouyer 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
    505       1.1   bouyer 
    506       1.1   bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    507       1.1   bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    508       1.1   bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    509       1.1   bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) |
    510       1.1   bouyer 		    PCIIDE_INTERFACE_PCI(1);
    511       1.1   bouyer 	} else {
    512       1.1   bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    513       1.1   bouyer 	}
    514       1.1   bouyer 
    515      1.14  thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    516       1.1   bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    517      1.14  thorpej 	cp->ata_channel.ch_channel = channel;
    518      1.16  thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    519       1.1   bouyer 
    520      1.14  thorpej 	cp->ata_channel.ch_queue =
    521       1.8  thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    522      1.14  thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    523       1.1   bouyer 		aprint_error("%s %s channel: "
    524       1.1   bouyer 		    "can't allocate memory for command queue",
    525      1.16  thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    526       1.1   bouyer 		    return;
    527       1.1   bouyer 	}
    528       1.1   bouyer 
    529       1.1   bouyer 	/* XXX */
    530       1.1   bouyer 	reg = 0xa2 + channel * 16;
    531       1.1   bouyer 	for (i = 0; i < sizeof(init_val); i++)
    532       1.1   bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
    533       1.1   bouyer 
    534       1.1   bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    535      1.16  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    536       1.1   bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    537       1.1   bouyer 	    "configured" : "wired",
    538       1.1   bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    539       1.1   bouyer 	    "native-PCI" : "compatibility");
    540       1.1   bouyer 
    541       1.1   bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
    542       1.1   bouyer }
    543       1.1   bouyer 
    544       1.2  thorpej static void
    545      1.14  thorpej cmd680_setup_channel(struct ata_channel *chp)
    546       1.1   bouyer {
    547       1.1   bouyer 	struct ata_drive_datas *drvp;
    548       1.1   bouyer 	u_int8_t mode, off, scsc;
    549       1.1   bouyer 	u_int16_t val;
    550       1.1   bouyer 	u_int32_t idedma_ctl;
    551      1.17  thorpej 	int drive, s;
    552      1.15  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    553      1.15  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    554       1.1   bouyer 	pci_chipset_tag_t pc = sc->sc_pc;
    555       1.1   bouyer 	pcitag_t pa = sc->sc_tag;
    556       1.1   bouyer 	static const u_int8_t udma2_tbl[] =
    557       1.1   bouyer 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
    558       1.1   bouyer 	static const u_int8_t udma_tbl[] =
    559       1.1   bouyer 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
    560       1.1   bouyer 	static const u_int16_t dma_tbl[] =
    561       1.1   bouyer 	    { 0x2208, 0x10c2, 0x10c1 };
    562       1.1   bouyer 	static const u_int16_t pio_tbl[] =
    563       1.1   bouyer 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
    564       1.1   bouyer 
    565       1.1   bouyer 	idedma_ctl = 0;
    566       1.1   bouyer 	pciide_channel_dma_setup(cp);
    567      1.10  thorpej 	mode = pciide_pci_read(pc, pa, 0x80 + chp->ch_channel * 4);
    568       1.1   bouyer 
    569       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    570       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    571       1.1   bouyer 		/* If no drive, skip */
    572       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    573       1.1   bouyer 			continue;
    574       1.1   bouyer 		mode &= ~(0x03 << (drive * 4));
    575       1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    576      1.17  thorpej 			s = splbio();
    577       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    578      1.17  thorpej 			splx(s);
    579      1.10  thorpej 			off = 0xa0 + chp->ch_channel * 16;
    580       1.1   bouyer 			if (drvp->UDMA_mode > 2 &&
    581       1.1   bouyer 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
    582       1.1   bouyer 				drvp->UDMA_mode = 2;
    583       1.1   bouyer 			scsc = pciide_pci_read(pc, pa, 0x8a);
    584       1.1   bouyer 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
    585       1.1   bouyer 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
    586       1.1   bouyer 				scsc = pciide_pci_read(pc, pa, 0x8a);
    587       1.1   bouyer 				if ((scsc & 0x30) == 0)
    588       1.1   bouyer 					drvp->UDMA_mode = 5;
    589       1.1   bouyer 			}
    590       1.1   bouyer 			mode |= 0x03 << (drive * 4);
    591      1.10  thorpej 			off = 0xac + chp->ch_channel * 16 + drive * 2;
    592       1.1   bouyer 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
    593       1.1   bouyer 			if (scsc & 0x30)
    594       1.1   bouyer 				val |= udma2_tbl[drvp->UDMA_mode];
    595       1.1   bouyer 			else
    596       1.1   bouyer 				val |= udma_tbl[drvp->UDMA_mode];
    597       1.1   bouyer 			pciide_pci_write(pc, pa, off, val);
    598       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    599       1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    600       1.1   bouyer 			mode |= 0x02 << (drive * 4);
    601      1.10  thorpej 			off = 0xa8 + chp->ch_channel * 16 + drive * 2;
    602       1.1   bouyer 			val = dma_tbl[drvp->DMA_mode];
    603       1.1   bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    604       1.1   bouyer 			pciide_pci_write(pc, pa, off, val >> 8);
    605       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    606       1.1   bouyer 		} else {
    607       1.1   bouyer 			mode |= 0x01 << (drive * 4);
    608      1.10  thorpej 			off = 0xa4 + chp->ch_channel * 16 + drive * 2;
    609       1.1   bouyer 			val = pio_tbl[drvp->PIO_mode];
    610       1.1   bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    611       1.1   bouyer 			pciide_pci_write(pc, pa, off, val >> 8);
    612       1.1   bouyer 		}
    613       1.1   bouyer 	}
    614       1.1   bouyer 
    615      1.10  thorpej 	pciide_pci_write(pc, pa, 0x80 + chp->ch_channel * 4, mode);
    616       1.1   bouyer 	if (idedma_ctl != 0) {
    617       1.1   bouyer 		/* Add software bits in status register */
    618       1.6     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    619       1.1   bouyer 		    idedma_ctl);
    620       1.1   bouyer 	}
    621       1.1   bouyer }
    622