Home | History | Annotate | Line # | Download | only in pci
cmdide.c revision 1.27
      1  1.27        ad /*	$NetBSD: cmdide.c,v 1.27 2007/02/09 21:55:27 ad Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1    bouyer  *    must display the following acknowledgement:
     16   1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1    bouyer  *    derived from this software without specific prior written permission.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.18     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1    bouyer  */
     31   1.1    bouyer 
     32  1.19     lukem #include <sys/cdefs.h>
     33  1.27        ad __KERNEL_RCSID(0, "$NetBSD: cmdide.c,v 1.27 2007/02/09 21:55:27 ad Exp $");
     34  1.19     lukem 
     35   1.1    bouyer #include <sys/param.h>
     36   1.1    bouyer #include <sys/systm.h>
     37   1.1    bouyer #include <sys/malloc.h>
     38   1.1    bouyer 
     39   1.1    bouyer #include <dev/pci/pcivar.h>
     40   1.1    bouyer #include <dev/pci/pcidevs.h>
     41   1.1    bouyer #include <dev/pci/pciidereg.h>
     42   1.1    bouyer #include <dev/pci/pciidevar.h>
     43   1.1    bouyer #include <dev/pci/pciide_cmd_reg.h>
     44   1.1    bouyer 
     45   1.1    bouyer 
     46   1.2   thorpej static int  cmdide_match(struct device *, struct cfdata *, void *);
     47   1.2   thorpej static void cmdide_attach(struct device *, struct device *, void *);
     48   1.1    bouyer 
     49   1.1    bouyer CFATTACH_DECL(cmdide, sizeof(struct pciide_softc),
     50   1.1    bouyer     cmdide_match, cmdide_attach, NULL, NULL);
     51   1.1    bouyer 
     52   1.2   thorpej static void cmd_chip_map(struct pciide_softc*, struct pci_attach_args*);
     53   1.2   thorpej static void cmd0643_9_chip_map(struct pciide_softc*, struct pci_attach_args*);
     54  1.14   thorpej static void cmd0643_9_setup_channel(struct ata_channel*);
     55   1.2   thorpej static void cmd_channel_map(struct pci_attach_args *, struct pciide_softc *,
     56   1.2   thorpej 			    int);
     57   1.2   thorpej static int  cmd_pci_intr(void *);
     58  1.14   thorpej static void cmd646_9_irqack(struct ata_channel *);
     59   1.2   thorpej static void cmd680_chip_map(struct pciide_softc*, struct pci_attach_args*);
     60  1.14   thorpej static void cmd680_setup_channel(struct ata_channel*);
     61   1.2   thorpej static void cmd680_channel_map(struct pci_attach_args *, struct pciide_softc *,
     62   1.2   thorpej 			       int);
     63   1.1    bouyer 
     64   1.2   thorpej static const struct pciide_product_desc pciide_cmd_products[] =  {
     65   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_640,
     66   1.1    bouyer 	  0,
     67   1.1    bouyer 	  "CMD Technology PCI0640",
     68   1.1    bouyer 	  cmd_chip_map
     69   1.1    bouyer 	},
     70   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_643,
     71   1.1    bouyer 	  0,
     72   1.1    bouyer 	  "CMD Technology PCI0643",
     73   1.1    bouyer 	  cmd0643_9_chip_map,
     74   1.1    bouyer 	},
     75   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_646,
     76   1.1    bouyer 	  0,
     77   1.1    bouyer 	  "CMD Technology PCI0646",
     78   1.1    bouyer 	  cmd0643_9_chip_map,
     79   1.1    bouyer 	},
     80   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
     81   1.3   mycroft 	  0,
     82   1.1    bouyer 	  "CMD Technology PCI0648",
     83   1.1    bouyer 	  cmd0643_9_chip_map,
     84   1.1    bouyer 	},
     85   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
     86   1.3   mycroft 	  0,
     87   1.1    bouyer 	  "CMD Technology PCI0649",
     88   1.1    bouyer 	  cmd0643_9_chip_map,
     89   1.1    bouyer 	},
     90   1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_680,
     91   1.3   mycroft 	  0,
     92   1.1    bouyer 	  "Silicon Image 0680",
     93   1.1    bouyer 	  cmd680_chip_map,
     94   1.1    bouyer 	},
     95   1.1    bouyer 	{ 0,
     96   1.1    bouyer 	  0,
     97   1.1    bouyer 	  NULL,
     98   1.1    bouyer 	  NULL
     99   1.1    bouyer 	}
    100   1.1    bouyer };
    101   1.1    bouyer 
    102   1.2   thorpej static int
    103  1.25  christos cmdide_match(struct device *parent, struct cfdata *match,
    104  1.24  christos     void *aux)
    105   1.1    bouyer {
    106   1.1    bouyer 	struct pci_attach_args *pa = aux;
    107   1.1    bouyer 
    108   1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
    109   1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_cmd_products))
    110   1.1    bouyer 			return (2);
    111   1.1    bouyer 	}
    112   1.1    bouyer 	return (0);
    113   1.1    bouyer }
    114   1.1    bouyer 
    115   1.2   thorpej static void
    116  1.25  christos cmdide_attach(struct device *parent, struct device *self, void *aux)
    117   1.1    bouyer {
    118   1.1    bouyer 	struct pci_attach_args *pa = aux;
    119   1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    120   1.1    bouyer 
    121   1.1    bouyer 	pciide_common_attach(sc, pa,
    122   1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_cmd_products));
    123   1.1    bouyer 
    124   1.1    bouyer }
    125   1.1    bouyer 
    126   1.2   thorpej static void
    127   1.2   thorpej cmd_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    128   1.2   thorpej     int channel)
    129   1.1    bouyer {
    130   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    131   1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    132   1.1    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
    133   1.1    bouyer 	int interface, one_channel;
    134   1.1    bouyer 
    135  1.18     perry 	/*
    136   1.1    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
    137   1.1    bouyer 	 * In this case, we have to fake interface
    138   1.1    bouyer 	 */
    139   1.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    140   1.1    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    141   1.1    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    142   1.1    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
    143   1.1    bouyer 		    CMD_CONF_DSA1)
    144   1.1    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
    145   1.1    bouyer 			    PCIIDE_INTERFACE_PCI(1);
    146   1.1    bouyer 	} else {
    147   1.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    148   1.1    bouyer 	}
    149   1.1    bouyer 
    150  1.14   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    151   1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    152  1.14   thorpej 	cp->ata_channel.ch_channel = channel;
    153  1.16   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    154   1.1    bouyer 
    155   1.1    bouyer 	/*
    156  1.26       wiz 	 * Older CMD64X doesn't have independent channels
    157   1.1    bouyer 	 */
    158   1.1    bouyer 	switch (sc->sc_pp->ide_product) {
    159   1.1    bouyer 	case PCI_PRODUCT_CMDTECH_649:
    160   1.1    bouyer 		one_channel = 0;
    161   1.1    bouyer 		break;
    162   1.1    bouyer 	default:
    163   1.1    bouyer 		one_channel = 1;
    164   1.1    bouyer 		break;
    165   1.1    bouyer 	}
    166   1.1    bouyer 
    167   1.1    bouyer 	if (channel > 0 && one_channel) {
    168  1.14   thorpej 		cp->ata_channel.ch_queue =
    169  1.14   thorpej 		    sc->pciide_channels[0].ata_channel.ch_queue;
    170   1.1    bouyer 	} else {
    171  1.14   thorpej 		cp->ata_channel.ch_queue =
    172   1.8   thorpej 		    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    173   1.1    bouyer 	}
    174  1.14   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    175   1.1    bouyer 		aprint_error("%s %s channel: "
    176   1.1    bouyer 		    "can't allocate memory for command queue",
    177  1.16   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    178   1.1    bouyer 		    return;
    179   1.1    bouyer 	}
    180  1.22    bouyer 	cp->ata_channel.ch_ndrive = 2;
    181   1.1    bouyer 
    182   1.1    bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    183  1.16   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    184   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    185   1.1    bouyer 	    "configured" : "wired",
    186   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    187   1.1    bouyer 	    "native-PCI" : "compatibility");
    188   1.1    bouyer 
    189   1.1    bouyer 	/*
    190   1.1    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
    191   1.1    bouyer 	 * there's no way to disable the first channel without disabling
    192   1.1    bouyer 	 * the whole device
    193   1.1    bouyer 	 */
    194   1.1    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
    195   1.1    bouyer 		aprint_normal("%s: %s channel ignored (disabled)\n",
    196  1.16   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    197  1.14   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    198   1.1    bouyer 		return;
    199   1.1    bouyer 	}
    200   1.1    bouyer 
    201   1.1    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
    202   1.1    bouyer }
    203   1.1    bouyer 
    204   1.2   thorpej static int
    205   1.2   thorpej cmd_pci_intr(void *arg)
    206   1.1    bouyer {
    207   1.1    bouyer 	struct pciide_softc *sc = arg;
    208   1.1    bouyer 	struct pciide_channel *cp;
    209  1.14   thorpej 	struct ata_channel *wdc_cp;
    210  1.18     perry 	int i, rv, crv;
    211   1.1    bouyer 	u_int32_t priirq, secirq;
    212   1.1    bouyer 
    213   1.1    bouyer 	rv = 0;
    214   1.1    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    215   1.1    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    216  1.16   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    217   1.1    bouyer 		cp = &sc->pciide_channels[i];
    218  1.14   thorpej 		wdc_cp = &cp->ata_channel;
    219   1.1    bouyer 		/* If a compat channel skip. */
    220   1.1    bouyer 		if (cp->compat)
    221   1.1    bouyer 			continue;
    222   1.1    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
    223   1.1    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
    224   1.1    bouyer 			crv = wdcintr(wdc_cp);
    225  1.11    bouyer 			if (crv == 0) {
    226   1.1    bouyer 				printf("%s:%d: bogus intr\n",
    227  1.16   thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, i);
    228  1.11    bouyer 				sc->sc_wdcdev.irqack(wdc_cp);
    229  1.11    bouyer 			} else
    230   1.1    bouyer 				rv = 1;
    231   1.1    bouyer 		}
    232   1.1    bouyer 	}
    233   1.1    bouyer 	return rv;
    234   1.1    bouyer }
    235   1.1    bouyer 
    236   1.2   thorpej static void
    237   1.2   thorpej cmd_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    238   1.1    bouyer {
    239   1.1    bouyer 	int channel;
    240   1.1    bouyer 
    241   1.1    bouyer 	/*
    242   1.1    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    243   1.5       wiz 	 * and base addresses registers can be disabled at
    244   1.1    bouyer 	 * hardware level. In this case, the device is wired
    245   1.1    bouyer 	 * in compat mode and its first channel is always enabled,
    246   1.1    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    247   1.1    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    248   1.1    bouyer 	 * can't be disabled.
    249   1.1    bouyer 	 */
    250   1.1    bouyer 
    251   1.1    bouyer #ifdef PCIIDE_CMD064x_DISABLE
    252   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    253   1.1    bouyer 		return;
    254   1.1    bouyer #endif
    255   1.1    bouyer 
    256   1.1    bouyer 	aprint_normal("%s: hardware does not support DMA\n",
    257  1.16   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    258   1.1    bouyer 	sc->sc_dma_ok = 0;
    259   1.1    bouyer 
    260  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    261  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    262  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    263   1.1    bouyer 
    264  1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    265  1.14   thorpej 
    266  1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    267  1.16   thorpej 	     channel++) {
    268   1.1    bouyer 		cmd_channel_map(pa, sc, channel);
    269   1.1    bouyer 	}
    270   1.1    bouyer }
    271   1.1    bouyer 
    272   1.2   thorpej static void
    273   1.2   thorpej cmd0643_9_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    274  1.18     perry {
    275   1.1    bouyer 	int channel;
    276   1.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    277   1.1    bouyer 
    278   1.1    bouyer 	/*
    279   1.1    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    280   1.5       wiz 	 * and base addresses registers can be disabled at
    281   1.1    bouyer 	 * hardware level. In this case, the device is wired
    282   1.1    bouyer 	 * in compat mode and its first channel is always enabled,
    283   1.1    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    284   1.1    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    285   1.1    bouyer 	 * can't be disabled.
    286   1.1    bouyer 	 */
    287   1.1    bouyer 
    288   1.1    bouyer #ifdef PCIIDE_CMD064x_DISABLE
    289   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    290   1.1    bouyer 		return;
    291   1.1    bouyer #endif
    292   1.1    bouyer 
    293  1.27        ad 	aprint_verbose("%s: bus-master DMA support present",
    294  1.16   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    295   1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    296  1.27        ad 	aprint_verbose("\n");
    297  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    298   1.1    bouyer 	if (sc->sc_dma_ok) {
    299  1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    300   1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    301   1.1    bouyer 		case PCI_PRODUCT_CMDTECH_649:
    302  1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    303  1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    304   1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    305   1.1    bouyer 			break;
    306   1.1    bouyer 		case PCI_PRODUCT_CMDTECH_648:
    307  1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    308  1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    309   1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    310   1.1    bouyer 			break;
    311   1.1    bouyer 		case PCI_PRODUCT_CMDTECH_646:
    312   1.1    bouyer 			if (rev >= CMD0646U2_REV) {
    313  1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    314  1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    315   1.1    bouyer 			} else if (rev >= CMD0646U_REV) {
    316   1.1    bouyer 			/*
    317   1.1    bouyer 			 * Linux's driver claims that the 646U is broken
    318   1.1    bouyer 			 * with UDMA. Only enable it if we know what we're
    319   1.1    bouyer 			 * doing
    320   1.1    bouyer 			 */
    321   1.1    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
    322  1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    323  1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    324   1.1    bouyer #endif
    325   1.1    bouyer 				/* explicitly disable UDMA */
    326   1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    327   1.1    bouyer 				    CMD_UDMATIM(0), 0);
    328   1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    329   1.1    bouyer 				    CMD_UDMATIM(1), 0);
    330   1.1    bouyer 			}
    331   1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    332   1.1    bouyer 			break;
    333   1.1    bouyer 		default:
    334   1.1    bouyer 			sc->sc_wdcdev.irqack = pciide_irqack;
    335   1.1    bouyer 		}
    336   1.1    bouyer 	}
    337   1.1    bouyer 
    338  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    339  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    340  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    341  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    342  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd0643_9_setup_channel;
    343   1.1    bouyer 
    344  1.13   thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
    345   1.1    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    346   1.1    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    347   1.1    bouyer 		DEBUG_PROBE);
    348   1.1    bouyer 
    349  1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    350  1.14   thorpej 
    351  1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    352  1.16   thorpej 	     channel++)
    353   1.1    bouyer 		cmd_channel_map(pa, sc, channel);
    354   1.4    simonb 
    355   1.1    bouyer 	/*
    356   1.1    bouyer 	 * note - this also makes sure we clear the irq disable and reset
    357   1.1    bouyer 	 * bits
    358   1.1    bouyer 	 */
    359   1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
    360  1.13   thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
    361   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    362   1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    363   1.1    bouyer 	    DEBUG_PROBE);
    364   1.1    bouyer }
    365   1.1    bouyer 
    366   1.2   thorpej static void
    367  1.14   thorpej cmd0643_9_setup_channel(struct ata_channel *chp)
    368   1.1    bouyer {
    369   1.1    bouyer 	struct ata_drive_datas *drvp;
    370   1.1    bouyer 	u_int8_t tim;
    371   1.1    bouyer 	u_int32_t idedma_ctl, udma_reg;
    372  1.17   thorpej 	int drive, s;
    373  1.15   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    374  1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    375   1.1    bouyer 
    376   1.1    bouyer 	idedma_ctl = 0;
    377   1.1    bouyer 	/* setup DMA if needed */
    378   1.1    bouyer 	pciide_channel_dma_setup(cp);
    379   1.1    bouyer 
    380   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    381   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    382   1.1    bouyer 		/* If no drive, skip */
    383   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    384   1.1    bouyer 			continue;
    385   1.1    bouyer 		/* add timing values, setup DMA if needed */
    386   1.1    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
    387   1.1    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
    388   1.1    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
    389   1.1    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
    390  1.17   thorpej 				s = splbio();
    391   1.1    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    392  1.17   thorpej 				splx(s);
    393   1.1    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
    394  1.10   thorpej 				    sc->sc_tag, CMD_UDMATIM(chp->ch_channel));
    395   1.1    bouyer 				if (drvp->UDMA_mode > 2 &&
    396   1.1    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    397   1.1    bouyer 				    CMD_BICSR) &
    398  1.10   thorpej 				    CMD_BICSR_80(chp->ch_channel)) == 0)
    399   1.1    bouyer 					drvp->UDMA_mode = 2;
    400   1.1    bouyer 				if (drvp->UDMA_mode > 2)
    401   1.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
    402  1.18     perry 				else if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 2)
    403   1.1    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
    404   1.1    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
    405   1.1    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
    406   1.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    407   1.1    bouyer 				udma_reg |=
    408   1.1    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
    409   1.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    410   1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    411  1.10   thorpej 				    CMD_UDMATIM(chp->ch_channel), udma_reg);
    412   1.1    bouyer 			} else {
    413   1.1    bouyer 				/*
    414   1.1    bouyer 				 * use Multiword DMA.
    415   1.1    bouyer 				 * Timings will be used for both PIO and DMA,
    416   1.1    bouyer 				 * so adjust DMA mode if needed
    417   1.1    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
    418   1.1    bouyer 				 */
    419  1.16   thorpej 				if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    420   1.1    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
    421   1.1    bouyer 					    sc->sc_tag,
    422  1.10   thorpej 					    CMD_UDMATIM(chp->ch_channel));
    423   1.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
    424   1.1    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
    425  1.10   thorpej 					    CMD_UDMATIM(chp->ch_channel),
    426   1.1    bouyer 					    udma_reg);
    427   1.1    bouyer 				}
    428   1.1    bouyer 				if (drvp->PIO_mode >= 3 &&
    429   1.1    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
    430   1.1    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
    431   1.1    bouyer 				}
    432   1.1    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
    433   1.1    bouyer 			}
    434   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    435   1.1    bouyer 		}
    436   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    437  1.10   thorpej 		    CMD_DATA_TIM(chp->ch_channel, drive), tim);
    438   1.1    bouyer 	}
    439   1.1    bouyer 	if (idedma_ctl != 0) {
    440   1.1    bouyer 		/* Add software bits in status register */
    441   1.6      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    442   1.1    bouyer 		    idedma_ctl);
    443   1.1    bouyer 	}
    444   1.1    bouyer }
    445   1.1    bouyer 
    446   1.2   thorpej static void
    447  1.14   thorpej cmd646_9_irqack(struct ata_channel *chp)
    448   1.1    bouyer {
    449   1.1    bouyer 	u_int32_t priirq, secirq;
    450  1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    451   1.1    bouyer 
    452  1.10   thorpej 	if (chp->ch_channel == 0) {
    453   1.1    bouyer 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    454   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
    455   1.1    bouyer 	} else {
    456   1.1    bouyer 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    457   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
    458   1.1    bouyer 	}
    459   1.1    bouyer 	pciide_irqack(chp);
    460   1.1    bouyer }
    461   1.1    bouyer 
    462   1.2   thorpej static void
    463   1.2   thorpej cmd680_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    464  1.18     perry {
    465   1.1    bouyer 	int channel;
    466   1.1    bouyer 
    467   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    468   1.1    bouyer 		return;
    469   1.1    bouyer 
    470  1.27        ad 	aprint_verbose("%s: bus-master DMA support present",
    471  1.16   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    472   1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    473  1.27        ad 	aprint_verbose("\n");
    474  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    475   1.1    bouyer 	if (sc->sc_dma_ok) {
    476  1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    477  1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    478  1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    479   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    480   1.1    bouyer 	}
    481   1.1    bouyer 
    482  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    483  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    484  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    485  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    486  1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd680_setup_channel;
    487   1.1    bouyer 
    488   1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
    489   1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
    490   1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
    491   1.1    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
    492  1.14   thorpej 
    493  1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    494  1.14   thorpej 
    495  1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    496  1.16   thorpej 	     channel++)
    497   1.1    bouyer 		cmd680_channel_map(pa, sc, channel);
    498   1.1    bouyer }
    499   1.1    bouyer 
    500   1.2   thorpej static void
    501   1.2   thorpej cmd680_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    502   1.2   thorpej     int channel)
    503   1.1    bouyer {
    504   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    505   1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    506   1.1    bouyer 	int interface, i, reg;
    507   1.1    bouyer 	static const u_int8_t init_val[] =
    508   1.1    bouyer 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
    509   1.1    bouyer 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
    510   1.1    bouyer 
    511   1.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    512   1.1    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    513   1.1    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    514   1.1    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) |
    515   1.1    bouyer 		    PCIIDE_INTERFACE_PCI(1);
    516   1.1    bouyer 	} else {
    517   1.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    518   1.1    bouyer 	}
    519   1.1    bouyer 
    520  1.14   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    521   1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    522  1.14   thorpej 	cp->ata_channel.ch_channel = channel;
    523  1.16   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    524   1.1    bouyer 
    525  1.14   thorpej 	cp->ata_channel.ch_queue =
    526   1.8   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    527  1.14   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    528   1.1    bouyer 		aprint_error("%s %s channel: "
    529   1.1    bouyer 		    "can't allocate memory for command queue",
    530  1.16   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    531   1.1    bouyer 		    return;
    532   1.1    bouyer 	}
    533  1.23    bouyer 	cp->ata_channel.ch_ndrive = 2;
    534   1.1    bouyer 
    535   1.1    bouyer 	/* XXX */
    536   1.1    bouyer 	reg = 0xa2 + channel * 16;
    537   1.1    bouyer 	for (i = 0; i < sizeof(init_val); i++)
    538   1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
    539   1.1    bouyer 
    540   1.1    bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    541  1.16   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    542   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    543   1.1    bouyer 	    "configured" : "wired",
    544   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    545   1.1    bouyer 	    "native-PCI" : "compatibility");
    546   1.1    bouyer 
    547   1.1    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
    548   1.1    bouyer }
    549   1.1    bouyer 
    550   1.2   thorpej static void
    551  1.14   thorpej cmd680_setup_channel(struct ata_channel *chp)
    552   1.1    bouyer {
    553   1.1    bouyer 	struct ata_drive_datas *drvp;
    554   1.1    bouyer 	u_int8_t mode, off, scsc;
    555   1.1    bouyer 	u_int16_t val;
    556   1.1    bouyer 	u_int32_t idedma_ctl;
    557  1.17   thorpej 	int drive, s;
    558  1.15   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    559  1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    560   1.1    bouyer 	pci_chipset_tag_t pc = sc->sc_pc;
    561   1.1    bouyer 	pcitag_t pa = sc->sc_tag;
    562   1.1    bouyer 	static const u_int8_t udma2_tbl[] =
    563   1.1    bouyer 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
    564   1.1    bouyer 	static const u_int8_t udma_tbl[] =
    565   1.1    bouyer 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
    566   1.1    bouyer 	static const u_int16_t dma_tbl[] =
    567   1.1    bouyer 	    { 0x2208, 0x10c2, 0x10c1 };
    568   1.1    bouyer 	static const u_int16_t pio_tbl[] =
    569   1.1    bouyer 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
    570   1.1    bouyer 
    571   1.1    bouyer 	idedma_ctl = 0;
    572   1.1    bouyer 	pciide_channel_dma_setup(cp);
    573  1.10   thorpej 	mode = pciide_pci_read(pc, pa, 0x80 + chp->ch_channel * 4);
    574   1.1    bouyer 
    575   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    576   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    577   1.1    bouyer 		/* If no drive, skip */
    578   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    579   1.1    bouyer 			continue;
    580   1.1    bouyer 		mode &= ~(0x03 << (drive * 4));
    581   1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    582  1.17   thorpej 			s = splbio();
    583   1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    584  1.17   thorpej 			splx(s);
    585  1.10   thorpej 			off = 0xa0 + chp->ch_channel * 16;
    586   1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    587   1.1    bouyer 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
    588   1.1    bouyer 				drvp->UDMA_mode = 2;
    589   1.1    bouyer 			scsc = pciide_pci_read(pc, pa, 0x8a);
    590   1.1    bouyer 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
    591   1.1    bouyer 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
    592   1.1    bouyer 				scsc = pciide_pci_read(pc, pa, 0x8a);
    593   1.1    bouyer 				if ((scsc & 0x30) == 0)
    594   1.1    bouyer 					drvp->UDMA_mode = 5;
    595   1.1    bouyer 			}
    596   1.1    bouyer 			mode |= 0x03 << (drive * 4);
    597  1.10   thorpej 			off = 0xac + chp->ch_channel * 16 + drive * 2;
    598   1.1    bouyer 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
    599   1.1    bouyer 			if (scsc & 0x30)
    600   1.1    bouyer 				val |= udma2_tbl[drvp->UDMA_mode];
    601   1.1    bouyer 			else
    602   1.1    bouyer 				val |= udma_tbl[drvp->UDMA_mode];
    603   1.1    bouyer 			pciide_pci_write(pc, pa, off, val);
    604   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    605   1.1    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    606   1.1    bouyer 			mode |= 0x02 << (drive * 4);
    607  1.10   thorpej 			off = 0xa8 + chp->ch_channel * 16 + drive * 2;
    608   1.1    bouyer 			val = dma_tbl[drvp->DMA_mode];
    609   1.1    bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    610  1.20  christos 			pciide_pci_write(pc, pa, off+1, val >> 8);
    611   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    612   1.1    bouyer 		} else {
    613   1.1    bouyer 			mode |= 0x01 << (drive * 4);
    614  1.10   thorpej 			off = 0xa4 + chp->ch_channel * 16 + drive * 2;
    615   1.1    bouyer 			val = pio_tbl[drvp->PIO_mode];
    616   1.1    bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    617  1.20  christos 			pciide_pci_write(pc, pa, off+1, val >> 8);
    618   1.1    bouyer 		}
    619   1.1    bouyer 	}
    620   1.1    bouyer 
    621  1.10   thorpej 	pciide_pci_write(pc, pa, 0x80 + chp->ch_channel * 4, mode);
    622   1.1    bouyer 	if (idedma_ctl != 0) {
    623   1.1    bouyer 		/* Add software bits in status register */
    624   1.6      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    625   1.1    bouyer 		    idedma_ctl);
    626   1.1    bouyer 	}
    627   1.1    bouyer }
    628