Home | History | Annotate | Line # | Download | only in pci
cmdide.c revision 1.28.4.1
      1  1.28.4.1      yamt /*	$NetBSD: cmdide.c,v 1.28.4.1 2010/03/11 15:03:43 yamt Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.18     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  */
     26       1.1    bouyer 
     27      1.19     lukem #include <sys/cdefs.h>
     28  1.28.4.1      yamt __KERNEL_RCSID(0, "$NetBSD: cmdide.c,v 1.28.4.1 2010/03/11 15:03:43 yamt Exp $");
     29      1.19     lukem 
     30       1.1    bouyer #include <sys/param.h>
     31       1.1    bouyer #include <sys/systm.h>
     32       1.1    bouyer #include <sys/malloc.h>
     33       1.1    bouyer 
     34       1.1    bouyer #include <dev/pci/pcivar.h>
     35       1.1    bouyer #include <dev/pci/pcidevs.h>
     36       1.1    bouyer #include <dev/pci/pciidereg.h>
     37       1.1    bouyer #include <dev/pci/pciidevar.h>
     38       1.1    bouyer #include <dev/pci/pciide_cmd_reg.h>
     39       1.1    bouyer 
     40       1.1    bouyer 
     41      1.28      cube static int  cmdide_match(device_t, cfdata_t, void *);
     42      1.28      cube static void cmdide_attach(device_t, device_t, void *);
     43       1.1    bouyer 
     44      1.28      cube CFATTACH_DECL_NEW(cmdide, sizeof(struct pciide_softc),
     45       1.1    bouyer     cmdide_match, cmdide_attach, NULL, NULL);
     46       1.1    bouyer 
     47       1.2   thorpej static void cmd_chip_map(struct pciide_softc*, struct pci_attach_args*);
     48       1.2   thorpej static void cmd0643_9_chip_map(struct pciide_softc*, struct pci_attach_args*);
     49      1.14   thorpej static void cmd0643_9_setup_channel(struct ata_channel*);
     50       1.2   thorpej static void cmd_channel_map(struct pci_attach_args *, struct pciide_softc *,
     51       1.2   thorpej 			    int);
     52       1.2   thorpej static int  cmd_pci_intr(void *);
     53      1.14   thorpej static void cmd646_9_irqack(struct ata_channel *);
     54       1.2   thorpej static void cmd680_chip_map(struct pciide_softc*, struct pci_attach_args*);
     55      1.14   thorpej static void cmd680_setup_channel(struct ata_channel*);
     56       1.2   thorpej static void cmd680_channel_map(struct pci_attach_args *, struct pciide_softc *,
     57       1.2   thorpej 			       int);
     58       1.1    bouyer 
     59       1.2   thorpej static const struct pciide_product_desc pciide_cmd_products[] =  {
     60       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_640,
     61       1.1    bouyer 	  0,
     62       1.1    bouyer 	  "CMD Technology PCI0640",
     63       1.1    bouyer 	  cmd_chip_map
     64       1.1    bouyer 	},
     65       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_643,
     66       1.1    bouyer 	  0,
     67       1.1    bouyer 	  "CMD Technology PCI0643",
     68       1.1    bouyer 	  cmd0643_9_chip_map,
     69       1.1    bouyer 	},
     70       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_646,
     71       1.1    bouyer 	  0,
     72       1.1    bouyer 	  "CMD Technology PCI0646",
     73       1.1    bouyer 	  cmd0643_9_chip_map,
     74       1.1    bouyer 	},
     75       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
     76       1.3   mycroft 	  0,
     77       1.1    bouyer 	  "CMD Technology PCI0648",
     78       1.1    bouyer 	  cmd0643_9_chip_map,
     79       1.1    bouyer 	},
     80       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
     81       1.3   mycroft 	  0,
     82       1.1    bouyer 	  "CMD Technology PCI0649",
     83       1.1    bouyer 	  cmd0643_9_chip_map,
     84       1.1    bouyer 	},
     85       1.1    bouyer 	{ PCI_PRODUCT_CMDTECH_680,
     86       1.3   mycroft 	  0,
     87       1.1    bouyer 	  "Silicon Image 0680",
     88       1.1    bouyer 	  cmd680_chip_map,
     89       1.1    bouyer 	},
     90       1.1    bouyer 	{ 0,
     91       1.1    bouyer 	  0,
     92       1.1    bouyer 	  NULL,
     93       1.1    bouyer 	  NULL
     94       1.1    bouyer 	}
     95       1.1    bouyer };
     96       1.1    bouyer 
     97       1.2   thorpej static int
     98      1.28      cube cmdide_match(device_t parent, cfdata_t match, void *aux)
     99       1.1    bouyer {
    100       1.1    bouyer 	struct pci_attach_args *pa = aux;
    101       1.1    bouyer 
    102       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
    103       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_cmd_products))
    104       1.1    bouyer 			return (2);
    105       1.1    bouyer 	}
    106       1.1    bouyer 	return (0);
    107       1.1    bouyer }
    108       1.1    bouyer 
    109       1.2   thorpej static void
    110      1.28      cube cmdide_attach(device_t parent, device_t self, void *aux)
    111       1.1    bouyer {
    112       1.1    bouyer 	struct pci_attach_args *pa = aux;
    113      1.28      cube 	struct pciide_softc *sc = device_private(self);
    114      1.28      cube 
    115      1.28      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    116       1.1    bouyer 
    117       1.1    bouyer 	pciide_common_attach(sc, pa,
    118       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_cmd_products));
    119       1.1    bouyer 
    120       1.1    bouyer }
    121       1.1    bouyer 
    122       1.2   thorpej static void
    123       1.2   thorpej cmd_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    124       1.2   thorpej     int channel)
    125       1.1    bouyer {
    126       1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    127       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    128       1.1    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
    129       1.1    bouyer 	int interface, one_channel;
    130       1.1    bouyer 
    131      1.18     perry 	/*
    132       1.1    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
    133       1.1    bouyer 	 * In this case, we have to fake interface
    134       1.1    bouyer 	 */
    135       1.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    136       1.1    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    137       1.1    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    138       1.1    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
    139       1.1    bouyer 		    CMD_CONF_DSA1)
    140       1.1    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
    141       1.1    bouyer 			    PCIIDE_INTERFACE_PCI(1);
    142       1.1    bouyer 	} else {
    143       1.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    144       1.1    bouyer 	}
    145       1.1    bouyer 
    146      1.14   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    147       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    148      1.14   thorpej 	cp->ata_channel.ch_channel = channel;
    149      1.16   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    150       1.1    bouyer 
    151       1.1    bouyer 	/*
    152      1.26       wiz 	 * Older CMD64X doesn't have independent channels
    153       1.1    bouyer 	 */
    154       1.1    bouyer 	switch (sc->sc_pp->ide_product) {
    155       1.1    bouyer 	case PCI_PRODUCT_CMDTECH_649:
    156       1.1    bouyer 		one_channel = 0;
    157       1.1    bouyer 		break;
    158       1.1    bouyer 	default:
    159       1.1    bouyer 		one_channel = 1;
    160       1.1    bouyer 		break;
    161       1.1    bouyer 	}
    162       1.1    bouyer 
    163       1.1    bouyer 	if (channel > 0 && one_channel) {
    164      1.14   thorpej 		cp->ata_channel.ch_queue =
    165      1.14   thorpej 		    sc->pciide_channels[0].ata_channel.ch_queue;
    166       1.1    bouyer 	} else {
    167      1.14   thorpej 		cp->ata_channel.ch_queue =
    168       1.8   thorpej 		    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    169       1.1    bouyer 	}
    170      1.14   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    171       1.1    bouyer 		aprint_error("%s %s channel: "
    172       1.1    bouyer 		    "can't allocate memory for command queue",
    173      1.28      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    174       1.1    bouyer 		    return;
    175       1.1    bouyer 	}
    176      1.22    bouyer 	cp->ata_channel.ch_ndrive = 2;
    177       1.1    bouyer 
    178      1.28      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    179      1.28      cube 	    "%s channel %s to %s mode\n", cp->name,
    180       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    181       1.1    bouyer 	    "configured" : "wired",
    182       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    183       1.1    bouyer 	    "native-PCI" : "compatibility");
    184       1.1    bouyer 
    185       1.1    bouyer 	/*
    186       1.1    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
    187       1.1    bouyer 	 * there's no way to disable the first channel without disabling
    188       1.1    bouyer 	 * the whole device
    189       1.1    bouyer 	 */
    190       1.1    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
    191      1.28      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    192      1.28      cube 		    "%s channel ignored (disabled)\n", cp->name);
    193      1.14   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    194       1.1    bouyer 		return;
    195       1.1    bouyer 	}
    196       1.1    bouyer 
    197       1.1    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
    198       1.1    bouyer }
    199       1.1    bouyer 
    200       1.2   thorpej static int
    201       1.2   thorpej cmd_pci_intr(void *arg)
    202       1.1    bouyer {
    203       1.1    bouyer 	struct pciide_softc *sc = arg;
    204       1.1    bouyer 	struct pciide_channel *cp;
    205      1.14   thorpej 	struct ata_channel *wdc_cp;
    206      1.18     perry 	int i, rv, crv;
    207       1.1    bouyer 	u_int32_t priirq, secirq;
    208       1.1    bouyer 
    209       1.1    bouyer 	rv = 0;
    210       1.1    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    211       1.1    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    212      1.16   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    213       1.1    bouyer 		cp = &sc->pciide_channels[i];
    214      1.14   thorpej 		wdc_cp = &cp->ata_channel;
    215       1.1    bouyer 		/* If a compat channel skip. */
    216       1.1    bouyer 		if (cp->compat)
    217       1.1    bouyer 			continue;
    218       1.1    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
    219       1.1    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
    220       1.1    bouyer 			crv = wdcintr(wdc_cp);
    221      1.11    bouyer 			if (crv == 0) {
    222      1.28      cube 				aprint_error("%s:%d: bogus intr\n",
    223      1.28      cube 				    device_xname(
    224      1.28      cube 				      sc->sc_wdcdev.sc_atac.atac_dev), i);
    225      1.11    bouyer 				sc->sc_wdcdev.irqack(wdc_cp);
    226      1.11    bouyer 			} else
    227       1.1    bouyer 				rv = 1;
    228       1.1    bouyer 		}
    229       1.1    bouyer 	}
    230       1.1    bouyer 	return rv;
    231       1.1    bouyer }
    232       1.1    bouyer 
    233       1.2   thorpej static void
    234       1.2   thorpej cmd_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    235       1.1    bouyer {
    236       1.1    bouyer 	int channel;
    237       1.1    bouyer 
    238       1.1    bouyer 	/*
    239       1.1    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    240       1.5       wiz 	 * and base addresses registers can be disabled at
    241       1.1    bouyer 	 * hardware level. In this case, the device is wired
    242       1.1    bouyer 	 * in compat mode and its first channel is always enabled,
    243       1.1    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    244       1.1    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    245       1.1    bouyer 	 * can't be disabled.
    246       1.1    bouyer 	 */
    247       1.1    bouyer 
    248       1.1    bouyer #ifdef PCIIDE_CMD064x_DISABLE
    249       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    250       1.1    bouyer 		return;
    251       1.1    bouyer #endif
    252       1.1    bouyer 
    253      1.28      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    254      1.28      cube 	    "hardware does not support DMA\n");
    255       1.1    bouyer 	sc->sc_dma_ok = 0;
    256       1.1    bouyer 
    257      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    258      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    259      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    260       1.1    bouyer 
    261      1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    262      1.14   thorpej 
    263      1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    264      1.16   thorpej 	     channel++) {
    265       1.1    bouyer 		cmd_channel_map(pa, sc, channel);
    266       1.1    bouyer 	}
    267       1.1    bouyer }
    268       1.1    bouyer 
    269       1.2   thorpej static void
    270       1.2   thorpej cmd0643_9_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    271      1.18     perry {
    272       1.1    bouyer 	int channel;
    273       1.1    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
    274       1.1    bouyer 
    275       1.1    bouyer 	/*
    276       1.1    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
    277       1.5       wiz 	 * and base addresses registers can be disabled at
    278       1.1    bouyer 	 * hardware level. In this case, the device is wired
    279       1.1    bouyer 	 * in compat mode and its first channel is always enabled,
    280       1.1    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
    281       1.1    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
    282       1.1    bouyer 	 * can't be disabled.
    283       1.1    bouyer 	 */
    284       1.1    bouyer 
    285       1.1    bouyer #ifdef PCIIDE_CMD064x_DISABLE
    286       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    287       1.1    bouyer 		return;
    288       1.1    bouyer #endif
    289       1.1    bouyer 
    290      1.28      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    291      1.28      cube 	    "bus-master DMA support present");
    292       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    293      1.27        ad 	aprint_verbose("\n");
    294      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    295       1.1    bouyer 	if (sc->sc_dma_ok) {
    296      1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    297       1.1    bouyer 		switch (sc->sc_pp->ide_product) {
    298       1.1    bouyer 		case PCI_PRODUCT_CMDTECH_649:
    299      1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    300      1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    301       1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    302       1.1    bouyer 			break;
    303       1.1    bouyer 		case PCI_PRODUCT_CMDTECH_648:
    304      1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    305      1.16   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    306       1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    307       1.1    bouyer 			break;
    308       1.1    bouyer 		case PCI_PRODUCT_CMDTECH_646:
    309       1.1    bouyer 			if (rev >= CMD0646U2_REV) {
    310      1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    311      1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    312       1.1    bouyer 			} else if (rev >= CMD0646U_REV) {
    313       1.1    bouyer 			/*
    314       1.1    bouyer 			 * Linux's driver claims that the 646U is broken
    315       1.1    bouyer 			 * with UDMA. Only enable it if we know what we're
    316       1.1    bouyer 			 * doing
    317       1.1    bouyer 			 */
    318       1.1    bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
    319      1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    320      1.16   thorpej 				sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    321       1.1    bouyer #endif
    322       1.1    bouyer 				/* explicitly disable UDMA */
    323       1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    324       1.1    bouyer 				    CMD_UDMATIM(0), 0);
    325       1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    326       1.1    bouyer 				    CMD_UDMATIM(1), 0);
    327       1.1    bouyer 			}
    328       1.1    bouyer 			sc->sc_wdcdev.irqack = cmd646_9_irqack;
    329       1.1    bouyer 			break;
    330       1.1    bouyer 		default:
    331       1.1    bouyer 			sc->sc_wdcdev.irqack = pciide_irqack;
    332       1.1    bouyer 		}
    333       1.1    bouyer 	}
    334       1.1    bouyer 
    335      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    336      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    337      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    338      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    339      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd0643_9_setup_channel;
    340       1.1    bouyer 
    341      1.13   thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
    342       1.1    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    343       1.1    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    344       1.1    bouyer 		DEBUG_PROBE);
    345       1.1    bouyer 
    346      1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    347      1.14   thorpej 
    348      1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    349      1.16   thorpej 	     channel++)
    350       1.1    bouyer 		cmd_channel_map(pa, sc, channel);
    351       1.4    simonb 
    352       1.1    bouyer 	/*
    353       1.1    bouyer 	 * note - this also makes sure we clear the irq disable and reset
    354       1.1    bouyer 	 * bits
    355       1.1    bouyer 	 */
    356       1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
    357      1.13   thorpej 	ATADEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
    358       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
    359       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
    360       1.1    bouyer 	    DEBUG_PROBE);
    361       1.1    bouyer }
    362       1.1    bouyer 
    363       1.2   thorpej static void
    364      1.14   thorpej cmd0643_9_setup_channel(struct ata_channel *chp)
    365       1.1    bouyer {
    366       1.1    bouyer 	struct ata_drive_datas *drvp;
    367       1.1    bouyer 	u_int8_t tim;
    368       1.1    bouyer 	u_int32_t idedma_ctl, udma_reg;
    369      1.17   thorpej 	int drive, s;
    370      1.15   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    371      1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    372       1.1    bouyer 
    373       1.1    bouyer 	idedma_ctl = 0;
    374       1.1    bouyer 	/* setup DMA if needed */
    375       1.1    bouyer 	pciide_channel_dma_setup(cp);
    376       1.1    bouyer 
    377       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    378       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    379       1.1    bouyer 		/* If no drive, skip */
    380       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    381       1.1    bouyer 			continue;
    382       1.1    bouyer 		/* add timing values, setup DMA if needed */
    383       1.1    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
    384       1.1    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
    385       1.1    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
    386       1.1    bouyer 				/* UltraDMA on a 646U2, 0648 or 0649 */
    387      1.17   thorpej 				s = splbio();
    388       1.1    bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    389      1.17   thorpej 				splx(s);
    390       1.1    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
    391      1.10   thorpej 				    sc->sc_tag, CMD_UDMATIM(chp->ch_channel));
    392       1.1    bouyer 				if (drvp->UDMA_mode > 2 &&
    393       1.1    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
    394       1.1    bouyer 				    CMD_BICSR) &
    395      1.10   thorpej 				    CMD_BICSR_80(chp->ch_channel)) == 0)
    396       1.1    bouyer 					drvp->UDMA_mode = 2;
    397       1.1    bouyer 				if (drvp->UDMA_mode > 2)
    398       1.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
    399      1.18     perry 				else if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 2)
    400       1.1    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
    401       1.1    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
    402       1.1    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
    403       1.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    404       1.1    bouyer 				udma_reg |=
    405       1.1    bouyer 				    (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
    406       1.1    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
    407       1.1    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
    408      1.10   thorpej 				    CMD_UDMATIM(chp->ch_channel), udma_reg);
    409       1.1    bouyer 			} else {
    410       1.1    bouyer 				/*
    411       1.1    bouyer 				 * use Multiword DMA.
    412       1.1    bouyer 				 * Timings will be used for both PIO and DMA,
    413       1.1    bouyer 				 * so adjust DMA mode if needed
    414       1.1    bouyer 				 * if we have a 0646U2/8/9, turn off UDMA
    415       1.1    bouyer 				 */
    416      1.16   thorpej 				if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    417       1.1    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
    418       1.1    bouyer 					    sc->sc_tag,
    419      1.10   thorpej 					    CMD_UDMATIM(chp->ch_channel));
    420       1.1    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
    421       1.1    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
    422      1.10   thorpej 					    CMD_UDMATIM(chp->ch_channel),
    423       1.1    bouyer 					    udma_reg);
    424       1.1    bouyer 				}
    425       1.1    bouyer 				if (drvp->PIO_mode >= 3 &&
    426       1.1    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
    427       1.1    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
    428       1.1    bouyer 				}
    429       1.1    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
    430       1.1    bouyer 			}
    431       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    432       1.1    bouyer 		}
    433       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
    434      1.10   thorpej 		    CMD_DATA_TIM(chp->ch_channel, drive), tim);
    435       1.1    bouyer 	}
    436       1.1    bouyer 	if (idedma_ctl != 0) {
    437       1.1    bouyer 		/* Add software bits in status register */
    438       1.6      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    439       1.1    bouyer 		    idedma_ctl);
    440       1.1    bouyer 	}
    441       1.1    bouyer }
    442       1.1    bouyer 
    443       1.2   thorpej static void
    444      1.14   thorpej cmd646_9_irqack(struct ata_channel *chp)
    445       1.1    bouyer {
    446       1.1    bouyer 	u_int32_t priirq, secirq;
    447      1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    448       1.1    bouyer 
    449      1.10   thorpej 	if (chp->ch_channel == 0) {
    450       1.1    bouyer 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
    451       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
    452       1.1    bouyer 	} else {
    453       1.1    bouyer 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
    454       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
    455       1.1    bouyer 	}
    456       1.1    bouyer 	pciide_irqack(chp);
    457       1.1    bouyer }
    458       1.1    bouyer 
    459       1.2   thorpej static void
    460       1.2   thorpej cmd680_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    461      1.18     perry {
    462       1.1    bouyer 	int channel;
    463       1.1    bouyer 
    464       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    465       1.1    bouyer 		return;
    466       1.1    bouyer 
    467      1.28      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    468      1.28      cube 	    "bus-master DMA support present");
    469       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    470      1.27        ad 	aprint_verbose("\n");
    471      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    472       1.1    bouyer 	if (sc->sc_dma_ok) {
    473      1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    474      1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    475      1.16   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    476       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    477       1.1    bouyer 	}
    478       1.1    bouyer 
    479      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    480      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    481      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    482      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    483      1.16   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cmd680_setup_channel;
    484       1.1    bouyer 
    485       1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
    486       1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
    487       1.1    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
    488       1.1    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
    489      1.14   thorpej 
    490      1.14   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    491      1.14   thorpej 
    492      1.16   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    493      1.16   thorpej 	     channel++)
    494       1.1    bouyer 		cmd680_channel_map(pa, sc, channel);
    495       1.1    bouyer }
    496       1.1    bouyer 
    497       1.2   thorpej static void
    498       1.2   thorpej cmd680_channel_map(struct pci_attach_args *pa, struct pciide_softc *sc,
    499       1.2   thorpej     int channel)
    500       1.1    bouyer {
    501       1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    502       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    503       1.1    bouyer 	int interface, i, reg;
    504       1.1    bouyer 	static const u_int8_t init_val[] =
    505       1.1    bouyer 	    {             0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
    506       1.1    bouyer 	      0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
    507       1.1    bouyer 
    508       1.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
    509       1.1    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
    510       1.1    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
    511       1.1    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) |
    512       1.1    bouyer 		    PCIIDE_INTERFACE_PCI(1);
    513       1.1    bouyer 	} else {
    514       1.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    515       1.1    bouyer 	}
    516       1.1    bouyer 
    517      1.14   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    518       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    519      1.14   thorpej 	cp->ata_channel.ch_channel = channel;
    520      1.16   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    521       1.1    bouyer 
    522      1.14   thorpej 	cp->ata_channel.ch_queue =
    523       1.8   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    524      1.14   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    525       1.1    bouyer 		aprint_error("%s %s channel: "
    526       1.1    bouyer 		    "can't allocate memory for command queue",
    527      1.28      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    528       1.1    bouyer 		    return;
    529       1.1    bouyer 	}
    530      1.23    bouyer 	cp->ata_channel.ch_ndrive = 2;
    531       1.1    bouyer 
    532       1.1    bouyer 	/* XXX */
    533       1.1    bouyer 	reg = 0xa2 + channel * 16;
    534       1.1    bouyer 	for (i = 0; i < sizeof(init_val); i++)
    535       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
    536       1.1    bouyer 
    537      1.28      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    538      1.28      cube 	    "%s channel %s to %s mode\n", cp->name,
    539       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    540       1.1    bouyer 	    "configured" : "wired",
    541       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    542       1.1    bouyer 	    "native-PCI" : "compatibility");
    543       1.1    bouyer 
    544       1.1    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, pciide_pci_intr);
    545       1.1    bouyer }
    546       1.1    bouyer 
    547       1.2   thorpej static void
    548      1.14   thorpej cmd680_setup_channel(struct ata_channel *chp)
    549       1.1    bouyer {
    550       1.1    bouyer 	struct ata_drive_datas *drvp;
    551       1.1    bouyer 	u_int8_t mode, off, scsc;
    552       1.1    bouyer 	u_int16_t val;
    553       1.1    bouyer 	u_int32_t idedma_ctl;
    554      1.17   thorpej 	int drive, s;
    555      1.15   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    556      1.15   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    557       1.1    bouyer 	pci_chipset_tag_t pc = sc->sc_pc;
    558       1.1    bouyer 	pcitag_t pa = sc->sc_tag;
    559       1.1    bouyer 	static const u_int8_t udma2_tbl[] =
    560       1.1    bouyer 	    { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
    561       1.1    bouyer 	static const u_int8_t udma_tbl[] =
    562       1.1    bouyer 	    { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
    563       1.1    bouyer 	static const u_int16_t dma_tbl[] =
    564       1.1    bouyer 	    { 0x2208, 0x10c2, 0x10c1 };
    565       1.1    bouyer 	static const u_int16_t pio_tbl[] =
    566       1.1    bouyer 	    { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
    567       1.1    bouyer 
    568       1.1    bouyer 	idedma_ctl = 0;
    569       1.1    bouyer 	pciide_channel_dma_setup(cp);
    570      1.10   thorpej 	mode = pciide_pci_read(pc, pa, 0x80 + chp->ch_channel * 4);
    571       1.1    bouyer 
    572       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    573       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    574       1.1    bouyer 		/* If no drive, skip */
    575       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    576       1.1    bouyer 			continue;
    577       1.1    bouyer 		mode &= ~(0x03 << (drive * 4));
    578       1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    579      1.17   thorpej 			s = splbio();
    580       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    581      1.17   thorpej 			splx(s);
    582      1.10   thorpej 			off = 0xa0 + chp->ch_channel * 16;
    583       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    584       1.1    bouyer 			    (pciide_pci_read(pc, pa, off) & 0x01) == 0)
    585       1.1    bouyer 				drvp->UDMA_mode = 2;
    586       1.1    bouyer 			scsc = pciide_pci_read(pc, pa, 0x8a);
    587       1.1    bouyer 			if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
    588       1.1    bouyer 				pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
    589       1.1    bouyer 				scsc = pciide_pci_read(pc, pa, 0x8a);
    590       1.1    bouyer 				if ((scsc & 0x30) == 0)
    591       1.1    bouyer 					drvp->UDMA_mode = 5;
    592       1.1    bouyer 			}
    593       1.1    bouyer 			mode |= 0x03 << (drive * 4);
    594      1.10   thorpej 			off = 0xac + chp->ch_channel * 16 + drive * 2;
    595       1.1    bouyer 			val = pciide_pci_read(pc, pa, off) & ~0x3f;
    596       1.1    bouyer 			if (scsc & 0x30)
    597       1.1    bouyer 				val |= udma2_tbl[drvp->UDMA_mode];
    598       1.1    bouyer 			else
    599       1.1    bouyer 				val |= udma_tbl[drvp->UDMA_mode];
    600       1.1    bouyer 			pciide_pci_write(pc, pa, off, val);
    601       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    602       1.1    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    603       1.1    bouyer 			mode |= 0x02 << (drive * 4);
    604      1.10   thorpej 			off = 0xa8 + chp->ch_channel * 16 + drive * 2;
    605       1.1    bouyer 			val = dma_tbl[drvp->DMA_mode];
    606       1.1    bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    607      1.20  christos 			pciide_pci_write(pc, pa, off+1, val >> 8);
    608       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    609       1.1    bouyer 		} else {
    610       1.1    bouyer 			mode |= 0x01 << (drive * 4);
    611      1.10   thorpej 			off = 0xa4 + chp->ch_channel * 16 + drive * 2;
    612       1.1    bouyer 			val = pio_tbl[drvp->PIO_mode];
    613       1.1    bouyer 			pciide_pci_write(pc, pa, off, val & 0xff);
    614      1.20  christos 			pciide_pci_write(pc, pa, off+1, val >> 8);
    615       1.1    bouyer 		}
    616       1.1    bouyer 	}
    617       1.1    bouyer 
    618      1.10   thorpej 	pciide_pci_write(pc, pa, 0x80 + chp->ch_channel * 4, mode);
    619       1.1    bouyer 	if (idedma_ctl != 0) {
    620       1.1    bouyer 		/* Add software bits in status register */
    621       1.6      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    622       1.1    bouyer 		    idedma_ctl);
    623       1.1    bouyer 	}
    624       1.1    bouyer }
    625