cmdide.c revision 1.37 1 1.37 bouyer /* $NetBSD: cmdide.c,v 1.37 2012/07/31 15:50:36 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.18 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer */
26 1.1 bouyer
27 1.19 lukem #include <sys/cdefs.h>
28 1.37 bouyer __KERNEL_RCSID(0, "$NetBSD: cmdide.c,v 1.37 2012/07/31 15:50:36 bouyer Exp $");
29 1.19 lukem
30 1.1 bouyer #include <sys/param.h>
31 1.1 bouyer #include <sys/systm.h>
32 1.1 bouyer #include <sys/malloc.h>
33 1.1 bouyer
34 1.1 bouyer #include <dev/pci/pcivar.h>
35 1.1 bouyer #include <dev/pci/pcidevs.h>
36 1.1 bouyer #include <dev/pci/pciidereg.h>
37 1.1 bouyer #include <dev/pci/pciidevar.h>
38 1.1 bouyer #include <dev/pci/pciide_cmd_reg.h>
39 1.1 bouyer
40 1.1 bouyer
41 1.28 cube static int cmdide_match(device_t, cfdata_t, void *);
42 1.28 cube static void cmdide_attach(device_t, device_t, void *);
43 1.1 bouyer
44 1.28 cube CFATTACH_DECL_NEW(cmdide, sizeof(struct pciide_softc),
45 1.31 jakllsch cmdide_match, cmdide_attach, pciide_detach, NULL);
46 1.1 bouyer
47 1.32 dyoung static void cmd_chip_map(struct pciide_softc*, const struct pci_attach_args*);
48 1.32 dyoung static void cmd0643_9_chip_map(struct pciide_softc*,
49 1.32 dyoung const struct pci_attach_args*);
50 1.14 thorpej static void cmd0643_9_setup_channel(struct ata_channel*);
51 1.32 dyoung static void cmd_channel_map(const struct pci_attach_args *,
52 1.32 dyoung struct pciide_softc *, int);
53 1.2 thorpej static int cmd_pci_intr(void *);
54 1.14 thorpej static void cmd646_9_irqack(struct ata_channel *);
55 1.32 dyoung static void cmd680_chip_map(struct pciide_softc*,
56 1.32 dyoung const struct pci_attach_args*);
57 1.14 thorpej static void cmd680_setup_channel(struct ata_channel*);
58 1.32 dyoung static void cmd680_channel_map(const struct pci_attach_args *,
59 1.32 dyoung struct pciide_softc *, int);
60 1.1 bouyer
61 1.2 thorpej static const struct pciide_product_desc pciide_cmd_products[] = {
62 1.1 bouyer { PCI_PRODUCT_CMDTECH_640,
63 1.1 bouyer 0,
64 1.1 bouyer "CMD Technology PCI0640",
65 1.1 bouyer cmd_chip_map
66 1.1 bouyer },
67 1.1 bouyer { PCI_PRODUCT_CMDTECH_643,
68 1.1 bouyer 0,
69 1.1 bouyer "CMD Technology PCI0643",
70 1.1 bouyer cmd0643_9_chip_map,
71 1.1 bouyer },
72 1.1 bouyer { PCI_PRODUCT_CMDTECH_646,
73 1.1 bouyer 0,
74 1.1 bouyer "CMD Technology PCI0646",
75 1.1 bouyer cmd0643_9_chip_map,
76 1.1 bouyer },
77 1.1 bouyer { PCI_PRODUCT_CMDTECH_648,
78 1.3 mycroft 0,
79 1.1 bouyer "CMD Technology PCI0648",
80 1.1 bouyer cmd0643_9_chip_map,
81 1.1 bouyer },
82 1.1 bouyer { PCI_PRODUCT_CMDTECH_649,
83 1.3 mycroft 0,
84 1.1 bouyer "CMD Technology PCI0649",
85 1.1 bouyer cmd0643_9_chip_map,
86 1.1 bouyer },
87 1.1 bouyer { PCI_PRODUCT_CMDTECH_680,
88 1.3 mycroft 0,
89 1.1 bouyer "Silicon Image 0680",
90 1.1 bouyer cmd680_chip_map,
91 1.1 bouyer },
92 1.1 bouyer { 0,
93 1.1 bouyer 0,
94 1.1 bouyer NULL,
95 1.1 bouyer NULL
96 1.1 bouyer }
97 1.1 bouyer };
98 1.1 bouyer
99 1.2 thorpej static int
100 1.28 cube cmdide_match(device_t parent, cfdata_t match, void *aux)
101 1.1 bouyer {
102 1.1 bouyer struct pci_attach_args *pa = aux;
103 1.1 bouyer
104 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMDTECH) {
105 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_cmd_products))
106 1.1 bouyer return (2);
107 1.1 bouyer }
108 1.1 bouyer return (0);
109 1.1 bouyer }
110 1.1 bouyer
111 1.2 thorpej static void
112 1.28 cube cmdide_attach(device_t parent, device_t self, void *aux)
113 1.1 bouyer {
114 1.1 bouyer struct pci_attach_args *pa = aux;
115 1.28 cube struct pciide_softc *sc = device_private(self);
116 1.28 cube
117 1.28 cube sc->sc_wdcdev.sc_atac.atac_dev = self;
118 1.1 bouyer
119 1.1 bouyer pciide_common_attach(sc, pa,
120 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_cmd_products));
121 1.1 bouyer
122 1.1 bouyer }
123 1.1 bouyer
124 1.2 thorpej static void
125 1.32 dyoung cmd_channel_map(const struct pci_attach_args *pa, struct pciide_softc *sc,
126 1.2 thorpej int channel)
127 1.1 bouyer {
128 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
129 1.1 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
130 1.1 bouyer int interface, one_channel;
131 1.1 bouyer
132 1.18 perry /*
133 1.1 bouyer * The 0648/0649 can be told to identify as a RAID controller.
134 1.1 bouyer * In this case, we have to fake interface
135 1.1 bouyer */
136 1.1 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
137 1.1 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
138 1.1 bouyer PCIIDE_INTERFACE_SETTABLE(1);
139 1.1 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
140 1.1 bouyer CMD_CONF_DSA1)
141 1.1 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
142 1.1 bouyer PCIIDE_INTERFACE_PCI(1);
143 1.1 bouyer } else {
144 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
145 1.1 bouyer }
146 1.1 bouyer
147 1.14 thorpej sc->wdc_chanarray[channel] = &cp->ata_channel;
148 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
149 1.14 thorpej cp->ata_channel.ch_channel = channel;
150 1.16 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
151 1.37 bouyer sc->sc_wdcdev.wdc_maxdrives = 2;
152 1.1 bouyer
153 1.1 bouyer /*
154 1.26 wiz * Older CMD64X doesn't have independent channels
155 1.1 bouyer */
156 1.1 bouyer switch (sc->sc_pp->ide_product) {
157 1.1 bouyer case PCI_PRODUCT_CMDTECH_649:
158 1.1 bouyer one_channel = 0;
159 1.1 bouyer break;
160 1.1 bouyer default:
161 1.1 bouyer one_channel = 1;
162 1.1 bouyer break;
163 1.1 bouyer }
164 1.1 bouyer
165 1.1 bouyer if (channel > 0 && one_channel) {
166 1.14 thorpej cp->ata_channel.ch_queue =
167 1.14 thorpej sc->pciide_channels[0].ata_channel.ch_queue;
168 1.1 bouyer } else {
169 1.14 thorpej cp->ata_channel.ch_queue =
170 1.8 thorpej malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
171 1.1 bouyer }
172 1.14 thorpej if (cp->ata_channel.ch_queue == NULL) {
173 1.1 bouyer aprint_error("%s %s channel: "
174 1.1 bouyer "can't allocate memory for command queue",
175 1.28 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
176 1.1 bouyer return;
177 1.1 bouyer }
178 1.1 bouyer
179 1.28 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
180 1.28 cube "%s channel %s to %s mode\n", cp->name,
181 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
182 1.1 bouyer "configured" : "wired",
183 1.1 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
184 1.1 bouyer "native-PCI" : "compatibility");
185 1.1 bouyer
186 1.1 bouyer /*
187 1.1 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
188 1.1 bouyer * there's no way to disable the first channel without disabling
189 1.1 bouyer * the whole device
190 1.1 bouyer */
191 1.1 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
192 1.28 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
193 1.28 cube "%s channel ignored (disabled)\n", cp->name);
194 1.14 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
195 1.1 bouyer return;
196 1.1 bouyer }
197 1.1 bouyer
198 1.30 jakllsch pciide_mapchan(pa, cp, interface, cmd_pci_intr);
199 1.1 bouyer }
200 1.1 bouyer
201 1.2 thorpej static int
202 1.2 thorpej cmd_pci_intr(void *arg)
203 1.1 bouyer {
204 1.1 bouyer struct pciide_softc *sc = arg;
205 1.1 bouyer struct pciide_channel *cp;
206 1.14 thorpej struct ata_channel *wdc_cp;
207 1.18 perry int i, rv, crv;
208 1.1 bouyer u_int32_t priirq, secirq;
209 1.1 bouyer
210 1.1 bouyer rv = 0;
211 1.1 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
212 1.1 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
213 1.16 thorpej for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
214 1.1 bouyer cp = &sc->pciide_channels[i];
215 1.14 thorpej wdc_cp = &cp->ata_channel;
216 1.1 bouyer /* If a compat channel skip. */
217 1.1 bouyer if (cp->compat)
218 1.1 bouyer continue;
219 1.1 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
220 1.1 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
221 1.1 bouyer crv = wdcintr(wdc_cp);
222 1.11 bouyer if (crv == 0) {
223 1.28 cube aprint_error("%s:%d: bogus intr\n",
224 1.28 cube device_xname(
225 1.28 cube sc->sc_wdcdev.sc_atac.atac_dev), i);
226 1.11 bouyer sc->sc_wdcdev.irqack(wdc_cp);
227 1.11 bouyer } else
228 1.1 bouyer rv = 1;
229 1.1 bouyer }
230 1.1 bouyer }
231 1.1 bouyer return rv;
232 1.1 bouyer }
233 1.1 bouyer
234 1.2 thorpej static void
235 1.32 dyoung cmd_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
236 1.1 bouyer {
237 1.1 bouyer int channel;
238 1.1 bouyer
239 1.1 bouyer /*
240 1.1 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
241 1.5 wiz * and base addresses registers can be disabled at
242 1.1 bouyer * hardware level. In this case, the device is wired
243 1.1 bouyer * in compat mode and its first channel is always enabled,
244 1.1 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
245 1.1 bouyer * In fact, it seems that the first channel of the CMD PCI0640
246 1.1 bouyer * can't be disabled.
247 1.1 bouyer */
248 1.1 bouyer
249 1.1 bouyer #ifdef PCIIDE_CMD064x_DISABLE
250 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
251 1.1 bouyer return;
252 1.1 bouyer #endif
253 1.1 bouyer
254 1.28 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
255 1.28 cube "hardware does not support DMA\n");
256 1.1 bouyer sc->sc_dma_ok = 0;
257 1.1 bouyer
258 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
259 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
260 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
261 1.37 bouyer sc->sc_wdcdev.wdc_maxdrives = 2;
262 1.1 bouyer
263 1.14 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
264 1.14 thorpej
265 1.16 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
266 1.16 thorpej channel++) {
267 1.1 bouyer cmd_channel_map(pa, sc, channel);
268 1.1 bouyer }
269 1.1 bouyer }
270 1.1 bouyer
271 1.2 thorpej static void
272 1.32 dyoung cmd0643_9_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
273 1.18 perry {
274 1.1 bouyer int channel;
275 1.1 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
276 1.1 bouyer
277 1.1 bouyer /*
278 1.1 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
279 1.5 wiz * and base addresses registers can be disabled at
280 1.1 bouyer * hardware level. In this case, the device is wired
281 1.1 bouyer * in compat mode and its first channel is always enabled,
282 1.1 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
283 1.1 bouyer * In fact, it seems that the first channel of the CMD PCI0640
284 1.1 bouyer * can't be disabled.
285 1.1 bouyer */
286 1.1 bouyer
287 1.1 bouyer #ifdef PCIIDE_CMD064x_DISABLE
288 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
289 1.1 bouyer return;
290 1.1 bouyer #endif
291 1.1 bouyer
292 1.28 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
293 1.28 cube "bus-master DMA support present");
294 1.1 bouyer pciide_mapreg_dma(sc, pa);
295 1.27 ad aprint_verbose("\n");
296 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
297 1.1 bouyer if (sc->sc_dma_ok) {
298 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
299 1.1 bouyer switch (sc->sc_pp->ide_product) {
300 1.1 bouyer case PCI_PRODUCT_CMDTECH_649:
301 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
302 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
303 1.1 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
304 1.1 bouyer break;
305 1.1 bouyer case PCI_PRODUCT_CMDTECH_648:
306 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
307 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
308 1.1 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
309 1.1 bouyer break;
310 1.1 bouyer case PCI_PRODUCT_CMDTECH_646:
311 1.1 bouyer if (rev >= CMD0646U2_REV) {
312 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
313 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
314 1.1 bouyer } else if (rev >= CMD0646U_REV) {
315 1.1 bouyer /*
316 1.1 bouyer * Linux's driver claims that the 646U is broken
317 1.1 bouyer * with UDMA. Only enable it if we know what we're
318 1.1 bouyer * doing
319 1.1 bouyer */
320 1.1 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
321 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
322 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
323 1.1 bouyer #endif
324 1.1 bouyer /* explicitly disable UDMA */
325 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
326 1.1 bouyer CMD_UDMATIM(0), 0);
327 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
328 1.1 bouyer CMD_UDMATIM(1), 0);
329 1.1 bouyer }
330 1.1 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
331 1.1 bouyer break;
332 1.1 bouyer default:
333 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
334 1.1 bouyer }
335 1.1 bouyer }
336 1.1 bouyer
337 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
338 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
339 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
340 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
341 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = cmd0643_9_setup_channel;
342 1.1 bouyer
343 1.13 thorpej ATADEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
344 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
345 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
346 1.1 bouyer DEBUG_PROBE);
347 1.1 bouyer
348 1.14 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
349 1.14 thorpej
350 1.16 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
351 1.16 thorpej channel++)
352 1.1 bouyer cmd_channel_map(pa, sc, channel);
353 1.4 simonb
354 1.1 bouyer /*
355 1.1 bouyer * note - this also makes sure we clear the irq disable and reset
356 1.1 bouyer * bits
357 1.1 bouyer */
358 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
359 1.13 thorpej ATADEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
360 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
361 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
362 1.1 bouyer DEBUG_PROBE);
363 1.1 bouyer }
364 1.1 bouyer
365 1.2 thorpej static void
366 1.14 thorpej cmd0643_9_setup_channel(struct ata_channel *chp)
367 1.1 bouyer {
368 1.1 bouyer struct ata_drive_datas *drvp;
369 1.1 bouyer u_int8_t tim;
370 1.1 bouyer u_int32_t idedma_ctl, udma_reg;
371 1.17 thorpej int drive, s;
372 1.15 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
373 1.15 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
374 1.1 bouyer
375 1.1 bouyer idedma_ctl = 0;
376 1.1 bouyer /* setup DMA if needed */
377 1.1 bouyer pciide_channel_dma_setup(cp);
378 1.1 bouyer
379 1.1 bouyer for (drive = 0; drive < 2; drive++) {
380 1.1 bouyer drvp = &chp->ch_drive[drive];
381 1.1 bouyer /* If no drive, skip */
382 1.37 bouyer if (drvp->drive_type == ATA_DRIVET_NONE)
383 1.1 bouyer continue;
384 1.1 bouyer /* add timing values, setup DMA if needed */
385 1.1 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
386 1.37 bouyer if (drvp->drive_flags & (ATA_DRIVE_DMA | ATA_DRIVE_UDMA)) {
387 1.37 bouyer if (drvp->drive_flags & ATA_DRIVE_UDMA) {
388 1.1 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
389 1.17 thorpej s = splbio();
390 1.37 bouyer drvp->drive_flags &= ~ATA_DRIVE_DMA;
391 1.17 thorpej splx(s);
392 1.1 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
393 1.10 thorpej sc->sc_tag, CMD_UDMATIM(chp->ch_channel));
394 1.1 bouyer if (drvp->UDMA_mode > 2 &&
395 1.1 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
396 1.1 bouyer CMD_BICSR) &
397 1.10 thorpej CMD_BICSR_80(chp->ch_channel)) == 0)
398 1.1 bouyer drvp->UDMA_mode = 2;
399 1.1 bouyer if (drvp->UDMA_mode > 2)
400 1.1 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
401 1.18 perry else if (sc->sc_wdcdev.sc_atac.atac_udma_cap > 2)
402 1.1 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
403 1.1 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
404 1.1 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
405 1.1 bouyer CMD_UDMATIM_TIM_OFF(drive));
406 1.1 bouyer udma_reg |=
407 1.1 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
408 1.1 bouyer CMD_UDMATIM_TIM_OFF(drive));
409 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
410 1.10 thorpej CMD_UDMATIM(chp->ch_channel), udma_reg);
411 1.1 bouyer } else {
412 1.1 bouyer /*
413 1.1 bouyer * use Multiword DMA.
414 1.1 bouyer * Timings will be used for both PIO and DMA,
415 1.1 bouyer * so adjust DMA mode if needed
416 1.1 bouyer * if we have a 0646U2/8/9, turn off UDMA
417 1.1 bouyer */
418 1.16 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
419 1.1 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
420 1.1 bouyer sc->sc_tag,
421 1.10 thorpej CMD_UDMATIM(chp->ch_channel));
422 1.1 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
423 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
424 1.10 thorpej CMD_UDMATIM(chp->ch_channel),
425 1.1 bouyer udma_reg);
426 1.1 bouyer }
427 1.1 bouyer if (drvp->PIO_mode >= 3 &&
428 1.1 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
429 1.1 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
430 1.1 bouyer }
431 1.1 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
432 1.1 bouyer }
433 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
434 1.1 bouyer }
435 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
436 1.10 thorpej CMD_DATA_TIM(chp->ch_channel, drive), tim);
437 1.1 bouyer }
438 1.1 bouyer if (idedma_ctl != 0) {
439 1.1 bouyer /* Add software bits in status register */
440 1.6 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
441 1.1 bouyer idedma_ctl);
442 1.1 bouyer }
443 1.1 bouyer }
444 1.1 bouyer
445 1.2 thorpej static void
446 1.14 thorpej cmd646_9_irqack(struct ata_channel *chp)
447 1.1 bouyer {
448 1.1 bouyer u_int32_t priirq, secirq;
449 1.15 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
450 1.1 bouyer
451 1.10 thorpej if (chp->ch_channel == 0) {
452 1.1 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
453 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
454 1.1 bouyer } else {
455 1.1 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
456 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
457 1.1 bouyer }
458 1.1 bouyer pciide_irqack(chp);
459 1.1 bouyer }
460 1.1 bouyer
461 1.2 thorpej static void
462 1.32 dyoung cmd680_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
463 1.18 perry {
464 1.1 bouyer int channel;
465 1.1 bouyer
466 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
467 1.1 bouyer return;
468 1.1 bouyer
469 1.28 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
470 1.28 cube "bus-master DMA support present");
471 1.1 bouyer pciide_mapreg_dma(sc, pa);
472 1.27 ad aprint_verbose("\n");
473 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
474 1.1 bouyer if (sc->sc_dma_ok) {
475 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
476 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
477 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
478 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
479 1.1 bouyer }
480 1.1 bouyer
481 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
482 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
483 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
484 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
485 1.16 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = cmd680_setup_channel;
486 1.1 bouyer
487 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x80, 0x00);
488 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x84, 0x00);
489 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, 0x8a,
490 1.1 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, 0x8a) | 0x01);
491 1.14 thorpej
492 1.14 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
493 1.14 thorpej
494 1.16 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
495 1.16 thorpej channel++)
496 1.1 bouyer cmd680_channel_map(pa, sc, channel);
497 1.1 bouyer }
498 1.1 bouyer
499 1.2 thorpej static void
500 1.32 dyoung cmd680_channel_map(const struct pci_attach_args *pa, struct pciide_softc *sc,
501 1.2 thorpej int channel)
502 1.1 bouyer {
503 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
504 1.1 bouyer int interface, i, reg;
505 1.1 bouyer static const u_int8_t init_val[] =
506 1.1 bouyer { 0x8a, 0x32, 0x8a, 0x32, 0x8a, 0x32,
507 1.1 bouyer 0x92, 0x43, 0x92, 0x43, 0x09, 0x40, 0x09, 0x40 };
508 1.1 bouyer
509 1.1 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
510 1.1 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
511 1.1 bouyer PCIIDE_INTERFACE_SETTABLE(1);
512 1.1 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
513 1.1 bouyer PCIIDE_INTERFACE_PCI(1);
514 1.1 bouyer } else {
515 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
516 1.1 bouyer }
517 1.1 bouyer
518 1.14 thorpej sc->wdc_chanarray[channel] = &cp->ata_channel;
519 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
520 1.14 thorpej cp->ata_channel.ch_channel = channel;
521 1.16 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
522 1.1 bouyer
523 1.14 thorpej cp->ata_channel.ch_queue =
524 1.8 thorpej malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
525 1.14 thorpej if (cp->ata_channel.ch_queue == NULL) {
526 1.1 bouyer aprint_error("%s %s channel: "
527 1.1 bouyer "can't allocate memory for command queue",
528 1.28 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
529 1.1 bouyer return;
530 1.1 bouyer }
531 1.1 bouyer
532 1.1 bouyer /* XXX */
533 1.1 bouyer reg = 0xa2 + channel * 16;
534 1.1 bouyer for (i = 0; i < sizeof(init_val); i++)
535 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, reg + i, init_val[i]);
536 1.1 bouyer
537 1.28 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
538 1.28 cube "%s channel %s to %s mode\n", cp->name,
539 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
540 1.1 bouyer "configured" : "wired",
541 1.1 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
542 1.1 bouyer "native-PCI" : "compatibility");
543 1.1 bouyer
544 1.30 jakllsch pciide_mapchan(pa, cp, interface, pciide_pci_intr);
545 1.1 bouyer }
546 1.1 bouyer
547 1.2 thorpej static void
548 1.14 thorpej cmd680_setup_channel(struct ata_channel *chp)
549 1.1 bouyer {
550 1.1 bouyer struct ata_drive_datas *drvp;
551 1.1 bouyer u_int8_t mode, off, scsc;
552 1.1 bouyer u_int16_t val;
553 1.1 bouyer u_int32_t idedma_ctl;
554 1.17 thorpej int drive, s;
555 1.15 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
556 1.15 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
557 1.1 bouyer pci_chipset_tag_t pc = sc->sc_pc;
558 1.1 bouyer pcitag_t pa = sc->sc_tag;
559 1.1 bouyer static const u_int8_t udma2_tbl[] =
560 1.1 bouyer { 0x0f, 0x0b, 0x07, 0x06, 0x03, 0x02, 0x01 };
561 1.1 bouyer static const u_int8_t udma_tbl[] =
562 1.1 bouyer { 0x0c, 0x07, 0x05, 0x04, 0x02, 0x01, 0x00 };
563 1.1 bouyer static const u_int16_t dma_tbl[] =
564 1.1 bouyer { 0x2208, 0x10c2, 0x10c1 };
565 1.1 bouyer static const u_int16_t pio_tbl[] =
566 1.1 bouyer { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
567 1.1 bouyer
568 1.1 bouyer idedma_ctl = 0;
569 1.1 bouyer pciide_channel_dma_setup(cp);
570 1.10 thorpej mode = pciide_pci_read(pc, pa, 0x80 + chp->ch_channel * 4);
571 1.1 bouyer
572 1.1 bouyer for (drive = 0; drive < 2; drive++) {
573 1.1 bouyer drvp = &chp->ch_drive[drive];
574 1.1 bouyer /* If no drive, skip */
575 1.37 bouyer if (drvp->drive_type == ATA_DRIVET_NONE)
576 1.1 bouyer continue;
577 1.1 bouyer mode &= ~(0x03 << (drive * 4));
578 1.37 bouyer if (drvp->drive_flags & ATA_DRIVE_UDMA) {
579 1.17 thorpej s = splbio();
580 1.37 bouyer drvp->drive_flags &= ~ATA_DRIVE_DMA;
581 1.17 thorpej splx(s);
582 1.10 thorpej off = 0xa0 + chp->ch_channel * 16;
583 1.1 bouyer if (drvp->UDMA_mode > 2 &&
584 1.1 bouyer (pciide_pci_read(pc, pa, off) & 0x01) == 0)
585 1.1 bouyer drvp->UDMA_mode = 2;
586 1.1 bouyer scsc = pciide_pci_read(pc, pa, 0x8a);
587 1.1 bouyer if (drvp->UDMA_mode == 6 && (scsc & 0x30) == 0) {
588 1.1 bouyer pciide_pci_write(pc, pa, 0x8a, scsc | 0x01);
589 1.1 bouyer scsc = pciide_pci_read(pc, pa, 0x8a);
590 1.1 bouyer if ((scsc & 0x30) == 0)
591 1.1 bouyer drvp->UDMA_mode = 5;
592 1.1 bouyer }
593 1.1 bouyer mode |= 0x03 << (drive * 4);
594 1.10 thorpej off = 0xac + chp->ch_channel * 16 + drive * 2;
595 1.1 bouyer val = pciide_pci_read(pc, pa, off) & ~0x3f;
596 1.1 bouyer if (scsc & 0x30)
597 1.1 bouyer val |= udma2_tbl[drvp->UDMA_mode];
598 1.1 bouyer else
599 1.1 bouyer val |= udma_tbl[drvp->UDMA_mode];
600 1.1 bouyer pciide_pci_write(pc, pa, off, val);
601 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
602 1.37 bouyer } else if (drvp->drive_flags & ATA_DRIVE_DMA) {
603 1.1 bouyer mode |= 0x02 << (drive * 4);
604 1.10 thorpej off = 0xa8 + chp->ch_channel * 16 + drive * 2;
605 1.1 bouyer val = dma_tbl[drvp->DMA_mode];
606 1.1 bouyer pciide_pci_write(pc, pa, off, val & 0xff);
607 1.20 christos pciide_pci_write(pc, pa, off+1, val >> 8);
608 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
609 1.1 bouyer } else {
610 1.1 bouyer mode |= 0x01 << (drive * 4);
611 1.10 thorpej off = 0xa4 + chp->ch_channel * 16 + drive * 2;
612 1.1 bouyer val = pio_tbl[drvp->PIO_mode];
613 1.1 bouyer pciide_pci_write(pc, pa, off, val & 0xff);
614 1.20 christos pciide_pci_write(pc, pa, off+1, val >> 8);
615 1.1 bouyer }
616 1.1 bouyer }
617 1.1 bouyer
618 1.10 thorpej pciide_pci_write(pc, pa, 0x80 + chp->ch_channel * 4, mode);
619 1.1 bouyer if (idedma_ctl != 0) {
620 1.1 bouyer /* Add software bits in status register */
621 1.6 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
622 1.1 bouyer idedma_ctl);
623 1.1 bouyer }
624 1.1 bouyer }
625