cmpci.c revision 1.17 1 1.17 thorpej /* $NetBSD: cmpci.c,v 1.17 2003/01/31 00:07:40 thorpej Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.10 itohy * Copyright (c) 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.7 tshiozak * by Takuya SHIOZAKI <tshiozak (at) netbsd.org> .
9 1.1 augustss *
10 1.10 itohy * This code is derived from software contributed to The NetBSD Foundation
11 1.10 itohy * by ITOH Yasufumi.
12 1.10 itohy *
13 1.1 augustss * Redistribution and use in source and binary forms, with or without
14 1.1 augustss * modification, are permitted provided that the following conditions
15 1.1 augustss * are met:
16 1.1 augustss * 1. Redistributions of source code must retain the above copyright
17 1.1 augustss * notice, this list of conditions and the following disclaimer.
18 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
19 1.1 augustss * notice, this list of conditions and the following disclaimer in the
20 1.1 augustss * documentation and/or other materials provided with the distribution.
21 1.1 augustss *
22 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
23 1.1 augustss * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 augustss * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 augustss * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
26 1.1 augustss * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 augustss * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 augustss * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 augustss * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 augustss * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 augustss * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 augustss * SUCH DAMAGE.
33 1.1 augustss *
34 1.1 augustss */
35 1.1 augustss
36 1.1 augustss /*
37 1.1 augustss * C-Media CMI8x38 Audio Chip Support.
38 1.1 augustss *
39 1.1 augustss * TODO:
40 1.10 itohy * - 4ch / 6ch support.
41 1.10 itohy * - Joystick support.
42 1.1 augustss *
43 1.1 augustss */
44 1.11 lukem
45 1.11 lukem #include <sys/cdefs.h>
46 1.17 thorpej __KERNEL_RCSID(0, "$NetBSD: cmpci.c,v 1.17 2003/01/31 00:07:40 thorpej Exp $");
47 1.1 augustss
48 1.1 augustss #if defined(AUDIO_DEBUG) || defined(DEBUG)
49 1.7 tshiozak #define DPRINTF(x) if (cmpcidebug) printf x
50 1.7 tshiozak int cmpcidebug = 0;
51 1.1 augustss #else
52 1.1 augustss #define DPRINTF(x)
53 1.1 augustss #endif
54 1.1 augustss
55 1.8 itohy #include "mpu.h"
56 1.8 itohy
57 1.1 augustss #include <sys/param.h>
58 1.1 augustss #include <sys/systm.h>
59 1.1 augustss #include <sys/kernel.h>
60 1.1 augustss #include <sys/malloc.h>
61 1.1 augustss #include <sys/device.h>
62 1.1 augustss #include <sys/proc.h>
63 1.1 augustss
64 1.1 augustss #include <dev/pci/pcidevs.h>
65 1.1 augustss #include <dev/pci/pcivar.h>
66 1.1 augustss
67 1.1 augustss #include <sys/audioio.h>
68 1.1 augustss #include <dev/audio_if.h>
69 1.1 augustss #include <dev/midi_if.h>
70 1.1 augustss
71 1.1 augustss #include <dev/mulaw.h>
72 1.1 augustss #include <dev/auconv.h>
73 1.1 augustss #include <dev/pci/cmpcireg.h>
74 1.1 augustss #include <dev/pci/cmpcivar.h>
75 1.1 augustss
76 1.1 augustss #include <dev/ic/mpuvar.h>
77 1.1 augustss #include <machine/bus.h>
78 1.1 augustss #include <machine/intr.h>
79 1.1 augustss
80 1.1 augustss /*
81 1.1 augustss * Low-level HW interface
82 1.1 augustss */
83 1.1 augustss static __inline uint8_t cmpci_mixerreg_read __P((struct cmpci_softc *,
84 1.7 tshiozak uint8_t));
85 1.1 augustss static __inline void cmpci_mixerreg_write __P((struct cmpci_softc *,
86 1.7 tshiozak uint8_t, uint8_t));
87 1.10 itohy static __inline void cmpci_reg_partial_write_1 __P((struct cmpci_softc *,
88 1.10 itohy int, int,
89 1.10 itohy unsigned, unsigned));
90 1.1 augustss static __inline void cmpci_reg_partial_write_4 __P((struct cmpci_softc *,
91 1.7 tshiozak int, int,
92 1.7 tshiozak uint32_t, uint32_t));
93 1.7 tshiozak static __inline void cmpci_reg_set_1 __P((struct cmpci_softc *,
94 1.7 tshiozak int, uint8_t));
95 1.7 tshiozak static __inline void cmpci_reg_clear_1 __P((struct cmpci_softc *,
96 1.7 tshiozak int, uint8_t));
97 1.1 augustss static __inline void cmpci_reg_set_4 __P((struct cmpci_softc *,
98 1.7 tshiozak int, uint32_t));
99 1.1 augustss static __inline void cmpci_reg_clear_4 __P((struct cmpci_softc *,
100 1.7 tshiozak int, uint32_t));
101 1.1 augustss static int cmpci_rate_to_index __P((int));
102 1.1 augustss static __inline int cmpci_index_to_rate __P((int));
103 1.1 augustss static __inline int cmpci_index_to_divider __P((int));
104 1.1 augustss
105 1.1 augustss static int cmpci_adjust __P((int, int));
106 1.1 augustss static void cmpci_set_mixer_gain __P((struct cmpci_softc *, int));
107 1.7 tshiozak static void cmpci_set_out_ports __P((struct cmpci_softc *));
108 1.10 itohy static int cmpci_set_in_ports __P((struct cmpci_softc *));
109 1.1 augustss
110 1.1 augustss
111 1.1 augustss /*
112 1.1 augustss * autoconf interface
113 1.1 augustss */
114 1.1 augustss static int cmpci_match __P((struct device *, struct cfdata *, void *));
115 1.1 augustss static void cmpci_attach __P((struct device *, struct device *, void *));
116 1.1 augustss
117 1.15 thorpej CFATTACH_DECL(cmpci, sizeof (struct cmpci_softc),
118 1.16 thorpej cmpci_match, cmpci_attach, NULL, NULL);
119 1.1 augustss
120 1.1 augustss /* interrupt */
121 1.1 augustss static int cmpci_intr __P((void *));
122 1.1 augustss
123 1.1 augustss
124 1.1 augustss /*
125 1.1 augustss * DMA stuffs
126 1.1 augustss */
127 1.1 augustss static int cmpci_alloc_dmamem __P((struct cmpci_softc *,
128 1.7 tshiozak size_t, int, int, caddr_t *));
129 1.1 augustss static int cmpci_free_dmamem __P((struct cmpci_softc *, caddr_t, int));
130 1.1 augustss static struct cmpci_dmanode * cmpci_find_dmamem __P((struct cmpci_softc *,
131 1.7 tshiozak caddr_t));
132 1.1 augustss
133 1.1 augustss
134 1.1 augustss /*
135 1.1 augustss * interface to machine independent layer
136 1.1 augustss */
137 1.1 augustss static int cmpci_open __P((void *, int));
138 1.1 augustss static void cmpci_close __P((void *));
139 1.1 augustss static int cmpci_query_encoding __P((void *, struct audio_encoding *));
140 1.1 augustss static int cmpci_set_params __P((void *, int, int,
141 1.7 tshiozak struct audio_params *,
142 1.7 tshiozak struct audio_params *));
143 1.1 augustss static int cmpci_round_blocksize __P((void *, int));
144 1.1 augustss static int cmpci_halt_output __P((void *));
145 1.1 augustss static int cmpci_halt_input __P((void *));
146 1.1 augustss static int cmpci_getdev __P((void *, struct audio_device *));
147 1.1 augustss static int cmpci_set_port __P((void *, mixer_ctrl_t *));
148 1.1 augustss static int cmpci_get_port __P((void *, mixer_ctrl_t *));
149 1.1 augustss static int cmpci_query_devinfo __P((void *, mixer_devinfo_t *));
150 1.1 augustss static void *cmpci_allocm __P((void *, int, size_t, int, int));
151 1.1 augustss static void cmpci_freem __P((void *, void *, int));
152 1.1 augustss static size_t cmpci_round_buffersize __P((void *, int, size_t));
153 1.4 simonb static paddr_t cmpci_mappage __P((void *, void *, off_t, int));
154 1.1 augustss static int cmpci_get_props __P((void *));
155 1.1 augustss static int cmpci_trigger_output __P((void *, void *, void *, int,
156 1.7 tshiozak void (*)(void *), void *,
157 1.7 tshiozak struct audio_params *));
158 1.1 augustss static int cmpci_trigger_input __P((void *, void *, void *, int,
159 1.7 tshiozak void (*)(void *), void *,
160 1.7 tshiozak struct audio_params *));
161 1.1 augustss
162 1.1 augustss static struct audio_hw_if cmpci_hw_if = {
163 1.3 gmcgarry cmpci_open, /* open */
164 1.3 gmcgarry cmpci_close, /* close */
165 1.1 augustss NULL, /* drain */
166 1.3 gmcgarry cmpci_query_encoding, /* query_encoding */
167 1.3 gmcgarry cmpci_set_params, /* set_params */
168 1.3 gmcgarry cmpci_round_blocksize, /* round_blocksize */
169 1.1 augustss NULL, /* commit_settings */
170 1.1 augustss NULL, /* init_output */
171 1.1 augustss NULL, /* init_input */
172 1.1 augustss NULL, /* start_output */
173 1.1 augustss NULL, /* start_input */
174 1.3 gmcgarry cmpci_halt_output, /* halt_output */
175 1.3 gmcgarry cmpci_halt_input, /* halt_input */
176 1.1 augustss NULL, /* speaker_ctl */
177 1.3 gmcgarry cmpci_getdev, /* getdev */
178 1.1 augustss NULL, /* setfd */
179 1.3 gmcgarry cmpci_set_port, /* set_port */
180 1.3 gmcgarry cmpci_get_port, /* get_port */
181 1.3 gmcgarry cmpci_query_devinfo, /* query_devinfo */
182 1.3 gmcgarry cmpci_allocm, /* allocm */
183 1.3 gmcgarry cmpci_freem, /* freem */
184 1.3 gmcgarry cmpci_round_buffersize,/* round_buffersize */
185 1.3 gmcgarry cmpci_mappage, /* mappage */
186 1.3 gmcgarry cmpci_get_props, /* get_props */
187 1.3 gmcgarry cmpci_trigger_output, /* trigger_output */
188 1.9 augustss cmpci_trigger_input, /* trigger_input */
189 1.9 augustss NULL, /* dev_ioctl */
190 1.1 augustss };
191 1.1 augustss
192 1.1 augustss
193 1.1 augustss /*
194 1.1 augustss * Low-level HW interface
195 1.1 augustss */
196 1.1 augustss
197 1.1 augustss /* mixer register read/write */
198 1.1 augustss static __inline uint8_t
199 1.1 augustss cmpci_mixerreg_read(sc, no)
200 1.1 augustss struct cmpci_softc *sc;
201 1.1 augustss uint8_t no;
202 1.1 augustss {
203 1.1 augustss uint8_t ret;
204 1.1 augustss
205 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBADDR, no);
206 1.1 augustss delay(10);
207 1.1 augustss ret = bus_space_read_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBDATA);
208 1.1 augustss delay(10);
209 1.1 augustss return ret;
210 1.1 augustss }
211 1.1 augustss
212 1.1 augustss static __inline void
213 1.1 augustss cmpci_mixerreg_write(sc, no, val)
214 1.1 augustss struct cmpci_softc *sc;
215 1.1 augustss uint8_t no, val;
216 1.1 augustss {
217 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBADDR, no);
218 1.1 augustss delay(10);
219 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBDATA, val);
220 1.1 augustss delay(10);
221 1.1 augustss }
222 1.1 augustss
223 1.1 augustss
224 1.1 augustss /* register partial write */
225 1.1 augustss static __inline void
226 1.10 itohy cmpci_reg_partial_write_1(sc, no, shift, mask, val)
227 1.10 itohy struct cmpci_softc *sc;
228 1.10 itohy int no, shift;
229 1.10 itohy unsigned mask, val;
230 1.10 itohy {
231 1.10 itohy bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
232 1.10 itohy (val<<shift) |
233 1.10 itohy (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) & ~(mask<<shift)));
234 1.10 itohy delay(10);
235 1.10 itohy }
236 1.10 itohy
237 1.10 itohy static __inline void
238 1.1 augustss cmpci_reg_partial_write_4(sc, no, shift, mask, val)
239 1.1 augustss struct cmpci_softc *sc;
240 1.1 augustss int no, shift;
241 1.1 augustss uint32_t mask, val;
242 1.1 augustss {
243 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
244 1.1 augustss (val<<shift) |
245 1.1 augustss (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) & ~(mask<<shift)));
246 1.1 augustss delay(10);
247 1.1 augustss }
248 1.1 augustss
249 1.1 augustss /* register set/clear bit */
250 1.1 augustss static __inline void
251 1.7 tshiozak cmpci_reg_set_1(sc, no, mask)
252 1.7 tshiozak struct cmpci_softc *sc;
253 1.7 tshiozak int no;
254 1.7 tshiozak uint8_t mask;
255 1.7 tshiozak {
256 1.7 tshiozak bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
257 1.7 tshiozak (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) | mask));
258 1.7 tshiozak delay(10);
259 1.7 tshiozak }
260 1.7 tshiozak
261 1.7 tshiozak static __inline void
262 1.7 tshiozak cmpci_reg_clear_1(sc, no, mask)
263 1.7 tshiozak struct cmpci_softc *sc;
264 1.7 tshiozak int no;
265 1.7 tshiozak uint8_t mask;
266 1.7 tshiozak {
267 1.7 tshiozak bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
268 1.7 tshiozak (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) & ~mask));
269 1.7 tshiozak delay(10);
270 1.7 tshiozak }
271 1.7 tshiozak
272 1.7 tshiozak
273 1.7 tshiozak static __inline void
274 1.1 augustss cmpci_reg_set_4(sc, no, mask)
275 1.1 augustss struct cmpci_softc *sc;
276 1.1 augustss int no;
277 1.1 augustss uint32_t mask;
278 1.1 augustss {
279 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
280 1.7 tshiozak (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) | mask));
281 1.1 augustss delay(10);
282 1.1 augustss }
283 1.1 augustss
284 1.1 augustss static __inline void
285 1.1 augustss cmpci_reg_clear_4(sc, no, mask)
286 1.1 augustss struct cmpci_softc *sc;
287 1.1 augustss int no;
288 1.1 augustss uint32_t mask;
289 1.1 augustss {
290 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
291 1.7 tshiozak (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) & ~mask));
292 1.1 augustss delay(10);
293 1.1 augustss }
294 1.1 augustss
295 1.1 augustss
296 1.1 augustss /* rate */
297 1.6 jdolecek static const struct {
298 1.1 augustss int rate;
299 1.1 augustss int divider;
300 1.1 augustss } cmpci_rate_table[CMPCI_REG_NUMRATE] = {
301 1.1 augustss #define _RATE(n) { n, CMPCI_REG_RATE_ ## n }
302 1.1 augustss _RATE(5512),
303 1.1 augustss _RATE(8000),
304 1.1 augustss _RATE(11025),
305 1.1 augustss _RATE(16000),
306 1.1 augustss _RATE(22050),
307 1.1 augustss _RATE(32000),
308 1.1 augustss _RATE(44100),
309 1.1 augustss _RATE(48000)
310 1.7 tshiozak #undef _RATE
311 1.1 augustss };
312 1.1 augustss
313 1.1 augustss static int
314 1.1 augustss cmpci_rate_to_index(rate)
315 1.1 augustss int rate;
316 1.1 augustss {
317 1.1 augustss int i;
318 1.1 augustss
319 1.13 augustss for (i = 0; i < CMPCI_REG_NUMRATE - 1; i++)
320 1.1 augustss if (rate <=
321 1.1 augustss (cmpci_rate_table[i].rate+cmpci_rate_table[i+1].rate) / 2)
322 1.1 augustss return i;
323 1.1 augustss return i; /* 48000 */
324 1.1 augustss }
325 1.1 augustss
326 1.1 augustss static __inline int
327 1.1 augustss cmpci_index_to_rate(index)
328 1.1 augustss int index;
329 1.1 augustss {
330 1.1 augustss return cmpci_rate_table[index].rate;
331 1.1 augustss }
332 1.1 augustss
333 1.1 augustss static __inline int
334 1.1 augustss cmpci_index_to_divider(index)
335 1.1 augustss int index;
336 1.1 augustss {
337 1.1 augustss return cmpci_rate_table[index].divider;
338 1.1 augustss }
339 1.1 augustss
340 1.1 augustss
341 1.1 augustss /*
342 1.1 augustss * interface to configure the device.
343 1.1 augustss */
344 1.1 augustss
345 1.1 augustss static int
346 1.1 augustss cmpci_match(parent, match, aux)
347 1.1 augustss struct device *parent;
348 1.1 augustss struct cfdata *match;
349 1.1 augustss void *aux;
350 1.1 augustss {
351 1.1 augustss struct pci_attach_args *pa = (struct pci_attach_args *)aux;
352 1.1 augustss
353 1.1 augustss if ( PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMEDIA &&
354 1.1 augustss (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8338A ||
355 1.1 augustss PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8338B ||
356 1.7 tshiozak PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8738 ||
357 1.7 tshiozak PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8738B) )
358 1.1 augustss return 1;
359 1.1 augustss
360 1.1 augustss return 0;
361 1.1 augustss }
362 1.1 augustss
363 1.1 augustss static void
364 1.1 augustss cmpci_attach(parent, self, aux)
365 1.1 augustss struct device *parent, *self;
366 1.1 augustss void *aux;
367 1.1 augustss {
368 1.1 augustss struct cmpci_softc *sc = (struct cmpci_softc *)self;
369 1.1 augustss struct pci_attach_args *pa = (struct pci_attach_args *)aux;
370 1.8 itohy struct audio_attach_args aa;
371 1.1 augustss pci_intr_handle_t ih;
372 1.1 augustss char const *strintr;
373 1.7 tshiozak char devinfo[256];
374 1.1 augustss int i, v;
375 1.1 augustss
376 1.17 thorpej aprint_naive(": Audio controller\n");
377 1.17 thorpej
378 1.7 tshiozak sc->sc_id = pa->pa_id;
379 1.7 tshiozak sc->sc_class = pa->pa_class;
380 1.7 tshiozak pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
381 1.17 thorpej aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
382 1.17 thorpej PCI_REVISION(sc->sc_class));
383 1.7 tshiozak switch (PCI_PRODUCT(sc->sc_id)) {
384 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338A:
385 1.7 tshiozak /*FALLTHROUGH*/
386 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338B:
387 1.7 tshiozak sc->sc_capable = CMPCI_CAP_CMI8338;
388 1.1 augustss break;
389 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8738:
390 1.7 tshiozak /*FALLTHROUGH*/
391 1.7 tshiozak case PCI_PRODUCT_CMEDIA_CMI8738B:
392 1.7 tshiozak sc->sc_capable = CMPCI_CAP_CMI8738;
393 1.1 augustss break;
394 1.1 augustss }
395 1.1 augustss
396 1.2 augustss /* map I/O space */
397 1.1 augustss if (pci_mapreg_map(pa, CMPCI_PCI_IOBASEREG, PCI_MAPREG_TYPE_IO, 0,
398 1.7 tshiozak &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) {
399 1.17 thorpej aprint_error("%s: failed to map I/O space\n",
400 1.17 thorpej sc->sc_dev.dv_xname);
401 1.1 augustss return;
402 1.1 augustss }
403 1.1 augustss
404 1.2 augustss /* interrupt */
405 1.5 sommerfe if (pci_intr_map(pa, &ih)) {
406 1.17 thorpej aprint_error("%s: failed to map interrupt\n",
407 1.17 thorpej sc->sc_dev.dv_xname);
408 1.1 augustss return;
409 1.1 augustss }
410 1.1 augustss strintr = pci_intr_string(pa->pa_pc, ih);
411 1.1 augustss sc->sc_ih=pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO, cmpci_intr, sc);
412 1.1 augustss if (sc->sc_ih == NULL) {
413 1.17 thorpej aprint_error("%s: failed to establish interrupt",
414 1.1 augustss sc->sc_dev.dv_xname);
415 1.1 augustss if (strintr != NULL)
416 1.17 thorpej aprint_normal(" at %s", strintr);
417 1.17 thorpej aprint_normal("\n");
418 1.1 augustss return;
419 1.1 augustss }
420 1.17 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, strintr);
421 1.1 augustss
422 1.1 augustss sc->sc_dmat = pa->pa_dmat;
423 1.1 augustss
424 1.1 augustss audio_attach_mi(&cmpci_hw_if, sc, &sc->sc_dev);
425 1.1 augustss
426 1.8 itohy /* attach OPL device */
427 1.8 itohy aa.type = AUDIODEV_TYPE_OPL;
428 1.8 itohy aa.hwif = NULL;
429 1.8 itohy aa.hdl = NULL;
430 1.8 itohy (void)config_found(&sc->sc_dev, &aa, audioprint);
431 1.8 itohy
432 1.8 itohy /* attach MPU-401 device */
433 1.8 itohy aa.type = AUDIODEV_TYPE_MPU;
434 1.8 itohy aa.hwif = NULL;
435 1.8 itohy aa.hdl = NULL;
436 1.8 itohy if (bus_space_subregion(sc->sc_iot, sc->sc_ioh,
437 1.8 itohy CMPCI_REG_MPU_BASE, CMPCI_REG_MPU_SIZE, &sc->sc_mpu_ioh) == 0)
438 1.8 itohy sc->sc_mpudev = config_found(&sc->sc_dev, &aa, audioprint);
439 1.8 itohy
440 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_RESET, 0);
441 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_L, 0);
442 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_R, 0);
443 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_OUTMIX,
444 1.1 augustss CMPCI_SB16_SW_CD|CMPCI_SB16_SW_MIC | CMPCI_SB16_SW_LINE);
445 1.1 augustss for (i = 0; i < CMPCI_NDEVS; i++) {
446 1.1 augustss switch(i) {
447 1.10 itohy /*
448 1.10 itohy * CMI8738 defaults are
449 1.10 itohy * master: 0xe0 (0x00 - 0xf8)
450 1.12 itohy * FM, DAC: 0xc0 (0x00 - 0xf8)
451 1.10 itohy * PC speaker: 0x80 (0x00 - 0xc0)
452 1.10 itohy * others: 0
453 1.10 itohy */
454 1.10 itohy /* volume */
455 1.8 itohy case CMPCI_MASTER_VOL:
456 1.10 itohy v = 128; /* 224 */
457 1.10 itohy break;
458 1.8 itohy case CMPCI_FM_VOL:
459 1.10 itohy case CMPCI_DAC_VOL:
460 1.10 itohy v = 192;
461 1.10 itohy break;
462 1.8 itohy case CMPCI_PCSPEAKER:
463 1.10 itohy v = 128;
464 1.1 augustss break;
465 1.8 itohy
466 1.8 itohy /* booleans, set to true */
467 1.10 itohy case CMPCI_CD_MUTE:
468 1.10 itohy case CMPCI_MIC_MUTE:
469 1.10 itohy case CMPCI_LINE_IN_MUTE:
470 1.10 itohy case CMPCI_AUX_IN_MUTE:
471 1.8 itohy v = 1;
472 1.1 augustss break;
473 1.10 itohy
474 1.10 itohy /* volume with inital value 0 */
475 1.10 itohy case CMPCI_CD_VOL:
476 1.10 itohy case CMPCI_LINE_IN_VOL:
477 1.10 itohy case CMPCI_AUX_IN_VOL:
478 1.10 itohy case CMPCI_MIC_VOL:
479 1.10 itohy case CMPCI_MIC_RECVOL:
480 1.10 itohy /* FALLTHROUGH */
481 1.10 itohy
482 1.8 itohy /* others are cleared */
483 1.10 itohy case CMPCI_MIC_PREAMP:
484 1.8 itohy case CMPCI_RECORD_SOURCE:
485 1.10 itohy case CMPCI_PLAYBACK_MODE:
486 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
487 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
488 1.7 tshiozak case CMPCI_SPDIF_LOOP:
489 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
490 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
491 1.10 itohy case CMPCI_MONITOR_DAC:
492 1.7 tshiozak case CMPCI_REAR:
493 1.7 tshiozak case CMPCI_INDIVIDUAL:
494 1.7 tshiozak case CMPCI_REVERSE:
495 1.7 tshiozak case CMPCI_SURROUND:
496 1.8 itohy default:
497 1.1 augustss v = 0;
498 1.1 augustss break;
499 1.1 augustss }
500 1.7 tshiozak sc->sc_gain[i][CMPCI_LEFT] = sc->sc_gain[i][CMPCI_RIGHT] = v;
501 1.1 augustss cmpci_set_mixer_gain(sc, i);
502 1.1 augustss }
503 1.1 augustss }
504 1.1 augustss
505 1.1 augustss
506 1.1 augustss static int
507 1.1 augustss cmpci_intr(handle)
508 1.1 augustss void *handle;
509 1.1 augustss {
510 1.1 augustss struct cmpci_softc *sc = handle;
511 1.1 augustss uint32_t intrstat;
512 1.1 augustss
513 1.1 augustss intrstat = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
514 1.1 augustss CMPCI_REG_INTR_STATUS);
515 1.1 augustss
516 1.1 augustss if (!(intrstat & CMPCI_REG_ANY_INTR))
517 1.1 augustss return 0;
518 1.1 augustss
519 1.8 itohy delay(10);
520 1.8 itohy
521 1.1 augustss /* disable and reset intr */
522 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR)
523 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL,
524 1.1 augustss CMPCI_REG_CH0_INTR_ENABLE);
525 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR)
526 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL,
527 1.1 augustss CMPCI_REG_CH1_INTR_ENABLE);
528 1.1 augustss
529 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR) {
530 1.1 augustss if (sc->sc_play.intr != NULL)
531 1.1 augustss (*sc->sc_play.intr)(sc->sc_play.intr_arg);
532 1.1 augustss }
533 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR) {
534 1.1 augustss if (sc->sc_rec.intr != NULL)
535 1.1 augustss (*sc->sc_rec.intr)(sc->sc_rec.intr_arg);
536 1.1 augustss }
537 1.1 augustss
538 1.1 augustss /* enable intr */
539 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR)
540 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL,
541 1.1 augustss CMPCI_REG_CH0_INTR_ENABLE);
542 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR)
543 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL,
544 1.1 augustss CMPCI_REG_CH1_INTR_ENABLE);
545 1.8 itohy
546 1.8 itohy #if NMPU > 0
547 1.8 itohy if (intrstat & CMPCI_REG_UART_INTR && sc->sc_mpudev != NULL)
548 1.8 itohy mpu_intr(sc->sc_mpudev);
549 1.8 itohy #endif
550 1.8 itohy
551 1.8 itohy return 1;
552 1.1 augustss }
553 1.1 augustss
554 1.1 augustss
555 1.1 augustss /* open/close */
556 1.1 augustss static int
557 1.1 augustss cmpci_open(handle, flags)
558 1.1 augustss void *handle;
559 1.1 augustss int flags;
560 1.1 augustss {
561 1.1 augustss return 0;
562 1.1 augustss }
563 1.1 augustss
564 1.1 augustss static void
565 1.1 augustss cmpci_close(handle)
566 1.1 augustss void *handle;
567 1.1 augustss {
568 1.1 augustss }
569 1.1 augustss
570 1.1 augustss static int
571 1.1 augustss cmpci_query_encoding(handle, fp)
572 1.1 augustss void *handle;
573 1.1 augustss struct audio_encoding *fp;
574 1.1 augustss {
575 1.1 augustss switch (fp->index) {
576 1.1 augustss case 0:
577 1.1 augustss strcpy(fp->name, AudioEulinear);
578 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR;
579 1.1 augustss fp->precision = 8;
580 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
581 1.1 augustss break;
582 1.1 augustss case 1:
583 1.1 augustss strcpy(fp->name, AudioEmulaw);
584 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
585 1.1 augustss fp->precision = 8;
586 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
587 1.1 augustss break;
588 1.1 augustss case 2:
589 1.1 augustss strcpy(fp->name, AudioEalaw);
590 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
591 1.1 augustss fp->precision = 8;
592 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
593 1.1 augustss break;
594 1.1 augustss case 3:
595 1.1 augustss strcpy(fp->name, AudioEslinear);
596 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
597 1.1 augustss fp->precision = 8;
598 1.1 augustss fp->flags = 0;
599 1.1 augustss break;
600 1.1 augustss case 4:
601 1.1 augustss strcpy(fp->name, AudioEslinear_le);
602 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
603 1.1 augustss fp->precision = 16;
604 1.1 augustss fp->flags = 0;
605 1.1 augustss break;
606 1.1 augustss case 5:
607 1.1 augustss strcpy(fp->name, AudioEulinear_le);
608 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
609 1.1 augustss fp->precision = 16;
610 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
611 1.1 augustss break;
612 1.1 augustss case 6:
613 1.1 augustss strcpy(fp->name, AudioEslinear_be);
614 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
615 1.1 augustss fp->precision = 16;
616 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
617 1.1 augustss break;
618 1.1 augustss case 7:
619 1.1 augustss strcpy(fp->name, AudioEulinear_be);
620 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
621 1.1 augustss fp->precision = 16;
622 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
623 1.1 augustss break;
624 1.1 augustss default:
625 1.1 augustss return EINVAL;
626 1.1 augustss }
627 1.1 augustss return 0;
628 1.1 augustss }
629 1.1 augustss
630 1.1 augustss
631 1.1 augustss static int
632 1.1 augustss cmpci_set_params(handle, setmode, usemode, play, rec)
633 1.1 augustss void *handle;
634 1.1 augustss int setmode, usemode;
635 1.1 augustss struct audio_params *play, *rec;
636 1.1 augustss {
637 1.1 augustss int i;
638 1.1 augustss struct cmpci_softc *sc = handle;
639 1.1 augustss
640 1.1 augustss for (i = 0; i < 2; i++) {
641 1.1 augustss int md_format;
642 1.1 augustss int md_divide;
643 1.1 augustss int md_index;
644 1.1 augustss int mode;
645 1.1 augustss struct audio_params *p;
646 1.10 itohy
647 1.1 augustss switch (i) {
648 1.1 augustss case 0:
649 1.1 augustss mode = AUMODE_PLAY;
650 1.1 augustss p = play;
651 1.1 augustss break;
652 1.1 augustss case 1:
653 1.1 augustss mode = AUMODE_RECORD;
654 1.1 augustss p = rec;
655 1.1 augustss break;
656 1.1 augustss }
657 1.10 itohy
658 1.1 augustss if (!(setmode & mode))
659 1.1 augustss continue;
660 1.1 augustss
661 1.1 augustss
662 1.1 augustss /* format */
663 1.1 augustss p->sw_code = NULL;
664 1.1 augustss switch ( p->channels ) {
665 1.1 augustss case 1:
666 1.1 augustss md_format = CMPCI_REG_FORMAT_MONO;
667 1.1 augustss break;
668 1.1 augustss case 2:
669 1.1 augustss md_format = CMPCI_REG_FORMAT_STEREO;
670 1.1 augustss break;
671 1.1 augustss default:
672 1.1 augustss return (EINVAL);
673 1.1 augustss }
674 1.1 augustss switch (p->encoding) {
675 1.1 augustss case AUDIO_ENCODING_ULAW:
676 1.1 augustss if (p->precision != 8)
677 1.1 augustss return (EINVAL);
678 1.1 augustss if (mode & AUMODE_PLAY) {
679 1.1 augustss p->factor = 2;
680 1.1 augustss p->sw_code = mulaw_to_slinear16_le;
681 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
682 1.1 augustss } else {
683 1.1 augustss p->sw_code = ulinear8_to_mulaw;
684 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
685 1.1 augustss }
686 1.1 augustss break;
687 1.1 augustss case AUDIO_ENCODING_ALAW:
688 1.1 augustss if (p->precision != 8)
689 1.1 augustss return (EINVAL);
690 1.1 augustss if (mode & AUMODE_PLAY) {
691 1.1 augustss p->factor = 2;
692 1.1 augustss p->sw_code = alaw_to_slinear16_le;
693 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
694 1.1 augustss } else {
695 1.1 augustss p->sw_code = ulinear8_to_alaw;
696 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
697 1.1 augustss }
698 1.1 augustss break;
699 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
700 1.1 augustss switch (p->precision) {
701 1.1 augustss case 8:
702 1.1 augustss p->sw_code = change_sign8;
703 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
704 1.1 augustss break;
705 1.1 augustss case 16:
706 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
707 1.1 augustss break;
708 1.1 augustss default:
709 1.1 augustss return (EINVAL);
710 1.1 augustss }
711 1.1 augustss break;
712 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
713 1.1 augustss switch (p->precision) {
714 1.1 augustss case 8:
715 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
716 1.1 augustss p->sw_code = change_sign8;
717 1.1 augustss break;
718 1.1 augustss case 16:
719 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
720 1.1 augustss p->sw_code = swap_bytes;
721 1.1 augustss break;
722 1.1 augustss default:
723 1.1 augustss return (EINVAL);
724 1.1 augustss }
725 1.1 augustss break;
726 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
727 1.1 augustss switch (p->precision) {
728 1.1 augustss case 8:
729 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
730 1.1 augustss break;
731 1.1 augustss case 16:
732 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
733 1.1 augustss p->sw_code = change_sign16_le;
734 1.1 augustss break;
735 1.1 augustss default:
736 1.1 augustss return (EINVAL);
737 1.1 augustss }
738 1.1 augustss break;
739 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
740 1.1 augustss switch (p->precision) {
741 1.1 augustss case 8:
742 1.1 augustss md_format |= CMPCI_REG_FORMAT_8BIT;
743 1.1 augustss break;
744 1.1 augustss case 16:
745 1.1 augustss md_format |= CMPCI_REG_FORMAT_16BIT;
746 1.1 augustss if (mode & AUMODE_PLAY)
747 1.7 tshiozak p->sw_code =
748 1.7 tshiozak swap_bytes_change_sign16_le;
749 1.1 augustss else
750 1.7 tshiozak p->sw_code =
751 1.7 tshiozak change_sign16_swap_bytes_le;
752 1.1 augustss break;
753 1.1 augustss default:
754 1.1 augustss return (EINVAL);
755 1.1 augustss }
756 1.1 augustss break;
757 1.1 augustss default:
758 1.1 augustss return (EINVAL);
759 1.1 augustss }
760 1.1 augustss if (mode & AUMODE_PLAY)
761 1.1 augustss cmpci_reg_partial_write_4(sc,
762 1.7 tshiozak CMPCI_REG_CHANNEL_FORMAT,
763 1.7 tshiozak CMPCI_REG_CH0_FORMAT_SHIFT,
764 1.7 tshiozak CMPCI_REG_CH0_FORMAT_MASK, md_format);
765 1.1 augustss else
766 1.1 augustss cmpci_reg_partial_write_4(sc,
767 1.7 tshiozak CMPCI_REG_CHANNEL_FORMAT,
768 1.7 tshiozak CMPCI_REG_CH1_FORMAT_SHIFT,
769 1.1 augustss CMPCI_REG_CH1_FORMAT_MASK, md_format);
770 1.1 augustss /* sample rate */
771 1.1 augustss md_index = cmpci_rate_to_index(p->sample_rate);
772 1.1 augustss md_divide = cmpci_index_to_divider(md_index);
773 1.1 augustss p->sample_rate = cmpci_index_to_rate(md_index);
774 1.1 augustss DPRINTF(("%s: sample:%d, divider=%d\n",
775 1.1 augustss sc->sc_dev.dv_xname, (int)p->sample_rate, md_divide));
776 1.1 augustss if (mode & AUMODE_PLAY) {
777 1.1 augustss cmpci_reg_partial_write_4(sc,
778 1.1 augustss CMPCI_REG_FUNC_1, CMPCI_REG_DAC_FS_SHIFT,
779 1.1 augustss CMPCI_REG_DAC_FS_MASK, md_divide);
780 1.7 tshiozak sc->sc_play.md_divide = md_divide;
781 1.1 augustss } else {
782 1.1 augustss cmpci_reg_partial_write_4(sc,
783 1.1 augustss CMPCI_REG_FUNC_1, CMPCI_REG_ADC_FS_SHIFT,
784 1.1 augustss CMPCI_REG_ADC_FS_MASK, md_divide);
785 1.7 tshiozak sc->sc_rec.md_divide = md_divide;
786 1.1 augustss }
787 1.10 itohy cmpci_set_out_ports(sc);
788 1.10 itohy cmpci_set_in_ports(sc);
789 1.1 augustss }
790 1.1 augustss return 0;
791 1.1 augustss }
792 1.1 augustss
793 1.1 augustss /* ARGSUSED */
794 1.1 augustss static int
795 1.1 augustss cmpci_round_blocksize(handle, block)
796 1.1 augustss void *handle;
797 1.1 augustss int block;
798 1.1 augustss {
799 1.1 augustss return (block & -4);
800 1.1 augustss }
801 1.1 augustss
802 1.1 augustss static int
803 1.1 augustss cmpci_halt_output(handle)
804 1.1 augustss void *handle;
805 1.1 augustss {
806 1.1 augustss struct cmpci_softc *sc = handle;
807 1.1 augustss int s;
808 1.1 augustss
809 1.1 augustss s = splaudio();
810 1.1 augustss sc->sc_play.intr = NULL;
811 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE);
812 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
813 1.1 augustss /* wait for reset DMA */
814 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
815 1.1 augustss delay(10);
816 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
817 1.1 augustss splx(s);
818 1.10 itohy
819 1.1 augustss return 0;
820 1.1 augustss }
821 1.1 augustss
822 1.1 augustss static int
823 1.1 augustss cmpci_halt_input(handle)
824 1.1 augustss void *handle;
825 1.1 augustss {
826 1.1 augustss struct cmpci_softc *sc = handle;
827 1.1 augustss int s;
828 1.10 itohy
829 1.1 augustss s = splaudio();
830 1.1 augustss sc->sc_rec.intr = NULL;
831 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE);
832 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
833 1.1 augustss /* wait for reset DMA */
834 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
835 1.1 augustss delay(10);
836 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
837 1.1 augustss splx(s);
838 1.10 itohy
839 1.1 augustss return 0;
840 1.1 augustss }
841 1.1 augustss
842 1.1 augustss
843 1.1 augustss /* get audio device information */
844 1.1 augustss static int
845 1.1 augustss cmpci_getdev(handle, ad)
846 1.7 tshiozak void *handle;
847 1.7 tshiozak struct audio_device *ad;
848 1.1 augustss {
849 1.1 augustss struct cmpci_softc *sc = handle;
850 1.1 augustss
851 1.1 augustss strncpy(ad->name, "CMI PCI Audio", sizeof(ad->name));
852 1.7 tshiozak snprintf(ad->version, sizeof(ad->version), "0x%02x",
853 1.7 tshiozak PCI_REVISION(sc->sc_class));
854 1.7 tshiozak switch (PCI_PRODUCT(sc->sc_id)) {
855 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338A:
856 1.1 augustss strncpy(ad->config, "CMI8338A", sizeof(ad->config));
857 1.1 augustss break;
858 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338B:
859 1.1 augustss strncpy(ad->config, "CMI8338B", sizeof(ad->config));
860 1.1 augustss break;
861 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8738:
862 1.1 augustss strncpy(ad->config, "CMI8738", sizeof(ad->config));
863 1.1 augustss break;
864 1.7 tshiozak case PCI_PRODUCT_CMEDIA_CMI8738B:
865 1.7 tshiozak strncpy(ad->config, "CMI8738B", sizeof(ad->config));
866 1.7 tshiozak break;
867 1.1 augustss default:
868 1.1 augustss strncpy(ad->config, "unknown", sizeof(ad->config));
869 1.1 augustss }
870 1.1 augustss
871 1.1 augustss return 0;
872 1.1 augustss }
873 1.1 augustss
874 1.1 augustss
875 1.1 augustss /* mixer device information */
876 1.1 augustss int
877 1.1 augustss cmpci_query_devinfo(handle, dip)
878 1.1 augustss void *handle;
879 1.1 augustss mixer_devinfo_t *dip;
880 1.1 augustss {
881 1.10 itohy static const char *const mixer_port_names[] = {
882 1.10 itohy AudioNdac, AudioNfmsynth, AudioNcd, AudioNline, AudioNaux,
883 1.10 itohy AudioNmicrophone
884 1.10 itohy };
885 1.10 itohy static const char *const mixer_classes[] = {
886 1.10 itohy AudioCinputs, AudioCoutputs, AudioCrecord, CmpciCplayback,
887 1.10 itohy CmpciCspdif
888 1.10 itohy };
889 1.10 itohy struct cmpci_softc *sc = handle;
890 1.10 itohy int i;
891 1.10 itohy
892 1.10 itohy dip->prev = dip->next = AUDIO_MIXER_LAST;
893 1.10 itohy
894 1.1 augustss switch (dip->index) {
895 1.10 itohy case CMPCI_INPUT_CLASS:
896 1.10 itohy case CMPCI_OUTPUT_CLASS:
897 1.10 itohy case CMPCI_RECORD_CLASS:
898 1.10 itohy case CMPCI_PLAYBACK_CLASS:
899 1.10 itohy case CMPCI_SPDIF_CLASS:
900 1.10 itohy dip->type = AUDIO_MIXER_CLASS;
901 1.10 itohy dip->mixer_class = dip->index;
902 1.10 itohy strcpy(dip->label.name,
903 1.10 itohy mixer_classes[dip->index - CMPCI_INPUT_CLASS]);
904 1.1 augustss return 0;
905 1.10 itohy
906 1.10 itohy case CMPCI_AUX_IN_VOL:
907 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_REG_AUX_VALBITS);
908 1.10 itohy goto vol1;
909 1.10 itohy case CMPCI_DAC_VOL:
910 1.1 augustss case CMPCI_FM_VOL:
911 1.10 itohy case CMPCI_CD_VOL:
912 1.10 itohy case CMPCI_LINE_IN_VOL:
913 1.10 itohy case CMPCI_MIC_VOL:
914 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_VALBITS);
915 1.10 itohy vol1: dip->mixer_class = CMPCI_INPUT_CLASS;
916 1.10 itohy dip->next = dip->index + 6; /* CMPCI_xxx_MUTE */
917 1.10 itohy strcpy(dip->label.name, mixer_port_names[dip->index]);
918 1.10 itohy dip->un.v.num_channels = (dip->index == CMPCI_MIC_VOL ? 1 : 2);
919 1.10 itohy vol:
920 1.1 augustss dip->type = AUDIO_MIXER_VALUE;
921 1.1 augustss strcpy(dip->un.v.units.name, AudioNvolume);
922 1.1 augustss return 0;
923 1.10 itohy
924 1.10 itohy case CMPCI_MIC_MUTE:
925 1.10 itohy dip->next = CMPCI_MIC_PREAMP;
926 1.10 itohy /* FALLTHROUGH */
927 1.10 itohy case CMPCI_DAC_MUTE:
928 1.10 itohy case CMPCI_FM_MUTE:
929 1.10 itohy case CMPCI_CD_MUTE:
930 1.10 itohy case CMPCI_LINE_IN_MUTE:
931 1.10 itohy case CMPCI_AUX_IN_MUTE:
932 1.10 itohy dip->prev = dip->index - 6; /* CMPCI_xxx_VOL */
933 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
934 1.10 itohy strcpy(dip->label.name, AudioNmute);
935 1.10 itohy goto on_off;
936 1.10 itohy on_off:
937 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
938 1.10 itohy dip->un.e.num_mem = 2;
939 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNoff);
940 1.10 itohy dip->un.e.member[0].ord = 0;
941 1.10 itohy strcpy(dip->un.e.member[1].label.name, AudioNon);
942 1.10 itohy dip->un.e.member[1].ord = 1;
943 1.1 augustss return 0;
944 1.10 itohy
945 1.10 itohy case CMPCI_MIC_PREAMP:
946 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
947 1.10 itohy dip->prev = CMPCI_MIC_MUTE;
948 1.10 itohy strcpy(dip->label.name, AudioNpreamp);
949 1.10 itohy goto on_off;
950 1.10 itohy case CMPCI_PCSPEAKER:
951 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
952 1.10 itohy strcpy(dip->label.name, AudioNspeaker);
953 1.1 augustss dip->un.v.num_channels = 1;
954 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_SPEAKER_VALBITS);
955 1.10 itohy goto vol;
956 1.1 augustss case CMPCI_RECORD_SOURCE:
957 1.1 augustss dip->mixer_class = CMPCI_RECORD_CLASS;
958 1.1 augustss strcpy(dip->label.name, AudioNsource);
959 1.1 augustss dip->type = AUDIO_MIXER_SET;
960 1.10 itohy dip->un.s.num_mem = 7;
961 1.1 augustss strcpy(dip->un.s.member[0].label.name, AudioNmicrophone);
962 1.8 itohy dip->un.s.member[0].mask = CMPCI_RECORD_SOURCE_MIC;
963 1.1 augustss strcpy(dip->un.s.member[1].label.name, AudioNcd);
964 1.8 itohy dip->un.s.member[1].mask = CMPCI_RECORD_SOURCE_CD;
965 1.1 augustss strcpy(dip->un.s.member[2].label.name, AudioNline);
966 1.8 itohy dip->un.s.member[2].mask = CMPCI_RECORD_SOURCE_LINE_IN;
967 1.10 itohy strcpy(dip->un.s.member[3].label.name, AudioNaux);
968 1.10 itohy dip->un.s.member[3].mask = CMPCI_RECORD_SOURCE_AUX_IN;
969 1.10 itohy strcpy(dip->un.s.member[4].label.name, AudioNwave);
970 1.10 itohy dip->un.s.member[4].mask = CMPCI_RECORD_SOURCE_WAVE;
971 1.10 itohy strcpy(dip->un.s.member[5].label.name, AudioNfmsynth);
972 1.10 itohy dip->un.s.member[5].mask = CMPCI_RECORD_SOURCE_FM;
973 1.10 itohy strcpy(dip->un.s.member[6].label.name, CmpciNspdif);
974 1.10 itohy dip->un.s.member[6].mask = CMPCI_RECORD_SOURCE_SPDIF;
975 1.1 augustss return 0;
976 1.10 itohy case CMPCI_MIC_RECVOL:
977 1.1 augustss dip->mixer_class = CMPCI_RECORD_CLASS;
978 1.10 itohy strcpy(dip->label.name, AudioNmicrophone);
979 1.1 augustss dip->un.v.num_channels = 1;
980 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_REG_ADMIC_VALBITS);
981 1.10 itohy goto vol;
982 1.10 itohy
983 1.10 itohy case CMPCI_PLAYBACK_MODE:
984 1.10 itohy dip->mixer_class = CMPCI_PLAYBACK_CLASS;
985 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
986 1.10 itohy strcpy(dip->label.name, AudioNmode);
987 1.10 itohy dip->un.e.num_mem = 2;
988 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNdac);
989 1.10 itohy dip->un.e.member[0].ord = CMPCI_PLAYBACK_MODE_WAVE;
990 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdif);
991 1.10 itohy dip->un.e.member[1].ord = CMPCI_PLAYBACK_MODE_SPDIF;
992 1.1 augustss return 0;
993 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
994 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
995 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
996 1.10 itohy dip->next = CMPCI_SPDIF_IN_PHASE;
997 1.1 augustss strcpy(dip->label.name, AudioNinput);
998 1.10 itohy i = 0;
999 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdin1);
1000 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDIN1;
1001 1.10 itohy if (CMPCI_ISCAP(sc, 2ND_SPDIN)) {
1002 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdin2);
1003 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDIN2;
1004 1.10 itohy }
1005 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdout);
1006 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDOUT;
1007 1.10 itohy dip->un.e.num_mem = i;
1008 1.10 itohy return 0;
1009 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
1010 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
1011 1.10 itohy dip->prev = CMPCI_SPDIF_IN_SELECT;
1012 1.10 itohy strcpy(dip->label.name, CmpciNphase);
1013 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
1014 1.10 itohy dip->un.e.num_mem = 2;
1015 1.10 itohy strcpy(dip->un.e.member[0].label.name, CmpciNpositive);
1016 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_IN_PHASE_POSITIVE;
1017 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNnegative);
1018 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_IN_PHASE_NEGATIVE;
1019 1.1 augustss return 0;
1020 1.10 itohy case CMPCI_SPDIF_LOOP:
1021 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
1022 1.10 itohy dip->next = CMPCI_SPDIF_OUT_PLAYBACK;
1023 1.1 augustss strcpy(dip->label.name, AudioNoutput);
1024 1.1 augustss dip->type = AUDIO_MIXER_ENUM;
1025 1.10 itohy dip->un.e.num_mem = 2;
1026 1.10 itohy strcpy(dip->un.e.member[0].label.name, CmpciNplayback);
1027 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_LOOP_OFF;
1028 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdin);
1029 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_LOOP_ON;
1030 1.7 tshiozak return 0;
1031 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1032 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
1033 1.10 itohy dip->prev = CMPCI_SPDIF_LOOP;
1034 1.10 itohy dip->next = CMPCI_SPDIF_OUT_VOLTAGE;
1035 1.10 itohy strcpy(dip->label.name, CmpciNplayback);
1036 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
1037 1.10 itohy dip->un.e.num_mem = 2;
1038 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNwave);
1039 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_OUT_PLAYBACK_WAVE;
1040 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNlegacy);
1041 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_OUT_PLAYBACK_LEGACY;
1042 1.7 tshiozak return 0;
1043 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
1044 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
1045 1.10 itohy dip->prev = CMPCI_SPDIF_OUT_PLAYBACK;
1046 1.10 itohy strcpy(dip->label.name, CmpciNvoltage);
1047 1.7 tshiozak dip->type = AUDIO_MIXER_ENUM;
1048 1.7 tshiozak dip->un.e.num_mem = 2;
1049 1.7 tshiozak strcpy(dip->un.e.member[0].label.name, CmpciNlow_v);
1050 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_OUT_VOLTAGE_LOW;
1051 1.7 tshiozak strcpy(dip->un.e.member[1].label.name, CmpciNhigh_v);
1052 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_OUT_VOLTAGE_HIGH;
1053 1.7 tshiozak return 0;
1054 1.10 itohy case CMPCI_MONITOR_DAC:
1055 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
1056 1.10 itohy strcpy(dip->label.name, AudioNmonitor);
1057 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
1058 1.10 itohy dip->un.e.num_mem = 3;
1059 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNoff);
1060 1.10 itohy dip->un.e.member[0].ord = CMPCI_MONITOR_DAC_OFF;
1061 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdin);
1062 1.10 itohy dip->un.e.member[1].ord = CMPCI_MONITOR_DAC_SPDIN;
1063 1.10 itohy strcpy(dip->un.e.member[2].label.name, CmpciNspdout);
1064 1.10 itohy dip->un.e.member[2].ord = CMPCI_MONITOR_DAC_SPDOUT;
1065 1.10 itohy return 0;
1066 1.10 itohy
1067 1.10 itohy case CMPCI_MASTER_VOL:
1068 1.10 itohy dip->mixer_class = CMPCI_OUTPUT_CLASS;
1069 1.10 itohy strcpy(dip->label.name, AudioNmaster);
1070 1.10 itohy dip->un.v.num_channels = 2;
1071 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_VALBITS);
1072 1.10 itohy goto vol;
1073 1.7 tshiozak case CMPCI_REAR:
1074 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
1075 1.7 tshiozak dip->next = CMPCI_INDIVIDUAL;
1076 1.7 tshiozak strcpy(dip->label.name, CmpciNrear);
1077 1.7 tshiozak goto on_off;
1078 1.7 tshiozak case CMPCI_INDIVIDUAL:
1079 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
1080 1.7 tshiozak dip->prev = CMPCI_REAR;
1081 1.7 tshiozak dip->next = CMPCI_REVERSE;
1082 1.7 tshiozak strcpy(dip->label.name, CmpciNindividual);
1083 1.7 tshiozak goto on_off;
1084 1.7 tshiozak case CMPCI_REVERSE:
1085 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
1086 1.7 tshiozak dip->prev = CMPCI_INDIVIDUAL;
1087 1.7 tshiozak strcpy(dip->label.name, CmpciNreverse);
1088 1.10 itohy goto on_off;
1089 1.7 tshiozak case CMPCI_SURROUND:
1090 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
1091 1.7 tshiozak strcpy(dip->label.name, CmpciNsurround);
1092 1.7 tshiozak goto on_off;
1093 1.10 itohy }
1094 1.7 tshiozak
1095 1.1 augustss return ENXIO;
1096 1.1 augustss }
1097 1.1 augustss
1098 1.1 augustss static int
1099 1.1 augustss cmpci_alloc_dmamem(sc, size, type, flags, r_addr)
1100 1.1 augustss struct cmpci_softc *sc;
1101 1.1 augustss size_t size;
1102 1.1 augustss int type, flags;
1103 1.1 augustss caddr_t *r_addr;
1104 1.1 augustss {
1105 1.1 augustss int error = 0;
1106 1.1 augustss struct cmpci_dmanode *n;
1107 1.1 augustss int w;
1108 1.1 augustss
1109 1.1 augustss n = malloc(sizeof(struct cmpci_dmanode), type, flags);
1110 1.1 augustss if (n == NULL) {
1111 1.1 augustss error = ENOMEM;
1112 1.1 augustss goto quit;
1113 1.1 augustss }
1114 1.1 augustss
1115 1.1 augustss w = (flags & M_NOWAIT) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK;
1116 1.1 augustss #define CMPCI_DMABUF_ALIGN 0x4
1117 1.1 augustss #define CMPCI_DMABUF_BOUNDARY 0x0
1118 1.1 augustss n->cd_tag = sc->sc_dmat;
1119 1.1 augustss n->cd_size = size;
1120 1.1 augustss error = bus_dmamem_alloc(n->cd_tag, n->cd_size,
1121 1.1 augustss CMPCI_DMABUF_ALIGN, CMPCI_DMABUF_BOUNDARY, n->cd_segs,
1122 1.7 tshiozak sizeof(n->cd_segs)/sizeof(n->cd_segs[0]), &n->cd_nsegs, w);
1123 1.1 augustss if (error)
1124 1.1 augustss goto mfree;
1125 1.1 augustss error = bus_dmamem_map(n->cd_tag, n->cd_segs, n->cd_nsegs, n->cd_size,
1126 1.1 augustss &n->cd_addr, w | BUS_DMA_COHERENT);
1127 1.1 augustss if (error)
1128 1.1 augustss goto dmafree;
1129 1.1 augustss error = bus_dmamap_create(n->cd_tag, n->cd_size, 1, n->cd_size, 0,
1130 1.1 augustss w, &n->cd_map);
1131 1.1 augustss if (error)
1132 1.1 augustss goto unmap;
1133 1.1 augustss error = bus_dmamap_load(n->cd_tag, n->cd_map, n->cd_addr, n->cd_size,
1134 1.1 augustss NULL, w);
1135 1.1 augustss if (error)
1136 1.1 augustss goto destroy;
1137 1.10 itohy
1138 1.1 augustss n->cd_next = sc->sc_dmap;
1139 1.1 augustss sc->sc_dmap = n;
1140 1.1 augustss *r_addr = KVADDR(n);
1141 1.1 augustss return 0;
1142 1.10 itohy
1143 1.1 augustss destroy:
1144 1.1 augustss bus_dmamap_destroy(n->cd_tag, n->cd_map);
1145 1.1 augustss unmap:
1146 1.1 augustss bus_dmamem_unmap(n->cd_tag, n->cd_addr, n->cd_size);
1147 1.1 augustss dmafree:
1148 1.1 augustss bus_dmamem_free(n->cd_tag,
1149 1.1 augustss n->cd_segs, sizeof(n->cd_segs)/sizeof(n->cd_segs[0]));
1150 1.1 augustss mfree:
1151 1.1 augustss free(n, type);
1152 1.1 augustss quit:
1153 1.1 augustss return error;
1154 1.1 augustss }
1155 1.1 augustss
1156 1.1 augustss static int
1157 1.1 augustss cmpci_free_dmamem(sc, addr, type)
1158 1.1 augustss struct cmpci_softc *sc;
1159 1.1 augustss caddr_t addr;
1160 1.1 augustss int type;
1161 1.1 augustss {
1162 1.1 augustss struct cmpci_dmanode **nnp;
1163 1.10 itohy
1164 1.1 augustss for (nnp = &sc->sc_dmap; *nnp; nnp= &(*nnp)->cd_next) {
1165 1.1 augustss if ((*nnp)->cd_addr == addr) {
1166 1.1 augustss struct cmpci_dmanode *n = *nnp;
1167 1.1 augustss bus_dmamap_unload(n->cd_tag, n->cd_map);
1168 1.1 augustss bus_dmamap_destroy(n->cd_tag, n->cd_map);
1169 1.1 augustss bus_dmamem_unmap(n->cd_tag, n->cd_addr, n->cd_size);
1170 1.1 augustss bus_dmamem_free(n->cd_tag, n->cd_segs,
1171 1.1 augustss sizeof(n->cd_segs)/sizeof(n->cd_segs[0]));
1172 1.1 augustss free(n, type);
1173 1.1 augustss return 0;
1174 1.1 augustss }
1175 1.1 augustss }
1176 1.1 augustss return -1;
1177 1.1 augustss }
1178 1.1 augustss
1179 1.1 augustss static struct cmpci_dmanode *
1180 1.1 augustss cmpci_find_dmamem(sc, addr)
1181 1.1 augustss struct cmpci_softc *sc;
1182 1.1 augustss caddr_t addr;
1183 1.1 augustss {
1184 1.1 augustss struct cmpci_dmanode *p;
1185 1.10 itohy
1186 1.1 augustss for (p=sc->sc_dmap; p; p=p->cd_next)
1187 1.1 augustss if ( KVADDR(p) == (void *)addr )
1188 1.1 augustss break;
1189 1.1 augustss return p;
1190 1.1 augustss }
1191 1.1 augustss
1192 1.1 augustss
1193 1.1 augustss #if 0
1194 1.1 augustss static void
1195 1.1 augustss cmpci_print_dmamem __P((struct cmpci_dmanode *p));
1196 1.1 augustss static void
1197 1.1 augustss cmpci_print_dmamem(p)
1198 1.1 augustss struct cmpci_dmanode *p;
1199 1.1 augustss {
1200 1.1 augustss DPRINTF(("DMA at virt:%p, dmaseg:%p, mapseg:%p, size:%p\n",
1201 1.1 augustss (void *)p->cd_addr, (void *)p->cd_segs[0].ds_addr,
1202 1.1 augustss (void *)DMAADDR(p), (void *)p->cd_size));
1203 1.1 augustss }
1204 1.1 augustss #endif /* DEBUG */
1205 1.1 augustss
1206 1.1 augustss
1207 1.1 augustss static void *
1208 1.1 augustss cmpci_allocm(handle, direction, size, type, flags)
1209 1.1 augustss void *handle;
1210 1.1 augustss int direction;
1211 1.1 augustss size_t size;
1212 1.1 augustss int type, flags;
1213 1.1 augustss {
1214 1.1 augustss struct cmpci_softc *sc = handle;
1215 1.1 augustss caddr_t addr;
1216 1.10 itohy
1217 1.1 augustss if (cmpci_alloc_dmamem(sc, size, type, flags, &addr))
1218 1.1 augustss return NULL;
1219 1.1 augustss return addr;
1220 1.1 augustss }
1221 1.1 augustss
1222 1.1 augustss static void
1223 1.1 augustss cmpci_freem(handle, addr, type)
1224 1.7 tshiozak void *handle;
1225 1.7 tshiozak void *addr;
1226 1.7 tshiozak int type;
1227 1.1 augustss {
1228 1.1 augustss struct cmpci_softc *sc = handle;
1229 1.10 itohy
1230 1.1 augustss cmpci_free_dmamem(sc, addr, type);
1231 1.1 augustss }
1232 1.1 augustss
1233 1.1 augustss
1234 1.1 augustss #define MAXVAL 256
1235 1.1 augustss static int
1236 1.1 augustss cmpci_adjust(val, mask)
1237 1.1 augustss int val, mask;
1238 1.1 augustss {
1239 1.1 augustss val += (MAXVAL - mask) >> 1;
1240 1.1 augustss if (val >= MAXVAL)
1241 1.1 augustss val = MAXVAL-1;
1242 1.1 augustss return val & mask;
1243 1.1 augustss }
1244 1.1 augustss
1245 1.1 augustss static void
1246 1.1 augustss cmpci_set_mixer_gain(sc, port)
1247 1.1 augustss struct cmpci_softc *sc;
1248 1.1 augustss int port;
1249 1.1 augustss {
1250 1.1 augustss int src;
1251 1.10 itohy int bits, mask;
1252 1.1 augustss
1253 1.1 augustss switch (port) {
1254 1.1 augustss case CMPCI_MIC_VOL:
1255 1.10 itohy cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_MIC,
1256 1.10 itohy CMPCI_ADJUST_MIC_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1257 1.1 augustss break;
1258 1.1 augustss case CMPCI_MASTER_VOL:
1259 1.1 augustss src = CMPCI_SB16_MIXER_MASTER_L;
1260 1.1 augustss break;
1261 1.1 augustss case CMPCI_LINE_IN_VOL:
1262 1.1 augustss src = CMPCI_SB16_MIXER_LINE_L;
1263 1.1 augustss break;
1264 1.10 itohy case CMPCI_AUX_IN_VOL:
1265 1.10 itohy bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_MIXER_AUX,
1266 1.10 itohy CMPCI_ADJUST_AUX_GAIN(sc, sc->sc_gain[port][CMPCI_LEFT],
1267 1.10 itohy sc->sc_gain[port][CMPCI_RIGHT]));
1268 1.10 itohy return;
1269 1.10 itohy case CMPCI_MIC_RECVOL:
1270 1.10 itohy cmpci_reg_partial_write_1(sc, CMPCI_REG_MIXER25,
1271 1.10 itohy CMPCI_REG_ADMIC_SHIFT, CMPCI_REG_ADMIC_MASK,
1272 1.10 itohy CMPCI_ADJUST_ADMIC_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1273 1.10 itohy return;
1274 1.10 itohy case CMPCI_DAC_VOL:
1275 1.1 augustss src = CMPCI_SB16_MIXER_VOICE_L;
1276 1.1 augustss break;
1277 1.1 augustss case CMPCI_FM_VOL:
1278 1.1 augustss src = CMPCI_SB16_MIXER_FM_L;
1279 1.1 augustss break;
1280 1.1 augustss case CMPCI_CD_VOL:
1281 1.1 augustss src = CMPCI_SB16_MIXER_CDDA_L;
1282 1.1 augustss break;
1283 1.1 augustss case CMPCI_PCSPEAKER:
1284 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_SPEAKER,
1285 1.10 itohy CMPCI_ADJUST_2_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1286 1.10 itohy return;
1287 1.10 itohy case CMPCI_MIC_PREAMP:
1288 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1289 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1290 1.10 itohy CMPCI_REG_MICGAINZ);
1291 1.10 itohy else
1292 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1293 1.10 itohy CMPCI_REG_MICGAINZ);
1294 1.7 tshiozak return;
1295 1.10 itohy
1296 1.10 itohy case CMPCI_DAC_MUTE:
1297 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1298 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1299 1.10 itohy CMPCI_REG_WSMUTE);
1300 1.10 itohy else
1301 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1302 1.10 itohy CMPCI_REG_WSMUTE);
1303 1.10 itohy return;
1304 1.10 itohy case CMPCI_FM_MUTE:
1305 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1306 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1307 1.10 itohy CMPCI_REG_FMMUTE);
1308 1.10 itohy else
1309 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1310 1.10 itohy CMPCI_REG_FMMUTE);
1311 1.10 itohy return;
1312 1.10 itohy case CMPCI_AUX_IN_MUTE:
1313 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1314 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1315 1.10 itohy CMPCI_REG_VAUXRM|CMPCI_REG_VAUXLM);
1316 1.10 itohy else
1317 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1318 1.10 itohy CMPCI_REG_VAUXRM|CMPCI_REG_VAUXLM);
1319 1.10 itohy return;
1320 1.10 itohy case CMPCI_CD_MUTE:
1321 1.10 itohy mask = CMPCI_SB16_SW_CD;
1322 1.10 itohy goto sbmute;
1323 1.10 itohy case CMPCI_MIC_MUTE:
1324 1.10 itohy mask = CMPCI_SB16_SW_MIC;
1325 1.10 itohy goto sbmute;
1326 1.10 itohy case CMPCI_LINE_IN_MUTE:
1327 1.10 itohy mask = CMPCI_SB16_SW_LINE;
1328 1.10 itohy sbmute:
1329 1.10 itohy bits = cmpci_mixerreg_read(sc, CMPCI_SB16_MIXER_OUTMIX);
1330 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1331 1.10 itohy bits = bits & ~mask;
1332 1.10 itohy else
1333 1.10 itohy bits = bits | mask;
1334 1.10 itohy cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_OUTMIX, bits);
1335 1.8 itohy return;
1336 1.10 itohy
1337 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1338 1.10 itohy case CMPCI_MONITOR_DAC:
1339 1.10 itohy case CMPCI_PLAYBACK_MODE:
1340 1.7 tshiozak case CMPCI_SPDIF_LOOP:
1341 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1342 1.7 tshiozak cmpci_set_out_ports(sc);
1343 1.7 tshiozak return;
1344 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
1345 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDOUT_VOLTAGE)) {
1346 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_OUT_VOLTAGE][CMPCI_LR]
1347 1.10 itohy == CMPCI_SPDIF_OUT_VOLTAGE_LOW)
1348 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_MISC,
1349 1.10 itohy CMPCI_REG_5V);
1350 1.10 itohy else
1351 1.7 tshiozak cmpci_reg_set_4(sc, CMPCI_REG_MISC,
1352 1.7 tshiozak CMPCI_REG_5V);
1353 1.7 tshiozak }
1354 1.7 tshiozak return;
1355 1.7 tshiozak case CMPCI_SURROUND:
1356 1.7 tshiozak if (CMPCI_ISCAP(sc, SURROUND)) {
1357 1.7 tshiozak if (sc->sc_gain[CMPCI_SURROUND][CMPCI_LR])
1358 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1359 1.7 tshiozak CMPCI_REG_SURROUND);
1360 1.7 tshiozak else
1361 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1362 1.7 tshiozak CMPCI_REG_SURROUND);
1363 1.7 tshiozak }
1364 1.7 tshiozak return;
1365 1.7 tshiozak case CMPCI_REAR:
1366 1.7 tshiozak if (CMPCI_ISCAP(sc, REAR)) {
1367 1.7 tshiozak if (sc->sc_gain[CMPCI_REAR][CMPCI_LR])
1368 1.7 tshiozak cmpci_reg_set_4(sc, CMPCI_REG_MISC,
1369 1.7 tshiozak CMPCI_REG_N4SPK3D);
1370 1.7 tshiozak else
1371 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_MISC,
1372 1.7 tshiozak CMPCI_REG_N4SPK3D);
1373 1.7 tshiozak }
1374 1.7 tshiozak return;
1375 1.7 tshiozak case CMPCI_INDIVIDUAL:
1376 1.7 tshiozak if (CMPCI_ISCAP(sc, INDIVIDUAL_REAR)) {
1377 1.7 tshiozak if (sc->sc_gain[CMPCI_REAR][CMPCI_LR])
1378 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1379 1.7 tshiozak CMPCI_REG_INDIVIDUAL);
1380 1.7 tshiozak else
1381 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1382 1.7 tshiozak CMPCI_REG_INDIVIDUAL);
1383 1.7 tshiozak }
1384 1.7 tshiozak return;
1385 1.7 tshiozak case CMPCI_REVERSE:
1386 1.7 tshiozak if (CMPCI_ISCAP(sc, REVERSE_FR)) {
1387 1.7 tshiozak if (sc->sc_gain[CMPCI_REVERSE][CMPCI_LR])
1388 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1389 1.7 tshiozak CMPCI_REG_REVERSE_FR);
1390 1.7 tshiozak else
1391 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1392 1.7 tshiozak CMPCI_REG_REVERSE_FR);
1393 1.7 tshiozak }
1394 1.7 tshiozak return;
1395 1.7 tshiozak case CMPCI_SPDIF_IN_PHASE:
1396 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDIN_PHASE)) {
1397 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_IN_PHASE][CMPCI_LR]
1398 1.10 itohy == CMPCI_SPDIF_IN_PHASE_POSITIVE)
1399 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_CHANNEL_FORMAT,
1400 1.10 itohy CMPCI_REG_SPDIN_PHASE);
1401 1.10 itohy else
1402 1.8 itohy cmpci_reg_set_1(sc, CMPCI_REG_CHANNEL_FORMAT,
1403 1.8 itohy CMPCI_REG_SPDIN_PHASE);
1404 1.7 tshiozak }
1405 1.1 augustss return;
1406 1.1 augustss default:
1407 1.1 augustss return;
1408 1.1 augustss }
1409 1.10 itohy
1410 1.10 itohy cmpci_mixerreg_write(sc, src,
1411 1.10 itohy CMPCI_ADJUST_GAIN(sc, sc->sc_gain[port][CMPCI_LEFT]));
1412 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_L_TO_R(src),
1413 1.10 itohy CMPCI_ADJUST_GAIN(sc, sc->sc_gain[port][CMPCI_RIGHT]));
1414 1.7 tshiozak }
1415 1.7 tshiozak
1416 1.7 tshiozak static void
1417 1.7 tshiozak cmpci_set_out_ports(sc)
1418 1.7 tshiozak struct cmpci_softc *sc;
1419 1.7 tshiozak {
1420 1.10 itohy u_int8_t v;
1421 1.10 itohy int enspdout = 0;
1422 1.10 itohy
1423 1.7 tshiozak if (!CMPCI_ISCAP(sc, SPDLOOP))
1424 1.7 tshiozak return;
1425 1.10 itohy
1426 1.10 itohy /* SPDIF/out select */
1427 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_LOOP][CMPCI_LR] == CMPCI_SPDIF_LOOP_OFF) {
1428 1.10 itohy /* playback */
1429 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF_LOOP);
1430 1.10 itohy } else {
1431 1.10 itohy /* monitor SPDIF/in */
1432 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF_LOOP);
1433 1.10 itohy }
1434 1.10 itohy
1435 1.10 itohy /* SPDIF in select */
1436 1.10 itohy v = sc->sc_gain[CMPCI_SPDIF_IN_SELECT][CMPCI_LR];
1437 1.10 itohy if (v & CMPCI_SPDIFIN_SPDIFIN2)
1438 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_MISC, CMPCI_REG_2ND_SPDIFIN);
1439 1.10 itohy else
1440 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_MISC, CMPCI_REG_2ND_SPDIFIN);
1441 1.10 itohy if (v & CMPCI_SPDIFIN_SPDIFOUT)
1442 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_MISC, CMPCI_REG_SPDFLOOPI);
1443 1.10 itohy else
1444 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_MISC, CMPCI_REG_SPDFLOOPI);
1445 1.10 itohy
1446 1.10 itohy /* playback to ... */
1447 1.10 itohy if (CMPCI_ISCAP(sc, SPDOUT) &&
1448 1.10 itohy sc->sc_gain[CMPCI_PLAYBACK_MODE][CMPCI_LR]
1449 1.10 itohy == CMPCI_PLAYBACK_MODE_SPDIF &&
1450 1.10 itohy (sc->sc_play.md_divide == CMPCI_REG_RATE_44100 ||
1451 1.10 itohy (CMPCI_ISCAP(sc, SPDOUT_48K) &&
1452 1.10 itohy sc->sc_play.md_divide==CMPCI_REG_RATE_48000))) {
1453 1.10 itohy /* playback to SPDIF */
1454 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF0_ENABLE);
1455 1.10 itohy enspdout = 1;
1456 1.10 itohy if (sc->sc_play.md_divide==CMPCI_REG_RATE_48000)
1457 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_MISC,
1458 1.10 itohy CMPCI_REG_SPDIF_48K);
1459 1.10 itohy else
1460 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_MISC,
1461 1.10 itohy CMPCI_REG_SPDIF_48K);
1462 1.10 itohy } else {
1463 1.10 itohy /* playback to DAC */
1464 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1,
1465 1.10 itohy CMPCI_REG_SPDIF0_ENABLE);
1466 1.10 itohy if (CMPCI_ISCAP(sc, SPDOUT_48K))
1467 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_MISC,
1468 1.10 itohy CMPCI_REG_SPDIF_48K);
1469 1.10 itohy }
1470 1.10 itohy
1471 1.10 itohy /* legacy to SPDIF/out or not */
1472 1.10 itohy if (CMPCI_ISCAP(sc, SPDLEGACY)) {
1473 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_OUT_PLAYBACK][CMPCI_LR]
1474 1.10 itohy == CMPCI_SPDIF_OUT_PLAYBACK_WAVE)
1475 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_LEGACY_CTRL,
1476 1.10 itohy CMPCI_REG_LEGACY_SPDIF_ENABLE);
1477 1.10 itohy else {
1478 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_LEGACY_CTRL,
1479 1.10 itohy CMPCI_REG_LEGACY_SPDIF_ENABLE);
1480 1.10 itohy enspdout = 1;
1481 1.10 itohy }
1482 1.10 itohy }
1483 1.10 itohy
1484 1.10 itohy /* enable/disable SPDIF/out */
1485 1.10 itohy if (CMPCI_ISCAP(sc, XSPDOUT) && enspdout)
1486 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_LEGACY_CTRL,
1487 1.10 itohy CMPCI_REG_XSPDIF_ENABLE);
1488 1.10 itohy else
1489 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_LEGACY_CTRL,
1490 1.10 itohy CMPCI_REG_XSPDIF_ENABLE);
1491 1.10 itohy
1492 1.10 itohy /* SPDIF monitor (digital to alalog output) */
1493 1.10 itohy if (CMPCI_ISCAP(sc, SPDIN_MONITOR)) {
1494 1.10 itohy v = sc->sc_gain[CMPCI_MONITOR_DAC][CMPCI_LR];
1495 1.10 itohy if (!(v & CMPCI_MONDAC_ENABLE))
1496 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1497 1.10 itohy CMPCI_REG_SPDIN_MONITOR);
1498 1.10 itohy if (v & CMPCI_MONDAC_SPDOUT)
1499 1.7 tshiozak cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1,
1500 1.10 itohy CMPCI_REG_SPDIFOUT_DAC);
1501 1.10 itohy else
1502 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1,
1503 1.10 itohy CMPCI_REG_SPDIFOUT_DAC);
1504 1.10 itohy if (v & CMPCI_MONDAC_ENABLE)
1505 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1506 1.10 itohy CMPCI_REG_SPDIN_MONITOR);
1507 1.7 tshiozak }
1508 1.1 augustss }
1509 1.1 augustss
1510 1.1 augustss static int
1511 1.10 itohy cmpci_set_in_ports(sc)
1512 1.1 augustss struct cmpci_softc *sc;
1513 1.10 itohy {
1514 1.1 augustss int mask;
1515 1.1 augustss int bitsl, bitsr;
1516 1.1 augustss
1517 1.10 itohy mask = sc->sc_in_mask;
1518 1.10 itohy
1519 1.10 itohy /*
1520 1.10 itohy * Note CMPCI_RECORD_SOURCE_CD, CMPCI_RECORD_SOURCE_LINE_IN and
1521 1.10 itohy * CMPCI_RECORD_SOURCE_FM are defined to the corresponding bit
1522 1.10 itohy * of the mixer register.
1523 1.10 itohy */
1524 1.10 itohy bitsr = mask & (CMPCI_RECORD_SOURCE_CD | CMPCI_RECORD_SOURCE_LINE_IN |
1525 1.10 itohy CMPCI_RECORD_SOURCE_FM);
1526 1.10 itohy
1527 1.1 augustss bitsl = CMPCI_SB16_MIXER_SRC_R_TO_L(bitsr);
1528 1.8 itohy if (mask & CMPCI_RECORD_SOURCE_MIC) {
1529 1.1 augustss bitsl |= CMPCI_SB16_MIXER_MIC_SRC;
1530 1.1 augustss bitsr |= CMPCI_SB16_MIXER_MIC_SRC;
1531 1.1 augustss }
1532 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_L, bitsl);
1533 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_R, bitsr);
1534 1.10 itohy
1535 1.10 itohy if (mask & CMPCI_RECORD_SOURCE_AUX_IN)
1536 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1537 1.10 itohy CMPCI_REG_RAUXREN | CMPCI_REG_RAUXLEN);
1538 1.10 itohy else
1539 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1540 1.10 itohy CMPCI_REG_RAUXREN | CMPCI_REG_RAUXLEN);
1541 1.10 itohy
1542 1.10 itohy if (mask & CMPCI_RECORD_SOURCE_WAVE)
1543 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1544 1.10 itohy CMPCI_REG_WAVEINL | CMPCI_REG_WAVEINR);
1545 1.10 itohy else
1546 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1547 1.10 itohy CMPCI_REG_WAVEINL | CMPCI_REG_WAVEINR);
1548 1.10 itohy
1549 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDIN) &&
1550 1.10 itohy (sc->sc_rec.md_divide == CMPCI_REG_RATE_44100 ||
1551 1.10 itohy (CMPCI_ISCAP(sc, SPDOUT_48K) &&
1552 1.10 itohy sc->sc_rec.md_divide == CMPCI_REG_RATE_48000/* XXX? */))) {
1553 1.8 itohy if (mask & CMPCI_RECORD_SOURCE_SPDIF) {
1554 1.7 tshiozak /* enable SPDIF/in */
1555 1.7 tshiozak cmpci_reg_set_4(sc,
1556 1.7 tshiozak CMPCI_REG_FUNC_1,
1557 1.7 tshiozak CMPCI_REG_SPDIF1_ENABLE);
1558 1.7 tshiozak } else {
1559 1.7 tshiozak cmpci_reg_clear_4(sc,
1560 1.7 tshiozak CMPCI_REG_FUNC_1,
1561 1.7 tshiozak CMPCI_REG_SPDIF1_ENABLE);
1562 1.7 tshiozak }
1563 1.7 tshiozak }
1564 1.1 augustss
1565 1.1 augustss return 0;
1566 1.1 augustss }
1567 1.1 augustss
1568 1.1 augustss static int
1569 1.1 augustss cmpci_set_port(handle, cp)
1570 1.1 augustss void *handle;
1571 1.1 augustss mixer_ctrl_t *cp;
1572 1.1 augustss {
1573 1.1 augustss struct cmpci_softc *sc = handle;
1574 1.1 augustss int lgain, rgain;
1575 1.10 itohy
1576 1.1 augustss switch (cp->dev) {
1577 1.10 itohy case CMPCI_MIC_VOL:
1578 1.1 augustss case CMPCI_PCSPEAKER:
1579 1.10 itohy case CMPCI_MIC_RECVOL:
1580 1.10 itohy if (cp->un.value.num_channels != 1)
1581 1.10 itohy return EINVAL;
1582 1.10 itohy /* FALLTHROUGH */
1583 1.10 itohy case CMPCI_DAC_VOL:
1584 1.1 augustss case CMPCI_FM_VOL:
1585 1.1 augustss case CMPCI_CD_VOL:
1586 1.10 itohy case CMPCI_LINE_IN_VOL:
1587 1.10 itohy case CMPCI_AUX_IN_VOL:
1588 1.1 augustss case CMPCI_MASTER_VOL:
1589 1.1 augustss if (cp->type != AUDIO_MIXER_VALUE)
1590 1.1 augustss return EINVAL;
1591 1.10 itohy switch (cp->un.value.num_channels) {
1592 1.10 itohy case 1:
1593 1.1 augustss lgain = rgain =
1594 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_MONO];
1595 1.1 augustss break;
1596 1.10 itohy case 2:
1597 1.10 itohy lgain = cp->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1598 1.10 itohy rgain = cp->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
1599 1.1 augustss break;
1600 1.1 augustss default:
1601 1.10 itohy return EINVAL;
1602 1.1 augustss }
1603 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT] = lgain;
1604 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_RIGHT] = rgain;
1605 1.1 augustss
1606 1.1 augustss cmpci_set_mixer_gain(sc, cp->dev);
1607 1.1 augustss break;
1608 1.1 augustss
1609 1.1 augustss case CMPCI_RECORD_SOURCE:
1610 1.1 augustss if (cp->type != AUDIO_MIXER_SET)
1611 1.1 augustss return EINVAL;
1612 1.8 itohy
1613 1.10 itohy if (cp->un.mask & ~(CMPCI_RECORD_SOURCE_MIC |
1614 1.10 itohy CMPCI_RECORD_SOURCE_CD | CMPCI_RECORD_SOURCE_LINE_IN |
1615 1.10 itohy CMPCI_RECORD_SOURCE_AUX_IN | CMPCI_RECORD_SOURCE_WAVE |
1616 1.10 itohy CMPCI_RECORD_SOURCE_FM | CMPCI_RECORD_SOURCE_SPDIF))
1617 1.10 itohy return EINVAL;
1618 1.10 itohy
1619 1.8 itohy if (cp->un.mask & CMPCI_RECORD_SOURCE_SPDIF)
1620 1.8 itohy cp->un.mask = CMPCI_RECORD_SOURCE_SPDIF;
1621 1.8 itohy
1622 1.10 itohy sc->sc_in_mask = cp->un.mask;
1623 1.10 itohy return cmpci_set_in_ports(sc);
1624 1.1 augustss
1625 1.10 itohy /* boolean */
1626 1.10 itohy case CMPCI_DAC_MUTE:
1627 1.10 itohy case CMPCI_FM_MUTE:
1628 1.10 itohy case CMPCI_CD_MUTE:
1629 1.10 itohy case CMPCI_LINE_IN_MUTE:
1630 1.10 itohy case CMPCI_AUX_IN_MUTE:
1631 1.10 itohy case CMPCI_MIC_MUTE:
1632 1.10 itohy case CMPCI_MIC_PREAMP:
1633 1.10 itohy case CMPCI_PLAYBACK_MODE:
1634 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
1635 1.10 itohy case CMPCI_SPDIF_LOOP:
1636 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1637 1.10 itohy case CMPCI_SPDIF_OUT_VOLTAGE:
1638 1.10 itohy case CMPCI_REAR:
1639 1.10 itohy case CMPCI_INDIVIDUAL:
1640 1.10 itohy case CMPCI_REVERSE:
1641 1.10 itohy case CMPCI_SURROUND:
1642 1.1 augustss if (cp->type != AUDIO_MIXER_ENUM)
1643 1.1 augustss return EINVAL;
1644 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LR] = cp->un.ord != 0;
1645 1.10 itohy cmpci_set_mixer_gain(sc, cp->dev);
1646 1.1 augustss break;
1647 1.1 augustss
1648 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1649 1.10 itohy switch (cp->un.ord) {
1650 1.10 itohy case CMPCI_SPDIF_IN_SPDIN1:
1651 1.10 itohy case CMPCI_SPDIF_IN_SPDIN2:
1652 1.10 itohy case CMPCI_SPDIF_IN_SPDOUT:
1653 1.10 itohy break;
1654 1.10 itohy default:
1655 1.1 augustss return EINVAL;
1656 1.1 augustss }
1657 1.10 itohy goto xenum;
1658 1.10 itohy case CMPCI_MONITOR_DAC:
1659 1.10 itohy switch (cp->un.ord) {
1660 1.10 itohy case CMPCI_MONITOR_DAC_OFF:
1661 1.10 itohy case CMPCI_MONITOR_DAC_SPDIN:
1662 1.10 itohy case CMPCI_MONITOR_DAC_SPDOUT:
1663 1.10 itohy break;
1664 1.10 itohy default:
1665 1.10 itohy return EINVAL;
1666 1.1 augustss }
1667 1.10 itohy xenum:
1668 1.10 itohy if (cp->type != AUDIO_MIXER_ENUM)
1669 1.10 itohy return EINVAL;
1670 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LR] = cp->un.ord;
1671 1.10 itohy cmpci_set_mixer_gain(sc, cp->dev);
1672 1.7 tshiozak break;
1673 1.10 itohy
1674 1.1 augustss default:
1675 1.1 augustss return EINVAL;
1676 1.1 augustss }
1677 1.10 itohy
1678 1.1 augustss return 0;
1679 1.1 augustss }
1680 1.1 augustss
1681 1.1 augustss static int
1682 1.1 augustss cmpci_get_port(handle, cp)
1683 1.1 augustss void *handle;
1684 1.1 augustss mixer_ctrl_t *cp;
1685 1.1 augustss {
1686 1.1 augustss struct cmpci_softc *sc = handle;
1687 1.10 itohy
1688 1.1 augustss switch (cp->dev) {
1689 1.1 augustss case CMPCI_MIC_VOL:
1690 1.10 itohy case CMPCI_PCSPEAKER:
1691 1.10 itohy case CMPCI_MIC_RECVOL:
1692 1.1 augustss if (cp->un.value.num_channels != 1)
1693 1.1 augustss return EINVAL;
1694 1.12 itohy /*FALLTHROUGH*/
1695 1.10 itohy case CMPCI_DAC_VOL:
1696 1.1 augustss case CMPCI_FM_VOL:
1697 1.1 augustss case CMPCI_CD_VOL:
1698 1.10 itohy case CMPCI_LINE_IN_VOL:
1699 1.10 itohy case CMPCI_AUX_IN_VOL:
1700 1.1 augustss case CMPCI_MASTER_VOL:
1701 1.1 augustss switch (cp->un.value.num_channels) {
1702 1.1 augustss case 1:
1703 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_MONO] =
1704 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT];
1705 1.1 augustss break;
1706 1.1 augustss case 2:
1707 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
1708 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT];
1709 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
1710 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_RIGHT];
1711 1.1 augustss break;
1712 1.1 augustss default:
1713 1.1 augustss return EINVAL;
1714 1.1 augustss }
1715 1.1 augustss break;
1716 1.10 itohy
1717 1.1 augustss case CMPCI_RECORD_SOURCE:
1718 1.7 tshiozak cp->un.mask = sc->sc_in_mask;
1719 1.1 augustss break;
1720 1.1 augustss
1721 1.10 itohy case CMPCI_DAC_MUTE:
1722 1.10 itohy case CMPCI_FM_MUTE:
1723 1.10 itohy case CMPCI_CD_MUTE:
1724 1.1 augustss case CMPCI_LINE_IN_MUTE:
1725 1.10 itohy case CMPCI_AUX_IN_MUTE:
1726 1.10 itohy case CMPCI_MIC_MUTE:
1727 1.10 itohy case CMPCI_MIC_PREAMP:
1728 1.10 itohy case CMPCI_PLAYBACK_MODE:
1729 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1730 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
1731 1.7 tshiozak case CMPCI_SPDIF_LOOP:
1732 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1733 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
1734 1.10 itohy case CMPCI_MONITOR_DAC:
1735 1.7 tshiozak case CMPCI_REAR:
1736 1.7 tshiozak case CMPCI_INDIVIDUAL:
1737 1.7 tshiozak case CMPCI_REVERSE:
1738 1.7 tshiozak case CMPCI_SURROUND:
1739 1.7 tshiozak cp->un.ord = sc->sc_gain[cp->dev][CMPCI_LR];
1740 1.1 augustss break;
1741 1.1 augustss
1742 1.1 augustss default:
1743 1.1 augustss return EINVAL;
1744 1.1 augustss }
1745 1.1 augustss
1746 1.1 augustss return 0;
1747 1.1 augustss }
1748 1.1 augustss
1749 1.1 augustss /* ARGSUSED */
1750 1.1 augustss static size_t
1751 1.1 augustss cmpci_round_buffersize(handle, direction, bufsize)
1752 1.1 augustss void *handle;
1753 1.1 augustss int direction;
1754 1.1 augustss size_t bufsize;
1755 1.1 augustss {
1756 1.1 augustss if (bufsize > 0x10000)
1757 1.1 augustss bufsize = 0x10000;
1758 1.10 itohy
1759 1.1 augustss return bufsize;
1760 1.1 augustss }
1761 1.1 augustss
1762 1.1 augustss
1763 1.4 simonb static paddr_t
1764 1.1 augustss cmpci_mappage(handle, addr, offset, prot)
1765 1.1 augustss void *handle;
1766 1.1 augustss void *addr;
1767 1.4 simonb off_t offset;
1768 1.4 simonb int prot;
1769 1.1 augustss {
1770 1.1 augustss struct cmpci_softc *sc = handle;
1771 1.1 augustss struct cmpci_dmanode *p;
1772 1.10 itohy
1773 1.1 augustss if (offset < 0 || NULL == (p = cmpci_find_dmamem(sc, addr)))
1774 1.1 augustss return -1;
1775 1.1 augustss
1776 1.1 augustss return bus_dmamem_mmap(p->cd_tag, p->cd_segs,
1777 1.7 tshiozak sizeof(p->cd_segs)/sizeof(p->cd_segs[0]),
1778 1.7 tshiozak offset, prot, BUS_DMA_WAITOK);
1779 1.1 augustss }
1780 1.1 augustss
1781 1.1 augustss
1782 1.1 augustss /* ARGSUSED */
1783 1.1 augustss static int
1784 1.1 augustss cmpci_get_props(handle)
1785 1.1 augustss void *handle;
1786 1.1 augustss {
1787 1.1 augustss return AUDIO_PROP_MMAP | AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
1788 1.1 augustss }
1789 1.1 augustss
1790 1.1 augustss
1791 1.1 augustss static int
1792 1.1 augustss cmpci_trigger_output(handle, start, end, blksize, intr, arg, param)
1793 1.7 tshiozak void *handle;
1794 1.7 tshiozak void *start, *end;
1795 1.7 tshiozak int blksize;
1796 1.7 tshiozak void (*intr) __P((void *));
1797 1.7 tshiozak void *arg;
1798 1.7 tshiozak struct audio_params *param;
1799 1.1 augustss {
1800 1.1 augustss struct cmpci_softc *sc = handle;
1801 1.1 augustss struct cmpci_dmanode *p;
1802 1.1 augustss int bps;
1803 1.1 augustss
1804 1.1 augustss sc->sc_play.intr = intr;
1805 1.1 augustss sc->sc_play.intr_arg = arg;
1806 1.1 augustss bps = param->channels*param->precision*param->factor / 8;
1807 1.1 augustss if (!bps)
1808 1.1 augustss return EINVAL;
1809 1.1 augustss
1810 1.1 augustss /* set DMA frame */
1811 1.1 augustss if (!(p = cmpci_find_dmamem(sc, start)))
1812 1.1 augustss return EINVAL;
1813 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_BASE,
1814 1.1 augustss DMAADDR(p));
1815 1.1 augustss delay(10);
1816 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_BYTES,
1817 1.7 tshiozak ((caddr_t)end - (caddr_t)start + 1) / bps - 1);
1818 1.1 augustss delay(10);
1819 1.1 augustss
1820 1.1 augustss /* set interrupt count */
1821 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_SAMPLES,
1822 1.1 augustss (blksize + bps - 1) / bps - 1);
1823 1.1 augustss delay(10);
1824 1.1 augustss
1825 1.1 augustss /* start DMA */
1826 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_DIR); /* PLAY */
1827 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE);
1828 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
1829 1.10 itohy
1830 1.1 augustss return 0;
1831 1.1 augustss }
1832 1.1 augustss
1833 1.1 augustss static int
1834 1.1 augustss cmpci_trigger_input(handle, start, end, blksize, intr, arg, param)
1835 1.7 tshiozak void *handle;
1836 1.7 tshiozak void *start, *end;
1837 1.7 tshiozak int blksize;
1838 1.7 tshiozak void (*intr) __P((void *));
1839 1.7 tshiozak void *arg;
1840 1.7 tshiozak struct audio_params *param;
1841 1.1 augustss {
1842 1.1 augustss struct cmpci_softc *sc = handle;
1843 1.1 augustss struct cmpci_dmanode *p;
1844 1.1 augustss int bps;
1845 1.1 augustss
1846 1.1 augustss sc->sc_rec.intr = intr;
1847 1.1 augustss sc->sc_rec.intr_arg = arg;
1848 1.1 augustss bps = param->channels*param->precision*param->factor/8;
1849 1.1 augustss if (!bps)
1850 1.1 augustss return EINVAL;
1851 1.1 augustss
1852 1.1 augustss /* set DMA frame */
1853 1.1 augustss if (!(p=cmpci_find_dmamem(sc, start)))
1854 1.1 augustss return EINVAL;
1855 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_BASE,
1856 1.1 augustss DMAADDR(p));
1857 1.1 augustss delay(10);
1858 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_BYTES,
1859 1.7 tshiozak ((caddr_t)end - (caddr_t)start + 1) / bps - 1);
1860 1.1 augustss delay(10);
1861 1.1 augustss
1862 1.1 augustss /* set interrupt count */
1863 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_SAMPLES,
1864 1.7 tshiozak (blksize + bps - 1) / bps - 1);
1865 1.1 augustss delay(10);
1866 1.1 augustss
1867 1.1 augustss /* start DMA */
1868 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_DIR); /* REC */
1869 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE);
1870 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
1871 1.10 itohy
1872 1.1 augustss return 0;
1873 1.1 augustss }
1874 1.1 augustss
1875 1.1 augustss
1876 1.1 augustss /* end of file */
1877