cmpci.c revision 1.38 1 1.38 cegger /* $NetBSD: cmpci.c,v 1.38 2008/04/10 19:13:36 cegger Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.10 itohy * Copyright (c) 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.22 keihan * by Takuya SHIOZAKI <tshiozak (at) NetBSD.org> .
9 1.1 augustss *
10 1.10 itohy * This code is derived from software contributed to The NetBSD Foundation
11 1.10 itohy * by ITOH Yasufumi.
12 1.10 itohy *
13 1.1 augustss * Redistribution and use in source and binary forms, with or without
14 1.1 augustss * modification, are permitted provided that the following conditions
15 1.1 augustss * are met:
16 1.1 augustss * 1. Redistributions of source code must retain the above copyright
17 1.1 augustss * notice, this list of conditions and the following disclaimer.
18 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
19 1.1 augustss * notice, this list of conditions and the following disclaimer in the
20 1.1 augustss * documentation and/or other materials provided with the distribution.
21 1.1 augustss *
22 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
23 1.1 augustss * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 augustss * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 augustss * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
26 1.1 augustss * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 augustss * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 augustss * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 augustss * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 augustss * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 augustss * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 augustss * SUCH DAMAGE.
33 1.1 augustss *
34 1.1 augustss */
35 1.1 augustss
36 1.1 augustss /*
37 1.1 augustss * C-Media CMI8x38 Audio Chip Support.
38 1.1 augustss *
39 1.1 augustss * TODO:
40 1.10 itohy * - 4ch / 6ch support.
41 1.10 itohy * - Joystick support.
42 1.1 augustss *
43 1.1 augustss */
44 1.11 lukem
45 1.11 lukem #include <sys/cdefs.h>
46 1.38 cegger __KERNEL_RCSID(0, "$NetBSD: cmpci.c,v 1.38 2008/04/10 19:13:36 cegger Exp $");
47 1.1 augustss
48 1.1 augustss #if defined(AUDIO_DEBUG) || defined(DEBUG)
49 1.7 tshiozak #define DPRINTF(x) if (cmpcidebug) printf x
50 1.7 tshiozak int cmpcidebug = 0;
51 1.1 augustss #else
52 1.1 augustss #define DPRINTF(x)
53 1.1 augustss #endif
54 1.1 augustss
55 1.8 itohy #include "mpu.h"
56 1.8 itohy
57 1.1 augustss #include <sys/param.h>
58 1.1 augustss #include <sys/systm.h>
59 1.1 augustss #include <sys/kernel.h>
60 1.1 augustss #include <sys/malloc.h>
61 1.1 augustss #include <sys/device.h>
62 1.1 augustss #include <sys/proc.h>
63 1.1 augustss
64 1.1 augustss #include <dev/pci/pcidevs.h>
65 1.1 augustss #include <dev/pci/pcivar.h>
66 1.1 augustss
67 1.1 augustss #include <sys/audioio.h>
68 1.1 augustss #include <dev/audio_if.h>
69 1.1 augustss #include <dev/midi_if.h>
70 1.1 augustss
71 1.1 augustss #include <dev/mulaw.h>
72 1.1 augustss #include <dev/auconv.h>
73 1.1 augustss #include <dev/pci/cmpcireg.h>
74 1.1 augustss #include <dev/pci/cmpcivar.h>
75 1.1 augustss
76 1.1 augustss #include <dev/ic/mpuvar.h>
77 1.36 ad #include <sys/bus.h>
78 1.36 ad #include <sys/intr.h>
79 1.1 augustss
80 1.1 augustss /*
81 1.1 augustss * Low-level HW interface
82 1.1 augustss */
83 1.30 perry static inline uint8_t cmpci_mixerreg_read(struct cmpci_softc *, uint8_t);
84 1.30 perry static inline void cmpci_mixerreg_write(struct cmpci_softc *,
85 1.28 kent uint8_t, uint8_t);
86 1.30 perry static inline void cmpci_reg_partial_write_1(struct cmpci_softc *, int, int,
87 1.28 kent unsigned, unsigned);
88 1.30 perry static inline void cmpci_reg_partial_write_4(struct cmpci_softc *, int, int,
89 1.28 kent uint32_t, uint32_t);
90 1.30 perry static inline void cmpci_reg_set_1(struct cmpci_softc *, int, uint8_t);
91 1.30 perry static inline void cmpci_reg_clear_1(struct cmpci_softc *, int, uint8_t);
92 1.30 perry static inline void cmpci_reg_set_4(struct cmpci_softc *, int, uint32_t);
93 1.30 perry static inline void cmpci_reg_clear_4(struct cmpci_softc *, int, uint32_t);
94 1.30 perry static inline void cmpci_reg_set_reg_misc(struct cmpci_softc *, uint32_t);
95 1.30 perry static inline void cmpci_reg_clear_reg_misc(struct cmpci_softc *, uint32_t);
96 1.28 kent static int cmpci_rate_to_index(int);
97 1.30 perry static inline int cmpci_index_to_rate(int);
98 1.30 perry static inline int cmpci_index_to_divider(int);
99 1.28 kent
100 1.28 kent static int cmpci_adjust(int, int);
101 1.28 kent static void cmpci_set_mixer_gain(struct cmpci_softc *, int);
102 1.28 kent static void cmpci_set_out_ports(struct cmpci_softc *);
103 1.28 kent static int cmpci_set_in_ports(struct cmpci_softc *);
104 1.1 augustss
105 1.1 augustss
106 1.1 augustss /*
107 1.1 augustss * autoconf interface
108 1.1 augustss */
109 1.28 kent static int cmpci_match(struct device *, struct cfdata *, void *);
110 1.28 kent static void cmpci_attach(struct device *, struct device *, void *);
111 1.1 augustss
112 1.15 thorpej CFATTACH_DECL(cmpci, sizeof (struct cmpci_softc),
113 1.16 thorpej cmpci_match, cmpci_attach, NULL, NULL);
114 1.1 augustss
115 1.1 augustss /* interrupt */
116 1.28 kent static int cmpci_intr(void *);
117 1.1 augustss
118 1.1 augustss
119 1.1 augustss /*
120 1.1 augustss * DMA stuffs
121 1.1 augustss */
122 1.28 kent static int cmpci_alloc_dmamem(struct cmpci_softc *, size_t,
123 1.35 christos struct malloc_type *, int, void **);
124 1.35 christos static int cmpci_free_dmamem(struct cmpci_softc *, void *,
125 1.28 kent struct malloc_type *);
126 1.28 kent static struct cmpci_dmanode * cmpci_find_dmamem(struct cmpci_softc *,
127 1.35 christos void *);
128 1.1 augustss
129 1.1 augustss
130 1.1 augustss /*
131 1.1 augustss * interface to machine independent layer
132 1.1 augustss */
133 1.28 kent static int cmpci_query_encoding(void *, struct audio_encoding *);
134 1.28 kent static int cmpci_set_params(void *, int, int, audio_params_t *,
135 1.28 kent audio_params_t *, stream_filter_list_t *, stream_filter_list_t *);
136 1.28 kent static int cmpci_round_blocksize(void *, int, int, const audio_params_t *);
137 1.28 kent static int cmpci_halt_output(void *);
138 1.28 kent static int cmpci_halt_input(void *);
139 1.28 kent static int cmpci_getdev(void *, struct audio_device *);
140 1.28 kent static int cmpci_set_port(void *, mixer_ctrl_t *);
141 1.28 kent static int cmpci_get_port(void *, mixer_ctrl_t *);
142 1.28 kent static int cmpci_query_devinfo(void *, mixer_devinfo_t *);
143 1.28 kent static void *cmpci_allocm(void *, int, size_t, struct malloc_type *, int);
144 1.28 kent static void cmpci_freem(void *, void *, struct malloc_type *);
145 1.28 kent static size_t cmpci_round_buffersize(void *, int, size_t);
146 1.28 kent static paddr_t cmpci_mappage(void *, void *, off_t, int);
147 1.28 kent static int cmpci_get_props(void *);
148 1.28 kent static int cmpci_trigger_output(void *, void *, void *, int,
149 1.28 kent void (*)(void *), void *, const audio_params_t *);
150 1.28 kent static int cmpci_trigger_input(void *, void *, void *, int,
151 1.28 kent void (*)(void *), void *, const audio_params_t *);
152 1.1 augustss
153 1.26 yamt static const struct audio_hw_if cmpci_hw_if = {
154 1.27 kent NULL, /* open */
155 1.27 kent NULL, /* close */
156 1.1 augustss NULL, /* drain */
157 1.3 gmcgarry cmpci_query_encoding, /* query_encoding */
158 1.3 gmcgarry cmpci_set_params, /* set_params */
159 1.3 gmcgarry cmpci_round_blocksize, /* round_blocksize */
160 1.1 augustss NULL, /* commit_settings */
161 1.1 augustss NULL, /* init_output */
162 1.1 augustss NULL, /* init_input */
163 1.1 augustss NULL, /* start_output */
164 1.1 augustss NULL, /* start_input */
165 1.3 gmcgarry cmpci_halt_output, /* halt_output */
166 1.3 gmcgarry cmpci_halt_input, /* halt_input */
167 1.1 augustss NULL, /* speaker_ctl */
168 1.3 gmcgarry cmpci_getdev, /* getdev */
169 1.1 augustss NULL, /* setfd */
170 1.3 gmcgarry cmpci_set_port, /* set_port */
171 1.3 gmcgarry cmpci_get_port, /* get_port */
172 1.3 gmcgarry cmpci_query_devinfo, /* query_devinfo */
173 1.3 gmcgarry cmpci_allocm, /* allocm */
174 1.3 gmcgarry cmpci_freem, /* freem */
175 1.3 gmcgarry cmpci_round_buffersize,/* round_buffersize */
176 1.3 gmcgarry cmpci_mappage, /* mappage */
177 1.3 gmcgarry cmpci_get_props, /* get_props */
178 1.3 gmcgarry cmpci_trigger_output, /* trigger_output */
179 1.9 augustss cmpci_trigger_input, /* trigger_input */
180 1.9 augustss NULL, /* dev_ioctl */
181 1.32 christos NULL, /* powerstate */
182 1.1 augustss };
183 1.1 augustss
184 1.27 kent #define CMPCI_NFORMATS 4
185 1.27 kent static const struct audio_format cmpci_formats[CMPCI_NFORMATS] = {
186 1.27 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
187 1.27 kent 2, AUFMT_STEREO, 0, {5512, 48000}},
188 1.27 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
189 1.27 kent 1, AUFMT_MONAURAL, 0, {5512, 48000}},
190 1.27 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR_LE, 8, 8,
191 1.27 kent 2, AUFMT_STEREO, 0, {5512, 48000}},
192 1.27 kent {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR_LE, 8, 8,
193 1.27 kent 1, AUFMT_MONAURAL, 0, {5512, 48000}},
194 1.27 kent };
195 1.27 kent
196 1.1 augustss
197 1.1 augustss /*
198 1.1 augustss * Low-level HW interface
199 1.1 augustss */
200 1.1 augustss
201 1.1 augustss /* mixer register read/write */
202 1.30 perry static inline uint8_t
203 1.28 kent cmpci_mixerreg_read(struct cmpci_softc *sc, uint8_t no)
204 1.1 augustss {
205 1.1 augustss uint8_t ret;
206 1.1 augustss
207 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBADDR, no);
208 1.1 augustss delay(10);
209 1.1 augustss ret = bus_space_read_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBDATA);
210 1.1 augustss delay(10);
211 1.1 augustss return ret;
212 1.1 augustss }
213 1.1 augustss
214 1.30 perry static inline void
215 1.28 kent cmpci_mixerreg_write(struct cmpci_softc *sc, uint8_t no, uint8_t val)
216 1.1 augustss {
217 1.28 kent
218 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBADDR, no);
219 1.1 augustss delay(10);
220 1.1 augustss bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_SBDATA, val);
221 1.1 augustss delay(10);
222 1.1 augustss }
223 1.1 augustss
224 1.1 augustss
225 1.1 augustss /* register partial write */
226 1.30 perry static inline void
227 1.28 kent cmpci_reg_partial_write_1(struct cmpci_softc *sc, int no, int shift,
228 1.28 kent unsigned mask, unsigned val)
229 1.10 itohy {
230 1.28 kent
231 1.10 itohy bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
232 1.10 itohy (val<<shift) |
233 1.10 itohy (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) & ~(mask<<shift)));
234 1.10 itohy delay(10);
235 1.10 itohy }
236 1.10 itohy
237 1.30 perry static inline void
238 1.28 kent cmpci_reg_partial_write_4(struct cmpci_softc *sc, int no, int shift,
239 1.28 kent uint32_t mask, uint32_t val)
240 1.1 augustss {
241 1.28 kent
242 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
243 1.1 augustss (val<<shift) |
244 1.1 augustss (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) & ~(mask<<shift)));
245 1.1 augustss delay(10);
246 1.1 augustss }
247 1.1 augustss
248 1.1 augustss /* register set/clear bit */
249 1.30 perry static inline void
250 1.28 kent cmpci_reg_set_1(struct cmpci_softc *sc, int no, uint8_t mask)
251 1.7 tshiozak {
252 1.28 kent
253 1.7 tshiozak bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
254 1.7 tshiozak (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) | mask));
255 1.7 tshiozak delay(10);
256 1.7 tshiozak }
257 1.7 tshiozak
258 1.30 perry static inline void
259 1.28 kent cmpci_reg_clear_1(struct cmpci_softc *sc, int no, uint8_t mask)
260 1.7 tshiozak {
261 1.28 kent
262 1.7 tshiozak bus_space_write_1(sc->sc_iot, sc->sc_ioh, no,
263 1.7 tshiozak (bus_space_read_1(sc->sc_iot, sc->sc_ioh, no) & ~mask));
264 1.7 tshiozak delay(10);
265 1.7 tshiozak }
266 1.7 tshiozak
267 1.30 perry static inline void
268 1.28 kent cmpci_reg_set_4(struct cmpci_softc *sc, int no, uint32_t mask)
269 1.1 augustss {
270 1.28 kent
271 1.21 itohy /* use cmpci_reg_set_reg_misc() for CMPCI_REG_MISC */
272 1.21 itohy KDASSERT(no != CMPCI_REG_MISC);
273 1.21 itohy
274 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
275 1.7 tshiozak (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) | mask));
276 1.1 augustss delay(10);
277 1.1 augustss }
278 1.1 augustss
279 1.30 perry static inline void
280 1.28 kent cmpci_reg_clear_4(struct cmpci_softc *sc, int no, uint32_t mask)
281 1.1 augustss {
282 1.28 kent
283 1.21 itohy /* use cmpci_reg_clear_reg_misc() for CMPCI_REG_MISC */
284 1.21 itohy KDASSERT(no != CMPCI_REG_MISC);
285 1.21 itohy
286 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, no,
287 1.7 tshiozak (bus_space_read_4(sc->sc_iot, sc->sc_ioh, no) & ~mask));
288 1.1 augustss delay(10);
289 1.1 augustss }
290 1.1 augustss
291 1.21 itohy /*
292 1.21 itohy * The CMPCI_REG_MISC register needs special handling, since one of
293 1.21 itohy * its bits has different read/write values.
294 1.21 itohy */
295 1.30 perry static inline void
296 1.28 kent cmpci_reg_set_reg_misc(struct cmpci_softc *sc, uint32_t mask)
297 1.21 itohy {
298 1.28 kent
299 1.21 itohy sc->sc_reg_misc |= mask;
300 1.21 itohy bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_MISC,
301 1.21 itohy sc->sc_reg_misc);
302 1.21 itohy delay(10);
303 1.21 itohy }
304 1.21 itohy
305 1.30 perry static inline void
306 1.28 kent cmpci_reg_clear_reg_misc(struct cmpci_softc *sc, uint32_t mask)
307 1.21 itohy {
308 1.28 kent
309 1.21 itohy sc->sc_reg_misc &= ~mask;
310 1.21 itohy bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_MISC,
311 1.21 itohy sc->sc_reg_misc);
312 1.21 itohy delay(10);
313 1.21 itohy }
314 1.21 itohy
315 1.1 augustss /* rate */
316 1.6 jdolecek static const struct {
317 1.1 augustss int rate;
318 1.1 augustss int divider;
319 1.1 augustss } cmpci_rate_table[CMPCI_REG_NUMRATE] = {
320 1.1 augustss #define _RATE(n) { n, CMPCI_REG_RATE_ ## n }
321 1.1 augustss _RATE(5512),
322 1.1 augustss _RATE(8000),
323 1.1 augustss _RATE(11025),
324 1.1 augustss _RATE(16000),
325 1.1 augustss _RATE(22050),
326 1.1 augustss _RATE(32000),
327 1.1 augustss _RATE(44100),
328 1.1 augustss _RATE(48000)
329 1.7 tshiozak #undef _RATE
330 1.1 augustss };
331 1.1 augustss
332 1.1 augustss static int
333 1.28 kent cmpci_rate_to_index(int rate)
334 1.1 augustss {
335 1.1 augustss int i;
336 1.1 augustss
337 1.13 augustss for (i = 0; i < CMPCI_REG_NUMRATE - 1; i++)
338 1.1 augustss if (rate <=
339 1.1 augustss (cmpci_rate_table[i].rate+cmpci_rate_table[i+1].rate) / 2)
340 1.1 augustss return i;
341 1.1 augustss return i; /* 48000 */
342 1.1 augustss }
343 1.1 augustss
344 1.30 perry static inline int
345 1.28 kent cmpci_index_to_rate(int index)
346 1.1 augustss {
347 1.28 kent
348 1.1 augustss return cmpci_rate_table[index].rate;
349 1.1 augustss }
350 1.1 augustss
351 1.30 perry static inline int
352 1.28 kent cmpci_index_to_divider(int index)
353 1.1 augustss {
354 1.28 kent
355 1.1 augustss return cmpci_rate_table[index].divider;
356 1.1 augustss }
357 1.1 augustss
358 1.1 augustss /*
359 1.1 augustss * interface to configure the device.
360 1.1 augustss */
361 1.1 augustss static int
362 1.34 christos cmpci_match(struct device *parent, struct cfdata *match,
363 1.33 christos void *aux)
364 1.1 augustss {
365 1.28 kent struct pci_attach_args *pa;
366 1.1 augustss
367 1.28 kent pa = (struct pci_attach_args *)aux;
368 1.1 augustss if ( PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CMEDIA &&
369 1.1 augustss (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8338A ||
370 1.1 augustss PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8338B ||
371 1.7 tshiozak PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8738 ||
372 1.7 tshiozak PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CMEDIA_CMI8738B) )
373 1.1 augustss return 1;
374 1.1 augustss
375 1.1 augustss return 0;
376 1.1 augustss }
377 1.1 augustss
378 1.1 augustss static void
379 1.34 christos cmpci_attach(struct device *parent, struct device *self, void *aux)
380 1.1 augustss {
381 1.28 kent struct cmpci_softc *sc;
382 1.28 kent struct pci_attach_args *pa;
383 1.8 itohy struct audio_attach_args aa;
384 1.1 augustss pci_intr_handle_t ih;
385 1.1 augustss char const *strintr;
386 1.7 tshiozak char devinfo[256];
387 1.1 augustss int i, v;
388 1.1 augustss
389 1.28 kent sc = (struct cmpci_softc *)self;
390 1.28 kent pa = (struct pci_attach_args *)aux;
391 1.17 thorpej aprint_naive(": Audio controller\n");
392 1.17 thorpej
393 1.7 tshiozak sc->sc_id = pa->pa_id;
394 1.7 tshiozak sc->sc_class = pa->pa_class;
395 1.24 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
396 1.17 thorpej aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
397 1.17 thorpej PCI_REVISION(sc->sc_class));
398 1.7 tshiozak switch (PCI_PRODUCT(sc->sc_id)) {
399 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338A:
400 1.7 tshiozak /*FALLTHROUGH*/
401 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338B:
402 1.7 tshiozak sc->sc_capable = CMPCI_CAP_CMI8338;
403 1.1 augustss break;
404 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8738:
405 1.7 tshiozak /*FALLTHROUGH*/
406 1.7 tshiozak case PCI_PRODUCT_CMEDIA_CMI8738B:
407 1.7 tshiozak sc->sc_capable = CMPCI_CAP_CMI8738;
408 1.1 augustss break;
409 1.1 augustss }
410 1.1 augustss
411 1.2 augustss /* map I/O space */
412 1.1 augustss if (pci_mapreg_map(pa, CMPCI_PCI_IOBASEREG, PCI_MAPREG_TYPE_IO, 0,
413 1.7 tshiozak &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) {
414 1.38 cegger aprint_error_dev(&sc->sc_dev, "failed to map I/O space\n");
415 1.1 augustss return;
416 1.1 augustss }
417 1.1 augustss
418 1.2 augustss /* interrupt */
419 1.5 sommerfe if (pci_intr_map(pa, &ih)) {
420 1.38 cegger aprint_error_dev(&sc->sc_dev, "failed to map interrupt\n");
421 1.1 augustss return;
422 1.1 augustss }
423 1.1 augustss strintr = pci_intr_string(pa->pa_pc, ih);
424 1.1 augustss sc->sc_ih=pci_intr_establish(pa->pa_pc, ih, IPL_AUDIO, cmpci_intr, sc);
425 1.1 augustss if (sc->sc_ih == NULL) {
426 1.38 cegger aprint_error_dev(&sc->sc_dev, "failed to establish interrupt");
427 1.1 augustss if (strintr != NULL)
428 1.17 thorpej aprint_normal(" at %s", strintr);
429 1.17 thorpej aprint_normal("\n");
430 1.1 augustss return;
431 1.1 augustss }
432 1.38 cegger aprint_normal_dev(&sc->sc_dev, "interrupting at %s\n", strintr);
433 1.1 augustss
434 1.1 augustss sc->sc_dmat = pa->pa_dmat;
435 1.1 augustss
436 1.1 augustss audio_attach_mi(&cmpci_hw_if, sc, &sc->sc_dev);
437 1.1 augustss
438 1.8 itohy /* attach OPL device */
439 1.8 itohy aa.type = AUDIODEV_TYPE_OPL;
440 1.8 itohy aa.hwif = NULL;
441 1.8 itohy aa.hdl = NULL;
442 1.8 itohy (void)config_found(&sc->sc_dev, &aa, audioprint);
443 1.8 itohy
444 1.8 itohy /* attach MPU-401 device */
445 1.8 itohy aa.type = AUDIODEV_TYPE_MPU;
446 1.8 itohy aa.hwif = NULL;
447 1.8 itohy aa.hdl = NULL;
448 1.8 itohy if (bus_space_subregion(sc->sc_iot, sc->sc_ioh,
449 1.8 itohy CMPCI_REG_MPU_BASE, CMPCI_REG_MPU_SIZE, &sc->sc_mpu_ioh) == 0)
450 1.8 itohy sc->sc_mpudev = config_found(&sc->sc_dev, &aa, audioprint);
451 1.8 itohy
452 1.21 itohy /* get initial value (this is 0 and may be omitted but just in case) */
453 1.21 itohy sc->sc_reg_misc = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
454 1.21 itohy CMPCI_REG_MISC) & ~CMPCI_REG_SPDIF48K;
455 1.21 itohy
456 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_RESET, 0);
457 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_L, 0);
458 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_R, 0);
459 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_OUTMIX,
460 1.1 augustss CMPCI_SB16_SW_CD|CMPCI_SB16_SW_MIC | CMPCI_SB16_SW_LINE);
461 1.1 augustss for (i = 0; i < CMPCI_NDEVS; i++) {
462 1.1 augustss switch(i) {
463 1.10 itohy /*
464 1.10 itohy * CMI8738 defaults are
465 1.10 itohy * master: 0xe0 (0x00 - 0xf8)
466 1.12 itohy * FM, DAC: 0xc0 (0x00 - 0xf8)
467 1.10 itohy * PC speaker: 0x80 (0x00 - 0xc0)
468 1.10 itohy * others: 0
469 1.10 itohy */
470 1.10 itohy /* volume */
471 1.8 itohy case CMPCI_MASTER_VOL:
472 1.10 itohy v = 128; /* 224 */
473 1.10 itohy break;
474 1.8 itohy case CMPCI_FM_VOL:
475 1.10 itohy case CMPCI_DAC_VOL:
476 1.10 itohy v = 192;
477 1.10 itohy break;
478 1.8 itohy case CMPCI_PCSPEAKER:
479 1.10 itohy v = 128;
480 1.1 augustss break;
481 1.8 itohy
482 1.8 itohy /* booleans, set to true */
483 1.10 itohy case CMPCI_CD_MUTE:
484 1.10 itohy case CMPCI_MIC_MUTE:
485 1.10 itohy case CMPCI_LINE_IN_MUTE:
486 1.10 itohy case CMPCI_AUX_IN_MUTE:
487 1.8 itohy v = 1;
488 1.1 augustss break;
489 1.10 itohy
490 1.10 itohy /* volume with inital value 0 */
491 1.10 itohy case CMPCI_CD_VOL:
492 1.10 itohy case CMPCI_LINE_IN_VOL:
493 1.10 itohy case CMPCI_AUX_IN_VOL:
494 1.10 itohy case CMPCI_MIC_VOL:
495 1.10 itohy case CMPCI_MIC_RECVOL:
496 1.10 itohy /* FALLTHROUGH */
497 1.10 itohy
498 1.8 itohy /* others are cleared */
499 1.10 itohy case CMPCI_MIC_PREAMP:
500 1.8 itohy case CMPCI_RECORD_SOURCE:
501 1.10 itohy case CMPCI_PLAYBACK_MODE:
502 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
503 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
504 1.7 tshiozak case CMPCI_SPDIF_LOOP:
505 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
506 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
507 1.10 itohy case CMPCI_MONITOR_DAC:
508 1.7 tshiozak case CMPCI_REAR:
509 1.7 tshiozak case CMPCI_INDIVIDUAL:
510 1.7 tshiozak case CMPCI_REVERSE:
511 1.7 tshiozak case CMPCI_SURROUND:
512 1.8 itohy default:
513 1.1 augustss v = 0;
514 1.1 augustss break;
515 1.1 augustss }
516 1.7 tshiozak sc->sc_gain[i][CMPCI_LEFT] = sc->sc_gain[i][CMPCI_RIGHT] = v;
517 1.1 augustss cmpci_set_mixer_gain(sc, i);
518 1.1 augustss }
519 1.1 augustss }
520 1.1 augustss
521 1.1 augustss static int
522 1.28 kent cmpci_intr(void *handle)
523 1.1 augustss {
524 1.37 xtraeme struct cmpci_softc *sc = handle;
525 1.37 xtraeme #if NMPU > 0
526 1.37 xtraeme struct mpu_softc *sc_mpu = device_private(sc->sc_mpudev);
527 1.37 xtraeme #endif
528 1.1 augustss uint32_t intrstat;
529 1.1 augustss
530 1.1 augustss intrstat = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
531 1.1 augustss CMPCI_REG_INTR_STATUS);
532 1.1 augustss
533 1.1 augustss if (!(intrstat & CMPCI_REG_ANY_INTR))
534 1.1 augustss return 0;
535 1.1 augustss
536 1.8 itohy delay(10);
537 1.8 itohy
538 1.1 augustss /* disable and reset intr */
539 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR)
540 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL,
541 1.1 augustss CMPCI_REG_CH0_INTR_ENABLE);
542 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR)
543 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL,
544 1.1 augustss CMPCI_REG_CH1_INTR_ENABLE);
545 1.1 augustss
546 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR) {
547 1.1 augustss if (sc->sc_play.intr != NULL)
548 1.1 augustss (*sc->sc_play.intr)(sc->sc_play.intr_arg);
549 1.1 augustss }
550 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR) {
551 1.1 augustss if (sc->sc_rec.intr != NULL)
552 1.1 augustss (*sc->sc_rec.intr)(sc->sc_rec.intr_arg);
553 1.1 augustss }
554 1.1 augustss
555 1.1 augustss /* enable intr */
556 1.1 augustss if (intrstat & CMPCI_REG_CH0_INTR)
557 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL,
558 1.1 augustss CMPCI_REG_CH0_INTR_ENABLE);
559 1.1 augustss if (intrstat & CMPCI_REG_CH1_INTR)
560 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL,
561 1.1 augustss CMPCI_REG_CH1_INTR_ENABLE);
562 1.8 itohy
563 1.8 itohy #if NMPU > 0
564 1.37 xtraeme if (intrstat & CMPCI_REG_UART_INTR && sc_mpu != NULL)
565 1.37 xtraeme mpu_intr(sc_mpu);
566 1.8 itohy #endif
567 1.8 itohy
568 1.8 itohy return 1;
569 1.1 augustss }
570 1.1 augustss
571 1.1 augustss static int
572 1.34 christos cmpci_query_encoding(void *handle, struct audio_encoding *fp)
573 1.1 augustss {
574 1.28 kent
575 1.1 augustss switch (fp->index) {
576 1.1 augustss case 0:
577 1.1 augustss strcpy(fp->name, AudioEulinear);
578 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR;
579 1.1 augustss fp->precision = 8;
580 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
581 1.1 augustss break;
582 1.1 augustss case 1:
583 1.1 augustss strcpy(fp->name, AudioEmulaw);
584 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
585 1.1 augustss fp->precision = 8;
586 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
587 1.1 augustss break;
588 1.1 augustss case 2:
589 1.1 augustss strcpy(fp->name, AudioEalaw);
590 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
591 1.1 augustss fp->precision = 8;
592 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
593 1.1 augustss break;
594 1.1 augustss case 3:
595 1.1 augustss strcpy(fp->name, AudioEslinear);
596 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
597 1.1 augustss fp->precision = 8;
598 1.1 augustss fp->flags = 0;
599 1.1 augustss break;
600 1.1 augustss case 4:
601 1.1 augustss strcpy(fp->name, AudioEslinear_le);
602 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
603 1.1 augustss fp->precision = 16;
604 1.1 augustss fp->flags = 0;
605 1.1 augustss break;
606 1.1 augustss case 5:
607 1.1 augustss strcpy(fp->name, AudioEulinear_le);
608 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
609 1.1 augustss fp->precision = 16;
610 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
611 1.1 augustss break;
612 1.1 augustss case 6:
613 1.1 augustss strcpy(fp->name, AudioEslinear_be);
614 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
615 1.1 augustss fp->precision = 16;
616 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
617 1.1 augustss break;
618 1.1 augustss case 7:
619 1.1 augustss strcpy(fp->name, AudioEulinear_be);
620 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
621 1.1 augustss fp->precision = 16;
622 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
623 1.1 augustss break;
624 1.1 augustss default:
625 1.1 augustss return EINVAL;
626 1.1 augustss }
627 1.1 augustss return 0;
628 1.1 augustss }
629 1.1 augustss
630 1.1 augustss
631 1.1 augustss static int
632 1.34 christos cmpci_set_params(void *handle, int setmode, int usemode,
633 1.33 christos audio_params_t *play, audio_params_t *rec, stream_filter_list_t *pfil,
634 1.33 christos stream_filter_list_t *rfil)
635 1.1 augustss {
636 1.1 augustss int i;
637 1.28 kent struct cmpci_softc *sc;
638 1.1 augustss
639 1.28 kent sc = handle;
640 1.1 augustss for (i = 0; i < 2; i++) {
641 1.1 augustss int md_format;
642 1.1 augustss int md_divide;
643 1.1 augustss int md_index;
644 1.1 augustss int mode;
645 1.27 kent audio_params_t *p;
646 1.27 kent stream_filter_list_t *fil;
647 1.27 kent int ind;
648 1.10 itohy
649 1.1 augustss switch (i) {
650 1.1 augustss case 0:
651 1.1 augustss mode = AUMODE_PLAY;
652 1.1 augustss p = play;
653 1.27 kent fil = pfil;
654 1.1 augustss break;
655 1.1 augustss case 1:
656 1.1 augustss mode = AUMODE_RECORD;
657 1.1 augustss p = rec;
658 1.27 kent fil = rfil;
659 1.1 augustss break;
660 1.19 christos default:
661 1.19 christos return EINVAL;
662 1.1 augustss }
663 1.10 itohy
664 1.1 augustss if (!(setmode & mode))
665 1.1 augustss continue;
666 1.1 augustss
667 1.27 kent md_index = cmpci_rate_to_index(p->sample_rate);
668 1.27 kent md_divide = cmpci_index_to_divider(md_index);
669 1.27 kent p->sample_rate = cmpci_index_to_rate(md_index);
670 1.27 kent DPRINTF(("%s: sample:%u, divider=%d\n",
671 1.38 cegger device_xname(&sc->sc_dev), p->sample_rate, md_divide));
672 1.27 kent
673 1.27 kent ind = auconv_set_converter(cmpci_formats, CMPCI_NFORMATS,
674 1.27 kent mode, p, FALSE, fil);
675 1.27 kent if (ind < 0)
676 1.27 kent return EINVAL;
677 1.27 kent if (fil->req_size > 0)
678 1.27 kent p = &fil->filters[0].param;
679 1.1 augustss
680 1.1 augustss /* format */
681 1.27 kent md_format = p->channels == 1
682 1.27 kent ? CMPCI_REG_FORMAT_MONO : CMPCI_REG_FORMAT_STEREO;
683 1.27 kent md_format |= p->precision == 16
684 1.27 kent ? CMPCI_REG_FORMAT_16BIT : CMPCI_REG_FORMAT_8BIT;
685 1.27 kent if (mode & AUMODE_PLAY) {
686 1.1 augustss cmpci_reg_partial_write_4(sc,
687 1.7 tshiozak CMPCI_REG_CHANNEL_FORMAT,
688 1.7 tshiozak CMPCI_REG_CH0_FORMAT_SHIFT,
689 1.7 tshiozak CMPCI_REG_CH0_FORMAT_MASK, md_format);
690 1.1 augustss cmpci_reg_partial_write_4(sc,
691 1.1 augustss CMPCI_REG_FUNC_1, CMPCI_REG_DAC_FS_SHIFT,
692 1.1 augustss CMPCI_REG_DAC_FS_MASK, md_divide);
693 1.7 tshiozak sc->sc_play.md_divide = md_divide;
694 1.1 augustss } else {
695 1.1 augustss cmpci_reg_partial_write_4(sc,
696 1.27 kent CMPCI_REG_CHANNEL_FORMAT,
697 1.27 kent CMPCI_REG_CH1_FORMAT_SHIFT,
698 1.27 kent CMPCI_REG_CH1_FORMAT_MASK, md_format);
699 1.27 kent cmpci_reg_partial_write_4(sc,
700 1.1 augustss CMPCI_REG_FUNC_1, CMPCI_REG_ADC_FS_SHIFT,
701 1.1 augustss CMPCI_REG_ADC_FS_MASK, md_divide);
702 1.7 tshiozak sc->sc_rec.md_divide = md_divide;
703 1.1 augustss }
704 1.10 itohy cmpci_set_out_ports(sc);
705 1.10 itohy cmpci_set_in_ports(sc);
706 1.1 augustss }
707 1.1 augustss return 0;
708 1.1 augustss }
709 1.1 augustss
710 1.1 augustss /* ARGSUSED */
711 1.1 augustss static int
712 1.34 christos cmpci_round_blocksize(void *handle, int block,
713 1.34 christos int mode, const audio_params_t *param)
714 1.1 augustss {
715 1.28 kent
716 1.28 kent return block & -4;
717 1.1 augustss }
718 1.1 augustss
719 1.1 augustss static int
720 1.28 kent cmpci_halt_output(void *handle)
721 1.1 augustss {
722 1.28 kent struct cmpci_softc *sc;
723 1.1 augustss int s;
724 1.1 augustss
725 1.28 kent sc = handle;
726 1.1 augustss s = splaudio();
727 1.1 augustss sc->sc_play.intr = NULL;
728 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE);
729 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
730 1.1 augustss /* wait for reset DMA */
731 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
732 1.1 augustss delay(10);
733 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
734 1.1 augustss splx(s);
735 1.10 itohy
736 1.1 augustss return 0;
737 1.1 augustss }
738 1.1 augustss
739 1.1 augustss static int
740 1.28 kent cmpci_halt_input(void *handle)
741 1.1 augustss {
742 1.28 kent struct cmpci_softc *sc;
743 1.1 augustss int s;
744 1.10 itohy
745 1.28 kent sc = handle;
746 1.1 augustss s = splaudio();
747 1.1 augustss sc->sc_rec.intr = NULL;
748 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE);
749 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
750 1.1 augustss /* wait for reset DMA */
751 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
752 1.1 augustss delay(10);
753 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
754 1.1 augustss splx(s);
755 1.10 itohy
756 1.1 augustss return 0;
757 1.1 augustss }
758 1.1 augustss
759 1.1 augustss /* get audio device information */
760 1.1 augustss static int
761 1.28 kent cmpci_getdev(void *handle, struct audio_device *ad)
762 1.1 augustss {
763 1.28 kent struct cmpci_softc *sc;
764 1.1 augustss
765 1.28 kent sc = handle;
766 1.1 augustss strncpy(ad->name, "CMI PCI Audio", sizeof(ad->name));
767 1.7 tshiozak snprintf(ad->version, sizeof(ad->version), "0x%02x",
768 1.7 tshiozak PCI_REVISION(sc->sc_class));
769 1.7 tshiozak switch (PCI_PRODUCT(sc->sc_id)) {
770 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338A:
771 1.1 augustss strncpy(ad->config, "CMI8338A", sizeof(ad->config));
772 1.1 augustss break;
773 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8338B:
774 1.1 augustss strncpy(ad->config, "CMI8338B", sizeof(ad->config));
775 1.1 augustss break;
776 1.1 augustss case PCI_PRODUCT_CMEDIA_CMI8738:
777 1.1 augustss strncpy(ad->config, "CMI8738", sizeof(ad->config));
778 1.1 augustss break;
779 1.7 tshiozak case PCI_PRODUCT_CMEDIA_CMI8738B:
780 1.7 tshiozak strncpy(ad->config, "CMI8738B", sizeof(ad->config));
781 1.7 tshiozak break;
782 1.1 augustss default:
783 1.1 augustss strncpy(ad->config, "unknown", sizeof(ad->config));
784 1.1 augustss }
785 1.1 augustss
786 1.1 augustss return 0;
787 1.1 augustss }
788 1.1 augustss
789 1.1 augustss /* mixer device information */
790 1.1 augustss int
791 1.28 kent cmpci_query_devinfo(void *handle, mixer_devinfo_t *dip)
792 1.1 augustss {
793 1.10 itohy static const char *const mixer_port_names[] = {
794 1.10 itohy AudioNdac, AudioNfmsynth, AudioNcd, AudioNline, AudioNaux,
795 1.10 itohy AudioNmicrophone
796 1.10 itohy };
797 1.10 itohy static const char *const mixer_classes[] = {
798 1.10 itohy AudioCinputs, AudioCoutputs, AudioCrecord, CmpciCplayback,
799 1.10 itohy CmpciCspdif
800 1.10 itohy };
801 1.28 kent struct cmpci_softc *sc;
802 1.10 itohy int i;
803 1.10 itohy
804 1.28 kent sc = handle;
805 1.10 itohy dip->prev = dip->next = AUDIO_MIXER_LAST;
806 1.10 itohy
807 1.1 augustss switch (dip->index) {
808 1.10 itohy case CMPCI_INPUT_CLASS:
809 1.10 itohy case CMPCI_OUTPUT_CLASS:
810 1.10 itohy case CMPCI_RECORD_CLASS:
811 1.10 itohy case CMPCI_PLAYBACK_CLASS:
812 1.10 itohy case CMPCI_SPDIF_CLASS:
813 1.10 itohy dip->type = AUDIO_MIXER_CLASS;
814 1.10 itohy dip->mixer_class = dip->index;
815 1.10 itohy strcpy(dip->label.name,
816 1.10 itohy mixer_classes[dip->index - CMPCI_INPUT_CLASS]);
817 1.1 augustss return 0;
818 1.10 itohy
819 1.10 itohy case CMPCI_AUX_IN_VOL:
820 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_REG_AUX_VALBITS);
821 1.10 itohy goto vol1;
822 1.10 itohy case CMPCI_DAC_VOL:
823 1.1 augustss case CMPCI_FM_VOL:
824 1.10 itohy case CMPCI_CD_VOL:
825 1.10 itohy case CMPCI_LINE_IN_VOL:
826 1.10 itohy case CMPCI_MIC_VOL:
827 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_VALBITS);
828 1.10 itohy vol1: dip->mixer_class = CMPCI_INPUT_CLASS;
829 1.10 itohy dip->next = dip->index + 6; /* CMPCI_xxx_MUTE */
830 1.10 itohy strcpy(dip->label.name, mixer_port_names[dip->index]);
831 1.10 itohy dip->un.v.num_channels = (dip->index == CMPCI_MIC_VOL ? 1 : 2);
832 1.10 itohy vol:
833 1.1 augustss dip->type = AUDIO_MIXER_VALUE;
834 1.1 augustss strcpy(dip->un.v.units.name, AudioNvolume);
835 1.1 augustss return 0;
836 1.10 itohy
837 1.10 itohy case CMPCI_MIC_MUTE:
838 1.10 itohy dip->next = CMPCI_MIC_PREAMP;
839 1.10 itohy /* FALLTHROUGH */
840 1.10 itohy case CMPCI_DAC_MUTE:
841 1.10 itohy case CMPCI_FM_MUTE:
842 1.10 itohy case CMPCI_CD_MUTE:
843 1.10 itohy case CMPCI_LINE_IN_MUTE:
844 1.10 itohy case CMPCI_AUX_IN_MUTE:
845 1.10 itohy dip->prev = dip->index - 6; /* CMPCI_xxx_VOL */
846 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
847 1.10 itohy strcpy(dip->label.name, AudioNmute);
848 1.10 itohy goto on_off;
849 1.10 itohy on_off:
850 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
851 1.10 itohy dip->un.e.num_mem = 2;
852 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNoff);
853 1.10 itohy dip->un.e.member[0].ord = 0;
854 1.10 itohy strcpy(dip->un.e.member[1].label.name, AudioNon);
855 1.10 itohy dip->un.e.member[1].ord = 1;
856 1.1 augustss return 0;
857 1.10 itohy
858 1.10 itohy case CMPCI_MIC_PREAMP:
859 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
860 1.10 itohy dip->prev = CMPCI_MIC_MUTE;
861 1.10 itohy strcpy(dip->label.name, AudioNpreamp);
862 1.10 itohy goto on_off;
863 1.10 itohy case CMPCI_PCSPEAKER:
864 1.1 augustss dip->mixer_class = CMPCI_INPUT_CLASS;
865 1.10 itohy strcpy(dip->label.name, AudioNspeaker);
866 1.1 augustss dip->un.v.num_channels = 1;
867 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_SPEAKER_VALBITS);
868 1.10 itohy goto vol;
869 1.1 augustss case CMPCI_RECORD_SOURCE:
870 1.1 augustss dip->mixer_class = CMPCI_RECORD_CLASS;
871 1.1 augustss strcpy(dip->label.name, AudioNsource);
872 1.1 augustss dip->type = AUDIO_MIXER_SET;
873 1.10 itohy dip->un.s.num_mem = 7;
874 1.1 augustss strcpy(dip->un.s.member[0].label.name, AudioNmicrophone);
875 1.8 itohy dip->un.s.member[0].mask = CMPCI_RECORD_SOURCE_MIC;
876 1.1 augustss strcpy(dip->un.s.member[1].label.name, AudioNcd);
877 1.8 itohy dip->un.s.member[1].mask = CMPCI_RECORD_SOURCE_CD;
878 1.1 augustss strcpy(dip->un.s.member[2].label.name, AudioNline);
879 1.8 itohy dip->un.s.member[2].mask = CMPCI_RECORD_SOURCE_LINE_IN;
880 1.10 itohy strcpy(dip->un.s.member[3].label.name, AudioNaux);
881 1.10 itohy dip->un.s.member[3].mask = CMPCI_RECORD_SOURCE_AUX_IN;
882 1.10 itohy strcpy(dip->un.s.member[4].label.name, AudioNwave);
883 1.10 itohy dip->un.s.member[4].mask = CMPCI_RECORD_SOURCE_WAVE;
884 1.10 itohy strcpy(dip->un.s.member[5].label.name, AudioNfmsynth);
885 1.10 itohy dip->un.s.member[5].mask = CMPCI_RECORD_SOURCE_FM;
886 1.10 itohy strcpy(dip->un.s.member[6].label.name, CmpciNspdif);
887 1.10 itohy dip->un.s.member[6].mask = CMPCI_RECORD_SOURCE_SPDIF;
888 1.1 augustss return 0;
889 1.10 itohy case CMPCI_MIC_RECVOL:
890 1.1 augustss dip->mixer_class = CMPCI_RECORD_CLASS;
891 1.10 itohy strcpy(dip->label.name, AudioNmicrophone);
892 1.1 augustss dip->un.v.num_channels = 1;
893 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_REG_ADMIC_VALBITS);
894 1.10 itohy goto vol;
895 1.10 itohy
896 1.10 itohy case CMPCI_PLAYBACK_MODE:
897 1.10 itohy dip->mixer_class = CMPCI_PLAYBACK_CLASS;
898 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
899 1.10 itohy strcpy(dip->label.name, AudioNmode);
900 1.10 itohy dip->un.e.num_mem = 2;
901 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNdac);
902 1.10 itohy dip->un.e.member[0].ord = CMPCI_PLAYBACK_MODE_WAVE;
903 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdif);
904 1.10 itohy dip->un.e.member[1].ord = CMPCI_PLAYBACK_MODE_SPDIF;
905 1.1 augustss return 0;
906 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
907 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
908 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
909 1.10 itohy dip->next = CMPCI_SPDIF_IN_PHASE;
910 1.1 augustss strcpy(dip->label.name, AudioNinput);
911 1.10 itohy i = 0;
912 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdin1);
913 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDIN1;
914 1.10 itohy if (CMPCI_ISCAP(sc, 2ND_SPDIN)) {
915 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdin2);
916 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDIN2;
917 1.10 itohy }
918 1.10 itohy strcpy(dip->un.e.member[i].label.name, CmpciNspdout);
919 1.10 itohy dip->un.e.member[i++].ord = CMPCI_SPDIF_IN_SPDOUT;
920 1.10 itohy dip->un.e.num_mem = i;
921 1.10 itohy return 0;
922 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
923 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
924 1.10 itohy dip->prev = CMPCI_SPDIF_IN_SELECT;
925 1.10 itohy strcpy(dip->label.name, CmpciNphase);
926 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
927 1.10 itohy dip->un.e.num_mem = 2;
928 1.10 itohy strcpy(dip->un.e.member[0].label.name, CmpciNpositive);
929 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_IN_PHASE_POSITIVE;
930 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNnegative);
931 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_IN_PHASE_NEGATIVE;
932 1.1 augustss return 0;
933 1.10 itohy case CMPCI_SPDIF_LOOP:
934 1.10 itohy dip->mixer_class = CMPCI_SPDIF_CLASS;
935 1.10 itohy dip->next = CMPCI_SPDIF_OUT_PLAYBACK;
936 1.1 augustss strcpy(dip->label.name, AudioNoutput);
937 1.1 augustss dip->type = AUDIO_MIXER_ENUM;
938 1.10 itohy dip->un.e.num_mem = 2;
939 1.10 itohy strcpy(dip->un.e.member[0].label.name, CmpciNplayback);
940 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_LOOP_OFF;
941 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdin);
942 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_LOOP_ON;
943 1.7 tshiozak return 0;
944 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
945 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
946 1.10 itohy dip->prev = CMPCI_SPDIF_LOOP;
947 1.10 itohy dip->next = CMPCI_SPDIF_OUT_VOLTAGE;
948 1.10 itohy strcpy(dip->label.name, CmpciNplayback);
949 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
950 1.10 itohy dip->un.e.num_mem = 2;
951 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNwave);
952 1.10 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_OUT_PLAYBACK_WAVE;
953 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNlegacy);
954 1.10 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_OUT_PLAYBACK_LEGACY;
955 1.7 tshiozak return 0;
956 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
957 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
958 1.10 itohy dip->prev = CMPCI_SPDIF_OUT_PLAYBACK;
959 1.10 itohy strcpy(dip->label.name, CmpciNvoltage);
960 1.7 tshiozak dip->type = AUDIO_MIXER_ENUM;
961 1.7 tshiozak dip->un.e.num_mem = 2;
962 1.21 itohy strcpy(dip->un.e.member[0].label.name, CmpciNhigh_v);
963 1.21 itohy dip->un.e.member[0].ord = CMPCI_SPDIF_OUT_VOLTAGE_HIGH;
964 1.21 itohy strcpy(dip->un.e.member[1].label.name, CmpciNlow_v);
965 1.21 itohy dip->un.e.member[1].ord = CMPCI_SPDIF_OUT_VOLTAGE_LOW;
966 1.7 tshiozak return 0;
967 1.10 itohy case CMPCI_MONITOR_DAC:
968 1.7 tshiozak dip->mixer_class = CMPCI_SPDIF_CLASS;
969 1.10 itohy strcpy(dip->label.name, AudioNmonitor);
970 1.10 itohy dip->type = AUDIO_MIXER_ENUM;
971 1.10 itohy dip->un.e.num_mem = 3;
972 1.10 itohy strcpy(dip->un.e.member[0].label.name, AudioNoff);
973 1.10 itohy dip->un.e.member[0].ord = CMPCI_MONITOR_DAC_OFF;
974 1.10 itohy strcpy(dip->un.e.member[1].label.name, CmpciNspdin);
975 1.10 itohy dip->un.e.member[1].ord = CMPCI_MONITOR_DAC_SPDIN;
976 1.10 itohy strcpy(dip->un.e.member[2].label.name, CmpciNspdout);
977 1.10 itohy dip->un.e.member[2].ord = CMPCI_MONITOR_DAC_SPDOUT;
978 1.10 itohy return 0;
979 1.10 itohy
980 1.10 itohy case CMPCI_MASTER_VOL:
981 1.10 itohy dip->mixer_class = CMPCI_OUTPUT_CLASS;
982 1.10 itohy strcpy(dip->label.name, AudioNmaster);
983 1.10 itohy dip->un.v.num_channels = 2;
984 1.10 itohy dip->un.v.delta = 1 << (8 - CMPCI_SB16_MIXER_VALBITS);
985 1.10 itohy goto vol;
986 1.7 tshiozak case CMPCI_REAR:
987 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
988 1.7 tshiozak dip->next = CMPCI_INDIVIDUAL;
989 1.7 tshiozak strcpy(dip->label.name, CmpciNrear);
990 1.7 tshiozak goto on_off;
991 1.7 tshiozak case CMPCI_INDIVIDUAL:
992 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
993 1.7 tshiozak dip->prev = CMPCI_REAR;
994 1.7 tshiozak dip->next = CMPCI_REVERSE;
995 1.7 tshiozak strcpy(dip->label.name, CmpciNindividual);
996 1.7 tshiozak goto on_off;
997 1.7 tshiozak case CMPCI_REVERSE:
998 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
999 1.7 tshiozak dip->prev = CMPCI_INDIVIDUAL;
1000 1.7 tshiozak strcpy(dip->label.name, CmpciNreverse);
1001 1.10 itohy goto on_off;
1002 1.7 tshiozak case CMPCI_SURROUND:
1003 1.7 tshiozak dip->mixer_class = CMPCI_OUTPUT_CLASS;
1004 1.7 tshiozak strcpy(dip->label.name, CmpciNsurround);
1005 1.7 tshiozak goto on_off;
1006 1.10 itohy }
1007 1.7 tshiozak
1008 1.1 augustss return ENXIO;
1009 1.1 augustss }
1010 1.1 augustss
1011 1.1 augustss static int
1012 1.28 kent cmpci_alloc_dmamem(struct cmpci_softc *sc, size_t size, struct malloc_type *type,
1013 1.35 christos int flags, void **r_addr)
1014 1.1 augustss {
1015 1.28 kent int error;
1016 1.1 augustss struct cmpci_dmanode *n;
1017 1.1 augustss int w;
1018 1.1 augustss
1019 1.28 kent error = 0;
1020 1.1 augustss n = malloc(sizeof(struct cmpci_dmanode), type, flags);
1021 1.1 augustss if (n == NULL) {
1022 1.1 augustss error = ENOMEM;
1023 1.1 augustss goto quit;
1024 1.1 augustss }
1025 1.1 augustss
1026 1.1 augustss w = (flags & M_NOWAIT) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK;
1027 1.1 augustss #define CMPCI_DMABUF_ALIGN 0x4
1028 1.1 augustss #define CMPCI_DMABUF_BOUNDARY 0x0
1029 1.1 augustss n->cd_tag = sc->sc_dmat;
1030 1.1 augustss n->cd_size = size;
1031 1.1 augustss error = bus_dmamem_alloc(n->cd_tag, n->cd_size,
1032 1.1 augustss CMPCI_DMABUF_ALIGN, CMPCI_DMABUF_BOUNDARY, n->cd_segs,
1033 1.7 tshiozak sizeof(n->cd_segs)/sizeof(n->cd_segs[0]), &n->cd_nsegs, w);
1034 1.1 augustss if (error)
1035 1.1 augustss goto mfree;
1036 1.1 augustss error = bus_dmamem_map(n->cd_tag, n->cd_segs, n->cd_nsegs, n->cd_size,
1037 1.1 augustss &n->cd_addr, w | BUS_DMA_COHERENT);
1038 1.1 augustss if (error)
1039 1.1 augustss goto dmafree;
1040 1.1 augustss error = bus_dmamap_create(n->cd_tag, n->cd_size, 1, n->cd_size, 0,
1041 1.1 augustss w, &n->cd_map);
1042 1.1 augustss if (error)
1043 1.1 augustss goto unmap;
1044 1.1 augustss error = bus_dmamap_load(n->cd_tag, n->cd_map, n->cd_addr, n->cd_size,
1045 1.1 augustss NULL, w);
1046 1.1 augustss if (error)
1047 1.1 augustss goto destroy;
1048 1.10 itohy
1049 1.1 augustss n->cd_next = sc->sc_dmap;
1050 1.1 augustss sc->sc_dmap = n;
1051 1.1 augustss *r_addr = KVADDR(n);
1052 1.1 augustss return 0;
1053 1.10 itohy
1054 1.1 augustss destroy:
1055 1.1 augustss bus_dmamap_destroy(n->cd_tag, n->cd_map);
1056 1.1 augustss unmap:
1057 1.1 augustss bus_dmamem_unmap(n->cd_tag, n->cd_addr, n->cd_size);
1058 1.1 augustss dmafree:
1059 1.1 augustss bus_dmamem_free(n->cd_tag,
1060 1.1 augustss n->cd_segs, sizeof(n->cd_segs)/sizeof(n->cd_segs[0]));
1061 1.1 augustss mfree:
1062 1.1 augustss free(n, type);
1063 1.1 augustss quit:
1064 1.1 augustss return error;
1065 1.1 augustss }
1066 1.1 augustss
1067 1.1 augustss static int
1068 1.35 christos cmpci_free_dmamem(struct cmpci_softc *sc, void *addr, struct malloc_type *type)
1069 1.1 augustss {
1070 1.1 augustss struct cmpci_dmanode **nnp;
1071 1.10 itohy
1072 1.1 augustss for (nnp = &sc->sc_dmap; *nnp; nnp= &(*nnp)->cd_next) {
1073 1.1 augustss if ((*nnp)->cd_addr == addr) {
1074 1.1 augustss struct cmpci_dmanode *n = *nnp;
1075 1.1 augustss bus_dmamap_unload(n->cd_tag, n->cd_map);
1076 1.1 augustss bus_dmamap_destroy(n->cd_tag, n->cd_map);
1077 1.1 augustss bus_dmamem_unmap(n->cd_tag, n->cd_addr, n->cd_size);
1078 1.1 augustss bus_dmamem_free(n->cd_tag, n->cd_segs,
1079 1.1 augustss sizeof(n->cd_segs)/sizeof(n->cd_segs[0]));
1080 1.1 augustss free(n, type);
1081 1.1 augustss return 0;
1082 1.1 augustss }
1083 1.1 augustss }
1084 1.1 augustss return -1;
1085 1.1 augustss }
1086 1.1 augustss
1087 1.1 augustss static struct cmpci_dmanode *
1088 1.35 christos cmpci_find_dmamem(struct cmpci_softc *sc, void *addr)
1089 1.1 augustss {
1090 1.1 augustss struct cmpci_dmanode *p;
1091 1.10 itohy
1092 1.28 kent for (p = sc->sc_dmap; p; p = p->cd_next)
1093 1.28 kent if (KVADDR(p) == (void *)addr)
1094 1.1 augustss break;
1095 1.1 augustss return p;
1096 1.1 augustss }
1097 1.1 augustss
1098 1.1 augustss #if 0
1099 1.1 augustss static void
1100 1.28 kent cmpci_print_dmamem(struct cmpci_dmanode *);
1101 1.1 augustss static void
1102 1.28 kent cmpci_print_dmamem(struct cmpci_dmanode *p)
1103 1.1 augustss {
1104 1.28 kent
1105 1.1 augustss DPRINTF(("DMA at virt:%p, dmaseg:%p, mapseg:%p, size:%p\n",
1106 1.1 augustss (void *)p->cd_addr, (void *)p->cd_segs[0].ds_addr,
1107 1.1 augustss (void *)DMAADDR(p), (void *)p->cd_size));
1108 1.1 augustss }
1109 1.1 augustss #endif /* DEBUG */
1110 1.1 augustss
1111 1.1 augustss static void *
1112 1.34 christos cmpci_allocm(void *handle, int direction, size_t size,
1113 1.28 kent struct malloc_type *type, int flags)
1114 1.1 augustss {
1115 1.35 christos void *addr;
1116 1.10 itohy
1117 1.31 mrg addr = NULL; /* XXX gcc */
1118 1.31 mrg
1119 1.28 kent if (cmpci_alloc_dmamem(handle, size, type, flags, &addr))
1120 1.1 augustss return NULL;
1121 1.1 augustss return addr;
1122 1.1 augustss }
1123 1.1 augustss
1124 1.1 augustss static void
1125 1.28 kent cmpci_freem(void *handle, void *addr, struct malloc_type *type)
1126 1.1 augustss {
1127 1.10 itohy
1128 1.28 kent cmpci_free_dmamem(handle, addr, type);
1129 1.1 augustss }
1130 1.1 augustss
1131 1.1 augustss #define MAXVAL 256
1132 1.1 augustss static int
1133 1.28 kent cmpci_adjust(int val, int mask)
1134 1.1 augustss {
1135 1.28 kent
1136 1.1 augustss val += (MAXVAL - mask) >> 1;
1137 1.1 augustss if (val >= MAXVAL)
1138 1.1 augustss val = MAXVAL-1;
1139 1.1 augustss return val & mask;
1140 1.1 augustss }
1141 1.1 augustss
1142 1.1 augustss static void
1143 1.28 kent cmpci_set_mixer_gain(struct cmpci_softc *sc, int port)
1144 1.1 augustss {
1145 1.23 itohy int src;
1146 1.10 itohy int bits, mask;
1147 1.1 augustss
1148 1.1 augustss switch (port) {
1149 1.1 augustss case CMPCI_MIC_VOL:
1150 1.10 itohy cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_MIC,
1151 1.10 itohy CMPCI_ADJUST_MIC_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1152 1.23 itohy return;
1153 1.1 augustss case CMPCI_MASTER_VOL:
1154 1.1 augustss src = CMPCI_SB16_MIXER_MASTER_L;
1155 1.1 augustss break;
1156 1.1 augustss case CMPCI_LINE_IN_VOL:
1157 1.1 augustss src = CMPCI_SB16_MIXER_LINE_L;
1158 1.1 augustss break;
1159 1.10 itohy case CMPCI_AUX_IN_VOL:
1160 1.10 itohy bus_space_write_1(sc->sc_iot, sc->sc_ioh, CMPCI_REG_MIXER_AUX,
1161 1.10 itohy CMPCI_ADJUST_AUX_GAIN(sc, sc->sc_gain[port][CMPCI_LEFT],
1162 1.10 itohy sc->sc_gain[port][CMPCI_RIGHT]));
1163 1.10 itohy return;
1164 1.10 itohy case CMPCI_MIC_RECVOL:
1165 1.10 itohy cmpci_reg_partial_write_1(sc, CMPCI_REG_MIXER25,
1166 1.10 itohy CMPCI_REG_ADMIC_SHIFT, CMPCI_REG_ADMIC_MASK,
1167 1.10 itohy CMPCI_ADJUST_ADMIC_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1168 1.10 itohy return;
1169 1.10 itohy case CMPCI_DAC_VOL:
1170 1.1 augustss src = CMPCI_SB16_MIXER_VOICE_L;
1171 1.1 augustss break;
1172 1.1 augustss case CMPCI_FM_VOL:
1173 1.1 augustss src = CMPCI_SB16_MIXER_FM_L;
1174 1.1 augustss break;
1175 1.1 augustss case CMPCI_CD_VOL:
1176 1.1 augustss src = CMPCI_SB16_MIXER_CDDA_L;
1177 1.1 augustss break;
1178 1.1 augustss case CMPCI_PCSPEAKER:
1179 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_SPEAKER,
1180 1.10 itohy CMPCI_ADJUST_2_GAIN(sc, sc->sc_gain[port][CMPCI_LR]));
1181 1.10 itohy return;
1182 1.10 itohy case CMPCI_MIC_PREAMP:
1183 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1184 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1185 1.10 itohy CMPCI_REG_MICGAINZ);
1186 1.10 itohy else
1187 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1188 1.10 itohy CMPCI_REG_MICGAINZ);
1189 1.7 tshiozak return;
1190 1.10 itohy
1191 1.10 itohy case CMPCI_DAC_MUTE:
1192 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1193 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1194 1.10 itohy CMPCI_REG_WSMUTE);
1195 1.10 itohy else
1196 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1197 1.10 itohy CMPCI_REG_WSMUTE);
1198 1.10 itohy return;
1199 1.10 itohy case CMPCI_FM_MUTE:
1200 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1201 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1202 1.10 itohy CMPCI_REG_FMMUTE);
1203 1.10 itohy else
1204 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1205 1.10 itohy CMPCI_REG_FMMUTE);
1206 1.10 itohy return;
1207 1.10 itohy case CMPCI_AUX_IN_MUTE:
1208 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1209 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1210 1.10 itohy CMPCI_REG_VAUXRM|CMPCI_REG_VAUXLM);
1211 1.10 itohy else
1212 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1213 1.10 itohy CMPCI_REG_VAUXRM|CMPCI_REG_VAUXLM);
1214 1.10 itohy return;
1215 1.10 itohy case CMPCI_CD_MUTE:
1216 1.10 itohy mask = CMPCI_SB16_SW_CD;
1217 1.10 itohy goto sbmute;
1218 1.10 itohy case CMPCI_MIC_MUTE:
1219 1.10 itohy mask = CMPCI_SB16_SW_MIC;
1220 1.10 itohy goto sbmute;
1221 1.10 itohy case CMPCI_LINE_IN_MUTE:
1222 1.10 itohy mask = CMPCI_SB16_SW_LINE;
1223 1.10 itohy sbmute:
1224 1.10 itohy bits = cmpci_mixerreg_read(sc, CMPCI_SB16_MIXER_OUTMIX);
1225 1.10 itohy if (sc->sc_gain[port][CMPCI_LR])
1226 1.10 itohy bits = bits & ~mask;
1227 1.10 itohy else
1228 1.10 itohy bits = bits | mask;
1229 1.10 itohy cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_OUTMIX, bits);
1230 1.8 itohy return;
1231 1.10 itohy
1232 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1233 1.10 itohy case CMPCI_MONITOR_DAC:
1234 1.10 itohy case CMPCI_PLAYBACK_MODE:
1235 1.7 tshiozak case CMPCI_SPDIF_LOOP:
1236 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1237 1.7 tshiozak cmpci_set_out_ports(sc);
1238 1.7 tshiozak return;
1239 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
1240 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDOUT_VOLTAGE)) {
1241 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_OUT_VOLTAGE][CMPCI_LR]
1242 1.21 itohy == CMPCI_SPDIF_OUT_VOLTAGE_HIGH)
1243 1.21 itohy cmpci_reg_clear_reg_misc(sc, CMPCI_REG_5V);
1244 1.10 itohy else
1245 1.21 itohy cmpci_reg_set_reg_misc(sc, CMPCI_REG_5V);
1246 1.7 tshiozak }
1247 1.7 tshiozak return;
1248 1.7 tshiozak case CMPCI_SURROUND:
1249 1.7 tshiozak if (CMPCI_ISCAP(sc, SURROUND)) {
1250 1.7 tshiozak if (sc->sc_gain[CMPCI_SURROUND][CMPCI_LR])
1251 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1252 1.7 tshiozak CMPCI_REG_SURROUND);
1253 1.7 tshiozak else
1254 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1255 1.7 tshiozak CMPCI_REG_SURROUND);
1256 1.7 tshiozak }
1257 1.7 tshiozak return;
1258 1.7 tshiozak case CMPCI_REAR:
1259 1.7 tshiozak if (CMPCI_ISCAP(sc, REAR)) {
1260 1.7 tshiozak if (sc->sc_gain[CMPCI_REAR][CMPCI_LR])
1261 1.21 itohy cmpci_reg_set_reg_misc(sc, CMPCI_REG_N4SPK3D);
1262 1.7 tshiozak else
1263 1.21 itohy cmpci_reg_clear_reg_misc(sc, CMPCI_REG_N4SPK3D);
1264 1.7 tshiozak }
1265 1.7 tshiozak return;
1266 1.7 tshiozak case CMPCI_INDIVIDUAL:
1267 1.7 tshiozak if (CMPCI_ISCAP(sc, INDIVIDUAL_REAR)) {
1268 1.7 tshiozak if (sc->sc_gain[CMPCI_REAR][CMPCI_LR])
1269 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1270 1.7 tshiozak CMPCI_REG_INDIVIDUAL);
1271 1.7 tshiozak else
1272 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1273 1.7 tshiozak CMPCI_REG_INDIVIDUAL);
1274 1.7 tshiozak }
1275 1.7 tshiozak return;
1276 1.7 tshiozak case CMPCI_REVERSE:
1277 1.7 tshiozak if (CMPCI_ISCAP(sc, REVERSE_FR)) {
1278 1.7 tshiozak if (sc->sc_gain[CMPCI_REVERSE][CMPCI_LR])
1279 1.7 tshiozak cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1280 1.7 tshiozak CMPCI_REG_REVERSE_FR);
1281 1.7 tshiozak else
1282 1.7 tshiozak cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1283 1.7 tshiozak CMPCI_REG_REVERSE_FR);
1284 1.7 tshiozak }
1285 1.7 tshiozak return;
1286 1.7 tshiozak case CMPCI_SPDIF_IN_PHASE:
1287 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDIN_PHASE)) {
1288 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_IN_PHASE][CMPCI_LR]
1289 1.10 itohy == CMPCI_SPDIF_IN_PHASE_POSITIVE)
1290 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_CHANNEL_FORMAT,
1291 1.10 itohy CMPCI_REG_SPDIN_PHASE);
1292 1.10 itohy else
1293 1.8 itohy cmpci_reg_set_1(sc, CMPCI_REG_CHANNEL_FORMAT,
1294 1.8 itohy CMPCI_REG_SPDIN_PHASE);
1295 1.7 tshiozak }
1296 1.1 augustss return;
1297 1.1 augustss default:
1298 1.1 augustss return;
1299 1.1 augustss }
1300 1.10 itohy
1301 1.10 itohy cmpci_mixerreg_write(sc, src,
1302 1.10 itohy CMPCI_ADJUST_GAIN(sc, sc->sc_gain[port][CMPCI_LEFT]));
1303 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_L_TO_R(src),
1304 1.10 itohy CMPCI_ADJUST_GAIN(sc, sc->sc_gain[port][CMPCI_RIGHT]));
1305 1.7 tshiozak }
1306 1.7 tshiozak
1307 1.7 tshiozak static void
1308 1.28 kent cmpci_set_out_ports(struct cmpci_softc *sc)
1309 1.7 tshiozak {
1310 1.28 kent uint8_t v;
1311 1.28 kent int enspdout;
1312 1.10 itohy
1313 1.7 tshiozak if (!CMPCI_ISCAP(sc, SPDLOOP))
1314 1.7 tshiozak return;
1315 1.10 itohy
1316 1.10 itohy /* SPDIF/out select */
1317 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_LOOP][CMPCI_LR] == CMPCI_SPDIF_LOOP_OFF) {
1318 1.10 itohy /* playback */
1319 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF_LOOP);
1320 1.10 itohy } else {
1321 1.10 itohy /* monitor SPDIF/in */
1322 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF_LOOP);
1323 1.10 itohy }
1324 1.10 itohy
1325 1.10 itohy /* SPDIF in select */
1326 1.10 itohy v = sc->sc_gain[CMPCI_SPDIF_IN_SELECT][CMPCI_LR];
1327 1.10 itohy if (v & CMPCI_SPDIFIN_SPDIFIN2)
1328 1.21 itohy cmpci_reg_set_reg_misc(sc, CMPCI_REG_2ND_SPDIFIN);
1329 1.10 itohy else
1330 1.21 itohy cmpci_reg_clear_reg_misc(sc, CMPCI_REG_2ND_SPDIFIN);
1331 1.10 itohy if (v & CMPCI_SPDIFIN_SPDIFOUT)
1332 1.21 itohy cmpci_reg_set_reg_misc(sc, CMPCI_REG_SPDFLOOPI);
1333 1.10 itohy else
1334 1.21 itohy cmpci_reg_clear_reg_misc(sc, CMPCI_REG_SPDFLOOPI);
1335 1.10 itohy
1336 1.28 kent enspdout = 0;
1337 1.10 itohy /* playback to ... */
1338 1.10 itohy if (CMPCI_ISCAP(sc, SPDOUT) &&
1339 1.10 itohy sc->sc_gain[CMPCI_PLAYBACK_MODE][CMPCI_LR]
1340 1.10 itohy == CMPCI_PLAYBACK_MODE_SPDIF &&
1341 1.10 itohy (sc->sc_play.md_divide == CMPCI_REG_RATE_44100 ||
1342 1.10 itohy (CMPCI_ISCAP(sc, SPDOUT_48K) &&
1343 1.10 itohy sc->sc_play.md_divide==CMPCI_REG_RATE_48000))) {
1344 1.10 itohy /* playback to SPDIF */
1345 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF0_ENABLE);
1346 1.10 itohy enspdout = 1;
1347 1.10 itohy if (sc->sc_play.md_divide==CMPCI_REG_RATE_48000)
1348 1.21 itohy cmpci_reg_set_reg_misc(sc,
1349 1.21 itohy CMPCI_REG_SPDIFOUT_48K | CMPCI_REG_SPDIF48K);
1350 1.10 itohy else
1351 1.21 itohy cmpci_reg_clear_reg_misc(sc,
1352 1.21 itohy CMPCI_REG_SPDIFOUT_48K | CMPCI_REG_SPDIF48K);
1353 1.10 itohy } else {
1354 1.10 itohy /* playback to DAC */
1355 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1,
1356 1.10 itohy CMPCI_REG_SPDIF0_ENABLE);
1357 1.10 itohy if (CMPCI_ISCAP(sc, SPDOUT_48K))
1358 1.21 itohy cmpci_reg_clear_reg_misc(sc,
1359 1.21 itohy CMPCI_REG_SPDIFOUT_48K | CMPCI_REG_SPDIF48K);
1360 1.10 itohy }
1361 1.10 itohy
1362 1.10 itohy /* legacy to SPDIF/out or not */
1363 1.10 itohy if (CMPCI_ISCAP(sc, SPDLEGACY)) {
1364 1.10 itohy if (sc->sc_gain[CMPCI_SPDIF_OUT_PLAYBACK][CMPCI_LR]
1365 1.10 itohy == CMPCI_SPDIF_OUT_PLAYBACK_WAVE)
1366 1.10 itohy cmpci_reg_clear_4(sc, CMPCI_REG_LEGACY_CTRL,
1367 1.10 itohy CMPCI_REG_LEGACY_SPDIF_ENABLE);
1368 1.10 itohy else {
1369 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_LEGACY_CTRL,
1370 1.10 itohy CMPCI_REG_LEGACY_SPDIF_ENABLE);
1371 1.10 itohy enspdout = 1;
1372 1.10 itohy }
1373 1.10 itohy }
1374 1.10 itohy
1375 1.10 itohy /* enable/disable SPDIF/out */
1376 1.10 itohy if (CMPCI_ISCAP(sc, XSPDOUT) && enspdout)
1377 1.10 itohy cmpci_reg_set_4(sc, CMPCI_REG_LEGACY_CTRL,
1378 1.10 itohy CMPCI_REG_XSPDIF_ENABLE);
1379 1.10 itohy else
1380 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_LEGACY_CTRL,
1381 1.10 itohy CMPCI_REG_XSPDIF_ENABLE);
1382 1.10 itohy
1383 1.25 xtraeme /* SPDIF monitor (digital to analog output) */
1384 1.10 itohy if (CMPCI_ISCAP(sc, SPDIN_MONITOR)) {
1385 1.10 itohy v = sc->sc_gain[CMPCI_MONITOR_DAC][CMPCI_LR];
1386 1.10 itohy if (!(v & CMPCI_MONDAC_ENABLE))
1387 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1388 1.10 itohy CMPCI_REG_SPDIN_MONITOR);
1389 1.10 itohy if (v & CMPCI_MONDAC_SPDOUT)
1390 1.7 tshiozak cmpci_reg_set_4(sc, CMPCI_REG_FUNC_1,
1391 1.10 itohy CMPCI_REG_SPDIFOUT_DAC);
1392 1.10 itohy else
1393 1.7 tshiozak cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_1,
1394 1.10 itohy CMPCI_REG_SPDIFOUT_DAC);
1395 1.10 itohy if (v & CMPCI_MONDAC_ENABLE)
1396 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1397 1.10 itohy CMPCI_REG_SPDIN_MONITOR);
1398 1.7 tshiozak }
1399 1.1 augustss }
1400 1.1 augustss
1401 1.1 augustss static int
1402 1.28 kent cmpci_set_in_ports(struct cmpci_softc *sc)
1403 1.10 itohy {
1404 1.1 augustss int mask;
1405 1.1 augustss int bitsl, bitsr;
1406 1.1 augustss
1407 1.10 itohy mask = sc->sc_in_mask;
1408 1.10 itohy
1409 1.10 itohy /*
1410 1.10 itohy * Note CMPCI_RECORD_SOURCE_CD, CMPCI_RECORD_SOURCE_LINE_IN and
1411 1.10 itohy * CMPCI_RECORD_SOURCE_FM are defined to the corresponding bit
1412 1.10 itohy * of the mixer register.
1413 1.10 itohy */
1414 1.10 itohy bitsr = mask & (CMPCI_RECORD_SOURCE_CD | CMPCI_RECORD_SOURCE_LINE_IN |
1415 1.10 itohy CMPCI_RECORD_SOURCE_FM);
1416 1.10 itohy
1417 1.1 augustss bitsl = CMPCI_SB16_MIXER_SRC_R_TO_L(bitsr);
1418 1.8 itohy if (mask & CMPCI_RECORD_SOURCE_MIC) {
1419 1.1 augustss bitsl |= CMPCI_SB16_MIXER_MIC_SRC;
1420 1.1 augustss bitsr |= CMPCI_SB16_MIXER_MIC_SRC;
1421 1.1 augustss }
1422 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_L, bitsl);
1423 1.1 augustss cmpci_mixerreg_write(sc, CMPCI_SB16_MIXER_ADCMIX_R, bitsr);
1424 1.10 itohy
1425 1.10 itohy if (mask & CMPCI_RECORD_SOURCE_AUX_IN)
1426 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER25,
1427 1.10 itohy CMPCI_REG_RAUXREN | CMPCI_REG_RAUXLEN);
1428 1.10 itohy else
1429 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER25,
1430 1.10 itohy CMPCI_REG_RAUXREN | CMPCI_REG_RAUXLEN);
1431 1.10 itohy
1432 1.10 itohy if (mask & CMPCI_RECORD_SOURCE_WAVE)
1433 1.10 itohy cmpci_reg_set_1(sc, CMPCI_REG_MIXER24,
1434 1.10 itohy CMPCI_REG_WAVEINL | CMPCI_REG_WAVEINR);
1435 1.10 itohy else
1436 1.10 itohy cmpci_reg_clear_1(sc, CMPCI_REG_MIXER24,
1437 1.10 itohy CMPCI_REG_WAVEINL | CMPCI_REG_WAVEINR);
1438 1.10 itohy
1439 1.7 tshiozak if (CMPCI_ISCAP(sc, SPDIN) &&
1440 1.10 itohy (sc->sc_rec.md_divide == CMPCI_REG_RATE_44100 ||
1441 1.10 itohy (CMPCI_ISCAP(sc, SPDOUT_48K) &&
1442 1.10 itohy sc->sc_rec.md_divide == CMPCI_REG_RATE_48000/* XXX? */))) {
1443 1.8 itohy if (mask & CMPCI_RECORD_SOURCE_SPDIF) {
1444 1.7 tshiozak /* enable SPDIF/in */
1445 1.7 tshiozak cmpci_reg_set_4(sc,
1446 1.7 tshiozak CMPCI_REG_FUNC_1,
1447 1.7 tshiozak CMPCI_REG_SPDIF1_ENABLE);
1448 1.7 tshiozak } else {
1449 1.7 tshiozak cmpci_reg_clear_4(sc,
1450 1.7 tshiozak CMPCI_REG_FUNC_1,
1451 1.7 tshiozak CMPCI_REG_SPDIF1_ENABLE);
1452 1.7 tshiozak }
1453 1.7 tshiozak }
1454 1.1 augustss
1455 1.1 augustss return 0;
1456 1.1 augustss }
1457 1.1 augustss
1458 1.1 augustss static int
1459 1.28 kent cmpci_set_port(void *handle, mixer_ctrl_t *cp)
1460 1.1 augustss {
1461 1.28 kent struct cmpci_softc *sc;
1462 1.1 augustss int lgain, rgain;
1463 1.10 itohy
1464 1.28 kent sc = handle;
1465 1.1 augustss switch (cp->dev) {
1466 1.10 itohy case CMPCI_MIC_VOL:
1467 1.1 augustss case CMPCI_PCSPEAKER:
1468 1.10 itohy case CMPCI_MIC_RECVOL:
1469 1.10 itohy if (cp->un.value.num_channels != 1)
1470 1.10 itohy return EINVAL;
1471 1.10 itohy /* FALLTHROUGH */
1472 1.10 itohy case CMPCI_DAC_VOL:
1473 1.1 augustss case CMPCI_FM_VOL:
1474 1.1 augustss case CMPCI_CD_VOL:
1475 1.10 itohy case CMPCI_LINE_IN_VOL:
1476 1.10 itohy case CMPCI_AUX_IN_VOL:
1477 1.1 augustss case CMPCI_MASTER_VOL:
1478 1.1 augustss if (cp->type != AUDIO_MIXER_VALUE)
1479 1.1 augustss return EINVAL;
1480 1.10 itohy switch (cp->un.value.num_channels) {
1481 1.10 itohy case 1:
1482 1.1 augustss lgain = rgain =
1483 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_MONO];
1484 1.1 augustss break;
1485 1.10 itohy case 2:
1486 1.10 itohy lgain = cp->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1487 1.10 itohy rgain = cp->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
1488 1.1 augustss break;
1489 1.1 augustss default:
1490 1.10 itohy return EINVAL;
1491 1.1 augustss }
1492 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT] = lgain;
1493 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_RIGHT] = rgain;
1494 1.1 augustss
1495 1.1 augustss cmpci_set_mixer_gain(sc, cp->dev);
1496 1.1 augustss break;
1497 1.1 augustss
1498 1.1 augustss case CMPCI_RECORD_SOURCE:
1499 1.1 augustss if (cp->type != AUDIO_MIXER_SET)
1500 1.1 augustss return EINVAL;
1501 1.8 itohy
1502 1.10 itohy if (cp->un.mask & ~(CMPCI_RECORD_SOURCE_MIC |
1503 1.10 itohy CMPCI_RECORD_SOURCE_CD | CMPCI_RECORD_SOURCE_LINE_IN |
1504 1.10 itohy CMPCI_RECORD_SOURCE_AUX_IN | CMPCI_RECORD_SOURCE_WAVE |
1505 1.10 itohy CMPCI_RECORD_SOURCE_FM | CMPCI_RECORD_SOURCE_SPDIF))
1506 1.10 itohy return EINVAL;
1507 1.10 itohy
1508 1.8 itohy if (cp->un.mask & CMPCI_RECORD_SOURCE_SPDIF)
1509 1.8 itohy cp->un.mask = CMPCI_RECORD_SOURCE_SPDIF;
1510 1.8 itohy
1511 1.10 itohy sc->sc_in_mask = cp->un.mask;
1512 1.10 itohy return cmpci_set_in_ports(sc);
1513 1.1 augustss
1514 1.10 itohy /* boolean */
1515 1.10 itohy case CMPCI_DAC_MUTE:
1516 1.10 itohy case CMPCI_FM_MUTE:
1517 1.10 itohy case CMPCI_CD_MUTE:
1518 1.10 itohy case CMPCI_LINE_IN_MUTE:
1519 1.10 itohy case CMPCI_AUX_IN_MUTE:
1520 1.10 itohy case CMPCI_MIC_MUTE:
1521 1.10 itohy case CMPCI_MIC_PREAMP:
1522 1.10 itohy case CMPCI_PLAYBACK_MODE:
1523 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
1524 1.10 itohy case CMPCI_SPDIF_LOOP:
1525 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1526 1.10 itohy case CMPCI_SPDIF_OUT_VOLTAGE:
1527 1.10 itohy case CMPCI_REAR:
1528 1.10 itohy case CMPCI_INDIVIDUAL:
1529 1.10 itohy case CMPCI_REVERSE:
1530 1.10 itohy case CMPCI_SURROUND:
1531 1.1 augustss if (cp->type != AUDIO_MIXER_ENUM)
1532 1.1 augustss return EINVAL;
1533 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LR] = cp->un.ord != 0;
1534 1.10 itohy cmpci_set_mixer_gain(sc, cp->dev);
1535 1.1 augustss break;
1536 1.1 augustss
1537 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1538 1.10 itohy switch (cp->un.ord) {
1539 1.10 itohy case CMPCI_SPDIF_IN_SPDIN1:
1540 1.10 itohy case CMPCI_SPDIF_IN_SPDIN2:
1541 1.10 itohy case CMPCI_SPDIF_IN_SPDOUT:
1542 1.10 itohy break;
1543 1.10 itohy default:
1544 1.1 augustss return EINVAL;
1545 1.1 augustss }
1546 1.10 itohy goto xenum;
1547 1.10 itohy case CMPCI_MONITOR_DAC:
1548 1.10 itohy switch (cp->un.ord) {
1549 1.10 itohy case CMPCI_MONITOR_DAC_OFF:
1550 1.10 itohy case CMPCI_MONITOR_DAC_SPDIN:
1551 1.10 itohy case CMPCI_MONITOR_DAC_SPDOUT:
1552 1.10 itohy break;
1553 1.10 itohy default:
1554 1.10 itohy return EINVAL;
1555 1.1 augustss }
1556 1.10 itohy xenum:
1557 1.10 itohy if (cp->type != AUDIO_MIXER_ENUM)
1558 1.10 itohy return EINVAL;
1559 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LR] = cp->un.ord;
1560 1.10 itohy cmpci_set_mixer_gain(sc, cp->dev);
1561 1.7 tshiozak break;
1562 1.10 itohy
1563 1.1 augustss default:
1564 1.1 augustss return EINVAL;
1565 1.1 augustss }
1566 1.10 itohy
1567 1.1 augustss return 0;
1568 1.1 augustss }
1569 1.1 augustss
1570 1.1 augustss static int
1571 1.28 kent cmpci_get_port(void *handle, mixer_ctrl_t *cp)
1572 1.1 augustss {
1573 1.28 kent struct cmpci_softc *sc;
1574 1.10 itohy
1575 1.28 kent sc = handle;
1576 1.1 augustss switch (cp->dev) {
1577 1.1 augustss case CMPCI_MIC_VOL:
1578 1.10 itohy case CMPCI_PCSPEAKER:
1579 1.10 itohy case CMPCI_MIC_RECVOL:
1580 1.1 augustss if (cp->un.value.num_channels != 1)
1581 1.1 augustss return EINVAL;
1582 1.12 itohy /*FALLTHROUGH*/
1583 1.10 itohy case CMPCI_DAC_VOL:
1584 1.1 augustss case CMPCI_FM_VOL:
1585 1.1 augustss case CMPCI_CD_VOL:
1586 1.10 itohy case CMPCI_LINE_IN_VOL:
1587 1.10 itohy case CMPCI_AUX_IN_VOL:
1588 1.1 augustss case CMPCI_MASTER_VOL:
1589 1.1 augustss switch (cp->un.value.num_channels) {
1590 1.1 augustss case 1:
1591 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_MONO] =
1592 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT];
1593 1.1 augustss break;
1594 1.1 augustss case 2:
1595 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
1596 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_LEFT];
1597 1.10 itohy cp->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
1598 1.7 tshiozak sc->sc_gain[cp->dev][CMPCI_RIGHT];
1599 1.1 augustss break;
1600 1.1 augustss default:
1601 1.1 augustss return EINVAL;
1602 1.1 augustss }
1603 1.1 augustss break;
1604 1.10 itohy
1605 1.1 augustss case CMPCI_RECORD_SOURCE:
1606 1.7 tshiozak cp->un.mask = sc->sc_in_mask;
1607 1.1 augustss break;
1608 1.1 augustss
1609 1.10 itohy case CMPCI_DAC_MUTE:
1610 1.10 itohy case CMPCI_FM_MUTE:
1611 1.10 itohy case CMPCI_CD_MUTE:
1612 1.1 augustss case CMPCI_LINE_IN_MUTE:
1613 1.10 itohy case CMPCI_AUX_IN_MUTE:
1614 1.10 itohy case CMPCI_MIC_MUTE:
1615 1.10 itohy case CMPCI_MIC_PREAMP:
1616 1.10 itohy case CMPCI_PLAYBACK_MODE:
1617 1.10 itohy case CMPCI_SPDIF_IN_SELECT:
1618 1.10 itohy case CMPCI_SPDIF_IN_PHASE:
1619 1.7 tshiozak case CMPCI_SPDIF_LOOP:
1620 1.10 itohy case CMPCI_SPDIF_OUT_PLAYBACK:
1621 1.7 tshiozak case CMPCI_SPDIF_OUT_VOLTAGE:
1622 1.10 itohy case CMPCI_MONITOR_DAC:
1623 1.7 tshiozak case CMPCI_REAR:
1624 1.7 tshiozak case CMPCI_INDIVIDUAL:
1625 1.7 tshiozak case CMPCI_REVERSE:
1626 1.7 tshiozak case CMPCI_SURROUND:
1627 1.7 tshiozak cp->un.ord = sc->sc_gain[cp->dev][CMPCI_LR];
1628 1.1 augustss break;
1629 1.1 augustss
1630 1.1 augustss default:
1631 1.1 augustss return EINVAL;
1632 1.1 augustss }
1633 1.1 augustss
1634 1.1 augustss return 0;
1635 1.1 augustss }
1636 1.1 augustss
1637 1.1 augustss /* ARGSUSED */
1638 1.1 augustss static size_t
1639 1.34 christos cmpci_round_buffersize(void *handle, int direction,
1640 1.33 christos size_t bufsize)
1641 1.1 augustss {
1642 1.28 kent
1643 1.1 augustss if (bufsize > 0x10000)
1644 1.1 augustss bufsize = 0x10000;
1645 1.10 itohy
1646 1.1 augustss return bufsize;
1647 1.1 augustss }
1648 1.1 augustss
1649 1.4 simonb static paddr_t
1650 1.28 kent cmpci_mappage(void *handle, void *addr, off_t offset, int prot)
1651 1.1 augustss {
1652 1.1 augustss struct cmpci_dmanode *p;
1653 1.10 itohy
1654 1.28 kent if (offset < 0 || NULL == (p = cmpci_find_dmamem(handle, addr)))
1655 1.1 augustss return -1;
1656 1.1 augustss
1657 1.1 augustss return bus_dmamem_mmap(p->cd_tag, p->cd_segs,
1658 1.7 tshiozak sizeof(p->cd_segs)/sizeof(p->cd_segs[0]),
1659 1.7 tshiozak offset, prot, BUS_DMA_WAITOK);
1660 1.1 augustss }
1661 1.1 augustss
1662 1.1 augustss /* ARGSUSED */
1663 1.1 augustss static int
1664 1.34 christos cmpci_get_props(void *handle)
1665 1.1 augustss {
1666 1.28 kent
1667 1.1 augustss return AUDIO_PROP_MMAP | AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
1668 1.1 augustss }
1669 1.1 augustss
1670 1.1 augustss static int
1671 1.28 kent cmpci_trigger_output(void *handle, void *start, void *end, int blksize,
1672 1.28 kent void (*intr)(void *), void *arg,
1673 1.28 kent const audio_params_t *param)
1674 1.1 augustss {
1675 1.28 kent struct cmpci_softc *sc;
1676 1.1 augustss struct cmpci_dmanode *p;
1677 1.1 augustss int bps;
1678 1.1 augustss
1679 1.28 kent sc = handle;
1680 1.1 augustss sc->sc_play.intr = intr;
1681 1.1 augustss sc->sc_play.intr_arg = arg;
1682 1.27 kent bps = param->channels * param->precision / 8;
1683 1.1 augustss if (!bps)
1684 1.1 augustss return EINVAL;
1685 1.1 augustss
1686 1.1 augustss /* set DMA frame */
1687 1.1 augustss if (!(p = cmpci_find_dmamem(sc, start)))
1688 1.1 augustss return EINVAL;
1689 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_BASE,
1690 1.1 augustss DMAADDR(p));
1691 1.1 augustss delay(10);
1692 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_BYTES,
1693 1.35 christos ((char *)end - (char *)start + 1) / bps - 1);
1694 1.1 augustss delay(10);
1695 1.1 augustss
1696 1.1 augustss /* set interrupt count */
1697 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA0_SAMPLES,
1698 1.1 augustss (blksize + bps - 1) / bps - 1);
1699 1.1 augustss delay(10);
1700 1.1 augustss
1701 1.1 augustss /* start DMA */
1702 1.1 augustss cmpci_reg_clear_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_DIR); /* PLAY */
1703 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE);
1704 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
1705 1.10 itohy
1706 1.1 augustss return 0;
1707 1.1 augustss }
1708 1.1 augustss
1709 1.1 augustss static int
1710 1.28 kent cmpci_trigger_input(void *handle, void *start, void *end, int blksize,
1711 1.28 kent void (*intr)(void *), void *arg,
1712 1.28 kent const audio_params_t *param)
1713 1.1 augustss {
1714 1.28 kent struct cmpci_softc *sc;
1715 1.1 augustss struct cmpci_dmanode *p;
1716 1.1 augustss int bps;
1717 1.1 augustss
1718 1.28 kent sc = handle;
1719 1.1 augustss sc->sc_rec.intr = intr;
1720 1.1 augustss sc->sc_rec.intr_arg = arg;
1721 1.27 kent bps = param->channels * param->precision / 8;
1722 1.1 augustss if (!bps)
1723 1.1 augustss return EINVAL;
1724 1.1 augustss
1725 1.1 augustss /* set DMA frame */
1726 1.1 augustss if (!(p=cmpci_find_dmamem(sc, start)))
1727 1.1 augustss return EINVAL;
1728 1.1 augustss bus_space_write_4(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_BASE,
1729 1.1 augustss DMAADDR(p));
1730 1.1 augustss delay(10);
1731 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_BYTES,
1732 1.35 christos ((char *)end - (char *)start + 1) / bps - 1);
1733 1.1 augustss delay(10);
1734 1.1 augustss
1735 1.1 augustss /* set interrupt count */
1736 1.1 augustss bus_space_write_2(sc->sc_iot, sc->sc_ioh, CMPCI_REG_DMA1_SAMPLES,
1737 1.7 tshiozak (blksize + bps - 1) / bps - 1);
1738 1.1 augustss delay(10);
1739 1.1 augustss
1740 1.1 augustss /* start DMA */
1741 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_DIR); /* REC */
1742 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE);
1743 1.1 augustss cmpci_reg_set_4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
1744 1.10 itohy
1745 1.1 augustss return 0;
1746 1.1 augustss }
1747 1.1 augustss
1748 1.1 augustss /* end of file */
1749