coram.c revision 1.3 1 1.3 jmcneill /* $NetBSD: coram.c,v 1.3 2011/08/05 20:33:17 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2008, 2011 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include <sys/cdefs.h>
30 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: coram.c,v 1.3 2011/08/05 20:33:17 jmcneill Exp $");
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/param.h>
33 1.1 jakllsch #include <sys/systm.h>
34 1.1 jakllsch #include <sys/device.h>
35 1.1 jakllsch #include <sys/kmem.h>
36 1.1 jakllsch #include <sys/mutex.h>
37 1.2 jmcneill #include <sys/module.h>
38 1.1 jakllsch #include <sys/bus.h>
39 1.1 jakllsch
40 1.1 jakllsch #include <dev/dtv/dtvif.h>
41 1.1 jakllsch
42 1.1 jakllsch #include <dev/pci/cx23885reg.h>
43 1.1 jakllsch #include <dev/pci/coramvar.h>
44 1.1 jakllsch
45 1.1 jakllsch #include <dev/pci/pcivar.h>
46 1.1 jakllsch #include <dev/pci/pcireg.h>
47 1.1 jakllsch #include <dev/pci/pcidevs.h>
48 1.1 jakllsch #include <dev/i2c/i2cvar.h>
49 1.1 jakllsch #include <dev/i2c/at24cxxvar.h>
50 1.1 jakllsch
51 1.1 jakllsch #include <dev/i2c/cx24227var.h>
52 1.1 jakllsch #include <dev/i2c/mt2131var.h>
53 1.1 jakllsch
54 1.1 jakllsch static int coram_match(device_t, cfdata_t, void *);
55 1.1 jakllsch static void coram_attach(device_t, device_t, void *);
56 1.2 jmcneill static int coram_detach(device_t, int);
57 1.2 jmcneill static void coram_childdet(device_t, device_t);
58 1.1 jakllsch static bool coram_resume(device_t, const pmf_qual_t *);
59 1.1 jakllsch static int coram_intr(void *);
60 1.1 jakllsch
61 1.1 jakllsch static int coram_iic_exec(void *, i2c_op_t, i2c_addr_t,
62 1.1 jakllsch const void *, size_t, void *, size_t, int);
63 1.1 jakllsch static int coram_iic_acquire_bus(void *, int);
64 1.1 jakllsch static void coram_iic_release_bus(void *, int);
65 1.1 jakllsch static int coram_iic_read(struct coram_iic_softc *, i2c_op_t, i2c_addr_t,
66 1.1 jakllsch const void *, size_t, void *, size_t, int);
67 1.1 jakllsch static int coram_iic_write(struct coram_iic_softc *, i2c_op_t, i2c_addr_t,
68 1.1 jakllsch const void *, size_t, void *, size_t, int);
69 1.1 jakllsch
70 1.1 jakllsch static void coram_dtv_get_devinfo(void *, struct dvb_frontend_info *);
71 1.1 jakllsch static int coram_dtv_open(void *, int);
72 1.1 jakllsch static void coram_dtv_close(void *);
73 1.1 jakllsch static int coram_dtv_set_tuner(void *, const struct dvb_frontend_parameters *);
74 1.1 jakllsch static fe_status_t coram_dtv_get_status(void *);
75 1.1 jakllsch static uint16_t coram_dtv_get_signal_strength(void *);
76 1.1 jakllsch static uint16_t coram_dtv_get_snr(void *);
77 1.1 jakllsch static int coram_dtv_start_transfer(void *);
78 1.1 jakllsch static int coram_dtv_stop_transfer(void *);
79 1.1 jakllsch
80 1.1 jakllsch static int coram_mpeg_attach(struct coram_softc *);
81 1.2 jmcneill static int coram_mpeg_detach(struct coram_softc *, int);
82 1.1 jakllsch static int coram_mpeg_reset(struct coram_softc *);
83 1.1 jakllsch static void * coram_mpeg_malloc(struct coram_softc *, size_t);
84 1.1 jakllsch static int coram_allocmem(struct coram_softc *, size_t, size_t, struct coram_dma *);
85 1.1 jakllsch static void coram_mpeg_free(struct coram_softc *, void *);
86 1.1 jakllsch static int coram_mpeg_halt(struct coram_softc *);
87 1.1 jakllsch static int coram_freemem(struct coram_softc *, struct coram_dma *);
88 1.1 jakllsch static int coram_mpeg_trigger(struct coram_softc *, void *);
89 1.1 jakllsch static int coram_risc_buffer(struct coram_softc *, uint32_t, uint32_t);
90 1.1 jakllsch static int coram_risc_field(struct coram_softc *, uint32_t *, uint32_t);
91 1.1 jakllsch static int coram_sram_ch_setup(struct coram_softc *, struct coram_sram_ch *, uint32_t);
92 1.1 jakllsch static int coram_mpeg_intr(struct coram_softc *);
93 1.1 jakllsch
94 1.2 jmcneill CFATTACH_DECL2_NEW(coram, sizeof(struct coram_softc),
95 1.2 jmcneill coram_match, coram_attach, coram_detach, NULL, NULL, coram_childdet);
96 1.1 jakllsch
97 1.1 jakllsch #define CORAM_SRAM_CH6 0
98 1.1 jakllsch
99 1.1 jakllsch #define CORAM_TS_PKTSIZE (188 * 8)
100 1.1 jakllsch
101 1.1 jakllsch static struct coram_sram_ch coram_sram_chs[] = {
102 1.1 jakllsch [CORAM_SRAM_CH6] = {
103 1.1 jakllsch .csc_cmds= 0x10140,
104 1.1 jakllsch .csc_iq = 0x10500,
105 1.1 jakllsch .csc_iqsz = 0x40,
106 1.1 jakllsch .csc_cdt = 0x10600,
107 1.1 jakllsch .csc_cdtsz = 0x10,
108 1.1 jakllsch .csc_fifo = 0x6000,
109 1.1 jakllsch .csc_fifosz = 0x1000,
110 1.1 jakllsch .csc_risc = 0x10800,
111 1.1 jakllsch .csc_riscsz = 0x800,
112 1.1 jakllsch .csc_ptr1 = DMA5_PTR1,
113 1.1 jakllsch .csc_ptr2 = DMA5_PTR2,
114 1.1 jakllsch .csc_cnt1 = DMA5_CNT1,
115 1.1 jakllsch .csc_cnt2 = DMA5_CNT2,
116 1.1 jakllsch },
117 1.1 jakllsch };
118 1.1 jakllsch
119 1.1 jakllsch //#define PCI_PRODUCT_CONEXANT_CX23885 0x8852
120 1.1 jakllsch
121 1.1 jakllsch static const struct dtv_hw_if coram_dtv_if = {
122 1.1 jakllsch .get_devinfo = coram_dtv_get_devinfo,
123 1.1 jakllsch .open = coram_dtv_open,
124 1.1 jakllsch .close = coram_dtv_close,
125 1.1 jakllsch .set_tuner = coram_dtv_set_tuner,
126 1.1 jakllsch .get_status = coram_dtv_get_status,
127 1.1 jakllsch .get_signal_strength = coram_dtv_get_signal_strength,
128 1.1 jakllsch .get_snr = coram_dtv_get_snr,
129 1.1 jakllsch .start_transfer = coram_dtv_start_transfer,
130 1.1 jakllsch .stop_transfer = coram_dtv_stop_transfer,
131 1.1 jakllsch };
132 1.1 jakllsch
133 1.1 jakllsch static int
134 1.1 jakllsch coram_match(device_t parent, cfdata_t match, void *v)
135 1.1 jakllsch {
136 1.1 jakllsch const struct pci_attach_args *pa = v;
137 1.1 jakllsch
138 1.1 jakllsch if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CONEXANT)
139 1.1 jakllsch return 0;
140 1.1 jakllsch
141 1.1 jakllsch switch (PCI_PRODUCT(pa->pa_id)) {
142 1.1 jakllsch case PCI_PRODUCT_CONEXANT_CX23885:
143 1.1 jakllsch return 1;
144 1.1 jakllsch }
145 1.1 jakllsch
146 1.1 jakllsch /* XXX only match supported boards */
147 1.1 jakllsch
148 1.1 jakllsch return 0;
149 1.1 jakllsch }
150 1.1 jakllsch
151 1.1 jakllsch static void
152 1.1 jakllsch coram_attach(device_t parent, device_t self, void *v)
153 1.1 jakllsch {
154 1.1 jakllsch struct coram_softc *sc;
155 1.1 jakllsch const struct pci_attach_args *pa = v;
156 1.1 jakllsch pci_intr_handle_t ih;
157 1.1 jakllsch pcireg_t reg;
158 1.1 jakllsch const char *intrstr;
159 1.1 jakllsch char devinfo[76];
160 1.1 jakllsch struct coram_iic_softc *cic;
161 1.1 jakllsch struct i2cbus_attach_args iba;
162 1.1 jakllsch uint32_t value;
163 1.1 jakllsch
164 1.1 jakllsch sc = device_private(self);
165 1.1 jakllsch
166 1.1 jakllsch sc->sc_dev = self;
167 1.1 jakllsch
168 1.1 jakllsch aprint_naive("\n");
169 1.1 jakllsch
170 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
171 1.1 jakllsch
172 1.1 jakllsch sc->sc_vendor = PCI_VENDOR(reg);
173 1.1 jakllsch sc->sc_product = PCI_PRODUCT(reg);
174 1.1 jakllsch
175 1.1 jakllsch pci_devinfo(reg, pa->pa_class, 0, devinfo, sizeof(devinfo));
176 1.1 jakllsch aprint_normal(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
177 1.1 jakllsch
178 1.1 jakllsch if (pci_mapreg_map(pa, CX23885_MMBASE, PCI_MAPREG_TYPE_MEM, 0,
179 1.1 jakllsch &sc->sc_memt, &sc->sc_memh, NULL, &sc->sc_mems)) {
180 1.1 jakllsch aprint_error_dev(self, "couldn't map memory space\n");
181 1.1 jakllsch return;
182 1.1 jakllsch }
183 1.1 jakllsch
184 1.1 jakllsch sc->sc_dmat = pa->pa_dmat;
185 1.2 jmcneill sc->sc_pc = pa->pa_pc;
186 1.1 jakllsch
187 1.1 jakllsch if (pci_intr_map(pa, &ih)) {
188 1.1 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
189 1.1 jakllsch return;
190 1.1 jakllsch }
191 1.1 jakllsch intrstr = pci_intr_string(pa->pa_pc, ih);
192 1.1 jakllsch sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_VM,
193 1.1 jakllsch coram_intr, (void *)self);
194 1.1 jakllsch if (sc->sc_ih == NULL) {
195 1.1 jakllsch aprint_error_dev(self, "couldn't establish interrupt");
196 1.1 jakllsch if (intrstr != NULL)
197 1.1 jakllsch aprint_error(" at %s", intrstr);
198 1.1 jakllsch aprint_error("\n");
199 1.1 jakllsch return;
200 1.1 jakllsch }
201 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
202 1.1 jakllsch
203 1.1 jakllsch /* set master */
204 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
205 1.1 jakllsch reg |= PCI_COMMAND_MASTER_ENABLE;
206 1.1 jakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, reg);
207 1.1 jakllsch
208 1.1 jakllsch int i;
209 1.1 jakllsch
210 1.1 jakllsch /* I2C */
211 1.1 jakllsch for(i = 0; i < I2C_NUM; i++) {
212 1.1 jakllsch cic = &sc->sc_iic[i];
213 1.1 jakllsch
214 1.1 jakllsch cic->cic_sc = sc;
215 1.1 jakllsch if(bus_space_subregion(sc->sc_memt, sc->sc_memh, I2C_BASE + (I2C_SIZE * i), I2C_SIZE, &cic->cic_regh))
216 1.1 jakllsch panic("failed to subregion i2c");
217 1.1 jakllsch
218 1.1 jakllsch mutex_init(&cic->cic_busmutex, MUTEX_DRIVER, IPL_NONE);
219 1.1 jakllsch cic->cic_i2c.ic_cookie = cic;
220 1.1 jakllsch cic->cic_i2c.ic_acquire_bus = coram_iic_acquire_bus;
221 1.1 jakllsch cic->cic_i2c.ic_release_bus = coram_iic_release_bus;
222 1.1 jakllsch cic->cic_i2c.ic_exec = coram_iic_exec;
223 1.1 jakllsch
224 1.1 jakllsch #if 1
225 1.1 jakllsch /* attach iic(4) */
226 1.1 jakllsch memset(&iba, 0, sizeof(iba));
227 1.1 jakllsch iba.iba_tag = &cic->cic_i2c;
228 1.1 jakllsch iba.iba_type = I2C_TYPE_SMBUS;
229 1.2 jmcneill cic->cic_i2cdev = config_found_ia(self, "i2cbus",
230 1.2 jmcneill &iba, iicbus_print);
231 1.1 jakllsch #endif
232 1.1 jakllsch }
233 1.1 jakllsch
234 1.1 jakllsch /* HVR1250 GPIO */
235 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh, 0x110010);
236 1.1 jakllsch #if 1
237 1.1 jakllsch value &= ~0x00010001;
238 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, 0x110010, value);
239 1.1 jakllsch delay(5000);
240 1.1 jakllsch #endif
241 1.1 jakllsch value |= 0x00010001;
242 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, 0x110010, value);
243 1.1 jakllsch
244 1.1 jakllsch #if 0
245 1.1 jakllsch int i;
246 1.1 jakllsch uint8_t foo[256];
247 1.1 jakllsch uint8_t bar;
248 1.1 jakllsch bar = 0;
249 1.1 jakllsch // seeprom_bootstrap_read(&sc->sc_i2c, 0x50, 0, 256, foo, 256);
250 1.1 jakllsch
251 1.1 jakllsch iic_acquire_bus(&sc->sc_i2c, I2C_F_POLL);
252 1.1 jakllsch iic_exec(&sc->sc_i2c, I2C_OP_READ_WITH_STOP, 0x50, &bar, 1, foo, 256, I2C_F_POLL);
253 1.1 jakllsch iic_release_bus(&sc->sc_i2c, I2C_F_POLL);
254 1.1 jakllsch
255 1.1 jakllsch printf("\n");
256 1.1 jakllsch for ( i = 0; i < 256; i++) {
257 1.1 jakllsch if ( (i % 8) == 0 )
258 1.1 jakllsch printf("%02x: ", i);
259 1.1 jakllsch
260 1.1 jakllsch printf("%02x", foo[i]);
261 1.1 jakllsch
262 1.1 jakllsch if ( (i % 8) == 7 )
263 1.1 jakllsch printf("\n");
264 1.1 jakllsch else
265 1.1 jakllsch printf(" ");
266 1.1 jakllsch }
267 1.1 jakllsch printf("\n");
268 1.1 jakllsch #endif
269 1.1 jakllsch
270 1.1 jakllsch sc->sc_demod = cx24227_open(sc->sc_dev, &sc->sc_iic[0].cic_i2c, 0x19);
271 1.2 jmcneill if (sc->sc_demod == NULL)
272 1.2 jmcneill aprint_error_dev(self, "couldn't open cx24227\n");
273 1.1 jakllsch sc->sc_tuner = mt2131_open(sc->sc_dev, &sc->sc_iic[0].cic_i2c, 0x61);
274 1.2 jmcneill if (sc->sc_tuner == NULL)
275 1.2 jmcneill aprint_error_dev(self, "couldn't open mt2131\n");
276 1.1 jakllsch
277 1.1 jakllsch coram_mpeg_attach(sc);
278 1.1 jakllsch
279 1.1 jakllsch if (!pmf_device_register(self, NULL, coram_resume))
280 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
281 1.1 jakllsch
282 1.1 jakllsch return;
283 1.1 jakllsch }
284 1.1 jakllsch
285 1.1 jakllsch static int
286 1.2 jmcneill coram_detach(device_t self, int flags)
287 1.2 jmcneill {
288 1.2 jmcneill struct coram_softc *sc = device_private(self);
289 1.2 jmcneill struct coram_iic_softc *cic;
290 1.2 jmcneill unsigned int i;
291 1.2 jmcneill int error;
292 1.2 jmcneill
293 1.2 jmcneill error = coram_mpeg_detach(sc, flags);
294 1.2 jmcneill if (error)
295 1.2 jmcneill return error;
296 1.2 jmcneill
297 1.2 jmcneill if (sc->sc_tuner)
298 1.2 jmcneill mt2131_close(sc->sc_tuner);
299 1.2 jmcneill if (sc->sc_demod)
300 1.2 jmcneill cx24227_close(sc->sc_demod);
301 1.2 jmcneill for (i = 0; i < I2C_NUM; i++) {
302 1.2 jmcneill cic = &sc->sc_iic[i];
303 1.2 jmcneill if (cic->cic_i2cdev)
304 1.2 jmcneill config_detach(cic->cic_i2cdev, flags);
305 1.2 jmcneill mutex_destroy(&cic->cic_busmutex);
306 1.2 jmcneill }
307 1.2 jmcneill pmf_device_deregister(self);
308 1.2 jmcneill
309 1.2 jmcneill if (sc->sc_mems)
310 1.2 jmcneill bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mems);
311 1.2 jmcneill if (sc->sc_ih)
312 1.2 jmcneill pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
313 1.2 jmcneill
314 1.2 jmcneill return 0;
315 1.2 jmcneill }
316 1.2 jmcneill
317 1.2 jmcneill static void
318 1.2 jmcneill coram_childdet(device_t self, device_t child)
319 1.2 jmcneill {
320 1.2 jmcneill struct coram_softc *sc = device_private(self);
321 1.2 jmcneill struct coram_iic_softc *cic;
322 1.2 jmcneill unsigned int i;
323 1.2 jmcneill
324 1.2 jmcneill if (sc->sc_dtvdev == child)
325 1.2 jmcneill sc->sc_dtvdev = NULL;
326 1.2 jmcneill
327 1.2 jmcneill for (i = 0; i < I2C_NUM; i++) {
328 1.2 jmcneill cic = &sc->sc_iic[i];
329 1.2 jmcneill if (cic->cic_i2cdev == child)
330 1.2 jmcneill cic->cic_i2cdev = NULL;
331 1.2 jmcneill }
332 1.2 jmcneill }
333 1.2 jmcneill
334 1.2 jmcneill static int
335 1.1 jakllsch coram_intr(void *v)
336 1.1 jakllsch {
337 1.1 jakllsch device_t self = v;
338 1.1 jakllsch struct coram_softc *sc;
339 1.1 jakllsch uint32_t val;
340 1.1 jakllsch
341 1.1 jakllsch sc = device_private(self);
342 1.1 jakllsch
343 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSTAT );
344 1.1 jakllsch if (val == 0)
345 1.1 jakllsch return 0; /* not ours */
346 1.1 jakllsch
347 1.1 jakllsch /* vid c */
348 1.1 jakllsch if (val & __BIT(2))
349 1.1 jakllsch coram_mpeg_intr(sc);
350 1.1 jakllsch
351 1.1 jakllsch if (val & ~__BIT(2))
352 1.1 jakllsch printf("%s %08x\n", __func__, val);
353 1.1 jakllsch
354 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_STAT, val);
355 1.1 jakllsch
356 1.1 jakllsch return 1;
357 1.1 jakllsch }
358 1.1 jakllsch
359 1.1 jakllsch #define CXDTV_TS_RISCI2 (1 << 4)
360 1.1 jakllsch #define CXDTV_TS_RISCI1 (1 << 0)
361 1.1 jakllsch
362 1.1 jakllsch #define CXDTV_TS_RISCI (CXDTV_TS_RISCI1|CXDTV_TS_RISCI2)
363 1.1 jakllsch
364 1.1 jakllsch static int
365 1.1 jakllsch coram_mpeg_intr(struct coram_softc *sc)
366 1.1 jakllsch {
367 1.1 jakllsch struct dtv_payload payload;
368 1.1 jakllsch uint32_t s, m, v;
369 1.1 jakllsch int i;
370 1.1 jakllsch
371 1.1 jakllsch s = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_INT_STAT);
372 1.1 jakllsch m = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK);
373 1.1 jakllsch
374 1.1 jakllsch if ((s & m) == 0)
375 1.1 jakllsch return 0;
376 1.1 jakllsch
377 1.1 jakllsch if ( (s & ~CXDTV_TS_RISCI) != 0 ) {
378 1.1 jakllsch printf("%s: unexpected TS IS %08x\n",
379 1.1 jakllsch device_xname(sc->sc_dev), s);
380 1.1 jakllsch
381 1.1 jakllsch printf("cmds:\n");
382 1.1 jakllsch for(i = 0; i < 20; i++)
383 1.1 jakllsch {
384 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, 0x10140 +(i*4));
385 1.1 jakllsch printf("%06x %08x\n", 0x10140+(i*4), v);
386 1.1 jakllsch }
387 1.1 jakllsch }
388 1.1 jakllsch
389 1.1 jakllsch if ((s & CXDTV_TS_RISCI1) == CXDTV_TS_RISCI1) {
390 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
391 1.1 jakllsch 0, CORAM_TS_PKTSIZE,
392 1.1 jakllsch BUS_DMASYNC_POSTREAD);
393 1.1 jakllsch payload.data = KERNADDR(sc->sc_dma);
394 1.1 jakllsch payload.size = CORAM_TS_PKTSIZE;
395 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
396 1.1 jakllsch }
397 1.1 jakllsch
398 1.1 jakllsch if ((s & CXDTV_TS_RISCI2) == CXDTV_TS_RISCI2) {
399 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
400 1.1 jakllsch CORAM_TS_PKTSIZE, CORAM_TS_PKTSIZE,
401 1.1 jakllsch BUS_DMASYNC_POSTREAD);
402 1.1 jakllsch payload.data = (char *)(KERNADDR(sc->sc_dma)) + (uintptr_t)CORAM_TS_PKTSIZE;
403 1.1 jakllsch payload.size = CORAM_TS_PKTSIZE;
404 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
405 1.1 jakllsch }
406 1.1 jakllsch
407 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_INT_STAT, s);
408 1.1 jakllsch
409 1.1 jakllsch return 1;
410 1.1 jakllsch }
411 1.1 jakllsch
412 1.1 jakllsch static bool
413 1.1 jakllsch coram_resume(device_t dv, const pmf_qual_t *qual)
414 1.1 jakllsch {
415 1.1 jakllsch struct coram_softc *sc;
416 1.1 jakllsch sc = device_private(dv);
417 1.1 jakllsch
418 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
419 1.1 jakllsch
420 1.1 jakllsch return true;
421 1.1 jakllsch }
422 1.1 jakllsch
423 1.1 jakllsch static int
424 1.1 jakllsch coram_iic_acquire_bus(void *cookie, int flags)
425 1.1 jakllsch {
426 1.1 jakllsch struct coram_iic_softc *cic;
427 1.1 jakllsch
428 1.1 jakllsch cic = cookie;
429 1.1 jakllsch
430 1.1 jakllsch if (flags & I2C_F_POLL) {
431 1.1 jakllsch while (mutex_tryenter(&cic->cic_busmutex) == 0)
432 1.1 jakllsch delay(50);
433 1.1 jakllsch return 0;
434 1.1 jakllsch }
435 1.1 jakllsch
436 1.1 jakllsch mutex_enter(&cic->cic_busmutex);
437 1.1 jakllsch
438 1.1 jakllsch return 0;
439 1.1 jakllsch }
440 1.1 jakllsch
441 1.1 jakllsch static void
442 1.1 jakllsch coram_iic_release_bus(void *cookie, int flags)
443 1.1 jakllsch {
444 1.1 jakllsch struct coram_iic_softc *cic;
445 1.1 jakllsch
446 1.1 jakllsch cic = cookie;
447 1.1 jakllsch
448 1.1 jakllsch mutex_exit(&cic->cic_busmutex);
449 1.1 jakllsch
450 1.1 jakllsch return;
451 1.1 jakllsch }
452 1.1 jakllsch
453 1.1 jakllsch /* I2C Bus */
454 1.1 jakllsch
455 1.1 jakllsch #define I2C_ADDR 0x0000
456 1.1 jakllsch #define I2C_WDATA 0x0004
457 1.1 jakllsch #define I2C_CTRL 0x0008
458 1.1 jakllsch #define I2C_RDATA 0x000c
459 1.1 jakllsch #define I2C_STAT 0x0010
460 1.1 jakllsch
461 1.1 jakllsch #define I2C_EXTEND (1 << 3)
462 1.1 jakllsch #define I2C_NOSTOP (1 << 4)
463 1.1 jakllsch
464 1.1 jakllsch static int
465 1.1 jakllsch coram_iic_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
466 1.1 jakllsch const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
467 1.1 jakllsch {
468 1.1 jakllsch struct coram_iic_softc *cic;
469 1.1 jakllsch int ret;
470 1.1 jakllsch
471 1.1 jakllsch cic = cookie;
472 1.1 jakllsch
473 1.1 jakllsch if(cmdlen) {
474 1.1 jakllsch ret = coram_iic_write(cic, op, addr, cmdbuf, cmdlen, buf, len, flags);
475 1.1 jakllsch if(ret)
476 1.1 jakllsch return ret;
477 1.1 jakllsch }
478 1.1 jakllsch
479 1.1 jakllsch if(len) {
480 1.1 jakllsch ret = coram_iic_read(cic, op, addr, cmdbuf, cmdlen, buf, len, flags);
481 1.1 jakllsch if(ret)
482 1.1 jakllsch return ret;
483 1.1 jakllsch }
484 1.1 jakllsch
485 1.1 jakllsch
486 1.1 jakllsch return 0;
487 1.1 jakllsch
488 1.1 jakllsch }
489 1.1 jakllsch
490 1.1 jakllsch static int
491 1.1 jakllsch coram_iic_read(struct coram_iic_softc *cic, i2c_op_t op, i2c_addr_t addr,
492 1.1 jakllsch const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
493 1.1 jakllsch {
494 1.1 jakllsch uint8_t *rb;
495 1.1 jakllsch uint32_t ctrl;
496 1.1 jakllsch int bn;
497 1.1 jakllsch
498 1.1 jakllsch rb = buf;
499 1.1 jakllsch
500 1.1 jakllsch for ( bn = 0; bn < len; bn++) {
501 1.1 jakllsch ctrl = (0x9d << 24) | (1 << 12) | (1 << 2) | 1;
502 1.1 jakllsch if ( bn < len - 1 )
503 1.1 jakllsch ctrl |= I2C_NOSTOP | I2C_EXTEND;
504 1.1 jakllsch
505 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_ADDR, addr<<25);
506 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_CTRL, ctrl);
507 1.1 jakllsch
508 1.1 jakllsch while((bus_space_read_4(cic->cic_sc->sc_memt, cic->cic_regh,
509 1.1 jakllsch I2C_STAT) & 0x02)) {
510 1.1 jakllsch delay(25);
511 1.1 jakllsch }
512 1.1 jakllsch if((bus_space_read_4(cic->cic_sc->sc_memt, cic->cic_regh,
513 1.1 jakllsch I2C_STAT) & 0x01) == 0x00) {
514 1.1 jakllsch // printf("%s %d no ack\n", __func__, bn);
515 1.1 jakllsch return EIO;
516 1.1 jakllsch }
517 1.1 jakllsch
518 1.1 jakllsch rb[bn] = bus_space_read_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_RDATA);
519 1.1 jakllsch
520 1.1 jakllsch }
521 1.1 jakllsch
522 1.1 jakllsch return 0;
523 1.1 jakllsch }
524 1.1 jakllsch
525 1.1 jakllsch static int
526 1.1 jakllsch coram_iic_write(struct coram_iic_softc *cic, i2c_op_t op, i2c_addr_t addr,
527 1.1 jakllsch const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
528 1.1 jakllsch {
529 1.1 jakllsch const uint8_t *wb;
530 1.1 jakllsch uint32_t wdata, addrreg, ctrl;
531 1.1 jakllsch int bn;
532 1.1 jakllsch
533 1.1 jakllsch wb = cmdbuf;
534 1.1 jakllsch
535 1.1 jakllsch addrreg = (addr << 25) | wb[0];
536 1.1 jakllsch wdata = wb[0];
537 1.1 jakllsch ctrl = (0x9d << 24) | (1 << 12) | (1 << 2);
538 1.1 jakllsch
539 1.1 jakllsch if ( cmdlen > 1 )
540 1.1 jakllsch ctrl |= I2C_NOSTOP | I2C_EXTEND;
541 1.1 jakllsch else if (len)
542 1.1 jakllsch ctrl |= I2C_NOSTOP;
543 1.1 jakllsch
544 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_ADDR, addrreg);
545 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_WDATA, wdata);
546 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_CTRL, ctrl);
547 1.1 jakllsch
548 1.1 jakllsch while((bus_space_read_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_STAT) & 0x02)) {
549 1.1 jakllsch delay(25); }
550 1.1 jakllsch
551 1.1 jakllsch for ( bn = 1; bn < cmdlen; bn++) {
552 1.1 jakllsch ctrl = (0x9d << 24) | (1 << 12) | (1 << 2);
553 1.1 jakllsch wdata = wb[bn];
554 1.1 jakllsch
555 1.1 jakllsch if ( bn < cmdlen - 1 )
556 1.1 jakllsch ctrl |= I2C_NOSTOP | I2C_EXTEND;
557 1.1 jakllsch else if (len)
558 1.1 jakllsch ctrl |= I2C_NOSTOP;
559 1.1 jakllsch
560 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_ADDR, addrreg);
561 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_WDATA, wdata);
562 1.1 jakllsch bus_space_write_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_CTRL, ctrl);
563 1.1 jakllsch
564 1.1 jakllsch while((bus_space_read_4(cic->cic_sc->sc_memt, cic->cic_regh, I2C_STAT) & 0x02)) {
565 1.1 jakllsch delay(25); }
566 1.1 jakllsch }
567 1.1 jakllsch
568 1.1 jakllsch return 0;
569 1.1 jakllsch }
570 1.1 jakllsch
571 1.1 jakllsch static int
572 1.1 jakllsch coram_mpeg_attach(struct coram_softc *sc)
573 1.1 jakllsch {
574 1.1 jakllsch struct dtv_attach_args daa;
575 1.1 jakllsch struct coram_sram_ch *ch;
576 1.1 jakllsch
577 1.1 jakllsch ch = &coram_sram_chs[CORAM_SRAM_CH6];
578 1.1 jakllsch
579 1.1 jakllsch sc->sc_riscbufsz = ch->csc_riscsz;
580 1.1 jakllsch sc->sc_riscbuf = kmem_alloc(ch->csc_riscsz, KM_SLEEP);
581 1.1 jakllsch
582 1.1 jakllsch if ( sc->sc_riscbuf == NULL )
583 1.1 jakllsch panic("riscbuf null");
584 1.1 jakllsch
585 1.1 jakllsch coram_mpeg_reset(sc);
586 1.1 jakllsch
587 1.1 jakllsch daa.hw = &coram_dtv_if;
588 1.1 jakllsch daa.priv = sc;
589 1.1 jakllsch
590 1.1 jakllsch sc->sc_tsbuf = NULL;
591 1.1 jakllsch
592 1.1 jakllsch sc->sc_dtvdev = config_found_ia(sc->sc_dev, "dtvbus", &daa, dtv_print);
593 1.1 jakllsch
594 1.1 jakllsch return (sc->sc_dtvdev != NULL);
595 1.1 jakllsch }
596 1.1 jakllsch
597 1.2 jmcneill static int
598 1.2 jmcneill coram_mpeg_detach(struct coram_softc *sc, int flags)
599 1.2 jmcneill {
600 1.2 jmcneill struct coram_sram_ch *ch = &coram_sram_chs[CORAM_SRAM_CH6];
601 1.2 jmcneill int error;
602 1.2 jmcneill
603 1.2 jmcneill if (sc->sc_dtvdev) {
604 1.2 jmcneill error = config_detach(sc->sc_dtvdev, flags);
605 1.2 jmcneill if (error)
606 1.2 jmcneill return error;
607 1.2 jmcneill }
608 1.2 jmcneill if (sc->sc_riscbuf) {
609 1.2 jmcneill kmem_free(sc->sc_riscbuf, ch->csc_riscsz);
610 1.2 jmcneill }
611 1.2 jmcneill
612 1.2 jmcneill return 0;
613 1.2 jmcneill }
614 1.1 jakllsch
615 1.1 jakllsch static void
616 1.1 jakllsch coram_dtv_get_devinfo(void *cookie, struct dvb_frontend_info *info)
617 1.1 jakllsch {
618 1.1 jakllsch memset(info, 0, sizeof(*info));
619 1.1 jakllsch strlcpy(info->name, "CX23885", sizeof(info->name));
620 1.1 jakllsch info->type = FE_ATSC;
621 1.1 jakllsch info->frequency_min = 54000000;
622 1.1 jakllsch info->frequency_max = 858000000;
623 1.1 jakllsch info->frequency_stepsize = 62500;
624 1.1 jakllsch info->caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB;
625 1.1 jakllsch }
626 1.1 jakllsch
627 1.1 jakllsch static int
628 1.1 jakllsch coram_dtv_open(void *cookie, int flags)
629 1.1 jakllsch {
630 1.1 jakllsch struct coram_softc *sc = cookie;
631 1.1 jakllsch
632 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
633 1.1 jakllsch
634 1.1 jakllsch //KASSERT(sc->sc_tsbuf == NULL);
635 1.1 jakllsch
636 1.2 jmcneill if (sc->sc_tuner == NULL || sc->sc_demod == NULL)
637 1.2 jmcneill return ENXIO;
638 1.2 jmcneill
639 1.1 jakllsch coram_mpeg_reset(sc);
640 1.1 jakllsch
641 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
642 1.1 jakllsch sc->sc_tsbuf = coram_mpeg_malloc(sc, CORAM_TS_PKTSIZE * 2);
643 1.1 jakllsch
644 1.1 jakllsch if (sc->sc_tsbuf == NULL)
645 1.1 jakllsch return ENOMEM;
646 1.1 jakllsch
647 1.1 jakllsch return 0;
648 1.1 jakllsch }
649 1.1 jakllsch
650 1.1 jakllsch static void
651 1.1 jakllsch coram_dtv_close(void *cookie)
652 1.1 jakllsch {
653 1.1 jakllsch struct coram_softc *sc = cookie;
654 1.1 jakllsch
655 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
656 1.1 jakllsch
657 1.1 jakllsch coram_mpeg_halt(sc);
658 1.1 jakllsch
659 1.1 jakllsch if (sc->sc_tsbuf != NULL) {
660 1.1 jakllsch coram_mpeg_free(sc, sc->sc_tsbuf);
661 1.1 jakllsch sc->sc_tsbuf = NULL;
662 1.1 jakllsch }
663 1.1 jakllsch }
664 1.1 jakllsch
665 1.1 jakllsch static int
666 1.1 jakllsch coram_dtv_set_tuner(void *cookie, const struct dvb_frontend_parameters *params)
667 1.1 jakllsch {
668 1.1 jakllsch struct coram_softc *sc = cookie;
669 1.1 jakllsch
670 1.1 jakllsch KASSERT(sc->sc_tuner != NULL);
671 1.1 jakllsch mt2131_tune_dtv(sc->sc_tuner, params);
672 1.1 jakllsch KASSERT(sc->sc_demod != NULL);
673 1.3 jmcneill return cx24227_set_modulation(sc->sc_demod, params->u.vsb.modulation);
674 1.1 jakllsch }
675 1.1 jakllsch
676 1.1 jakllsch static fe_status_t
677 1.1 jakllsch coram_dtv_get_status(void *cookie)
678 1.1 jakllsch {
679 1.3 jmcneill struct coram_softc *sc = cookie;
680 1.3 jmcneill
681 1.3 jmcneill if (sc->sc_demod == NULL)
682 1.3 jmcneill return ENXIO;
683 1.3 jmcneill
684 1.3 jmcneill return cx24227_get_dtv_status(sc->sc_demod);;
685 1.1 jakllsch }
686 1.1 jakllsch
687 1.1 jakllsch static uint16_t
688 1.1 jakllsch coram_dtv_get_signal_strength(void *cookie)
689 1.1 jakllsch {
690 1.1 jakllsch return 0;
691 1.1 jakllsch }
692 1.1 jakllsch
693 1.1 jakllsch static uint16_t
694 1.1 jakllsch coram_dtv_get_snr(void *cookie)
695 1.1 jakllsch {
696 1.1 jakllsch return 0;
697 1.1 jakllsch }
698 1.1 jakllsch
699 1.1 jakllsch static int
700 1.1 jakllsch coram_dtv_start_transfer(void *cookie)
701 1.1 jakllsch {
702 1.1 jakllsch struct coram_softc *sc = cookie;
703 1.1 jakllsch
704 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
705 1.1 jakllsch
706 1.1 jakllsch coram_mpeg_trigger(sc, sc->sc_tsbuf);
707 1.1 jakllsch
708 1.1 jakllsch return 0;
709 1.1 jakllsch }
710 1.1 jakllsch
711 1.1 jakllsch static int
712 1.1 jakllsch coram_dtv_stop_transfer(void *cookie)
713 1.1 jakllsch {
714 1.1 jakllsch struct coram_softc *sc = cookie;
715 1.1 jakllsch
716 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
717 1.1 jakllsch
718 1.1 jakllsch coram_mpeg_halt(sc);
719 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK, 0);
720 1.1 jakllsch
721 1.1 jakllsch return 0;
722 1.1 jakllsch }
723 1.1 jakllsch
724 1.1 jakllsch
725 1.1 jakllsch static int
726 1.1 jakllsch coram_mpeg_reset(struct coram_softc *sc)
727 1.1 jakllsch {
728 1.1 jakllsch uint32_t v;
729 1.1 jakllsch
730 1.1 jakllsch v = (uint32_t)-1;
731 1.1 jakllsch
732 1.1 jakllsch /* hold RISC in reset */
733 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, DEV_CNTRL2, 0);
734 1.1 jakllsch
735 1.1 jakllsch /* disable fifo + risc */
736 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_DMA_CTL, 0);
737 1.1 jakllsch
738 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK, 0);
739 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK, 0);
740 1.1 jakllsch
741 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_STAT, 0);
742 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_INT_STAT, 0);
743 1.1 jakllsch
744 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
745 1.1 jakllsch
746 1.1 jakllsch return 0;
747 1.1 jakllsch }
748 1.1 jakllsch
749 1.1 jakllsch static void *
750 1.1 jakllsch coram_mpeg_malloc(struct coram_softc *sc, size_t size)
751 1.1 jakllsch {
752 1.1 jakllsch struct coram_dma *p;
753 1.1 jakllsch int err;
754 1.1 jakllsch
755 1.1 jakllsch p = kmem_alloc(sizeof(struct coram_dma), KM_SLEEP);
756 1.1 jakllsch if ( p == NULL )
757 1.1 jakllsch return NULL;
758 1.1 jakllsch err = coram_allocmem(sc, size, 16, p);
759 1.1 jakllsch if (err) {
760 1.1 jakllsch kmem_free(p, sizeof(struct coram_dma));
761 1.1 jakllsch return NULL;
762 1.1 jakllsch }
763 1.1 jakllsch
764 1.1 jakllsch p->next = sc->sc_dma;
765 1.1 jakllsch sc->sc_dma = p;
766 1.1 jakllsch
767 1.1 jakllsch return KERNADDR(p);
768 1.1 jakllsch }
769 1.1 jakllsch
770 1.1 jakllsch static int
771 1.1 jakllsch coram_allocmem(struct coram_softc *sc, size_t size, size_t align,
772 1.1 jakllsch struct coram_dma *p)
773 1.1 jakllsch {
774 1.1 jakllsch int err;
775 1.1 jakllsch
776 1.1 jakllsch p->size = size;
777 1.1 jakllsch err = bus_dmamem_alloc(sc->sc_dmat, p->size, align, 0,
778 1.1 jakllsch p->segs, sizeof(p->segs) / sizeof(p->segs[0]),
779 1.1 jakllsch &p->nsegs, BUS_DMA_NOWAIT);
780 1.1 jakllsch if (err)
781 1.1 jakllsch return err;
782 1.1 jakllsch err = bus_dmamem_map(sc->sc_dmat, p->segs, p->nsegs, p->size,
783 1.1 jakllsch &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
784 1.1 jakllsch if (err)
785 1.1 jakllsch goto free;
786 1.1 jakllsch err = bus_dmamap_create(sc->sc_dmat, p->size, 1, p->size, 0,
787 1.1 jakllsch BUS_DMA_NOWAIT, &p->map);
788 1.1 jakllsch if (err)
789 1.1 jakllsch goto unmap;
790 1.1 jakllsch err = bus_dmamap_load(sc->sc_dmat, p->map, p->addr, p->size, NULL,
791 1.1 jakllsch BUS_DMA_NOWAIT);
792 1.1 jakllsch if (err)
793 1.1 jakllsch goto destroy;
794 1.1 jakllsch
795 1.1 jakllsch return 0;
796 1.1 jakllsch destroy:
797 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
798 1.1 jakllsch unmap:
799 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
800 1.1 jakllsch free:
801 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
802 1.1 jakllsch
803 1.1 jakllsch return err;
804 1.1 jakllsch }
805 1.1 jakllsch
806 1.1 jakllsch static int
807 1.1 jakllsch coram_mpeg_halt(struct coram_softc *sc)
808 1.1 jakllsch {
809 1.1 jakllsch uint32_t v;
810 1.1 jakllsch
811 1.1 jakllsch device_printf(sc->sc_dev, "%s\n", __func__);
812 1.1 jakllsch
813 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_DMA_CTL, 0);
814 1.1 jakllsch
815 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK);
816 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK,
817 1.1 jakllsch v & __BIT(2));
818 1.1 jakllsch
819 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK);
820 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK,
821 1.1 jakllsch v & 0);
822 1.1 jakllsch
823 1.1 jakllsch return 0;
824 1.1 jakllsch }
825 1.1 jakllsch
826 1.1 jakllsch static void
827 1.1 jakllsch coram_mpeg_free(struct coram_softc *sc, void *addr)
828 1.1 jakllsch {
829 1.1 jakllsch struct coram_dma *p;
830 1.1 jakllsch struct coram_dma **pp;
831 1.1 jakllsch
832 1.1 jakllsch for (pp = &sc->sc_dma; (p = *pp) != NULL; pp = &p->next)
833 1.1 jakllsch if (KERNADDR(p) == addr) {
834 1.1 jakllsch coram_freemem(sc, p);
835 1.1 jakllsch *pp = p->next;
836 1.1 jakllsch kmem_free(p, sizeof(struct coram_dma));
837 1.1 jakllsch return;
838 1.1 jakllsch }
839 1.1 jakllsch
840 1.1 jakllsch printf("%s: %p is already free\n", device_xname(sc->sc_dev), addr);
841 1.1 jakllsch return;
842 1.1 jakllsch }
843 1.1 jakllsch
844 1.1 jakllsch static int
845 1.1 jakllsch coram_freemem(struct coram_softc *sc, struct coram_dma *p)
846 1.1 jakllsch {
847 1.1 jakllsch bus_dmamap_unload(sc->sc_dmat, p->map);
848 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
849 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
850 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
851 1.1 jakllsch
852 1.1 jakllsch return 0;
853 1.1 jakllsch }
854 1.1 jakllsch
855 1.1 jakllsch static int
856 1.1 jakllsch coram_mpeg_trigger(struct coram_softc *sc, void *buf)
857 1.1 jakllsch {
858 1.1 jakllsch struct coram_dma *p;
859 1.1 jakllsch struct coram_sram_ch *ch;
860 1.1 jakllsch uint32_t v;
861 1.1 jakllsch
862 1.1 jakllsch ch = &coram_sram_chs[CORAM_SRAM_CH6];
863 1.1 jakllsch
864 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != buf; p = p->next)
865 1.1 jakllsch continue;
866 1.1 jakllsch if (p == NULL) {
867 1.1 jakllsch printf("%s: coram_mpeg_trigger: bad addr %p\n",
868 1.1 jakllsch device_xname(sc->sc_dev), buf);
869 1.1 jakllsch return ENOENT;
870 1.1 jakllsch }
871 1.1 jakllsch
872 1.1 jakllsch /* disable fifo + risc */
873 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_DMA_CTL, 0);
874 1.1 jakllsch
875 1.1 jakllsch coram_risc_buffer(sc, CORAM_TS_PKTSIZE, 1);
876 1.1 jakllsch coram_sram_ch_setup(sc, ch, CORAM_TS_PKTSIZE);
877 1.1 jakllsch
878 1.1 jakllsch /* let me hope this bit is the same as on the 2388[0-3] */
879 1.1 jakllsch /* software reset */
880 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_GEN_CTL, 0x0040);
881 1.1 jakllsch delay (100*1000);
882 1.1 jakllsch
883 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_LNGTH, CORAM_TS_PKTSIZE);
884 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_HW_SOP_CTL, 0x47 << 16 | 188 << 4);
885 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_TS_CLK_EN, 1);
886 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_VLD_MISC, 0);
887 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_GEN_CTL, 12);
888 1.1 jakllsch delay (100*1000);
889 1.1 jakllsch
890 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, PAD_CTRL);
891 1.1 jakllsch v &= ~0x4; /* Clear TS2_SOP_OE */
892 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PAD_CTRL, v);
893 1.1 jakllsch
894 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK);
895 1.1 jakllsch v |= 0x111111;
896 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_INT_MSK, v);
897 1.1 jakllsch
898 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_DMA_CTL);
899 1.1 jakllsch v |= 0x11; /* Enable RISC controller and FIFO */
900 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, VID_C_DMA_CTL, v);
901 1.1 jakllsch
902 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, DEV_CNTRL2);
903 1.1 jakllsch v |= __BIT(5); /* Enable RISC controller */
904 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, DEV_CNTRL2, v);
905 1.1 jakllsch
906 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK);
907 1.1 jakllsch v |= 0x001f00;
908 1.1 jakllsch v |= 0x04;
909 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, PCI_INT_MSK, v);
910 1.1 jakllsch
911 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_GEN_CTL);
912 1.1 jakllsch printf("%s, %06x %08x\n", __func__, VID_C_GEN_CTL, v);
913 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_SOP_STATUS);
914 1.1 jakllsch printf("%s, %06x %08x\n", __func__, VID_C_SOP_STATUS, v);
915 1.1 jakllsch delay(100*1000);
916 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_GEN_CTL);
917 1.1 jakllsch printf("%s, %06x %08x\n", __func__, VID_C_GEN_CTL, v);
918 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, VID_C_SOP_STATUS);
919 1.1 jakllsch printf("%s, %06x %08x\n", __func__, VID_C_SOP_STATUS, v);
920 1.1 jakllsch
921 1.1 jakllsch return 0;
922 1.1 jakllsch }
923 1.1 jakllsch
924 1.1 jakllsch static int
925 1.1 jakllsch coram_risc_buffer(struct coram_softc *sc, uint32_t bpl, uint32_t lines)
926 1.1 jakllsch {
927 1.1 jakllsch uint32_t *rm;
928 1.1 jakllsch uint32_t size;
929 1.1 jakllsch
930 1.1 jakllsch size = 1 + (bpl * lines) / PAGE_SIZE + lines;
931 1.1 jakllsch size += 2;
932 1.1 jakllsch
933 1.1 jakllsch if (sc->sc_riscbuf == NULL) {
934 1.1 jakllsch return ENOMEM;
935 1.1 jakllsch }
936 1.1 jakllsch
937 1.1 jakllsch rm = (uint32_t *)sc->sc_riscbuf;
938 1.1 jakllsch coram_risc_field(sc, rm, bpl);
939 1.1 jakllsch
940 1.1 jakllsch return 0;
941 1.1 jakllsch }
942 1.1 jakllsch
943 1.1 jakllsch static int
944 1.1 jakllsch coram_risc_field(struct coram_softc *sc, uint32_t *rm, uint32_t bpl)
945 1.1 jakllsch {
946 1.1 jakllsch struct coram_dma *p;
947 1.1 jakllsch
948 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != sc->sc_tsbuf; p = p->next)
949 1.1 jakllsch continue;
950 1.1 jakllsch if (p == NULL) {
951 1.1 jakllsch printf("%s: coram_risc_field: bad addr %p\n",
952 1.1 jakllsch device_xname(sc->sc_dev), sc->sc_tsbuf);
953 1.1 jakllsch return ENOENT;
954 1.1 jakllsch }
955 1.1 jakllsch
956 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
957 1.1 jakllsch
958 1.1 jakllsch rm = sc->sc_riscbuf;
959 1.1 jakllsch
960 1.1 jakllsch /* htole32 will be done when program is copied to chip sram */
961 1.1 jakllsch
962 1.1 jakllsch /* XXX */
963 1.1 jakllsch *(rm++) = (CX_RISC_SYNC|0);
964 1.1 jakllsch
965 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ1|bpl);
966 1.1 jakllsch *(rm++) = (DMAADDR(p) + 0 * bpl);
967 1.1 jakllsch *(rm++) = 0; /* high dword */
968 1.1 jakllsch
969 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ2|bpl);
970 1.1 jakllsch *(rm++) = (DMAADDR(p) + 1 * bpl);
971 1.1 jakllsch *(rm++) = 0;
972 1.1 jakllsch
973 1.1 jakllsch *(rm++) = (CX_RISC_JUMP|1);
974 1.1 jakllsch *(rm++) = (coram_sram_chs[CORAM_SRAM_CH6].csc_risc + 4);
975 1.1 jakllsch *(rm++) = 0;
976 1.1 jakllsch
977 1.1 jakllsch return 0;
978 1.1 jakllsch }
979 1.1 jakllsch
980 1.1 jakllsch static int
981 1.1 jakllsch coram_sram_ch_setup(struct coram_softc *sc, struct coram_sram_ch *csc,
982 1.1 jakllsch uint32_t bpl)
983 1.1 jakllsch {
984 1.1 jakllsch unsigned int i, lines;
985 1.1 jakllsch uint32_t cdt;
986 1.1 jakllsch
987 1.1 jakllsch /* XXX why round? */
988 1.1 jakllsch bpl = (bpl + 7) & ~7;
989 1.1 jakllsch cdt = csc->csc_cdt;
990 1.1 jakllsch lines = csc->csc_fifosz / bpl;
991 1.1 jakllsch printf("%s %d lines\n", __func__, lines);
992 1.1 jakllsch
993 1.1 jakllsch /* fill in CDT */
994 1.1 jakllsch for (i = 0; i < lines; i++) {
995 1.1 jakllsch #if 1
996 1.1 jakllsch printf("CDT ent %08x, %08x\n", cdt + (16 * i),
997 1.1 jakllsch csc->csc_fifo + (bpl * i));
998 1.1 jakllsch #endif
999 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1000 1.1 jakllsch cdt + (16 * i), csc->csc_fifo + (bpl * i));
1001 1.1 jakllsch }
1002 1.1 jakllsch
1003 1.1 jakllsch /* copy program */
1004 1.1 jakllsch /* converts program to little endian as it goes into sram */
1005 1.1 jakllsch bus_space_write_region_4(sc->sc_memt, sc->sc_memh,
1006 1.1 jakllsch csc->csc_risc, (void *)sc->sc_riscbuf, sc->sc_riscbufsz >> 2);
1007 1.1 jakllsch
1008 1.1 jakllsch /* fill in CMDS */
1009 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1010 1.1 jakllsch csc->csc_cmds + CMDS_O_IRPC, csc->csc_risc);
1011 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1012 1.1 jakllsch csc->csc_cmds + CMDS_O_IRPC + 4, 0);
1013 1.1 jakllsch
1014 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1015 1.1 jakllsch csc->csc_cmds + CMDS_O_CDTB, csc->csc_cdt);
1016 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1017 1.1 jakllsch csc->csc_cmds + CMDS_O_CDTS, (lines * 16) >> 3); /* XXX magic */
1018 1.1 jakllsch
1019 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1020 1.1 jakllsch csc->csc_cmds + CMDS_O_IQB, csc->csc_iq);
1021 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1022 1.1 jakllsch csc->csc_cmds + CMDS_O_IQS,
1023 1.1 jakllsch CMDS_IQS_ISRP | (csc->csc_iqsz >> 2) );
1024 1.1 jakllsch
1025 1.1 jakllsch /* zero rest of CMDS */
1026 1.1 jakllsch bus_space_set_region_4(sc->sc_memt, sc->sc_memh, 0x18, 0, 20);
1027 1.1 jakllsch
1028 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1029 1.1 jakllsch csc->csc_ptr1, csc->csc_fifo);
1030 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1031 1.1 jakllsch csc->csc_ptr2, cdt);
1032 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1033 1.1 jakllsch csc->csc_cnt2, (lines * 16) >> 3);
1034 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
1035 1.1 jakllsch csc->csc_cnt1, (bpl >> 3) - 1);
1036 1.1 jakllsch
1037 1.1 jakllsch return 0;
1038 1.1 jakllsch }
1039 1.2 jmcneill
1040 1.2 jmcneill MODULE(MODULE_CLASS_DRIVER, coram, "dtv,cx24227,mt2131");
1041 1.2 jmcneill
1042 1.2 jmcneill #ifdef _MODULE
1043 1.2 jmcneill #include "ioconf.c"
1044 1.2 jmcneill #endif
1045 1.2 jmcneill
1046 1.2 jmcneill static int
1047 1.2 jmcneill coram_modcmd(modcmd_t cmd, void *v)
1048 1.2 jmcneill {
1049 1.2 jmcneill int error = 0;
1050 1.2 jmcneill
1051 1.2 jmcneill switch (cmd) {
1052 1.2 jmcneill case MODULE_CMD_INIT:
1053 1.2 jmcneill #ifdef _MODULE
1054 1.2 jmcneill error = config_init_component(cfdriver_ioconf_coram,
1055 1.2 jmcneill cfattach_ioconf_coram, cfdata_ioconf_coram);
1056 1.2 jmcneill #endif
1057 1.2 jmcneill return error;
1058 1.2 jmcneill case MODULE_CMD_FINI:
1059 1.2 jmcneill #ifdef _MODULE
1060 1.2 jmcneill error = config_fini_component(cfdriver_ioconf_coram,
1061 1.2 jmcneill cfattach_ioconf_coram, cfdata_ioconf_coram);
1062 1.2 jmcneill #endif
1063 1.2 jmcneill return error;
1064 1.2 jmcneill default:
1065 1.2 jmcneill return ENOTTY;
1066 1.2 jmcneill }
1067 1.2 jmcneill }
1068