Home | History | Annotate | Line # | Download | only in pci
cs4280.c revision 1.1.2.1
      1  1.1.2.1  wrstuden /*	$NetBSD: cs4280.c,v 1.1.2.1 1999/12/27 18:35:14 wrstuden Exp $	*/
      2      1.1  augustss /*	$Tera: cs4280.c,v 1.24 1999/12/13 15:24:04 tacha Exp $	*/
      3      1.1  augustss 
      4      1.1  augustss /*
      5      1.1  augustss  * Copyright (c) 1999 Tatoku Ogaito.  All rights reserved.
      6      1.1  augustss  *
      7      1.1  augustss  * Redistribution and use in source and binary forms, with or without
      8      1.1  augustss  * modification, are permitted provided that the following conditions
      9      1.1  augustss  * are met:
     10      1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     11      1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     12      1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  augustss  *    documentation and/or other materials provided with the distribution.
     15      1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     16      1.1  augustss  *    must display the following acknowledgement:
     17      1.1  augustss  *	This product includes software developed by Tatoku Ogaito
     18      1.1  augustss  *	for the NetBSD Project.
     19      1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     20      1.1  augustss  *    derived from this software without specific prior written permission
     21      1.1  augustss  *
     22      1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23      1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26      1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27      1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28      1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29      1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30      1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31      1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32      1.1  augustss  */
     33      1.1  augustss 
     34      1.1  augustss /*
     35      1.1  augustss  * Cirrus Logic CS4280 (and maybe CS461x) driver.
     36      1.1  augustss  * Data sheets can be found
     37      1.1  augustss  * http://www.cirrus.com/ftp/pubs/4280.pdf
     38      1.1  augustss  * http://www.cirrus.com/ftp/pubs/4297.pdf
     39      1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.pdf
     40      1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.doc
     41      1.1  augustss  */
     42      1.1  augustss 
     43      1.1  augustss /*
     44      1.1  augustss  * TODO
     45      1.1  augustss  * Implement MIDI
     46      1.1  augustss  * Joystick support
     47      1.1  augustss  */
     48      1.1  augustss 
     49      1.1  augustss #ifdef CS4280_DEBUG
     50      1.1  augustss #define MIDI_READY
     51      1.1  augustss #endif
     52      1.1  augustss 
     53      1.1  augustss #ifdef MIDI_READY
     54      1.1  augustss #include "midi.h"
     55      1.1  augustss #endif
     56      1.1  augustss 
     57      1.1  augustss #if defined(CS4280_DEBUG)
     58      1.1  augustss #define DPRINTF(x)	    if (cs4280debug) printf x
     59      1.1  augustss #define DPRINTFN(n,x)	    if (cs4280debug>(n)) printf x
     60      1.1  augustss int cs4280debug = 0;
     61      1.1  augustss #else
     62      1.1  augustss #define DPRINTF(x)
     63      1.1  augustss #define DPRINTFN(n,x)
     64      1.1  augustss #endif
     65      1.1  augustss 
     66      1.1  augustss #include <sys/param.h>
     67      1.1  augustss #include <sys/systm.h>
     68      1.1  augustss #include <sys/kernel.h>
     69      1.1  augustss #include <sys/fcntl.h>
     70      1.1  augustss #include <sys/malloc.h>
     71      1.1  augustss #include <sys/device.h>
     72      1.1  augustss #include <sys/types.h>
     73      1.1  augustss #include <sys/systm.h>
     74      1.1  augustss 
     75      1.1  augustss #include <dev/pci/pcidevs.h>
     76      1.1  augustss #include <dev/pci/pcivar.h>
     77      1.1  augustss #include <dev/pci/cs4280reg.h>
     78      1.1  augustss #include <dev/pci/cs4280_image.h>
     79      1.1  augustss 
     80      1.1  augustss #include <sys/audioio.h>
     81      1.1  augustss #include <dev/audio_if.h>
     82      1.1  augustss #include <dev/midi_if.h>
     83      1.1  augustss #include <dev/mulaw.h>
     84      1.1  augustss #include <dev/auconv.h>
     85      1.1  augustss #include <dev/ic/ac97.h>
     86      1.1  augustss 
     87      1.1  augustss #include <machine/bus.h>
     88      1.1  augustss #include <machine/bswap.h>
     89      1.1  augustss 
     90      1.1  augustss #define CSCC_PCI_BA0 0x10
     91      1.1  augustss #define CSCC_PCI_BA1 0x14
     92      1.1  augustss 
     93      1.1  augustss struct cs4280_dma {
     94      1.1  augustss 	bus_dmamap_t map;
     95      1.1  augustss 	caddr_t addr;		/* real dma buffer */
     96      1.1  augustss 	caddr_t dum;		/* dummy buffer for audio driver */
     97      1.1  augustss 	bus_dma_segment_t segs[1];
     98      1.1  augustss 	int nsegs;
     99      1.1  augustss 	size_t size;
    100      1.1  augustss 	struct cs4280_dma *next;
    101      1.1  augustss };
    102      1.1  augustss #define DMAADDR(p) ((p)->map->dm_segs[0].ds_addr)
    103      1.1  augustss #define BUFADDR(p)  ((void *)((p)->dum))
    104      1.1  augustss #define KERNADDR(p) ((void *)((p)->addr))
    105      1.1  augustss 
    106      1.1  augustss /*
    107      1.1  augustss  * Software state
    108      1.1  augustss  */
    109      1.1  augustss struct cs4280_softc {
    110      1.1  augustss 	struct device	      sc_dev;
    111      1.1  augustss 
    112      1.1  augustss 	pci_intr_handle_t *   sc_ih;
    113      1.1  augustss 
    114      1.1  augustss 	/* I/O (BA0) */
    115      1.1  augustss 	bus_space_tag_t	      ba0t;
    116      1.1  augustss 	bus_space_handle_t    ba0h;
    117      1.1  augustss 
    118      1.1  augustss 	/* BA1 */
    119      1.1  augustss 	bus_space_tag_t	      ba1t;
    120      1.1  augustss 	bus_space_handle_t    ba1h;
    121      1.1  augustss 
    122      1.1  augustss 	/* DMA */
    123      1.1  augustss 	bus_dma_tag_t	 sc_dmatag;
    124      1.1  augustss 	struct cs4280_dma *sc_dmas;
    125      1.1  augustss 
    126      1.1  augustss 	void	(*sc_pintr)(void *);	/* dma completion intr handler */
    127      1.1  augustss 	void	*sc_parg;		/* arg for sc_intr() */
    128      1.1  augustss 	char	*sc_ps, *sc_pe, *sc_pn;
    129      1.1  augustss 	int	sc_pcount;
    130      1.1  augustss 	int	sc_pi;
    131      1.1  augustss 	struct	cs4280_dma *sc_pdma;
    132      1.1  augustss 	char	*sc_pbuf;
    133      1.1  augustss #ifdef DIAGNOSTIC
    134      1.1  augustss 	char	sc_prun;
    135      1.1  augustss #endif
    136      1.1  augustss 
    137      1.1  augustss 	void	(*sc_rintr)(void *);	/* dma completion intr handler */
    138      1.1  augustss 	void	*sc_rarg;		/* arg for sc_intr() */
    139      1.1  augustss 	char	*sc_rs, *sc_re, *sc_rn;
    140      1.1  augustss 	int	sc_rcount;
    141      1.1  augustss 	int	sc_ri;
    142      1.1  augustss 	struct	cs4280_dma *sc_rdma;
    143      1.1  augustss 	char	*sc_rbuf;
    144      1.1  augustss 	int	sc_rparam;		/* record format */
    145      1.1  augustss #ifdef DIAGNOSTIC
    146      1.1  augustss 	char	sc_rrun;
    147      1.1  augustss #endif
    148      1.1  augustss 
    149      1.1  augustss #if NMIDI > 0
    150      1.1  augustss 	void	(*sc_iintr)(void *, int); /* midi input ready handler */
    151      1.1  augustss 	void	(*sc_ointr)(void *);	  /* midi output ready handler */
    152      1.1  augustss 	void	*sc_arg;
    153      1.1  augustss #endif
    154      1.1  augustss 
    155      1.1  augustss 	u_int32_t pctl;
    156      1.1  augustss 	u_int32_t cctl;
    157      1.1  augustss 
    158      1.1  augustss 	struct ac97_codec_if *codec_if;
    159      1.1  augustss 	struct ac97_host_if host_if;
    160      1.1  augustss 
    161      1.1  augustss 	char	sc_suspend;
    162      1.1  augustss 	void   *sc_powerhook;		/* Power Hook */
    163      1.1  augustss 	u_int16_t  ac97_reg[CS4280_SAVE_REG_MAX + 1];	/* Save ac97 registers */
    164      1.1  augustss };
    165      1.1  augustss 
    166      1.1  augustss #define BA0READ4(sc, r) bus_space_read_4((sc)->ba0t, (sc)->ba0h, (r))
    167      1.1  augustss #define BA0WRITE4(sc, r, x) bus_space_write_4((sc)->ba0t, (sc)->ba0h, (r), (x))
    168      1.1  augustss #define BA1READ4(sc, r) bus_space_read_4((sc)->ba1t, (sc)->ba1h, (r))
    169      1.1  augustss #define BA1WRITE4(sc, r, x) bus_space_write_4((sc)->ba1t, (sc)->ba1h, (r), (x))
    170      1.1  augustss 
    171      1.1  augustss int	cs4280_match  __P((struct device *, struct cfdata *, void *));
    172      1.1  augustss void	cs4280_attach __P((struct device *, struct device *, void *));
    173      1.1  augustss int	cs4280_intr __P((void *));
    174      1.1  augustss void	cs4280_reset __P((void *));
    175      1.1  augustss int	cs4280_download_image __P((struct cs4280_softc *));
    176      1.1  augustss 
    177      1.1  augustss int cs4280_download(struct cs4280_softc *, u_int32_t *, u_int32_t, u_int32_t);
    178      1.1  augustss int cs4280_allocmem __P((struct cs4280_softc *, size_t, size_t,
    179      1.1  augustss 			 struct cs4280_dma *));
    180      1.1  augustss int cs4280_freemem __P((struct cs4280_softc *, struct cs4280_dma *));
    181      1.1  augustss 
    182      1.1  augustss #ifdef CS4280_DEBUG
    183      1.1  augustss int	cs4280_check_images   __P((struct cs4280_softc *));
    184      1.1  augustss int	cs4280_checkimage(struct cs4280_softc *, u_int32_t *, u_int32_t,
    185      1.1  augustss 			  u_int32_t);
    186      1.1  augustss #endif
    187      1.1  augustss 
    188      1.1  augustss struct cfattach clcs_ca = {
    189      1.1  augustss 	sizeof(struct cs4280_softc), cs4280_match, cs4280_attach
    190      1.1  augustss };
    191      1.1  augustss 
    192      1.1  augustss void	cs4280_init __P((struct cs4280_softc *, int));
    193      1.1  augustss int	cs4280_open __P((void *, int));
    194      1.1  augustss void	cs4280_close __P((void *));
    195      1.1  augustss 
    196      1.1  augustss int	cs4280_query_encoding __P((void *, struct audio_encoding *));
    197      1.1  augustss int	cs4280_set_params __P((void *, int, int, struct audio_params *, struct audio_params *));
    198      1.1  augustss int	cs4280_round_blocksize __P((void *, int));
    199      1.1  augustss 
    200      1.1  augustss int	cs4280_halt_output __P((void *));
    201      1.1  augustss int	cs4280_halt_input __P((void *));
    202      1.1  augustss 
    203      1.1  augustss int	cs4280_getdev __P((void *, struct audio_device *));
    204      1.1  augustss 
    205      1.1  augustss int	cs4280_mixer_set_port __P((void *, mixer_ctrl_t *));
    206      1.1  augustss int	cs4280_mixer_get_port __P((void *, mixer_ctrl_t *));
    207      1.1  augustss int	cs4280_query_devinfo __P((void *addr, mixer_devinfo_t *dip));
    208      1.1  augustss void   *cs4280_malloc __P((void *, int, size_t, int, int));
    209      1.1  augustss void	cs4280_free __P((void *, void *, int));
    210      1.1  augustss size_t	cs4280_round_buffersize __P((void *, int, size_t));
    211      1.1  augustss int	cs4280_mappage __P((void *, void *, int, int));
    212      1.1  augustss int	cs4280_get_props __P((void *));
    213      1.1  augustss int	cs4280_trigger_output __P((void *, void *, void *, int, void (*)(void *),
    214      1.1  augustss 	    void *, struct audio_params *));
    215      1.1  augustss int	cs4280_trigger_input __P((void *, void *, void *, int, void (*)(void *),
    216      1.1  augustss 	    void *, struct audio_params *));
    217      1.1  augustss 
    218      1.1  augustss 
    219      1.1  augustss void	cs4280_set_dac_rate  __P((struct cs4280_softc *, int ));
    220      1.1  augustss void	cs4280_set_adc_rate  __P((struct cs4280_softc *, int ));
    221      1.1  augustss int	cs4280_get_portnum_by_name __P((struct cs4280_softc *, char *, char *,
    222      1.1  augustss 					 char *));
    223      1.1  augustss int	cs4280_src_wait	 __P((struct cs4280_softc *));
    224      1.1  augustss int	cs4280_attach_codec __P((void *sc, struct ac97_codec_if *));
    225      1.1  augustss int	cs4280_read_codec __P((void *sc, u_int8_t a, u_int16_t *d));
    226      1.1  augustss int	cs4280_write_codec __P((void *sc, u_int8_t a, u_int16_t d));
    227      1.1  augustss void	cs4280_reset_codec __P((void *sc));
    228      1.1  augustss 
    229      1.1  augustss void	cs4280_power __P((int, void *));
    230      1.1  augustss 
    231      1.1  augustss #ifdef NEED_CLEAR_FIFOS
    232      1.1  augustss void	cs4280_clear_fifos __P((struct cs4280_softc *));
    233      1.1  augustss #endif
    234      1.1  augustss 
    235      1.1  augustss #if NMIDI > 0
    236      1.1  augustss void	cs4280_midi_close __P((void*));
    237      1.1  augustss void	cs4280_midi_getinfo __P((void *, struct midi_info *));
    238      1.1  augustss int	cs4280_midi_open __P((void *, int, void (*)(void *, int),
    239      1.1  augustss 			      void (*)(void *), void *));
    240      1.1  augustss int	cs4280_midi_output __P((void *, int));
    241      1.1  augustss #endif
    242      1.1  augustss 
    243      1.1  augustss struct audio_hw_if cs4280_hw_if = {
    244      1.1  augustss 	cs4280_open,
    245      1.1  augustss 	cs4280_close,
    246      1.1  augustss 	NULL,
    247      1.1  augustss 	cs4280_query_encoding,
    248      1.1  augustss 	cs4280_set_params,
    249      1.1  augustss 	cs4280_round_blocksize,
    250      1.1  augustss 	NULL,
    251      1.1  augustss 	NULL,
    252      1.1  augustss 	NULL,
    253      1.1  augustss 	NULL,
    254      1.1  augustss 	NULL,
    255      1.1  augustss 	cs4280_halt_output,
    256      1.1  augustss 	cs4280_halt_input,
    257      1.1  augustss 	NULL,
    258      1.1  augustss 	cs4280_getdev,
    259      1.1  augustss 	NULL,
    260      1.1  augustss 	cs4280_mixer_set_port,
    261      1.1  augustss 	cs4280_mixer_get_port,
    262      1.1  augustss 	cs4280_query_devinfo,
    263      1.1  augustss 	cs4280_malloc,
    264      1.1  augustss 	cs4280_free,
    265      1.1  augustss 	cs4280_round_buffersize,
    266      1.1  augustss 	cs4280_mappage,
    267      1.1  augustss 	cs4280_get_props,
    268      1.1  augustss 	cs4280_trigger_output,
    269      1.1  augustss 	cs4280_trigger_input,
    270      1.1  augustss };
    271      1.1  augustss 
    272      1.1  augustss #if NMIDI > 0
    273      1.1  augustss struct midi_hw_if cs4280_midi_hw_if = {
    274      1.1  augustss 	cs4280_midi_open,
    275      1.1  augustss 	cs4280_midi_close,
    276      1.1  augustss 	cs4280_midi_output,
    277      1.1  augustss 	cs4280_midi_getinfo,
    278      1.1  augustss 	0,
    279      1.1  augustss };
    280      1.1  augustss #endif
    281      1.1  augustss 
    282      1.1  augustss 
    283      1.1  augustss 
    284      1.1  augustss struct audio_device cs4280_device = {
    285      1.1  augustss 	"CS4280",
    286      1.1  augustss 	"",
    287      1.1  augustss 	"cs4280"
    288      1.1  augustss };
    289      1.1  augustss 
    290      1.1  augustss 
    291      1.1  augustss int
    292      1.1  augustss cs4280_match(parent, match, aux)
    293      1.1  augustss 	struct device *parent;
    294      1.1  augustss 	struct cfdata *match;
    295      1.1  augustss 	void *aux;
    296      1.1  augustss {
    297      1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    298      1.1  augustss 
    299      1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    300      1.1  augustss 		return (0);
    301      1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4280
    302      1.1  augustss #if 0  /* I can't confirm */
    303      1.1  augustss 	    || PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4610
    304      1.1  augustss #endif
    305      1.1  augustss 
    306      1.1  augustss 	   ) {
    307      1.1  augustss 		return (1);
    308      1.1  augustss 	}
    309      1.1  augustss 	return (0);
    310      1.1  augustss }
    311      1.1  augustss 
    312      1.1  augustss int
    313      1.1  augustss cs4280_read_codec(sc_, add, data)
    314      1.1  augustss 	void *sc_;
    315      1.1  augustss 	u_int8_t add;
    316      1.1  augustss 	u_int16_t *data;
    317      1.1  augustss {
    318      1.1  augustss 	struct cs4280_softc *sc = sc_;
    319      1.1  augustss 	int n;
    320      1.1  augustss 
    321      1.1  augustss 	DPRINTFN(5,("read_codec: add=0x%02x ", add));
    322      1.1  augustss 	/*
    323      1.1  augustss 	 * Make sure that there is not data sitting around from a preivous
    324      1.1  augustss 	 * uncompleted access.
    325      1.1  augustss 	 */
    326      1.1  augustss 	BA0READ4(sc, CS4280_ACSDA);
    327      1.1  augustss 
    328      1.1  augustss 	/* Set up AC97 control registers. */
    329      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCAD, add);
    330      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCDA, 0);
    331      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL,
    332      1.1  augustss 	    ACCTL_RSTN | ACCTL_ESYN | ACCTL_VFRM | ACCTL_CRW  | ACCTL_DCV );
    333      1.1  augustss 
    334      1.1  augustss 	if (cs4280_src_wait(sc) < 0) {
    335      1.1  augustss 		printf("%s: AC97 read prob. (DCV!=0) for add=0x%0x\n",
    336      1.1  augustss 		       sc->sc_dev.dv_xname, add);
    337      1.1  augustss 		return (1);
    338      1.1  augustss 	}
    339      1.1  augustss 
    340      1.1  augustss 	/* wait for valid status bit is active */
    341      1.1  augustss 	n = 0;
    342      1.1  augustss 	while (!(BA0READ4(sc, CS4280_ACSTS) & ACSTS_VSTS)) {
    343      1.1  augustss 		delay(1);
    344      1.1  augustss 		while (++n > 1000) {
    345      1.1  augustss 			printf("%s: AC97 read fail (VSTS==0) for add=0x%0x\n",
    346      1.1  augustss 			       sc->sc_dev.dv_xname, add);
    347      1.1  augustss 			return (1);
    348      1.1  augustss 		}
    349      1.1  augustss 	}
    350      1.1  augustss 	*data = BA0READ4(sc, CS4280_ACSDA);
    351      1.1  augustss 	DPRINTFN(5,("data=0x%04x\n", *data));
    352      1.1  augustss 	return (0);
    353      1.1  augustss }
    354      1.1  augustss 
    355      1.1  augustss int
    356      1.1  augustss cs4280_write_codec(sc_, add, data)
    357      1.1  augustss 	void *sc_;
    358      1.1  augustss 	u_int8_t add;
    359      1.1  augustss 	u_int16_t data;
    360      1.1  augustss {
    361      1.1  augustss 	struct cs4280_softc *sc = sc_;
    362      1.1  augustss 
    363      1.1  augustss 	DPRINTFN(5,("write_codec: add=0x%02x  data=0x%04x\n", add, data));
    364      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCAD, add);
    365      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCDA, data);
    366      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL,
    367      1.1  augustss 	    ACCTL_RSTN | ACCTL_ESYN | ACCTL_VFRM | ACCTL_DCV );
    368      1.1  augustss 
    369      1.1  augustss 	if (cs4280_src_wait(sc) < 0) {
    370      1.1  augustss 		printf("%s: AC97 write fail (DCV!=0) for add=0x%02x data="
    371      1.1  augustss 		       "0x%04x\n", sc->sc_dev.dv_xname, add, data);
    372      1.1  augustss 		return (1);
    373      1.1  augustss 	}
    374      1.1  augustss 	return (0);
    375      1.1  augustss }
    376      1.1  augustss 
    377      1.1  augustss int
    378      1.1  augustss cs4280_src_wait(sc)
    379      1.1  augustss 	struct cs4280_softc *sc;
    380      1.1  augustss {
    381      1.1  augustss 	int n;
    382      1.1  augustss 	n = 0;
    383      1.1  augustss 	while ((BA0READ4(sc, CS4280_ACCTL) & ACCTL_DCV)) {
    384      1.1  augustss 		delay(1000);
    385      1.1  augustss 		while (++n > 1000)
    386      1.1  augustss 			return (-1);
    387      1.1  augustss 	}
    388      1.1  augustss 	return (0);
    389      1.1  augustss }
    390      1.1  augustss 
    391      1.1  augustss 
    392      1.1  augustss void
    393      1.1  augustss cs4280_set_adc_rate(sc, rate)
    394      1.1  augustss 	struct cs4280_softc *sc;
    395      1.1  augustss 	int rate;
    396      1.1  augustss {
    397      1.1  augustss 	/* calculate capture rate:
    398      1.1  augustss 	 *
    399      1.1  augustss 	 * capture_coefficient_increment = -round(rate*128*65536/48000;
    400      1.1  augustss 	 * capture_phase_increment	 = floor(48000*65536*1024/rate);
    401      1.1  augustss 	 * cx = round(48000*65536*1024 - capture_phase_increment*rate);
    402      1.1  augustss 	 * cy = floor(cx/200);
    403      1.1  augustss 	 * capture_sample_rate_correction = cx - 200*cy;
    404      1.1  augustss 	 * capture_delay = ceil(24*48000/rate);
    405      1.1  augustss 	 * capture_num_triplets = floor(65536*rate/24000);
    406      1.1  augustss 	 * capture_group_length = 24000/GCD(rate, 24000);
    407      1.1  augustss 	 * where GCD means "Greatest Common Divisor".
    408      1.1  augustss 	 *
    409      1.1  augustss 	 * capture_coefficient_increment, capture_phase_increment and
    410      1.1  augustss 	 * capture_num_triplets are 32-bit signed quantities.
    411      1.1  augustss 	 * capture_sample_rate_correction and capture_group_length are
    412      1.1  augustss 	 * 16-bit signed quantities.
    413      1.1  augustss 	 * capture_delay is a 14-bit unsigned quantity.
    414      1.1  augustss 	 */
    415      1.1  augustss 	u_int32_t cci,cpi,cnt,cx,cy,  tmp1;
    416      1.1  augustss 	u_int16_t csrc, cgl, cdlay;
    417      1.1  augustss 
    418      1.1  augustss 	/* XXX
    419      1.1  augustss 	 * Even though, embedded_audio_spec says capture rate range 11025 to
    420      1.1  augustss 	 * 48000, dhwiface.cpp says,
    421      1.1  augustss 	 *
    422      1.1  augustss 	 * "We can only decimate by up to a factor of 1/9th the hardware rate.
    423      1.1  augustss 	 *  Return an error if an attempt is made to stray outside that limit."
    424      1.1  augustss 	 *
    425      1.1  augustss 	 * so assume range as 48000/9 to 48000
    426      1.1  augustss 	 */
    427      1.1  augustss 
    428      1.1  augustss 	if (rate < 8000)
    429      1.1  augustss 		rate = 8000;
    430      1.1  augustss 	if (rate > 48000)
    431      1.1  augustss 		rate = 48000;
    432      1.1  augustss 
    433      1.1  augustss 	cx = rate << 16;
    434      1.1  augustss 	cci = cx / 48000;
    435      1.1  augustss 	cx -= cci * 48000;
    436      1.1  augustss 	cx <<= 7;
    437      1.1  augustss 	cci <<= 7;
    438      1.1  augustss 	cci += cx / 48000;
    439      1.1  augustss 	cci = - cci;
    440      1.1  augustss 
    441      1.1  augustss 	cx = 48000 << 16;
    442      1.1  augustss 	cpi = cx / rate;
    443      1.1  augustss 	cx -= cpi * rate;
    444      1.1  augustss 	cx <<= 10;
    445      1.1  augustss 	cpi <<= 10;
    446      1.1  augustss 	cy = cx / rate;
    447      1.1  augustss 	cpi += cy;
    448      1.1  augustss 	cx -= cy * rate;
    449      1.1  augustss 
    450      1.1  augustss 	cy   = cx / 200;
    451      1.1  augustss 	csrc = cx - 200*cy;
    452      1.1  augustss 
    453      1.1  augustss 	cdlay = ((48000 * 24) + rate - 1) / rate;
    454      1.1  augustss #if 0
    455      1.1  augustss 	cdlay &= 0x3fff; /* make sure cdlay is 14-bit */
    456      1.1  augustss #endif
    457      1.1  augustss 
    458      1.1  augustss 	cnt  = rate << 16;
    459      1.1  augustss 	cnt  /= 24000;
    460      1.1  augustss 
    461      1.1  augustss 	cgl = 1;
    462      1.1  augustss 	for (tmp1 = 2; tmp1 <= 64; tmp1 *= 2) {
    463      1.1  augustss 		if (((rate / tmp1) * tmp1) != rate)
    464      1.1  augustss 			cgl *= 2;
    465      1.1  augustss 	}
    466      1.1  augustss 	if (((rate / 3) * 3) != rate)
    467      1.1  augustss 		cgl *= 3;
    468      1.1  augustss 	for (tmp1 = 5; tmp1 <= 125; tmp1 *= 5) {
    469      1.1  augustss 		if (((rate / tmp1) * tmp1) != rate)
    470      1.1  augustss 			cgl *= 5;
    471      1.1  augustss 	}
    472      1.1  augustss #if 0
    473      1.1  augustss 	/* XXX what manual says */
    474      1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CSRC) & ~CSRC_MASK;
    475      1.1  augustss 	tmp1 |= csrc<<16;
    476      1.1  augustss 	BA1WRITE4(sc, CS4280_CSRC, tmp1);
    477      1.1  augustss #else
    478      1.1  augustss 	/* suggested by cs461x.c (ALSA driver) */
    479      1.1  augustss 	BA1WRITE4(sc, CS4280_CSRC, CS4280_MK_CSRC(csrc, cy));
    480      1.1  augustss #endif
    481      1.1  augustss 
    482      1.1  augustss #if 0
    483      1.1  augustss 	/* I am confused.  The sample rate calculation section says
    484      1.1  augustss 	 * cci *is* 32-bit signed quantity but in the parameter description
    485      1.1  augustss 	 * section, CCI only assigned 16bit.
    486      1.1  augustss 	 * I believe size of the variable.
    487      1.1  augustss 	 */
    488      1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CCI) & ~CCI_MASK;
    489      1.1  augustss 	tmp1 |= cci<<16;
    490      1.1  augustss 	BA1WRITE4(sc, CS4280_CCI, tmp1);
    491      1.1  augustss #else
    492      1.1  augustss 	BA1WRITE4(sc, CS4280_CCI, cci);
    493      1.1  augustss #endif
    494      1.1  augustss 
    495      1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CD) & ~CD_MASK;
    496      1.1  augustss 	tmp1 |= cdlay <<18;
    497      1.1  augustss 	BA1WRITE4(sc, CS4280_CD, tmp1);
    498      1.1  augustss 
    499      1.1  augustss 	BA1WRITE4(sc, CS4280_CPI, cpi);
    500      1.1  augustss 
    501      1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CGL) & ~CGL_MASK;
    502      1.1  augustss 	tmp1 |= cgl;
    503      1.1  augustss 	BA1WRITE4(sc, CS4280_CGL, tmp1);
    504      1.1  augustss 
    505      1.1  augustss 	BA1WRITE4(sc, CS4280_CNT, cnt);
    506      1.1  augustss 
    507      1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CGC) & ~CGC_MASK;
    508      1.1  augustss 	tmp1 |= cgl;
    509      1.1  augustss 	BA1WRITE4(sc, CS4280_CGC, tmp1);
    510      1.1  augustss }
    511      1.1  augustss 
    512      1.1  augustss void
    513      1.1  augustss cs4280_set_dac_rate(sc, rate)
    514      1.1  augustss 	struct cs4280_softc *sc;
    515      1.1  augustss 	int rate;
    516      1.1  augustss {
    517      1.1  augustss 	/*
    518      1.1  augustss 	 * playback rate may range from 8000Hz to 48000Hz
    519      1.1  augustss 	 *
    520      1.1  augustss 	 * play_phase_increment = floor(rate*65536*1024/48000)
    521      1.1  augustss 	 * px = round(rate*65536*1024 - play_phase_incremnt*48000)
    522      1.1  augustss 	 * py=floor(px/200)
    523      1.1  augustss 	 * play_sample_rate_correction = px - 200*py
    524      1.1  augustss 	 *
    525      1.1  augustss 	 * play_phase_increment is a 32bit signed quantity.
    526      1.1  augustss 	 * play_sample_rate_correction is a 16bit signed quantity.
    527      1.1  augustss 	 */
    528      1.1  augustss 	int32_t ppi;
    529      1.1  augustss 	int16_t psrc;
    530      1.1  augustss 	u_int32_t px, py;
    531      1.1  augustss 
    532      1.1  augustss 	if (rate < 8000)
    533      1.1  augustss 		rate = 8000;
    534      1.1  augustss 	if (rate > 48000)
    535      1.1  augustss 		rate = 48000;
    536      1.1  augustss 	px = rate << 16;
    537      1.1  augustss 	ppi = px/48000;
    538      1.1  augustss 	px -= ppi*48000;
    539      1.1  augustss 	ppi <<= 10;
    540      1.1  augustss 	px  <<= 10;
    541      1.1  augustss 	py  = px / 48000;
    542      1.1  augustss 	ppi += py;
    543      1.1  augustss 	px -= py*48000;
    544      1.1  augustss 	py  = px/200;
    545      1.1  augustss 	px -= py*200;
    546      1.1  augustss 	psrc = px;
    547      1.1  augustss #if 0
    548      1.1  augustss 	/* what manual says */
    549      1.1  augustss 	px = BA1READ4(sc, CS4280_PSRC) & ~PSRC_MASK;
    550      1.1  augustss 	BA1WRITE4(sc, CS4280_PSRC,
    551      1.1  augustss 			  ( ((psrc<<16) & PSRC_MASK) | px ));
    552      1.1  augustss #else
    553      1.1  augustss 	/* suggested by cs461x.c (ALSA driver) */
    554      1.1  augustss 	BA1WRITE4(sc, CS4280_PSRC, CS4280_MK_PSRC(psrc,py));
    555      1.1  augustss #endif
    556      1.1  augustss 	BA1WRITE4(sc, CS4280_PPI, ppi);
    557      1.1  augustss }
    558      1.1  augustss 
    559      1.1  augustss void
    560      1.1  augustss cs4280_attach(parent, self, aux)
    561      1.1  augustss 	struct device *parent;
    562      1.1  augustss 	struct device *self;
    563      1.1  augustss 	void *aux;
    564      1.1  augustss {
    565      1.1  augustss 	struct cs4280_softc *sc = (struct cs4280_softc *)self;
    566      1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    567      1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    568      1.1  augustss 	char const *intrstr;
    569      1.1  augustss 	pci_intr_handle_t ih;
    570      1.1  augustss 	pcireg_t csr;
    571      1.1  augustss 	char devinfo[256];
    572      1.1  augustss 	mixer_ctrl_t ctl;
    573      1.1  augustss 	u_int32_t mem;
    574      1.1  augustss 
    575      1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    576      1.1  augustss 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
    577      1.1  augustss 
    578      1.1  augustss 	/* Map I/O register */
    579      1.1  augustss 	if (pci_mapreg_map(pa, CSCC_PCI_BA0,
    580      1.1  augustss 			  PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    581      1.1  augustss 			  &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    582      1.1  augustss 		printf("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    583      1.1  augustss 		return;
    584      1.1  augustss 	}
    585      1.1  augustss 	if (pci_mapreg_map(pa, CSCC_PCI_BA1,
    586      1.1  augustss 			  PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    587      1.1  augustss 			  &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    588      1.1  augustss 		printf("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    589      1.1  augustss 		return;
    590      1.1  augustss 	}
    591      1.1  augustss 
    592      1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    593      1.1  augustss 
    594      1.1  augustss 	/* Enable the device (set bus master flag) */
    595      1.1  augustss 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    596      1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    597      1.1  augustss 		       csr | PCI_COMMAND_MASTER_ENABLE);
    598      1.1  augustss 
    599      1.1  augustss 	/* LATENCY_TIMER setting */
    600      1.1  augustss 	mem = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    601      1.1  augustss 	if ( PCI_LATTIMER(mem) < 32 ) {
    602      1.1  augustss 		mem &= 0xffff00ff;
    603      1.1  augustss 		mem |= 0x00002000;
    604      1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, mem);
    605      1.1  augustss 	}
    606      1.1  augustss 
    607      1.1  augustss 	/* Map and establish the interrupt. */
    608      1.1  augustss 	if (pci_intr_map(pc, pa->pa_intrtag, pa->pa_intrpin,
    609      1.1  augustss 			 pa->pa_intrline, &ih)) {
    610      1.1  augustss 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    611      1.1  augustss 		return;
    612      1.1  augustss 	}
    613      1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    614      1.1  augustss 
    615      1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4280_intr, sc);
    616      1.1  augustss 	if (sc->sc_ih == NULL) {
    617      1.1  augustss 		printf("%s: couldn't establish interrupt",sc->sc_dev.dv_xname);
    618      1.1  augustss 		if (intrstr != NULL)
    619      1.1  augustss 			printf(" at %s", intrstr);
    620      1.1  augustss 		printf("\n");
    621      1.1  augustss 		return;
    622      1.1  augustss 	}
    623      1.1  augustss 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    624      1.1  augustss 
    625      1.1  augustss 	/* Initialization */
    626      1.1  augustss 	cs4280_init(sc, 1);
    627      1.1  augustss 
    628      1.1  augustss 	/* AC 97 attachement */
    629      1.1  augustss 	sc->host_if.arg = sc;
    630      1.1  augustss 	sc->host_if.attach = cs4280_attach_codec;
    631      1.1  augustss 	sc->host_if.read   = cs4280_read_codec;
    632      1.1  augustss 	sc->host_if.write  = cs4280_write_codec;
    633      1.1  augustss 	sc->host_if.reset  = cs4280_reset_codec;
    634      1.1  augustss 
    635      1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    636      1.1  augustss 		printf("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    637      1.1  augustss 		return;
    638      1.1  augustss 	}
    639      1.1  augustss 
    640      1.1  augustss 	/* Turn mute off of DAC, CD and master volumes by default */
    641      1.1  augustss 	ctl.type = AUDIO_MIXER_ENUM;
    642      1.1  augustss 	ctl.un.ord = 0;	 /* off */
    643      1.1  augustss 
    644      1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCoutputs,
    645      1.1  augustss 					     AudioNmaster, AudioNmute);
    646      1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    647      1.1  augustss 
    648      1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCinputs,
    649      1.1  augustss 					     AudioNdac, AudioNmute);
    650      1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    651      1.1  augustss 
    652      1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCinputs,
    653      1.1  augustss 					     AudioNcd, AudioNmute);
    654      1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    655      1.1  augustss 
    656      1.1  augustss 	audio_attach_mi(&cs4280_hw_if, sc, &sc->sc_dev);
    657      1.1  augustss #if NMIDI > 0
    658      1.1  augustss 	/* Reset midi port */
    659      1.1  augustss 	mem = BA0READ4(sc, CS4280_MIDCR) & 0xffffffc0;
    660      1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem | MIDCR_MRST);
    661      1.1  augustss 
    662      1.1  augustss 	midi_attach_mi(&cs4280_midi_hw_if, sc, &sc->sc_dev);
    663      1.1  augustss #endif
    664      1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    665      1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4280_power, sc);
    666      1.1  augustss }
    667      1.1  augustss 
    668      1.1  augustss int
    669      1.1  augustss cs4280_intr(p)
    670      1.1  augustss 	void *p;
    671      1.1  augustss {
    672      1.1  augustss 	/*
    673      1.1  augustss 	 * XXX
    674      1.1  augustss 	 *
    675      1.1  augustss 	 * Since CS4280 has only 4kB dma buffer and
    676      1.1  augustss 	 * interrupt occurs every 2kB block, I create dummy buffer
    677      1.1  augustss 	 * which returns to audio driver and actual dma buffer
    678      1.1  augustss 	 * using in DMA transfer.
    679      1.1  augustss 	 *
    680      1.1  augustss 	 *
    681      1.1  augustss 	 *  ring buffer in audio.c is pointed by BUFADDR
    682      1.1  augustss 	 *	 <------ ring buffer size == 64kB ------>
    683      1.1  augustss 	 *	 <-----> blksize == 2048*(sc->sc_[pr]count) kB
    684      1.1  augustss 	 *	|= = = =|= = = =|= = = =|= = = =|= = = =|
    685      1.1  augustss 	 *	|	|	|	|	|	| <- call audio_intp every
    686      1.1  augustss 	 *						     sc->sc_[pr]_count time.
    687      1.1  augustss 	 *
    688      1.1  augustss 	 *  actual dma buffer is pointed by KERNADDR
    689      1.1  augustss 	 *	 <-> dma buffer size = 4kB
    690      1.1  augustss 	 *	|= =|
    691      1.1  augustss 	 *
    692      1.1  augustss 	 *
    693      1.1  augustss 	 */
    694      1.1  augustss 	struct cs4280_softc *sc = p;
    695      1.1  augustss 	u_int32_t intr, mem;
    696      1.1  augustss 	char * empty_dma;
    697      1.1  augustss 
    698      1.1  augustss 	intr = BA0READ4(sc, CS4280_HISR);
    699      1.1  augustss 
    700      1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    701      1.1  augustss 		BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
    702      1.1  augustss 		return (0);
    703      1.1  augustss 	}
    704      1.1  augustss 
    705      1.1  augustss 	/* Playback Interrupt */
    706      1.1  augustss 	if (intr & HISR_PINT) {
    707      1.1  augustss 		mem = BA1READ4(sc, CS4280_PFIE);
    708      1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, (mem & ~PFIE_PI_MASK) | PFIE_PI_DISABLE);
    709      1.1  augustss 		if (sc->sc_pintr) {
    710      1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    711      1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    712      1.1  augustss 		} else {
    713      1.1  augustss 			printf("unexpected play intr\n");
    714      1.1  augustss 		}
    715      1.1  augustss 		/* copy buffer */
    716      1.1  augustss 		++sc->sc_pi;
    717      1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    718      1.1  augustss 		if (sc->sc_pi&1)
    719      1.1  augustss 			empty_dma += CS4280_ICHUNK;
    720      1.1  augustss 		memcpy(empty_dma, sc->sc_pn, CS4280_ICHUNK);
    721      1.1  augustss 		sc->sc_pn += CS4280_ICHUNK;
    722      1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    723      1.1  augustss 			sc->sc_pn = sc->sc_ps;
    724      1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, mem);
    725      1.1  augustss 	}
    726      1.1  augustss 	/* Capture Interrupt */
    727      1.1  augustss 	if (intr & HISR_CINT) {
    728      1.1  augustss 		int  i;
    729      1.1  augustss 		int16_t rdata;
    730      1.1  augustss 
    731      1.1  augustss 		mem = BA1READ4(sc, CS4280_CIE);
    732      1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, (mem & ~CIE_CI_MASK) | CIE_CI_DISABLE);
    733      1.1  augustss 		++sc->sc_ri;
    734      1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    735      1.1  augustss 		if ((sc->sc_ri&1) == 0)
    736      1.1  augustss 			empty_dma += CS4280_ICHUNK;
    737      1.1  augustss 
    738      1.1  augustss 		/*
    739      1.1  augustss 		 * XXX
    740      1.1  augustss 		 * I think this audio data conversion should be
    741      1.1  augustss 		 * happend in upper layer, but I put this here
    742      1.1  augustss 		 * since there is no conversion function available.
    743      1.1  augustss 		 */
    744      1.1  augustss 		switch(sc->sc_rparam) {
    745      1.1  augustss 		case CF_16BIT_STEREO:
    746      1.1  augustss 			/* just copy it */
    747      1.1  augustss 			memcpy(sc->sc_rn, empty_dma, CS4280_ICHUNK);
    748      1.1  augustss 			sc->sc_rn += CS4280_ICHUNK;
    749      1.1  augustss 			break;
    750      1.1  augustss 		case CF_16BIT_MONO:
    751      1.1  augustss 			for (i = 0; i < 512; i++) {
    752      1.1  augustss 				rdata  = *((int16_t *)empty_dma)++>>1;
    753      1.1  augustss 				rdata += *((int16_t *)empty_dma)++>>1;
    754      1.1  augustss 				*((int16_t *)sc->sc_rn)++ = rdata;
    755      1.1  augustss 			}
    756      1.1  augustss 			break;
    757      1.1  augustss 		case CF_8BIT_STEREO:
    758      1.1  augustss 			for (i = 0; i < 512; i++) {
    759      1.1  augustss 				rdata = *((int16_t*)empty_dma)++;
    760      1.1  augustss 				*sc->sc_rn++ = rdata >> 8;
    761      1.1  augustss 				rdata = *((int16_t*)empty_dma)++;
    762      1.1  augustss 				*sc->sc_rn++ = rdata >> 8;
    763      1.1  augustss 			}
    764      1.1  augustss 			break;
    765      1.1  augustss 		case CF_8BIT_MONO:
    766      1.1  augustss 			for (i = 0; i < 512; i++) {
    767      1.1  augustss 				rdata =	 *((int16_t*)empty_dma)++ >>1;
    768      1.1  augustss 				rdata += *((int16_t*)empty_dma)++ >>1;
    769      1.1  augustss 				*sc->sc_rn++ = rdata >>8;
    770      1.1  augustss 			}
    771      1.1  augustss 			break;
    772      1.1  augustss 		default:
    773      1.1  augustss 			/* Should not reach here */
    774      1.1  augustss 			printf("unknown sc->sc_rparam: %d\n", sc->sc_rparam);
    775      1.1  augustss 
    776      1.1  augustss 		}
    777      1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    778      1.1  augustss 			sc->sc_rn = sc->sc_rs;
    779      1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, mem);
    780      1.1  augustss 		if (sc->sc_rintr) {
    781      1.1  augustss 			if ((sc->sc_ri%(sc->sc_rcount)) == 0)
    782      1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    783      1.1  augustss 		} else {
    784      1.1  augustss 			printf("unexpected record intr\n");
    785      1.1  augustss 		}
    786      1.1  augustss 	}
    787      1.1  augustss 
    788      1.1  augustss #if NMIDI > 0
    789      1.1  augustss 	/* Midi port Interrupt */
    790      1.1  augustss 	if (intr & HISR_MIDI) {
    791      1.1  augustss 		u_int32_t data;
    792      1.1  augustss 		do {
    793      1.1  augustss 			mem = BA0READ4(sc, CS4280_MIDSR);
    794      1.1  augustss 			DPRINTF(("cs4280_intr HISR_MIDI: mem=0x%x\n", mem));
    795      1.1  augustss 			if (!(mem & MIDSR_TBF)) {
    796      1.1  augustss 				if (sc->sc_ointr != NULL) {
    797      1.1  augustss 					DPRINTF(("call sc_ointr(%p)\n",
    798      1.1  augustss 						 sc->sc_ointr));
    799      1.1  augustss 					sc->sc_ointr(sc->sc_arg);
    800      1.1  augustss 				}
    801      1.1  augustss 			}
    802      1.1  augustss 			if (!(mem & MIDSR_RBE)) {
    803      1.1  augustss 				data = BA0READ4(sc, CS4280_MIDRP);
    804      1.1  augustss 				if (sc->sc_iintr != NULL) {
    805      1.1  augustss 					DPRINTF(("call sc_iintr(%p) data=0x"
    806      1.1  augustss 						 "%x\n", sc->sc_iintr, data));
    807      1.1  augustss 					sc->sc_iintr(sc->sc_arg, data);
    808      1.1  augustss 				}
    809      1.1  augustss 			}
    810      1.1  augustss 		} while ((mem & MIDSR_TBF) || !(mem & MIDSR_RBE));
    811      1.1  augustss 	}
    812      1.1  augustss #endif
    813      1.1  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
    814      1.1  augustss 	return (0);
    815      1.1  augustss }
    816      1.1  augustss 
    817      1.1  augustss 
    818      1.1  augustss /* Download Proceessor Code and Data image */
    819      1.1  augustss 
    820      1.1  augustss int
    821      1.1  augustss cs4280_download(sc, src, offset, len)
    822      1.1  augustss 	struct cs4280_softc *sc;
    823      1.1  augustss 	u_int32_t *src;
    824      1.1  augustss 	u_int32_t offset, len;
    825      1.1  augustss {
    826      1.1  augustss 	u_int32_t ctr;
    827      1.1  augustss 
    828      1.1  augustss #ifdef CS4280_DEBUG
    829      1.1  augustss 	u_int32_t con, data;
    830      1.1  augustss 	u_int8_t c0,c1,c2,c3;
    831      1.1  augustss #endif
    832      1.1  augustss 	if ((offset&3) || (len&3)) {
    833      1.1  augustss 		return (-1);
    834      1.1  augustss 	}
    835      1.1  augustss 	len /= sizeof(u_int32_t);
    836      1.1  augustss 	for (ctr = 0; ctr < len; ctr++) {
    837      1.1  augustss 		/* XXX:
    838      1.1  augustss 		 * I cannot confirm this is the right thing or not
    839      1.1  augustss 		 * on BIG-ENDIAN machines.
    840      1.1  augustss 		 */
    841      1.1  augustss 		BA1WRITE4(sc, offset+ctr*4, htole32(*(src+ctr)));
    842      1.1  augustss #ifdef CS4280_DEBUG
    843      1.1  augustss 		data = htole32(*(src+ctr));
    844      1.1  augustss 		c0 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+0);
    845      1.1  augustss 		c1 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+1);
    846      1.1  augustss 		c2 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+2);
    847      1.1  augustss 		c3 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+3);
    848      1.1  augustss 		con = ( (c3<<24) | (c2<<16) | (c1<<8) | c0 );
    849      1.1  augustss 		if (data != con ) {
    850      1.1  augustss 			printf("0x%06x: write=0x%08x read=0x%08x\n",
    851      1.1  augustss 			       offset+ctr*4, data, con);
    852      1.1  augustss 			return (-1);
    853      1.1  augustss 		}
    854      1.1  augustss #endif
    855      1.1  augustss 	}
    856      1.1  augustss 	return (0);
    857      1.1  augustss }
    858      1.1  augustss 
    859      1.1  augustss int
    860      1.1  augustss cs4280_download_image(sc)
    861      1.1  augustss 	struct cs4280_softc *sc;
    862      1.1  augustss {
    863      1.1  augustss 	int idx, err;
    864      1.1  augustss 	u_int32_t offset = 0;
    865      1.1  augustss 
    866      1.1  augustss 	err = 0;
    867      1.1  augustss 	for (idx = 0; idx < BA1_MEMORY_COUNT; ++idx) {
    868      1.1  augustss 		err = cs4280_download(sc, &BA1Struct.map[offset],
    869      1.1  augustss 				  BA1Struct.memory[idx].offset,
    870      1.1  augustss 				  BA1Struct.memory[idx].size);
    871      1.1  augustss 		if (err != 0) {
    872      1.1  augustss 			printf("%s: load_image failed at %d\n",
    873      1.1  augustss 			       sc->sc_dev.dv_xname, idx);
    874      1.1  augustss 			return (-1);
    875      1.1  augustss 		}
    876      1.1  augustss 		offset += BA1Struct.memory[idx].size / sizeof(u_int32_t);
    877      1.1  augustss 	}
    878      1.1  augustss 	return (err);
    879      1.1  augustss }
    880      1.1  augustss 
    881      1.1  augustss #ifdef CS4280_DEBUG
    882      1.1  augustss int
    883      1.1  augustss cs4280_checkimage(sc, src, offset, len)
    884      1.1  augustss 	struct cs4280_softc *sc;
    885      1.1  augustss 	u_int32_t *src;
    886      1.1  augustss 	u_int32_t offset, len;
    887      1.1  augustss {
    888      1.1  augustss 	u_int32_t ctr, data;
    889      1.1  augustss 	int err = 0;
    890      1.1  augustss 
    891      1.1  augustss 	if ((offset&3) || (len&3)) {
    892      1.1  augustss 		return -1;
    893      1.1  augustss 	}
    894      1.1  augustss 	len /= sizeof(u_int32_t);
    895      1.1  augustss 	for (ctr = 0; ctr < len; ctr++) {
    896      1.1  augustss 		/* I cannot confirm this is the right thing
    897      1.1  augustss 		 * on BIG-ENDIAN machines
    898      1.1  augustss 		 */
    899      1.1  augustss 		data = BA1READ4(sc, offset+ctr*4);
    900      1.1  augustss 		if (data != htole32(*(src+ctr))) {
    901      1.1  augustss 			printf("0x%06x: 0x%08x(0x%08x)\n",
    902      1.1  augustss 			       offset+ctr*4, data, *(src+ctr));
    903      1.1  augustss 			*(src+ctr) = data;
    904      1.1  augustss 			++err;
    905      1.1  augustss 		}
    906      1.1  augustss 	}
    907      1.1  augustss 	return (err);
    908      1.1  augustss }
    909      1.1  augustss 
    910      1.1  augustss int
    911      1.1  augustss cs4280_check_images(sc)
    912      1.1  augustss 	struct cs4280_softc *sc;
    913      1.1  augustss {
    914      1.1  augustss 	int idx, err;
    915      1.1  augustss 	u_int32_t offset = 0;
    916      1.1  augustss 
    917      1.1  augustss 	err = 0;
    918      1.1  augustss 	/*for (idx=0; idx < BA1_MEMORY_COUNT; ++idx) { */
    919      1.1  augustss 	for (idx = 0; idx < 1; ++idx) {
    920      1.1  augustss 		err = cs4280_checkimage(sc, &BA1Struct.map[offset],
    921      1.1  augustss 				      BA1Struct.memory[idx].offset,
    922      1.1  augustss 				      BA1Struct.memory[idx].size);
    923      1.1  augustss 		if (err != 0) {
    924      1.1  augustss 			printf("%s: check_image failed at %d\n",
    925      1.1  augustss 			       sc->sc_dev.dv_xname, idx);
    926      1.1  augustss 		}
    927      1.1  augustss 		offset += BA1Struct.memory[idx].size / sizeof(u_int32_t);
    928      1.1  augustss 	}
    929      1.1  augustss 	return (err);
    930      1.1  augustss }
    931      1.1  augustss 
    932      1.1  augustss #endif
    933      1.1  augustss 
    934      1.1  augustss int
    935      1.1  augustss cs4280_attach_codec(sc_, codec_if)
    936      1.1  augustss 	void *sc_;
    937      1.1  augustss 	struct ac97_codec_if *codec_if;
    938      1.1  augustss {
    939      1.1  augustss 	struct cs4280_softc *sc = sc_;
    940      1.1  augustss 
    941      1.1  augustss 	sc->codec_if = codec_if;
    942      1.1  augustss 	return (0);
    943      1.1  augustss }
    944      1.1  augustss 
    945      1.1  augustss void
    946      1.1  augustss cs4280_reset_codec(sc_)
    947      1.1  augustss 	void *sc_;
    948      1.1  augustss {
    949      1.1  augustss 	struct cs4280_softc *sc = sc_;
    950      1.1  augustss 	int n;
    951      1.1  augustss 
    952      1.1  augustss 	/* Reset codec */
    953      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, 0);
    954      1.1  augustss 	delay(100);    /* delay 100us */
    955      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_RSTN);
    956      1.1  augustss 
    957      1.1  augustss 	/*
    958      1.1  augustss 	 * It looks like we do the following procedure, too
    959      1.1  augustss 	 */
    960      1.1  augustss 
    961      1.1  augustss 	/* Enable AC-link sync generation */
    962      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
    963      1.1  augustss 	delay(50*1000); /* XXX delay 50ms */
    964      1.1  augustss 
    965      1.1  augustss 	/* Assert valid frame signal */
    966      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
    967      1.1  augustss 
    968      1.1  augustss 	/* Wait for valid AC97 input slot */
    969      1.1  augustss 	n = 0;
    970      1.1  augustss 	while (BA0READ4(sc, CS4280_ACISV) != (ACISV_ISV3 | ACISV_ISV4)) {
    971      1.1  augustss 		delay(1000);
    972      1.1  augustss 		if (++n > 1000) {
    973      1.1  augustss 			printf("reset_codec: AC97 inputs slot ready timeout\n");
    974      1.1  augustss 			return;
    975      1.1  augustss 		}
    976      1.1  augustss 	}
    977      1.1  augustss }
    978      1.1  augustss 
    979      1.1  augustss 
    980      1.1  augustss /* Processor Soft Reset */
    981      1.1  augustss void
    982      1.1  augustss cs4280_reset(sc_)
    983      1.1  augustss 	void *sc_;
    984      1.1  augustss {
    985      1.1  augustss 	struct cs4280_softc *sc = sc_;
    986      1.1  augustss 
    987      1.1  augustss 	/* Set RSTSP bit in SPCR (also clear RUN, RUNFR, and DRQEN) */
    988      1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RSTSP);
    989      1.1  augustss 	delay(100);
    990      1.1  augustss 	/* Clear RSTSP bit in SPCR */
    991      1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, 0);
    992      1.1  augustss 	/* enable DMA reqest */
    993      1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_DRQEN);
    994      1.1  augustss }
    995      1.1  augustss 
    996      1.1  augustss int
    997      1.1  augustss cs4280_open(addr, flags)
    998      1.1  augustss 	void *addr;
    999      1.1  augustss 	int flags;
   1000      1.1  augustss {
   1001      1.1  augustss 	return (0);
   1002      1.1  augustss }
   1003      1.1  augustss 
   1004      1.1  augustss void
   1005      1.1  augustss cs4280_close(addr)
   1006      1.1  augustss 	void *addr;
   1007      1.1  augustss {
   1008      1.1  augustss 	struct cs4280_softc *sc = addr;
   1009      1.1  augustss 
   1010      1.1  augustss 	cs4280_halt_output(sc);
   1011      1.1  augustss 	cs4280_halt_input(sc);
   1012      1.1  augustss 
   1013      1.1  augustss 	sc->sc_pintr = 0;
   1014      1.1  augustss 	sc->sc_rintr = 0;
   1015      1.1  augustss }
   1016      1.1  augustss 
   1017      1.1  augustss int
   1018      1.1  augustss cs4280_query_encoding(addr, fp)
   1019      1.1  augustss 	void *addr;
   1020      1.1  augustss 	struct audio_encoding *fp;
   1021      1.1  augustss {
   1022      1.1  augustss 	switch (fp->index) {
   1023      1.1  augustss 	case 0:
   1024      1.1  augustss 		strcpy(fp->name, AudioEulinear);
   1025      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
   1026      1.1  augustss 		fp->precision = 8;
   1027      1.1  augustss 		fp->flags = 0;
   1028      1.1  augustss 		break;
   1029      1.1  augustss 	case 1:
   1030      1.1  augustss 		strcpy(fp->name, AudioEmulaw);
   1031      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
   1032      1.1  augustss 		fp->precision = 8;
   1033      1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1034      1.1  augustss 		break;
   1035      1.1  augustss 	case 2:
   1036      1.1  augustss 		strcpy(fp->name, AudioEalaw);
   1037      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
   1038      1.1  augustss 		fp->precision = 8;
   1039      1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1040      1.1  augustss 		break;
   1041      1.1  augustss 	case 3:
   1042      1.1  augustss 		strcpy(fp->name, AudioEslinear);
   1043      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
   1044      1.1  augustss 		fp->precision = 8;
   1045      1.1  augustss 		fp->flags = 0;
   1046      1.1  augustss 		break;
   1047      1.1  augustss 	case 4:
   1048      1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
   1049      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
   1050      1.1  augustss 		fp->precision = 16;
   1051      1.1  augustss 		fp->flags = 0;
   1052      1.1  augustss 		break;
   1053      1.1  augustss 	case 5:
   1054      1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
   1055      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
   1056      1.1  augustss 		fp->precision = 16;
   1057      1.1  augustss 		fp->flags = 0;
   1058      1.1  augustss 		break;
   1059      1.1  augustss 	case 6:
   1060      1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
   1061      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
   1062      1.1  augustss 		fp->precision = 16;
   1063      1.1  augustss 		fp->flags = 0;
   1064      1.1  augustss 		break;
   1065      1.1  augustss 	case 7:
   1066      1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
   1067      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
   1068      1.1  augustss 		fp->precision = 16;
   1069      1.1  augustss 		fp->flags = 0;
   1070      1.1  augustss 		break;
   1071      1.1  augustss 	default:
   1072      1.1  augustss 		return (EINVAL);
   1073      1.1  augustss 	}
   1074      1.1  augustss 	return (0);
   1075      1.1  augustss }
   1076      1.1  augustss 
   1077      1.1  augustss int
   1078      1.1  augustss cs4280_set_params(addr, setmode, usemode, play, rec)
   1079      1.1  augustss 	void *addr;
   1080      1.1  augustss 	int setmode, usemode;
   1081      1.1  augustss 	struct audio_params *play, *rec;
   1082      1.1  augustss {
   1083      1.1  augustss 	struct cs4280_softc *sc = addr;
   1084      1.1  augustss 	struct audio_params *p;
   1085      1.1  augustss 	int mode;
   1086      1.1  augustss 
   1087      1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
   1088      1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1 ) {
   1089      1.1  augustss 		if ((setmode & mode) == 0)
   1090      1.1  augustss 			continue;
   1091      1.1  augustss 
   1092      1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
   1093      1.1  augustss 
   1094      1.1  augustss 		if (p == play) {
   1095      1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
   1096      1.1  augustss 				p->sample_rate, p->precision, p->channels));
   1097      1.1  augustss 			/* play back data format may be 8- or 16-bit and
   1098      1.1  augustss 			 * either stereo or mono.
   1099      1.1  augustss 			 * playback rate may range from 8000Hz to 48000Hz
   1100      1.1  augustss 			 */
   1101      1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
   1102      1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
   1103      1.1  augustss 			    (p->channels != 1  && p->channels != 2) ) {
   1104      1.1  augustss 				return (EINVAL);
   1105      1.1  augustss 			}
   1106      1.1  augustss 		} else {
   1107      1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
   1108      1.1  augustss 				p->sample_rate, p->precision, p->channels));
   1109      1.1  augustss 			/* capture data format must be 16bit stereo
   1110      1.1  augustss 			 * and sample rate range from 11025Hz to 48000Hz.
   1111      1.1  augustss 			 *
   1112      1.1  augustss 			 * XXX: it looks like to work with 8000Hz,
   1113      1.1  augustss 			 *	although data sheets say lower limit is
   1114      1.1  augustss 			 *	11025 Hz.
   1115      1.1  augustss 			 */
   1116      1.1  augustss 
   1117      1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
   1118      1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
   1119      1.1  augustss 			    (p->channels  != 1 && p->channels  != 2) ) {
   1120      1.1  augustss 				return (EINVAL);
   1121      1.1  augustss 			}
   1122      1.1  augustss 		}
   1123      1.1  augustss 		p->factor  = 1;
   1124      1.1  augustss 		p->sw_code = 0;
   1125      1.1  augustss 
   1126      1.1  augustss 		/* capturing data is slinear */
   1127      1.1  augustss 		switch (p->encoding) {
   1128      1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
   1129      1.1  augustss 			if (mode == AUMODE_RECORD) {
   1130      1.1  augustss 				if (p->precision == 16)
   1131      1.1  augustss 					p->sw_code = swap_bytes;
   1132      1.1  augustss 			}
   1133      1.1  augustss 			break;
   1134      1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
   1135      1.1  augustss 			break;
   1136      1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
   1137      1.1  augustss 			if (mode == AUMODE_RECORD) {
   1138      1.1  augustss 				if (p->precision == 16)
   1139      1.1  augustss 					p->sw_code = change_sign16_swap_bytes_le;
   1140      1.1  augustss 				else
   1141      1.1  augustss 					p->sw_code = change_sign8;
   1142      1.1  augustss 			}
   1143      1.1  augustss 			break;
   1144      1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
   1145      1.1  augustss 			if (mode == AUMODE_RECORD) {
   1146      1.1  augustss 				if (p->precision == 16)
   1147      1.1  augustss 					p->sw_code = change_sign16_le;
   1148      1.1  augustss 				else
   1149      1.1  augustss 					p->sw_code = change_sign8;
   1150      1.1  augustss 			}
   1151      1.1  augustss 			break;
   1152      1.1  augustss 		case AUDIO_ENCODING_ULAW:
   1153      1.1  augustss 			if (mode == AUMODE_PLAY) {
   1154      1.1  augustss 				p->factor = 2;
   1155      1.1  augustss 				p->sw_code = mulaw_to_slinear16_le;
   1156      1.1  augustss 			} else {
   1157      1.1  augustss 				p->sw_code = slinear8_to_mulaw;
   1158      1.1  augustss 			}
   1159      1.1  augustss 			break;
   1160      1.1  augustss 		case AUDIO_ENCODING_ALAW:
   1161      1.1  augustss 			if (mode == AUMODE_PLAY) {
   1162      1.1  augustss 				p->factor = 2;
   1163      1.1  augustss 				p->sw_code = alaw_to_slinear16_le;
   1164      1.1  augustss 			} else {
   1165      1.1  augustss 				p->sw_code = slinear8_to_alaw;
   1166      1.1  augustss 			}
   1167      1.1  augustss 			break;
   1168      1.1  augustss 		default:
   1169      1.1  augustss 			return (EINVAL);
   1170      1.1  augustss 		}
   1171      1.1  augustss 	}
   1172      1.1  augustss 
   1173      1.1  augustss 	/* set sample rate */
   1174      1.1  augustss 	cs4280_set_dac_rate(sc, play->sample_rate);
   1175      1.1  augustss 	cs4280_set_adc_rate(sc, rec->sample_rate);
   1176      1.1  augustss 	return (0);
   1177      1.1  augustss }
   1178      1.1  augustss 
   1179      1.1  augustss int
   1180      1.1  augustss cs4280_round_blocksize(hdl, blk)
   1181      1.1  augustss 	void *hdl;
   1182      1.1  augustss 	int blk;
   1183      1.1  augustss {
   1184      1.1  augustss 	return (blk < CS4280_ICHUNK ? CS4280_ICHUNK : blk & -CS4280_ICHUNK);
   1185      1.1  augustss }
   1186      1.1  augustss 
   1187      1.1  augustss size_t
   1188      1.1  augustss cs4280_round_buffersize(addr, direction, size)
   1189      1.1  augustss 	void *addr;
   1190      1.1  augustss 	int direction;
   1191      1.1  augustss 	size_t size;
   1192      1.1  augustss {
   1193      1.1  augustss 	/* although real dma buffer size is 4KB,
   1194      1.1  augustss 	 * let the audio.c driver use a larger buffer.
   1195      1.1  augustss 	 * ( suggested by Lennart Augustsson. )
   1196      1.1  augustss 	 */
   1197      1.1  augustss 	return (size);
   1198      1.1  augustss }
   1199      1.1  augustss 
   1200      1.1  augustss int
   1201      1.1  augustss cs4280_get_props(hdl)
   1202      1.1  augustss 	void *hdl;
   1203      1.1  augustss {
   1204      1.1  augustss 	return (AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX);
   1205      1.1  augustss #ifdef notyet
   1206      1.1  augustss 	/* XXX
   1207      1.1  augustss 	 * How can I mmap ?
   1208      1.1  augustss 	 */
   1209      1.1  augustss 		AUDIO_PROP_MMAP
   1210      1.1  augustss #endif
   1211      1.1  augustss 
   1212      1.1  augustss }
   1213      1.1  augustss 
   1214      1.1  augustss int
   1215      1.1  augustss cs4280_mixer_get_port(addr, cp)
   1216      1.1  augustss 	void *addr;
   1217      1.1  augustss 	mixer_ctrl_t *cp;
   1218      1.1  augustss {
   1219      1.1  augustss 	struct cs4280_softc *sc = addr;
   1220      1.1  augustss 
   1221      1.1  augustss 	return (sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp));
   1222      1.1  augustss }
   1223      1.1  augustss 
   1224      1.1  augustss int
   1225      1.1  augustss cs4280_mappage(addr, mem, off, prot)
   1226      1.1  augustss 	void *addr;
   1227      1.1  augustss 	void *mem;
   1228      1.1  augustss 	int off;
   1229      1.1  augustss 	int prot;
   1230      1.1  augustss {
   1231      1.1  augustss 	struct cs4280_softc *sc = addr;
   1232      1.1  augustss 	struct cs4280_dma *p;
   1233      1.1  augustss 
   1234      1.1  augustss 	if (off < 0)
   1235      1.1  augustss 		return (-1);
   1236      1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != mem; p = p->next)
   1237      1.1  augustss 		;
   1238      1.1  augustss 	if (!p) {
   1239      1.1  augustss 		DPRINTF(("cs4280_mappage: bad buffer address\n"));
   1240      1.1  augustss 		return (-1);
   1241      1.1  augustss 	}
   1242      1.1  augustss 	return (bus_dmamem_mmap(sc->sc_dmatag, p->segs, p->nsegs,
   1243      1.1  augustss 				off, prot, BUS_DMA_WAITOK));
   1244      1.1  augustss }
   1245      1.1  augustss 
   1246      1.1  augustss 
   1247      1.1  augustss int
   1248      1.1  augustss cs4280_query_devinfo(addr, dip)
   1249      1.1  augustss 	void *addr;
   1250      1.1  augustss 	mixer_devinfo_t *dip;
   1251      1.1  augustss {
   1252      1.1  augustss 	struct cs4280_softc *sc = addr;
   1253      1.1  augustss 
   1254      1.1  augustss 	return (sc->codec_if->vtbl->query_devinfo(sc->codec_if, dip));
   1255      1.1  augustss }
   1256      1.1  augustss 
   1257      1.1  augustss int
   1258      1.1  augustss cs4280_get_portnum_by_name(sc, class, device, qualifier)
   1259      1.1  augustss 	struct cs4280_softc *sc;
   1260      1.1  augustss 	char *class, *device, *qualifier;
   1261      1.1  augustss {
   1262      1.1  augustss 	return (sc->codec_if->vtbl->get_portnum_by_name(sc->codec_if, class,
   1263      1.1  augustss 	     device, qualifier));
   1264      1.1  augustss }
   1265      1.1  augustss 
   1266      1.1  augustss int
   1267      1.1  augustss cs4280_halt_output(addr)
   1268      1.1  augustss 	void *addr;
   1269      1.1  augustss {
   1270      1.1  augustss 	struct cs4280_softc *sc = addr;
   1271      1.1  augustss 	u_int32_t mem;
   1272      1.1  augustss 
   1273      1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1274      1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
   1275      1.1  augustss #ifdef DIAGNOSTIC
   1276      1.1  augustss 	sc->sc_prun = 0;
   1277      1.1  augustss #endif
   1278      1.1  augustss 	return (0);
   1279      1.1  augustss }
   1280      1.1  augustss 
   1281      1.1  augustss int
   1282      1.1  augustss cs4280_halt_input(addr)
   1283      1.1  augustss 	void *addr;
   1284      1.1  augustss {
   1285      1.1  augustss 	struct cs4280_softc *sc = addr;
   1286      1.1  augustss 	u_int32_t mem;
   1287      1.1  augustss 
   1288      1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
   1289      1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
   1290      1.1  augustss #ifdef DIAGNOSTIC
   1291      1.1  augustss 	sc->sc_rrun = 0;
   1292      1.1  augustss #endif
   1293      1.1  augustss 	return (0);
   1294      1.1  augustss }
   1295      1.1  augustss 
   1296      1.1  augustss int
   1297      1.1  augustss cs4280_getdev(addr, retp)
   1298      1.1  augustss 	void *addr;
   1299      1.1  augustss 	struct audio_device *retp;
   1300      1.1  augustss {
   1301      1.1  augustss 	*retp = cs4280_device;
   1302      1.1  augustss 	return (0);
   1303      1.1  augustss }
   1304      1.1  augustss 
   1305      1.1  augustss int
   1306      1.1  augustss cs4280_mixer_set_port(addr, cp)
   1307      1.1  augustss 	void *addr;
   1308      1.1  augustss 	mixer_ctrl_t *cp;
   1309      1.1  augustss {
   1310      1.1  augustss 	struct cs4280_softc *sc = addr;
   1311      1.1  augustss 	int val;
   1312      1.1  augustss 
   1313      1.1  augustss 	val = sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
   1314      1.1  augustss 	DPRINTFN(3,("mixer_set_port: val=%d\n", val));
   1315      1.1  augustss 	return (val);
   1316      1.1  augustss }
   1317      1.1  augustss 
   1318      1.1  augustss 
   1319      1.1  augustss int
   1320      1.1  augustss cs4280_freemem(sc, p)
   1321      1.1  augustss 	struct cs4280_softc *sc;
   1322      1.1  augustss 	struct cs4280_dma *p;
   1323      1.1  augustss {
   1324      1.1  augustss 	bus_dmamap_unload(sc->sc_dmatag, p->map);
   1325      1.1  augustss 	bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1326      1.1  augustss 	bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1327      1.1  augustss 	bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1328      1.1  augustss 	return (0);
   1329      1.1  augustss }
   1330      1.1  augustss 
   1331      1.1  augustss int
   1332      1.1  augustss cs4280_allocmem(sc, size, align, p)
   1333      1.1  augustss 	struct cs4280_softc *sc;
   1334      1.1  augustss 	size_t size;
   1335      1.1  augustss 	size_t align;
   1336      1.1  augustss 	struct cs4280_dma *p;
   1337      1.1  augustss {
   1338      1.1  augustss 	int error;
   1339      1.1  augustss 
   1340      1.1  augustss 	/* XXX */
   1341      1.1  augustss 	p->size = size;
   1342      1.1  augustss 	error = bus_dmamem_alloc(sc->sc_dmatag, p->size, align, 0,
   1343      1.1  augustss 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1344      1.1  augustss 				 &p->nsegs, BUS_DMA_NOWAIT);
   1345      1.1  augustss 	if (error) {
   1346      1.1  augustss 		printf("%s: unable to allocate dma, error=%d\n",
   1347      1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1348      1.1  augustss 		return (error);
   1349      1.1  augustss 	}
   1350      1.1  augustss 
   1351      1.1  augustss 	error = bus_dmamem_map(sc->sc_dmatag, p->segs, p->nsegs, p->size,
   1352      1.1  augustss 			       &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
   1353      1.1  augustss 	if (error) {
   1354      1.1  augustss 		printf("%s: unable to map dma, error=%d\n",
   1355      1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1356      1.1  augustss 		goto free;
   1357      1.1  augustss 	}
   1358      1.1  augustss 
   1359      1.1  augustss 	error = bus_dmamap_create(sc->sc_dmatag, p->size, 1, p->size,
   1360      1.1  augustss 				  0, BUS_DMA_NOWAIT, &p->map);
   1361      1.1  augustss 	if (error) {
   1362      1.1  augustss 		printf("%s: unable to create dma map, error=%d\n",
   1363      1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1364      1.1  augustss 		goto unmap;
   1365      1.1  augustss 	}
   1366      1.1  augustss 
   1367      1.1  augustss 	error = bus_dmamap_load(sc->sc_dmatag, p->map, p->addr, p->size, NULL,
   1368      1.1  augustss 				BUS_DMA_NOWAIT);
   1369      1.1  augustss 	if (error) {
   1370      1.1  augustss 		printf("%s: unable to load dma map, error=%d\n",
   1371      1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1372      1.1  augustss 		goto destroy;
   1373      1.1  augustss 	}
   1374      1.1  augustss 	return (0);
   1375      1.1  augustss 
   1376      1.1  augustss destroy:
   1377      1.1  augustss 	bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1378      1.1  augustss unmap:
   1379      1.1  augustss 	bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1380      1.1  augustss free:
   1381      1.1  augustss 	bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1382      1.1  augustss 	return (error);
   1383      1.1  augustss }
   1384      1.1  augustss 
   1385      1.1  augustss 
   1386      1.1  augustss void *
   1387      1.1  augustss cs4280_malloc(addr, direction, size, pool, flags)
   1388      1.1  augustss 	void *addr;
   1389      1.1  augustss 	int direction;
   1390      1.1  augustss 	size_t size;
   1391      1.1  augustss 	int pool, flags;
   1392      1.1  augustss {
   1393      1.1  augustss 	struct cs4280_softc *sc = addr;
   1394      1.1  augustss 	struct cs4280_dma *p;
   1395      1.1  augustss 	caddr_t q;
   1396      1.1  augustss 	int error;
   1397      1.1  augustss 
   1398      1.1  augustss #if 0
   1399      1.1  augustss 	printf("cs4280_malloc: size=%d pool=%d flags=%d\n", size, pool, flags);
   1400      1.1  augustss #endif
   1401      1.1  augustss 	q = malloc(size, pool, flags);
   1402      1.1  augustss 	if (!q)
   1403      1.1  augustss 		return (0);
   1404      1.1  augustss 	p = malloc(sizeof(*p), pool, flags);
   1405      1.1  augustss 	if (!p) {
   1406      1.1  augustss 		free(q,pool);
   1407      1.1  augustss 		return (0);
   1408      1.1  augustss 	}
   1409      1.1  augustss 	/*
   1410      1.1  augustss 	 * cs4280 has fixed 4kB buffer
   1411      1.1  augustss 	 */
   1412      1.1  augustss 	error = cs4280_allocmem(sc, CS4280_DCHUNK, CS4280_DALIGN, p);
   1413      1.1  augustss 
   1414      1.1  augustss 	if (error) {
   1415      1.1  augustss 		free(q, pool);
   1416      1.1  augustss 		free(p, pool);
   1417      1.1  augustss 		return (0);
   1418      1.1  augustss 	}
   1419      1.1  augustss 
   1420      1.1  augustss 	p->next = sc->sc_dmas;
   1421      1.1  augustss 	sc->sc_dmas = p;
   1422      1.1  augustss 	p->dum = q; /* return to audio driver */
   1423      1.1  augustss 
   1424      1.1  augustss 	return (p->dum);
   1425      1.1  augustss }
   1426      1.1  augustss 
   1427      1.1  augustss void
   1428      1.1  augustss cs4280_free(addr, ptr, pool)
   1429      1.1  augustss 	void *addr;
   1430      1.1  augustss 	void *ptr;
   1431      1.1  augustss 	int pool;
   1432      1.1  augustss {
   1433      1.1  augustss 	struct cs4280_softc *sc = addr;
   1434      1.1  augustss 	struct cs4280_dma **pp, *p;
   1435      1.1  augustss 
   1436      1.1  augustss 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1437      1.1  augustss 		if (BUFADDR(p) == ptr) {
   1438      1.1  augustss 			cs4280_freemem(sc, p);
   1439      1.1  augustss 			*pp = p->next;
   1440      1.1  augustss 			free(p->dum, pool);
   1441      1.1  augustss 			free(p, pool);
   1442      1.1  augustss 			return;
   1443      1.1  augustss 		}
   1444      1.1  augustss 	}
   1445      1.1  augustss }
   1446      1.1  augustss 
   1447      1.1  augustss int
   1448      1.1  augustss cs4280_trigger_output(addr, start, end, blksize, intr, arg, param)
   1449      1.1  augustss 	void *addr;
   1450      1.1  augustss 	void *start, *end;
   1451      1.1  augustss 	int blksize;
   1452      1.1  augustss 	void (*intr) __P((void *));
   1453      1.1  augustss 	void *arg;
   1454      1.1  augustss 	struct audio_params *param;
   1455      1.1  augustss {
   1456      1.1  augustss 	struct cs4280_softc *sc = addr;
   1457      1.1  augustss 	u_int32_t pfie, pctl, mem, pdtc;
   1458      1.1  augustss 	struct cs4280_dma *p;
   1459      1.1  augustss 
   1460      1.1  augustss #ifdef DIAGNOSTIC
   1461      1.1  augustss 	if (sc->sc_prun)
   1462      1.1  augustss 		printf("cs4280_trigger_output: already running\n");
   1463      1.1  augustss 	sc->sc_prun = 1;
   1464      1.1  augustss #endif
   1465      1.1  augustss 
   1466      1.1  augustss 	DPRINTF(("cs4280_trigger_output: sc=%p start=%p end=%p "
   1467      1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
   1468      1.1  augustss 	sc->sc_pintr = intr;
   1469      1.1  augustss 	sc->sc_parg  = arg;
   1470      1.1  augustss 
   1471      1.1  augustss 	/* stop playback DMA */
   1472      1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1473      1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
   1474      1.1  augustss 
   1475      1.1  augustss 	/* setup PDTC */
   1476      1.1  augustss 	pdtc = BA1READ4(sc, CS4280_PDTC);
   1477      1.1  augustss 	pdtc &= ~PDTC_MASK;
   1478      1.1  augustss 	pdtc |= CS4280_MK_PDTC(param->precision * param->channels);
   1479      1.1  augustss 	BA1WRITE4(sc, CS4280_PDTC, pdtc);
   1480      1.1  augustss 
   1481      1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
   1482      1.1  augustss 	       param->precision, param->factor, param->channels,
   1483      1.1  augustss 	       param->encoding));
   1484      1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
   1485      1.1  augustss 		;
   1486      1.1  augustss 	if (p == NULL) {
   1487      1.1  augustss 		printf("cs4280_trigger_output: bad addr %p\n", start);
   1488      1.1  augustss 		return (EINVAL);
   1489      1.1  augustss 	}
   1490      1.1  augustss 	if (DMAADDR(p) % CS4280_DALIGN != 0 ) {
   1491      1.1  augustss 		printf("cs4280_trigger_output: DMAADDR(p)=0x%lx does not start"
   1492      1.1  augustss 		       "4kB align\n", DMAADDR(p));
   1493      1.1  augustss 		return (EINVAL);
   1494      1.1  augustss 	}
   1495      1.1  augustss 
   1496      1.1  augustss 	sc->sc_pcount = blksize / CS4280_ICHUNK; /* CS4280_ICHUNK is fixed hardware blksize*/
   1497      1.1  augustss 	sc->sc_ps = (char *)start;
   1498      1.1  augustss 	sc->sc_pe = (char *)end;
   1499      1.1  augustss 	sc->sc_pdma = p;
   1500      1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
   1501      1.1  augustss 	sc->sc_pi = 0;
   1502      1.1  augustss 	sc->sc_pn = sc->sc_ps;
   1503      1.1  augustss 	if (blksize >= CS4280_DCHUNK) {
   1504      1.1  augustss 		sc->sc_pn = sc->sc_ps + CS4280_DCHUNK;
   1505      1.1  augustss 		memcpy(sc->sc_pbuf, start, CS4280_DCHUNK);
   1506      1.1  augustss 		++sc->sc_pi;
   1507      1.1  augustss 	} else {
   1508      1.1  augustss 		sc->sc_pn = sc->sc_ps + CS4280_ICHUNK;
   1509      1.1  augustss 		memcpy(sc->sc_pbuf, start, CS4280_ICHUNK);
   1510      1.1  augustss 	}
   1511      1.1  augustss 
   1512      1.1  augustss 	/* initiate playback dma */
   1513      1.1  augustss 	BA1WRITE4(sc, CS4280_PBA, DMAADDR(p));
   1514      1.1  augustss 
   1515      1.1  augustss 	/* set PFIE */
   1516      1.1  augustss 	pfie = (BA1READ4(sc, CS4280_PFIE) & ~PFIE_MASK);
   1517      1.1  augustss 
   1518      1.1  augustss 	if (param->precision * param->factor == 8)
   1519      1.1  augustss 		pfie |= PFIE_8BIT;
   1520      1.1  augustss 	if (param->channels == 1)
   1521      1.1  augustss 		pfie |= PFIE_MONO;
   1522      1.1  augustss 
   1523      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
   1524      1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
   1525      1.1  augustss 		pfie |= PFIE_SWAPPED;
   1526      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
   1527      1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
   1528      1.1  augustss 		pfie |= PFIE_UNSIGNED;
   1529      1.1  augustss 
   1530      1.1  augustss 	BA1WRITE4(sc, CS4280_PFIE, pfie | PFIE_PI_ENABLE);
   1531      1.1  augustss 
   1532      1.1  augustss 	cs4280_set_dac_rate(sc, param->sample_rate);
   1533      1.1  augustss 
   1534      1.1  augustss 	pctl = BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK;
   1535      1.1  augustss 	pctl |= sc->pctl;
   1536      1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, pctl);
   1537      1.1  augustss 	return (0);
   1538      1.1  augustss }
   1539      1.1  augustss 
   1540      1.1  augustss int
   1541      1.1  augustss cs4280_trigger_input(addr, start, end, blksize, intr, arg, param)
   1542      1.1  augustss 	void *addr;
   1543      1.1  augustss 	void *start, *end;
   1544      1.1  augustss 	int blksize;
   1545      1.1  augustss 	void (*intr) __P((void *));
   1546      1.1  augustss 	void *arg;
   1547      1.1  augustss 	struct audio_params *param;
   1548      1.1  augustss {
   1549      1.1  augustss 	struct cs4280_softc *sc = addr;
   1550      1.1  augustss 	u_int32_t cctl, cie;
   1551      1.1  augustss 	struct cs4280_dma *p;
   1552      1.1  augustss 
   1553      1.1  augustss #ifdef DIAGNOSTIC
   1554      1.1  augustss 	if (sc->sc_rrun)
   1555      1.1  augustss 		printf("cs4280_trigger_input: already running\n");
   1556      1.1  augustss 	sc->sc_rrun = 1;
   1557      1.1  augustss #endif
   1558      1.1  augustss 	DPRINTF(("cs4280_trigger_input: sc=%p start=%p end=%p "
   1559      1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
   1560      1.1  augustss 	sc->sc_rintr = intr;
   1561      1.1  augustss 	sc->sc_rarg  = arg;
   1562      1.1  augustss 
   1563      1.1  augustss 	sc->sc_ri = 0;
   1564      1.1  augustss 	sc->sc_rcount = blksize / CS4280_ICHUNK; /* CS4280_ICHUNK is fixed hardware blksize*/
   1565      1.1  augustss 	sc->sc_rs = (char *)start;
   1566      1.1  augustss 	sc->sc_re = (char *)end;
   1567      1.1  augustss 	sc->sc_rn = sc->sc_rs;
   1568      1.1  augustss 
   1569      1.1  augustss 	/* setup format information for internal converter */
   1570      1.1  augustss 	sc->sc_rparam = 0;
   1571      1.1  augustss 	if (param->precision == 8) {
   1572      1.1  augustss 		sc->sc_rparam += CF_8BIT;
   1573      1.1  augustss 		sc->sc_rcount <<= 1;
   1574      1.1  augustss 	}
   1575      1.1  augustss 	if (param->channels  == 1) {
   1576      1.1  augustss 		sc->sc_rparam += CF_MONO;
   1577      1.1  augustss 		sc->sc_rcount <<= 1;
   1578      1.1  augustss 	}
   1579      1.1  augustss 
   1580      1.1  augustss 	/* stop capture DMA */
   1581      1.1  augustss 	cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
   1582      1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, cctl);
   1583      1.1  augustss 
   1584      1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
   1585      1.1  augustss 		;
   1586      1.1  augustss 	if (!p) {
   1587      1.1  augustss 		printf("cs4280_trigger_input: bad addr %p\n", start);
   1588      1.1  augustss 		return (EINVAL);
   1589      1.1  augustss 	}
   1590      1.1  augustss 	if (DMAADDR(p) % CS4280_DALIGN != 0) {
   1591      1.1  augustss 		printf("cs4280_trigger_input: DMAADDR(p)=0x%lx does not start"
   1592      1.1  augustss 		       "4kB align\n", DMAADDR(p));
   1593      1.1  augustss 		return (EINVAL);
   1594      1.1  augustss 	}
   1595      1.1  augustss 	sc->sc_rdma = p;
   1596      1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
   1597      1.1  augustss 
   1598      1.1  augustss 	/* initiate capture dma */
   1599      1.1  augustss 	BA1WRITE4(sc, CS4280_CBA, DMAADDR(p));
   1600      1.1  augustss 
   1601      1.1  augustss 	/* set CIE */
   1602      1.1  augustss 	cie = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
   1603      1.1  augustss 	BA1WRITE4(sc, CS4280_CIE, cie | CIE_CI_ENABLE);
   1604      1.1  augustss 
   1605      1.1  augustss 	cs4280_set_adc_rate(sc, param->sample_rate);
   1606      1.1  augustss 
   1607      1.1  augustss 	cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
   1608      1.1  augustss 	cctl |= sc->cctl;
   1609      1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, cctl);
   1610      1.1  augustss 	return (0);
   1611      1.1  augustss }
   1612      1.1  augustss 
   1613      1.1  augustss void
   1614      1.1  augustss cs4280_init(sc, init)
   1615      1.1  augustss 	struct cs4280_softc *sc;
   1616      1.1  augustss 	int init;
   1617      1.1  augustss {
   1618      1.1  augustss 	int n;
   1619      1.1  augustss 	u_int32_t mem;
   1620      1.1  augustss 
   1621      1.1  augustss 	/* Start PLL out in known state */
   1622      1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, 0);
   1623      1.1  augustss 	/* Start serial ports out in known state */
   1624      1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, 0);
   1625      1.1  augustss 
   1626      1.1  augustss 	/* Specify type of CODEC */
   1627      1.1  augustss /* XXX should no be here */
   1628      1.1  augustss #define SERACC_CODEC_TYPE_1_03
   1629      1.1  augustss #ifdef	SERACC_CODEC_TYPE_1_03
   1630      1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_1_03); /* AC 97 1.03 */
   1631      1.1  augustss #else
   1632      1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_2_0);  /* AC 97 2.0 */
   1633      1.1  augustss #endif
   1634      1.1  augustss 
   1635      1.1  augustss 	/* Reset codec */
   1636      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, 0);
   1637      1.1  augustss 	delay(100);    /* delay 100us */
   1638      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_RSTN);
   1639      1.1  augustss 
   1640      1.1  augustss 	/* Enable AC-link sync generation */
   1641      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_ESYN|ACCTL_RSTN);
   1642      1.1  augustss 	delay(50*1000); /* delay 50ms */
   1643      1.1  augustss 
   1644      1.1  augustss 	/* Set the serial port timing configuration */
   1645      1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_PTC_AC97);
   1646      1.1  augustss 
   1647      1.1  augustss 	/* Setup clock control */
   1648      1.1  augustss 	BA0WRITE4(sc, CS4280_PLLCC, PLLCC_CDR_STATE|PLLCC_LPF_STATE);
   1649      1.1  augustss 	BA0WRITE4(sc, CS4280_PLLM, PLLM_STATE);
   1650      1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR2, CLKCR2_PDIVS_8);
   1651      1.1  augustss 
   1652      1.1  augustss 	/* Power up the PLL */
   1653      1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP);
   1654      1.1  augustss 	delay(50*1000); /* delay 50ms */
   1655      1.1  augustss 
   1656      1.1  augustss 	/* Turn on clock */
   1657      1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP | CLKCR1_SWCE);
   1658      1.1  augustss 
   1659      1.1  augustss #ifdef NEED_CLEAR_FIFOS
   1660      1.1  augustss 	/* if we get beep sound,  need clear fifo ? */
   1661      1.1  augustss 	cs4280_clear_fifos(sc);
   1662      1.1  augustss #endif
   1663      1.1  augustss 
   1664      1.1  augustss 	/* Configure the serial port */
   1665      1.1  augustss 	BA0WRITE4(sc, CS4280_SERC1,  SERC1_SO1EN | SERC1_SO1F_AC97);
   1666      1.1  augustss 	BA0WRITE4(sc, CS4280_SERC2,  SERC2_SI1EN | SERC2_SI1F_AC97);
   1667      1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_MSPE | SERMC1_PTC_AC97);
   1668      1.1  augustss 
   1669      1.1  augustss 	/* Wait for CODEC ready */
   1670      1.1  augustss 	n = 0;
   1671      1.1  augustss 	while (!(BA0READ4(sc, CS4280_ACSTS) & ACSTS_CRDY)) {
   1672      1.1  augustss 		delay(10);
   1673      1.1  augustss 		if (++n > 100) {
   1674      1.1  augustss 			printf("%s: codec ready timeout\n",
   1675      1.1  augustss 			       sc->sc_dev.dv_xname);
   1676      1.1  augustss 			return;
   1677      1.1  augustss 		}
   1678      1.1  augustss 	}
   1679      1.1  augustss 
   1680      1.1  augustss 	/* Assert valid frame signal */
   1681      1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_VFRM|ACCTL_ESYN|ACCTL_RSTN);
   1682      1.1  augustss 
   1683      1.1  augustss 	/* Wait for valid AC97 input slot */
   1684      1.1  augustss 	n = 0;
   1685      1.1  augustss 	while (BA0READ4(sc, CS4280_ACISV) != (ACISV_ISV3 | ACISV_ISV4)) {
   1686      1.1  augustss 		delay(1000);
   1687      1.1  augustss 		if (++n > 1000) {
   1688      1.1  augustss 			printf("AC97 inputs slot ready timeout\n");
   1689      1.1  augustss 			return;
   1690      1.1  augustss 		}
   1691      1.1  augustss 	}
   1692      1.1  augustss 
   1693      1.1  augustss 	/* Set AC97 output slot valid signals */
   1694      1.1  augustss 	BA0WRITE4(sc, CS4280_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
   1695      1.1  augustss 
   1696      1.1  augustss 	/* reset the processor */
   1697      1.1  augustss 	cs4280_reset(sc);
   1698      1.1  augustss 
   1699      1.1  augustss 	/* Download the image to the processor */
   1700      1.1  augustss 	if (cs4280_download_image(sc) != 0) {
   1701      1.1  augustss 		printf("%s: image download error\n", sc->sc_dev.dv_xname);
   1702      1.1  augustss 		return;
   1703      1.1  augustss 	}
   1704      1.1  augustss 
   1705      1.1  augustss 	/* Save playback parameter and then write zero.
   1706      1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1707      1.1  augustss 	 * starting the processor core
   1708      1.1  augustss 	 */
   1709      1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1710      1.1  augustss 	sc->pctl = mem & PCTL_MASK; /* save startup value */
   1711      1.1  augustss 	cs4280_halt_output(sc);
   1712      1.1  augustss 
   1713      1.1  augustss 	/* Save capture parameter and then write zero.
   1714      1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1715      1.1  augustss 	 * starting the processor core
   1716      1.1  augustss 	 */
   1717      1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
   1718      1.1  augustss 	sc->cctl = mem & CCTL_MASK; /* save startup value */
   1719      1.1  augustss 	cs4280_halt_input(sc);
   1720      1.1  augustss 
   1721      1.1  augustss 	/* Processor Startup Procedure */
   1722      1.1  augustss 	BA1WRITE4(sc, CS4280_FRMT, FRMT_FTV);
   1723      1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RUN | SPCR_RUNFR | SPCR_DRQEN);
   1724      1.1  augustss 
   1725      1.1  augustss 	/* Monitor RUNFR bit in SPCR for 1 to 0 transition */
   1726      1.1  augustss 	n = 0;
   1727      1.1  augustss 	while (BA1READ4(sc, CS4280_SPCR) & SPCR_RUNFR) {
   1728      1.1  augustss 		delay(10);
   1729      1.1  augustss 		if (++n > 1000) {
   1730      1.1  augustss 			printf("SPCR 1->0 transition timeout\n");
   1731      1.1  augustss 			return;
   1732      1.1  augustss 		}
   1733      1.1  augustss 	}
   1734      1.1  augustss 
   1735      1.1  augustss 	n = 0;
   1736      1.1  augustss 	while (!(BA1READ4(sc, CS4280_SPCS) & SPCS_SPRUN)) {
   1737      1.1  augustss 		delay(10);
   1738      1.1  augustss 		if (++n > 1000) {
   1739      1.1  augustss 			printf("SPCS 0->1 transition timeout\n");
   1740      1.1  augustss 			return;
   1741      1.1  augustss 		}
   1742      1.1  augustss 	}
   1743      1.1  augustss 	/* Processor is now running !!! */
   1744      1.1  augustss 
   1745      1.1  augustss 	/* Setup  volume */
   1746      1.1  augustss 	BA1WRITE4(sc, CS4280_PVOL, 0x80008000);
   1747      1.1  augustss 	BA1WRITE4(sc, CS4280_CVOL, 0x80008000);
   1748      1.1  augustss 
   1749      1.1  augustss 	/* Interrupt enable */
   1750      1.1  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_IEV|HICR_CHGM);
   1751      1.1  augustss 
   1752      1.1  augustss 	/* playback interrupt enable */
   1753      1.1  augustss 	mem = BA1READ4(sc, CS4280_PFIE) & ~PFIE_PI_MASK;
   1754      1.1  augustss 	mem |= PFIE_PI_ENABLE;
   1755      1.1  augustss 	BA1WRITE4(sc, CS4280_PFIE, mem);
   1756      1.1  augustss 	/* capture interrupt enable */
   1757      1.1  augustss 	mem = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
   1758      1.1  augustss 	mem |= CIE_CI_ENABLE;
   1759      1.1  augustss 	BA1WRITE4(sc, CS4280_CIE, mem);
   1760      1.1  augustss 
   1761      1.1  augustss }
   1762      1.1  augustss 
   1763      1.1  augustss void
   1764      1.1  augustss cs4280_power(why, v)
   1765      1.1  augustss 	int why;
   1766      1.1  augustss 	void *v;
   1767      1.1  augustss {
   1768      1.1  augustss 	struct cs4280_softc *sc = (struct cs4280_softc *)v;
   1769      1.1  augustss 	int i;
   1770      1.1  augustss 
   1771      1.1  augustss 	DPRINTF(("%s: cs4280_power why=%d\n",
   1772      1.1  augustss 	       sc->sc_dev.dv_xname, why));
   1773      1.1  augustss 	if (why != PWR_RESUME) {
   1774      1.1  augustss 		sc->sc_suspend = why;
   1775      1.1  augustss 
   1776      1.1  augustss 		cs4280_halt_output(sc);
   1777      1.1  augustss 		cs4280_halt_input(sc);
   1778      1.1  augustss 		/* Save AC97 registers */
   1779      1.1  augustss 		for(i = 1; i <= CS4280_SAVE_REG_MAX; i++) {
   1780      1.1  augustss 			if(i == 0x04) /* AC97_REG_MASTER_TONE */
   1781      1.1  augustss 				continue;
   1782      1.1  augustss 			cs4280_read_codec(sc, 2*i, &sc->ac97_reg[i>>2]);
   1783      1.1  augustss 		}
   1784      1.1  augustss 		/* should I powerdown here ? */
   1785      1.1  augustss 		cs4280_write_codec(sc, AC97_REG_POWER, CS4280_POWER_DOWN_ALL);
   1786      1.1  augustss 	} else {
   1787      1.1  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1788      1.1  augustss 			printf("cs4280_power: odd, resume without suspend.\n");
   1789      1.1  augustss 			sc->sc_suspend = why;
   1790      1.1  augustss 			return;
   1791      1.1  augustss 		}
   1792      1.1  augustss 		sc->sc_suspend = why;
   1793      1.1  augustss 		cs4280_init(sc, 0);
   1794      1.1  augustss 		cs4280_reset_codec(sc);
   1795      1.1  augustss 		cs4280_write_codec(sc, AC97_REG_RESET, 0);  /* Cold AC'97 Reset */
   1796      1.1  augustss 		/* restore ac97 registers */
   1797      1.1  augustss 		for(i = 1; i <= CS4280_SAVE_REG_MAX; i++) {
   1798      1.1  augustss 			if(i == 0x04) /* AC97_REG_MASTER_TONE */
   1799      1.1  augustss 				continue;
   1800      1.1  augustss 			cs4280_write_codec(sc, 2*i, sc->ac97_reg[i]);
   1801      1.1  augustss 		}
   1802      1.1  augustss 	}
   1803      1.1  augustss }
   1804      1.1  augustss 
   1805      1.1  augustss #ifdef NEED_CLEAR_FIFOS
   1806      1.1  augustss void
   1807      1.1  augustss cs4280_clear_fifos(sc)
   1808      1.1  augustss 	struct cs4280_softc *sc;
   1809      1.1  augustss {
   1810      1.1  augustss 	int pd = 0, cnt, n;
   1811      1.1  augustss 	u_int32_t mem;
   1812      1.1  augustss 
   1813      1.1  augustss 	/*
   1814      1.1  augustss 	 * If device power down, power up the device and keep power down
   1815      1.1  augustss 	 * state.
   1816      1.1  augustss 	 */
   1817      1.1  augustss 	mem = BA0READ4(sc, CS4280_CLKCR1);
   1818      1.1  augustss 	if (!(mem & CLKCR1_SWCE)) {
   1819      1.1  augustss 		printf("cs4280_clear_fifo: power down found.\n");
   1820      1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem | CLKCR1_SWCE);
   1821      1.1  augustss 		pd = 1;
   1822      1.1  augustss 	}
   1823      1.1  augustss 	BA0WRITE4(sc, CS4280_SERBWP, 0);
   1824      1.1  augustss 	for (cnt = 0; cnt < 256; cnt++) {
   1825      1.1  augustss 		n = 0;
   1826      1.1  augustss 		while (BA0READ4(sc, CS4280_SERBST) & SERBST_WBSY) {
   1827      1.1  augustss 			delay(1000);
   1828      1.1  augustss 			if (++n > 1000) {
   1829      1.1  augustss 				printf("clear_fifo: fist timeout cnt=%d\n", cnt);
   1830      1.1  augustss 				break;
   1831      1.1  augustss 			}
   1832      1.1  augustss 		}
   1833      1.1  augustss 		BA0WRITE4(sc, CS4280_SERBAD, cnt);
   1834      1.1  augustss 		BA0WRITE4(sc, CS4280_SERBCM, SERBCM_WRC);
   1835      1.1  augustss 	}
   1836      1.1  augustss 	if (pd)
   1837      1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem);
   1838      1.1  augustss }
   1839      1.1  augustss #endif
   1840      1.1  augustss 
   1841      1.1  augustss #if NMIDI > 0
   1842      1.1  augustss int
   1843      1.1  augustss cs4280_midi_open(addr, flags, iintr, ointr, arg)
   1844      1.1  augustss 	void *addr;
   1845      1.1  augustss 	int flags;
   1846      1.1  augustss 	void (*iintr)__P((void *, int));
   1847      1.1  augustss 	void (*ointr)__P((void *));
   1848      1.1  augustss 	void *arg;
   1849      1.1  augustss {
   1850      1.1  augustss 	struct cs4280_softc *sc = addr;
   1851      1.1  augustss 	u_int32_t mem;
   1852      1.1  augustss 
   1853      1.1  augustss 	DPRINTF(("midi_open\n"));
   1854      1.1  augustss 	sc->sc_iintr = iintr;
   1855      1.1  augustss 	sc->sc_ointr = ointr;
   1856      1.1  augustss 	sc->sc_arg = arg;
   1857      1.1  augustss 
   1858      1.1  augustss 	mem = BA0READ4(sc, CS4280_MIDCR);
   1859      1.1  augustss 	mem &= ~MIDCR_MASK;
   1860      1.1  augustss 	mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE | MIDCR_MLB;
   1861      1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1862      1.1  augustss 
   1863      1.1  augustss 	return (0);
   1864      1.1  augustss }
   1865      1.1  augustss 
   1866      1.1  augustss void
   1867      1.1  augustss cs4280_midi_close(addr)
   1868      1.1  augustss 	void *addr;
   1869      1.1  augustss {
   1870      1.1  augustss 	struct cs4280_softc *sc = addr;
   1871      1.1  augustss 	u_int32_t mem;
   1872      1.1  augustss 
   1873      1.1  augustss 	DPRINTF(("midi_close\n"));
   1874      1.1  augustss 	mem = BA0READ4(sc, CS4280_MIDCR);
   1875      1.1  augustss 	mem &= MIDCR_MASK;
   1876      1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1877      1.1  augustss 
   1878      1.1  augustss 	sc->sc_iintr = 0;
   1879      1.1  augustss 	sc->sc_ointr = 0;
   1880      1.1  augustss }
   1881      1.1  augustss 
   1882      1.1  augustss int
   1883      1.1  augustss cs4280_midi_output(addr, d)
   1884      1.1  augustss 	void *addr;
   1885      1.1  augustss 	int d;
   1886      1.1  augustss {
   1887      1.1  augustss 	struct cs4280_softc *sc = addr;
   1888      1.1  augustss 	u_int32_t mem;
   1889      1.1  augustss 	int x;
   1890      1.1  augustss 
   1891      1.1  augustss 	DPRINTF(("midi_output d=0x%08x\n",d));
   1892      1.1  augustss 	for (x = 0; x != MIDI_BUSY_WAIT; x++) {
   1893      1.1  augustss 		if (!(BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF)) {
   1894      1.1  augustss 			mem = BA0READ4(sc, CS4280_MIDWP);
   1895      1.1  augustss 			mem &= ~MIDWP_MASK;
   1896      1.1  augustss 			mem |= d;
   1897      1.1  augustss 			BA0WRITE4(sc, CS4280_MIDWP, mem);
   1898      1.1  augustss 			return (0);
   1899      1.1  augustss 		}
   1900      1.1  augustss 		delay(MIDI_BUSY_DELAY);
   1901      1.1  augustss 	}
   1902      1.1  augustss 	return (EIO);
   1903      1.1  augustss }
   1904      1.1  augustss 
   1905      1.1  augustss void
   1906      1.1  augustss cs4280_midi_getinfo(addr, mi)
   1907      1.1  augustss 	void *addr;
   1908      1.1  augustss 	struct midi_info *mi;
   1909      1.1  augustss {
   1910      1.1  augustss 	mi->name = "CS4280 MIDI UART";
   1911      1.1  augustss 	mi->props = MIDI_PROP_CAN_INPUT | MIDI_PROP_OUT_INTR;
   1912      1.1  augustss }
   1913      1.1  augustss 
   1914      1.1  augustss #endif
   1915