Home | History | Annotate | Line # | Download | only in pci
cs4280.c revision 1.2
      1  1.2  augustss /*	$NetBSD: cs4280.c,v 1.2 2000/01/14 14:39:13 augustss Exp $	*/
      2  1.1  augustss 
      3  1.1  augustss /*
      4  1.2  augustss  * Copyright (c) 1999, 2000 Tatoku Ogaito.  All rights reserved.
      5  1.1  augustss  *
      6  1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7  1.1  augustss  * modification, are permitted provided that the following conditions
      8  1.1  augustss  * are met:
      9  1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10  1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11  1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14  1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15  1.1  augustss  *    must display the following acknowledgement:
     16  1.1  augustss  *	This product includes software developed by Tatoku Ogaito
     17  1.1  augustss  *	for the NetBSD Project.
     18  1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19  1.1  augustss  *    derived from this software without specific prior written permission
     20  1.1  augustss  *
     21  1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.1  augustss  */
     32  1.1  augustss 
     33  1.1  augustss /*
     34  1.1  augustss  * Cirrus Logic CS4280 (and maybe CS461x) driver.
     35  1.1  augustss  * Data sheets can be found
     36  1.1  augustss  * http://www.cirrus.com/ftp/pubs/4280.pdf
     37  1.1  augustss  * http://www.cirrus.com/ftp/pubs/4297.pdf
     38  1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.pdf
     39  1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.doc
     40  1.1  augustss  */
     41  1.1  augustss 
     42  1.1  augustss /*
     43  1.1  augustss  * TODO
     44  1.1  augustss  * Implement MIDI
     45  1.1  augustss  * Joystick support
     46  1.1  augustss  */
     47  1.1  augustss 
     48  1.1  augustss #ifdef CS4280_DEBUG
     49  1.2  augustss #ifndef MIDI_READY
     50  1.1  augustss #define MIDI_READY
     51  1.2  augustss #endif /* ! MIDI_READY */
     52  1.1  augustss #endif
     53  1.1  augustss 
     54  1.1  augustss #ifdef MIDI_READY
     55  1.1  augustss #include "midi.h"
     56  1.1  augustss #endif
     57  1.1  augustss 
     58  1.1  augustss #if defined(CS4280_DEBUG)
     59  1.1  augustss #define DPRINTF(x)	    if (cs4280debug) printf x
     60  1.1  augustss #define DPRINTFN(n,x)	    if (cs4280debug>(n)) printf x
     61  1.1  augustss int cs4280debug = 0;
     62  1.1  augustss #else
     63  1.1  augustss #define DPRINTF(x)
     64  1.1  augustss #define DPRINTFN(n,x)
     65  1.1  augustss #endif
     66  1.1  augustss 
     67  1.1  augustss #include <sys/param.h>
     68  1.1  augustss #include <sys/systm.h>
     69  1.1  augustss #include <sys/kernel.h>
     70  1.1  augustss #include <sys/fcntl.h>
     71  1.1  augustss #include <sys/malloc.h>
     72  1.1  augustss #include <sys/device.h>
     73  1.1  augustss #include <sys/types.h>
     74  1.1  augustss #include <sys/systm.h>
     75  1.1  augustss 
     76  1.1  augustss #include <dev/pci/pcidevs.h>
     77  1.1  augustss #include <dev/pci/pcivar.h>
     78  1.1  augustss #include <dev/pci/cs4280reg.h>
     79  1.1  augustss #include <dev/pci/cs4280_image.h>
     80  1.1  augustss 
     81  1.1  augustss #include <sys/audioio.h>
     82  1.1  augustss #include <dev/audio_if.h>
     83  1.1  augustss #include <dev/midi_if.h>
     84  1.1  augustss #include <dev/mulaw.h>
     85  1.1  augustss #include <dev/auconv.h>
     86  1.1  augustss #include <dev/ic/ac97.h>
     87  1.1  augustss 
     88  1.1  augustss #include <machine/bus.h>
     89  1.1  augustss #include <machine/bswap.h>
     90  1.1  augustss 
     91  1.1  augustss #define CSCC_PCI_BA0 0x10
     92  1.1  augustss #define CSCC_PCI_BA1 0x14
     93  1.1  augustss 
     94  1.1  augustss struct cs4280_dma {
     95  1.1  augustss 	bus_dmamap_t map;
     96  1.1  augustss 	caddr_t addr;		/* real dma buffer */
     97  1.1  augustss 	caddr_t dum;		/* dummy buffer for audio driver */
     98  1.1  augustss 	bus_dma_segment_t segs[1];
     99  1.1  augustss 	int nsegs;
    100  1.1  augustss 	size_t size;
    101  1.1  augustss 	struct cs4280_dma *next;
    102  1.1  augustss };
    103  1.1  augustss #define DMAADDR(p) ((p)->map->dm_segs[0].ds_addr)
    104  1.1  augustss #define BUFADDR(p)  ((void *)((p)->dum))
    105  1.1  augustss #define KERNADDR(p) ((void *)((p)->addr))
    106  1.1  augustss 
    107  1.1  augustss /*
    108  1.1  augustss  * Software state
    109  1.1  augustss  */
    110  1.1  augustss struct cs4280_softc {
    111  1.1  augustss 	struct device	      sc_dev;
    112  1.1  augustss 
    113  1.1  augustss 	pci_intr_handle_t *   sc_ih;
    114  1.1  augustss 
    115  1.1  augustss 	/* I/O (BA0) */
    116  1.1  augustss 	bus_space_tag_t	      ba0t;
    117  1.1  augustss 	bus_space_handle_t    ba0h;
    118  1.1  augustss 
    119  1.1  augustss 	/* BA1 */
    120  1.1  augustss 	bus_space_tag_t	      ba1t;
    121  1.1  augustss 	bus_space_handle_t    ba1h;
    122  1.1  augustss 
    123  1.1  augustss 	/* DMA */
    124  1.1  augustss 	bus_dma_tag_t	 sc_dmatag;
    125  1.1  augustss 	struct cs4280_dma *sc_dmas;
    126  1.1  augustss 
    127  1.1  augustss 	void	(*sc_pintr)(void *);	/* dma completion intr handler */
    128  1.1  augustss 	void	*sc_parg;		/* arg for sc_intr() */
    129  1.1  augustss 	char	*sc_ps, *sc_pe, *sc_pn;
    130  1.1  augustss 	int	sc_pcount;
    131  1.1  augustss 	int	sc_pi;
    132  1.1  augustss 	struct	cs4280_dma *sc_pdma;
    133  1.1  augustss 	char	*sc_pbuf;
    134  1.1  augustss #ifdef DIAGNOSTIC
    135  1.1  augustss 	char	sc_prun;
    136  1.1  augustss #endif
    137  1.1  augustss 
    138  1.1  augustss 	void	(*sc_rintr)(void *);	/* dma completion intr handler */
    139  1.1  augustss 	void	*sc_rarg;		/* arg for sc_intr() */
    140  1.1  augustss 	char	*sc_rs, *sc_re, *sc_rn;
    141  1.1  augustss 	int	sc_rcount;
    142  1.1  augustss 	int	sc_ri;
    143  1.1  augustss 	struct	cs4280_dma *sc_rdma;
    144  1.1  augustss 	char	*sc_rbuf;
    145  1.1  augustss 	int	sc_rparam;		/* record format */
    146  1.1  augustss #ifdef DIAGNOSTIC
    147  1.1  augustss 	char	sc_rrun;
    148  1.1  augustss #endif
    149  1.1  augustss 
    150  1.1  augustss #if NMIDI > 0
    151  1.1  augustss 	void	(*sc_iintr)(void *, int); /* midi input ready handler */
    152  1.1  augustss 	void	(*sc_ointr)(void *);	  /* midi output ready handler */
    153  1.1  augustss 	void	*sc_arg;
    154  1.1  augustss #endif
    155  1.1  augustss 
    156  1.1  augustss 	u_int32_t pctl;
    157  1.1  augustss 	u_int32_t cctl;
    158  1.1  augustss 
    159  1.1  augustss 	struct ac97_codec_if *codec_if;
    160  1.1  augustss 	struct ac97_host_if host_if;
    161  1.1  augustss 
    162  1.1  augustss 	char	sc_suspend;
    163  1.1  augustss 	void   *sc_powerhook;		/* Power Hook */
    164  1.1  augustss 	u_int16_t  ac97_reg[CS4280_SAVE_REG_MAX + 1];	/* Save ac97 registers */
    165  1.1  augustss };
    166  1.1  augustss 
    167  1.1  augustss #define BA0READ4(sc, r) bus_space_read_4((sc)->ba0t, (sc)->ba0h, (r))
    168  1.1  augustss #define BA0WRITE4(sc, r, x) bus_space_write_4((sc)->ba0t, (sc)->ba0h, (r), (x))
    169  1.1  augustss #define BA1READ4(sc, r) bus_space_read_4((sc)->ba1t, (sc)->ba1h, (r))
    170  1.1  augustss #define BA1WRITE4(sc, r, x) bus_space_write_4((sc)->ba1t, (sc)->ba1h, (r), (x))
    171  1.1  augustss 
    172  1.1  augustss int	cs4280_match  __P((struct device *, struct cfdata *, void *));
    173  1.1  augustss void	cs4280_attach __P((struct device *, struct device *, void *));
    174  1.1  augustss int	cs4280_intr __P((void *));
    175  1.1  augustss void	cs4280_reset __P((void *));
    176  1.1  augustss int	cs4280_download_image __P((struct cs4280_softc *));
    177  1.1  augustss 
    178  1.1  augustss int cs4280_download(struct cs4280_softc *, u_int32_t *, u_int32_t, u_int32_t);
    179  1.1  augustss int cs4280_allocmem __P((struct cs4280_softc *, size_t, size_t,
    180  1.1  augustss 			 struct cs4280_dma *));
    181  1.1  augustss int cs4280_freemem __P((struct cs4280_softc *, struct cs4280_dma *));
    182  1.1  augustss 
    183  1.1  augustss #ifdef CS4280_DEBUG
    184  1.1  augustss int	cs4280_check_images   __P((struct cs4280_softc *));
    185  1.1  augustss int	cs4280_checkimage(struct cs4280_softc *, u_int32_t *, u_int32_t,
    186  1.1  augustss 			  u_int32_t);
    187  1.1  augustss #endif
    188  1.1  augustss 
    189  1.1  augustss struct cfattach clcs_ca = {
    190  1.1  augustss 	sizeof(struct cs4280_softc), cs4280_match, cs4280_attach
    191  1.1  augustss };
    192  1.1  augustss 
    193  1.2  augustss int	cs4280_init __P((struct cs4280_softc *, int));
    194  1.1  augustss int	cs4280_open __P((void *, int));
    195  1.1  augustss void	cs4280_close __P((void *));
    196  1.1  augustss 
    197  1.1  augustss int	cs4280_query_encoding __P((void *, struct audio_encoding *));
    198  1.1  augustss int	cs4280_set_params __P((void *, int, int, struct audio_params *, struct audio_params *));
    199  1.1  augustss int	cs4280_round_blocksize __P((void *, int));
    200  1.1  augustss 
    201  1.1  augustss int	cs4280_halt_output __P((void *));
    202  1.1  augustss int	cs4280_halt_input __P((void *));
    203  1.1  augustss 
    204  1.1  augustss int	cs4280_getdev __P((void *, struct audio_device *));
    205  1.1  augustss 
    206  1.1  augustss int	cs4280_mixer_set_port __P((void *, mixer_ctrl_t *));
    207  1.1  augustss int	cs4280_mixer_get_port __P((void *, mixer_ctrl_t *));
    208  1.1  augustss int	cs4280_query_devinfo __P((void *addr, mixer_devinfo_t *dip));
    209  1.1  augustss void   *cs4280_malloc __P((void *, int, size_t, int, int));
    210  1.1  augustss void	cs4280_free __P((void *, void *, int));
    211  1.1  augustss size_t	cs4280_round_buffersize __P((void *, int, size_t));
    212  1.1  augustss int	cs4280_mappage __P((void *, void *, int, int));
    213  1.1  augustss int	cs4280_get_props __P((void *));
    214  1.1  augustss int	cs4280_trigger_output __P((void *, void *, void *, int, void (*)(void *),
    215  1.1  augustss 	    void *, struct audio_params *));
    216  1.1  augustss int	cs4280_trigger_input __P((void *, void *, void *, int, void (*)(void *),
    217  1.1  augustss 	    void *, struct audio_params *));
    218  1.1  augustss 
    219  1.1  augustss 
    220  1.1  augustss void	cs4280_set_dac_rate  __P((struct cs4280_softc *, int ));
    221  1.1  augustss void	cs4280_set_adc_rate  __P((struct cs4280_softc *, int ));
    222  1.1  augustss int	cs4280_get_portnum_by_name __P((struct cs4280_softc *, char *, char *,
    223  1.1  augustss 					 char *));
    224  1.1  augustss int	cs4280_src_wait	 __P((struct cs4280_softc *));
    225  1.1  augustss int	cs4280_attach_codec __P((void *sc, struct ac97_codec_if *));
    226  1.1  augustss int	cs4280_read_codec __P((void *sc, u_int8_t a, u_int16_t *d));
    227  1.1  augustss int	cs4280_write_codec __P((void *sc, u_int8_t a, u_int16_t d));
    228  1.1  augustss void	cs4280_reset_codec __P((void *sc));
    229  1.1  augustss 
    230  1.1  augustss void	cs4280_power __P((int, void *));
    231  1.1  augustss 
    232  1.1  augustss void	cs4280_clear_fifos __P((struct cs4280_softc *));
    233  1.1  augustss 
    234  1.1  augustss #if NMIDI > 0
    235  1.1  augustss void	cs4280_midi_close __P((void*));
    236  1.1  augustss void	cs4280_midi_getinfo __P((void *, struct midi_info *));
    237  1.1  augustss int	cs4280_midi_open __P((void *, int, void (*)(void *, int),
    238  1.1  augustss 			      void (*)(void *), void *));
    239  1.1  augustss int	cs4280_midi_output __P((void *, int));
    240  1.1  augustss #endif
    241  1.1  augustss 
    242  1.1  augustss struct audio_hw_if cs4280_hw_if = {
    243  1.1  augustss 	cs4280_open,
    244  1.1  augustss 	cs4280_close,
    245  1.1  augustss 	NULL,
    246  1.1  augustss 	cs4280_query_encoding,
    247  1.1  augustss 	cs4280_set_params,
    248  1.1  augustss 	cs4280_round_blocksize,
    249  1.1  augustss 	NULL,
    250  1.1  augustss 	NULL,
    251  1.1  augustss 	NULL,
    252  1.1  augustss 	NULL,
    253  1.1  augustss 	NULL,
    254  1.1  augustss 	cs4280_halt_output,
    255  1.1  augustss 	cs4280_halt_input,
    256  1.1  augustss 	NULL,
    257  1.1  augustss 	cs4280_getdev,
    258  1.1  augustss 	NULL,
    259  1.1  augustss 	cs4280_mixer_set_port,
    260  1.1  augustss 	cs4280_mixer_get_port,
    261  1.1  augustss 	cs4280_query_devinfo,
    262  1.1  augustss 	cs4280_malloc,
    263  1.1  augustss 	cs4280_free,
    264  1.1  augustss 	cs4280_round_buffersize,
    265  1.1  augustss 	cs4280_mappage,
    266  1.1  augustss 	cs4280_get_props,
    267  1.1  augustss 	cs4280_trigger_output,
    268  1.1  augustss 	cs4280_trigger_input,
    269  1.1  augustss };
    270  1.1  augustss 
    271  1.1  augustss #if NMIDI > 0
    272  1.1  augustss struct midi_hw_if cs4280_midi_hw_if = {
    273  1.1  augustss 	cs4280_midi_open,
    274  1.1  augustss 	cs4280_midi_close,
    275  1.1  augustss 	cs4280_midi_output,
    276  1.1  augustss 	cs4280_midi_getinfo,
    277  1.1  augustss 	0,
    278  1.1  augustss };
    279  1.1  augustss #endif
    280  1.1  augustss 
    281  1.1  augustss 
    282  1.1  augustss 
    283  1.1  augustss struct audio_device cs4280_device = {
    284  1.1  augustss 	"CS4280",
    285  1.1  augustss 	"",
    286  1.1  augustss 	"cs4280"
    287  1.1  augustss };
    288  1.1  augustss 
    289  1.1  augustss 
    290  1.1  augustss int
    291  1.1  augustss cs4280_match(parent, match, aux)
    292  1.1  augustss 	struct device *parent;
    293  1.1  augustss 	struct cfdata *match;
    294  1.1  augustss 	void *aux;
    295  1.1  augustss {
    296  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    297  1.1  augustss 
    298  1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    299  1.1  augustss 		return (0);
    300  1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4280
    301  1.1  augustss #if 0  /* I can't confirm */
    302  1.1  augustss 	    || PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4610
    303  1.1  augustss #endif
    304  1.1  augustss 
    305  1.1  augustss 	   ) {
    306  1.1  augustss 		return (1);
    307  1.1  augustss 	}
    308  1.1  augustss 	return (0);
    309  1.1  augustss }
    310  1.1  augustss 
    311  1.1  augustss int
    312  1.1  augustss cs4280_read_codec(sc_, add, data)
    313  1.1  augustss 	void *sc_;
    314  1.1  augustss 	u_int8_t add;
    315  1.1  augustss 	u_int16_t *data;
    316  1.1  augustss {
    317  1.1  augustss 	struct cs4280_softc *sc = sc_;
    318  1.1  augustss 	int n;
    319  1.1  augustss 
    320  1.1  augustss 	DPRINTFN(5,("read_codec: add=0x%02x ", add));
    321  1.1  augustss 	/*
    322  1.1  augustss 	 * Make sure that there is not data sitting around from a preivous
    323  1.1  augustss 	 * uncompleted access.
    324  1.1  augustss 	 */
    325  1.1  augustss 	BA0READ4(sc, CS4280_ACSDA);
    326  1.1  augustss 
    327  1.1  augustss 	/* Set up AC97 control registers. */
    328  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCAD, add);
    329  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCDA, 0);
    330  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL,
    331  1.1  augustss 	    ACCTL_RSTN | ACCTL_ESYN | ACCTL_VFRM | ACCTL_CRW  | ACCTL_DCV );
    332  1.1  augustss 
    333  1.1  augustss 	if (cs4280_src_wait(sc) < 0) {
    334  1.1  augustss 		printf("%s: AC97 read prob. (DCV!=0) for add=0x%0x\n",
    335  1.1  augustss 		       sc->sc_dev.dv_xname, add);
    336  1.1  augustss 		return (1);
    337  1.1  augustss 	}
    338  1.1  augustss 
    339  1.1  augustss 	/* wait for valid status bit is active */
    340  1.1  augustss 	n = 0;
    341  1.1  augustss 	while (!(BA0READ4(sc, CS4280_ACSTS) & ACSTS_VSTS)) {
    342  1.1  augustss 		delay(1);
    343  1.1  augustss 		while (++n > 1000) {
    344  1.1  augustss 			printf("%s: AC97 read fail (VSTS==0) for add=0x%0x\n",
    345  1.1  augustss 			       sc->sc_dev.dv_xname, add);
    346  1.1  augustss 			return (1);
    347  1.1  augustss 		}
    348  1.1  augustss 	}
    349  1.1  augustss 	*data = BA0READ4(sc, CS4280_ACSDA);
    350  1.1  augustss 	DPRINTFN(5,("data=0x%04x\n", *data));
    351  1.1  augustss 	return (0);
    352  1.1  augustss }
    353  1.1  augustss 
    354  1.1  augustss int
    355  1.1  augustss cs4280_write_codec(sc_, add, data)
    356  1.1  augustss 	void *sc_;
    357  1.1  augustss 	u_int8_t add;
    358  1.1  augustss 	u_int16_t data;
    359  1.1  augustss {
    360  1.1  augustss 	struct cs4280_softc *sc = sc_;
    361  1.1  augustss 
    362  1.1  augustss 	DPRINTFN(5,("write_codec: add=0x%02x  data=0x%04x\n", add, data));
    363  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCAD, add);
    364  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCDA, data);
    365  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL,
    366  1.1  augustss 	    ACCTL_RSTN | ACCTL_ESYN | ACCTL_VFRM | ACCTL_DCV );
    367  1.1  augustss 
    368  1.1  augustss 	if (cs4280_src_wait(sc) < 0) {
    369  1.1  augustss 		printf("%s: AC97 write fail (DCV!=0) for add=0x%02x data="
    370  1.1  augustss 		       "0x%04x\n", sc->sc_dev.dv_xname, add, data);
    371  1.1  augustss 		return (1);
    372  1.1  augustss 	}
    373  1.1  augustss 	return (0);
    374  1.1  augustss }
    375  1.1  augustss 
    376  1.1  augustss int
    377  1.1  augustss cs4280_src_wait(sc)
    378  1.1  augustss 	struct cs4280_softc *sc;
    379  1.1  augustss {
    380  1.1  augustss 	int n;
    381  1.1  augustss 	n = 0;
    382  1.1  augustss 	while ((BA0READ4(sc, CS4280_ACCTL) & ACCTL_DCV)) {
    383  1.1  augustss 		delay(1000);
    384  1.1  augustss 		while (++n > 1000)
    385  1.1  augustss 			return (-1);
    386  1.1  augustss 	}
    387  1.1  augustss 	return (0);
    388  1.1  augustss }
    389  1.1  augustss 
    390  1.1  augustss 
    391  1.1  augustss void
    392  1.1  augustss cs4280_set_adc_rate(sc, rate)
    393  1.1  augustss 	struct cs4280_softc *sc;
    394  1.1  augustss 	int rate;
    395  1.1  augustss {
    396  1.1  augustss 	/* calculate capture rate:
    397  1.1  augustss 	 *
    398  1.1  augustss 	 * capture_coefficient_increment = -round(rate*128*65536/48000;
    399  1.1  augustss 	 * capture_phase_increment	 = floor(48000*65536*1024/rate);
    400  1.1  augustss 	 * cx = round(48000*65536*1024 - capture_phase_increment*rate);
    401  1.1  augustss 	 * cy = floor(cx/200);
    402  1.1  augustss 	 * capture_sample_rate_correction = cx - 200*cy;
    403  1.1  augustss 	 * capture_delay = ceil(24*48000/rate);
    404  1.1  augustss 	 * capture_num_triplets = floor(65536*rate/24000);
    405  1.1  augustss 	 * capture_group_length = 24000/GCD(rate, 24000);
    406  1.1  augustss 	 * where GCD means "Greatest Common Divisor".
    407  1.1  augustss 	 *
    408  1.1  augustss 	 * capture_coefficient_increment, capture_phase_increment and
    409  1.1  augustss 	 * capture_num_triplets are 32-bit signed quantities.
    410  1.1  augustss 	 * capture_sample_rate_correction and capture_group_length are
    411  1.1  augustss 	 * 16-bit signed quantities.
    412  1.1  augustss 	 * capture_delay is a 14-bit unsigned quantity.
    413  1.1  augustss 	 */
    414  1.1  augustss 	u_int32_t cci,cpi,cnt,cx,cy,  tmp1;
    415  1.1  augustss 	u_int16_t csrc, cgl, cdlay;
    416  1.1  augustss 
    417  1.1  augustss 	/* XXX
    418  1.1  augustss 	 * Even though, embedded_audio_spec says capture rate range 11025 to
    419  1.1  augustss 	 * 48000, dhwiface.cpp says,
    420  1.1  augustss 	 *
    421  1.1  augustss 	 * "We can only decimate by up to a factor of 1/9th the hardware rate.
    422  1.1  augustss 	 *  Return an error if an attempt is made to stray outside that limit."
    423  1.1  augustss 	 *
    424  1.1  augustss 	 * so assume range as 48000/9 to 48000
    425  1.1  augustss 	 */
    426  1.1  augustss 
    427  1.1  augustss 	if (rate < 8000)
    428  1.1  augustss 		rate = 8000;
    429  1.1  augustss 	if (rate > 48000)
    430  1.1  augustss 		rate = 48000;
    431  1.1  augustss 
    432  1.1  augustss 	cx = rate << 16;
    433  1.1  augustss 	cci = cx / 48000;
    434  1.1  augustss 	cx -= cci * 48000;
    435  1.1  augustss 	cx <<= 7;
    436  1.1  augustss 	cci <<= 7;
    437  1.1  augustss 	cci += cx / 48000;
    438  1.1  augustss 	cci = - cci;
    439  1.1  augustss 
    440  1.1  augustss 	cx = 48000 << 16;
    441  1.1  augustss 	cpi = cx / rate;
    442  1.1  augustss 	cx -= cpi * rate;
    443  1.1  augustss 	cx <<= 10;
    444  1.1  augustss 	cpi <<= 10;
    445  1.1  augustss 	cy = cx / rate;
    446  1.1  augustss 	cpi += cy;
    447  1.1  augustss 	cx -= cy * rate;
    448  1.1  augustss 
    449  1.1  augustss 	cy   = cx / 200;
    450  1.1  augustss 	csrc = cx - 200*cy;
    451  1.1  augustss 
    452  1.1  augustss 	cdlay = ((48000 * 24) + rate - 1) / rate;
    453  1.1  augustss #if 0
    454  1.1  augustss 	cdlay &= 0x3fff; /* make sure cdlay is 14-bit */
    455  1.1  augustss #endif
    456  1.1  augustss 
    457  1.1  augustss 	cnt  = rate << 16;
    458  1.1  augustss 	cnt  /= 24000;
    459  1.1  augustss 
    460  1.1  augustss 	cgl = 1;
    461  1.1  augustss 	for (tmp1 = 2; tmp1 <= 64; tmp1 *= 2) {
    462  1.1  augustss 		if (((rate / tmp1) * tmp1) != rate)
    463  1.1  augustss 			cgl *= 2;
    464  1.1  augustss 	}
    465  1.1  augustss 	if (((rate / 3) * 3) != rate)
    466  1.1  augustss 		cgl *= 3;
    467  1.1  augustss 	for (tmp1 = 5; tmp1 <= 125; tmp1 *= 5) {
    468  1.1  augustss 		if (((rate / tmp1) * tmp1) != rate)
    469  1.1  augustss 			cgl *= 5;
    470  1.1  augustss 	}
    471  1.1  augustss #if 0
    472  1.1  augustss 	/* XXX what manual says */
    473  1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CSRC) & ~CSRC_MASK;
    474  1.1  augustss 	tmp1 |= csrc<<16;
    475  1.1  augustss 	BA1WRITE4(sc, CS4280_CSRC, tmp1);
    476  1.1  augustss #else
    477  1.1  augustss 	/* suggested by cs461x.c (ALSA driver) */
    478  1.1  augustss 	BA1WRITE4(sc, CS4280_CSRC, CS4280_MK_CSRC(csrc, cy));
    479  1.1  augustss #endif
    480  1.1  augustss 
    481  1.1  augustss #if 0
    482  1.1  augustss 	/* I am confused.  The sample rate calculation section says
    483  1.1  augustss 	 * cci *is* 32-bit signed quantity but in the parameter description
    484  1.1  augustss 	 * section, CCI only assigned 16bit.
    485  1.1  augustss 	 * I believe size of the variable.
    486  1.1  augustss 	 */
    487  1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CCI) & ~CCI_MASK;
    488  1.1  augustss 	tmp1 |= cci<<16;
    489  1.1  augustss 	BA1WRITE4(sc, CS4280_CCI, tmp1);
    490  1.1  augustss #else
    491  1.1  augustss 	BA1WRITE4(sc, CS4280_CCI, cci);
    492  1.1  augustss #endif
    493  1.1  augustss 
    494  1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CD) & ~CD_MASK;
    495  1.1  augustss 	tmp1 |= cdlay <<18;
    496  1.1  augustss 	BA1WRITE4(sc, CS4280_CD, tmp1);
    497  1.1  augustss 
    498  1.1  augustss 	BA1WRITE4(sc, CS4280_CPI, cpi);
    499  1.1  augustss 
    500  1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CGL) & ~CGL_MASK;
    501  1.1  augustss 	tmp1 |= cgl;
    502  1.1  augustss 	BA1WRITE4(sc, CS4280_CGL, tmp1);
    503  1.1  augustss 
    504  1.1  augustss 	BA1WRITE4(sc, CS4280_CNT, cnt);
    505  1.1  augustss 
    506  1.1  augustss 	tmp1 = BA1READ4(sc, CS4280_CGC) & ~CGC_MASK;
    507  1.1  augustss 	tmp1 |= cgl;
    508  1.1  augustss 	BA1WRITE4(sc, CS4280_CGC, tmp1);
    509  1.1  augustss }
    510  1.1  augustss 
    511  1.1  augustss void
    512  1.1  augustss cs4280_set_dac_rate(sc, rate)
    513  1.1  augustss 	struct cs4280_softc *sc;
    514  1.1  augustss 	int rate;
    515  1.1  augustss {
    516  1.1  augustss 	/*
    517  1.1  augustss 	 * playback rate may range from 8000Hz to 48000Hz
    518  1.1  augustss 	 *
    519  1.1  augustss 	 * play_phase_increment = floor(rate*65536*1024/48000)
    520  1.1  augustss 	 * px = round(rate*65536*1024 - play_phase_incremnt*48000)
    521  1.1  augustss 	 * py=floor(px/200)
    522  1.1  augustss 	 * play_sample_rate_correction = px - 200*py
    523  1.1  augustss 	 *
    524  1.1  augustss 	 * play_phase_increment is a 32bit signed quantity.
    525  1.1  augustss 	 * play_sample_rate_correction is a 16bit signed quantity.
    526  1.1  augustss 	 */
    527  1.1  augustss 	int32_t ppi;
    528  1.1  augustss 	int16_t psrc;
    529  1.1  augustss 	u_int32_t px, py;
    530  1.1  augustss 
    531  1.1  augustss 	if (rate < 8000)
    532  1.1  augustss 		rate = 8000;
    533  1.1  augustss 	if (rate > 48000)
    534  1.1  augustss 		rate = 48000;
    535  1.1  augustss 	px = rate << 16;
    536  1.1  augustss 	ppi = px/48000;
    537  1.1  augustss 	px -= ppi*48000;
    538  1.1  augustss 	ppi <<= 10;
    539  1.1  augustss 	px  <<= 10;
    540  1.1  augustss 	py  = px / 48000;
    541  1.1  augustss 	ppi += py;
    542  1.1  augustss 	px -= py*48000;
    543  1.1  augustss 	py  = px/200;
    544  1.1  augustss 	px -= py*200;
    545  1.1  augustss 	psrc = px;
    546  1.1  augustss #if 0
    547  1.1  augustss 	/* what manual says */
    548  1.1  augustss 	px = BA1READ4(sc, CS4280_PSRC) & ~PSRC_MASK;
    549  1.1  augustss 	BA1WRITE4(sc, CS4280_PSRC,
    550  1.1  augustss 			  ( ((psrc<<16) & PSRC_MASK) | px ));
    551  1.1  augustss #else
    552  1.1  augustss 	/* suggested by cs461x.c (ALSA driver) */
    553  1.1  augustss 	BA1WRITE4(sc, CS4280_PSRC, CS4280_MK_PSRC(psrc,py));
    554  1.1  augustss #endif
    555  1.1  augustss 	BA1WRITE4(sc, CS4280_PPI, ppi);
    556  1.1  augustss }
    557  1.1  augustss 
    558  1.1  augustss void
    559  1.1  augustss cs4280_attach(parent, self, aux)
    560  1.1  augustss 	struct device *parent;
    561  1.1  augustss 	struct device *self;
    562  1.1  augustss 	void *aux;
    563  1.1  augustss {
    564  1.1  augustss 	struct cs4280_softc *sc = (struct cs4280_softc *)self;
    565  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    566  1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    567  1.1  augustss 	char const *intrstr;
    568  1.1  augustss 	pci_intr_handle_t ih;
    569  1.1  augustss 	pcireg_t csr;
    570  1.1  augustss 	char devinfo[256];
    571  1.1  augustss 	mixer_ctrl_t ctl;
    572  1.1  augustss 	u_int32_t mem;
    573  1.1  augustss 
    574  1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    575  1.1  augustss 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
    576  1.1  augustss 
    577  1.1  augustss 	/* Map I/O register */
    578  1.1  augustss 	if (pci_mapreg_map(pa, CSCC_PCI_BA0,
    579  1.1  augustss 			  PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    580  1.1  augustss 			  &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    581  1.1  augustss 		printf("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    582  1.1  augustss 		return;
    583  1.1  augustss 	}
    584  1.1  augustss 	if (pci_mapreg_map(pa, CSCC_PCI_BA1,
    585  1.1  augustss 			  PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    586  1.1  augustss 			  &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    587  1.1  augustss 		printf("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    588  1.1  augustss 		return;
    589  1.1  augustss 	}
    590  1.1  augustss 
    591  1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    592  1.1  augustss 
    593  1.1  augustss 	/* Enable the device (set bus master flag) */
    594  1.1  augustss 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    595  1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    596  1.1  augustss 		       csr | PCI_COMMAND_MASTER_ENABLE);
    597  1.1  augustss 
    598  1.1  augustss 	/* LATENCY_TIMER setting */
    599  1.1  augustss 	mem = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    600  1.1  augustss 	if ( PCI_LATTIMER(mem) < 32 ) {
    601  1.1  augustss 		mem &= 0xffff00ff;
    602  1.1  augustss 		mem |= 0x00002000;
    603  1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, mem);
    604  1.1  augustss 	}
    605  1.1  augustss 
    606  1.1  augustss 	/* Map and establish the interrupt. */
    607  1.1  augustss 	if (pci_intr_map(pc, pa->pa_intrtag, pa->pa_intrpin,
    608  1.1  augustss 			 pa->pa_intrline, &ih)) {
    609  1.1  augustss 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    610  1.1  augustss 		return;
    611  1.1  augustss 	}
    612  1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    613  1.1  augustss 
    614  1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4280_intr, sc);
    615  1.1  augustss 	if (sc->sc_ih == NULL) {
    616  1.1  augustss 		printf("%s: couldn't establish interrupt",sc->sc_dev.dv_xname);
    617  1.1  augustss 		if (intrstr != NULL)
    618  1.1  augustss 			printf(" at %s", intrstr);
    619  1.1  augustss 		printf("\n");
    620  1.1  augustss 		return;
    621  1.1  augustss 	}
    622  1.1  augustss 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    623  1.1  augustss 
    624  1.1  augustss 	/* Initialization */
    625  1.2  augustss 	if(cs4280_init(sc, 1) != 0)
    626  1.2  augustss 		return;
    627  1.1  augustss 
    628  1.1  augustss 	/* AC 97 attachement */
    629  1.1  augustss 	sc->host_if.arg = sc;
    630  1.1  augustss 	sc->host_if.attach = cs4280_attach_codec;
    631  1.1  augustss 	sc->host_if.read   = cs4280_read_codec;
    632  1.1  augustss 	sc->host_if.write  = cs4280_write_codec;
    633  1.1  augustss 	sc->host_if.reset  = cs4280_reset_codec;
    634  1.1  augustss 
    635  1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    636  1.1  augustss 		printf("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    637  1.1  augustss 		return;
    638  1.1  augustss 	}
    639  1.1  augustss 
    640  1.1  augustss 	/* Turn mute off of DAC, CD and master volumes by default */
    641  1.1  augustss 	ctl.type = AUDIO_MIXER_ENUM;
    642  1.1  augustss 	ctl.un.ord = 0;	 /* off */
    643  1.1  augustss 
    644  1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCoutputs,
    645  1.1  augustss 					     AudioNmaster, AudioNmute);
    646  1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    647  1.1  augustss 
    648  1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCinputs,
    649  1.1  augustss 					     AudioNdac, AudioNmute);
    650  1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    651  1.1  augustss 
    652  1.1  augustss 	ctl.dev = cs4280_get_portnum_by_name(sc, AudioCinputs,
    653  1.1  augustss 					     AudioNcd, AudioNmute);
    654  1.1  augustss 	cs4280_mixer_set_port(sc, &ctl);
    655  1.1  augustss 
    656  1.1  augustss 	audio_attach_mi(&cs4280_hw_if, sc, &sc->sc_dev);
    657  1.2  augustss 
    658  1.1  augustss #if NMIDI > 0
    659  1.1  augustss 	midi_attach_mi(&cs4280_midi_hw_if, sc, &sc->sc_dev);
    660  1.1  augustss #endif
    661  1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    662  1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4280_power, sc);
    663  1.1  augustss }
    664  1.1  augustss 
    665  1.1  augustss int
    666  1.1  augustss cs4280_intr(p)
    667  1.1  augustss 	void *p;
    668  1.1  augustss {
    669  1.1  augustss 	/*
    670  1.1  augustss 	 * XXX
    671  1.1  augustss 	 *
    672  1.1  augustss 	 * Since CS4280 has only 4kB dma buffer and
    673  1.1  augustss 	 * interrupt occurs every 2kB block, I create dummy buffer
    674  1.1  augustss 	 * which returns to audio driver and actual dma buffer
    675  1.1  augustss 	 * using in DMA transfer.
    676  1.1  augustss 	 *
    677  1.1  augustss 	 *
    678  1.1  augustss 	 *  ring buffer in audio.c is pointed by BUFADDR
    679  1.1  augustss 	 *	 <------ ring buffer size == 64kB ------>
    680  1.1  augustss 	 *	 <-----> blksize == 2048*(sc->sc_[pr]count) kB
    681  1.1  augustss 	 *	|= = = =|= = = =|= = = =|= = = =|= = = =|
    682  1.1  augustss 	 *	|	|	|	|	|	| <- call audio_intp every
    683  1.1  augustss 	 *						     sc->sc_[pr]_count time.
    684  1.1  augustss 	 *
    685  1.1  augustss 	 *  actual dma buffer is pointed by KERNADDR
    686  1.1  augustss 	 *	 <-> dma buffer size = 4kB
    687  1.1  augustss 	 *	|= =|
    688  1.1  augustss 	 *
    689  1.1  augustss 	 *
    690  1.1  augustss 	 */
    691  1.1  augustss 	struct cs4280_softc *sc = p;
    692  1.1  augustss 	u_int32_t intr, mem;
    693  1.1  augustss 	char * empty_dma;
    694  1.1  augustss 
    695  1.1  augustss 	intr = BA0READ4(sc, CS4280_HISR);
    696  1.1  augustss 
    697  1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    698  1.1  augustss 		BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
    699  1.1  augustss 		return (0);
    700  1.1  augustss 	}
    701  1.1  augustss 
    702  1.1  augustss 	/* Playback Interrupt */
    703  1.1  augustss 	if (intr & HISR_PINT) {
    704  1.1  augustss 		mem = BA1READ4(sc, CS4280_PFIE);
    705  1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, (mem & ~PFIE_PI_MASK) | PFIE_PI_DISABLE);
    706  1.1  augustss 		if (sc->sc_pintr) {
    707  1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    708  1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    709  1.1  augustss 		} else {
    710  1.1  augustss 			printf("unexpected play intr\n");
    711  1.1  augustss 		}
    712  1.1  augustss 		/* copy buffer */
    713  1.1  augustss 		++sc->sc_pi;
    714  1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    715  1.1  augustss 		if (sc->sc_pi&1)
    716  1.1  augustss 			empty_dma += CS4280_ICHUNK;
    717  1.1  augustss 		memcpy(empty_dma, sc->sc_pn, CS4280_ICHUNK);
    718  1.1  augustss 		sc->sc_pn += CS4280_ICHUNK;
    719  1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    720  1.1  augustss 			sc->sc_pn = sc->sc_ps;
    721  1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, mem);
    722  1.1  augustss 	}
    723  1.1  augustss 	/* Capture Interrupt */
    724  1.1  augustss 	if (intr & HISR_CINT) {
    725  1.1  augustss 		int  i;
    726  1.1  augustss 		int16_t rdata;
    727  1.1  augustss 
    728  1.1  augustss 		mem = BA1READ4(sc, CS4280_CIE);
    729  1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, (mem & ~CIE_CI_MASK) | CIE_CI_DISABLE);
    730  1.1  augustss 		++sc->sc_ri;
    731  1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    732  1.1  augustss 		if ((sc->sc_ri&1) == 0)
    733  1.1  augustss 			empty_dma += CS4280_ICHUNK;
    734  1.1  augustss 
    735  1.1  augustss 		/*
    736  1.1  augustss 		 * XXX
    737  1.1  augustss 		 * I think this audio data conversion should be
    738  1.1  augustss 		 * happend in upper layer, but I put this here
    739  1.1  augustss 		 * since there is no conversion function available.
    740  1.1  augustss 		 */
    741  1.1  augustss 		switch(sc->sc_rparam) {
    742  1.1  augustss 		case CF_16BIT_STEREO:
    743  1.1  augustss 			/* just copy it */
    744  1.1  augustss 			memcpy(sc->sc_rn, empty_dma, CS4280_ICHUNK);
    745  1.1  augustss 			sc->sc_rn += CS4280_ICHUNK;
    746  1.1  augustss 			break;
    747  1.1  augustss 		case CF_16BIT_MONO:
    748  1.1  augustss 			for (i = 0; i < 512; i++) {
    749  1.1  augustss 				rdata  = *((int16_t *)empty_dma)++>>1;
    750  1.1  augustss 				rdata += *((int16_t *)empty_dma)++>>1;
    751  1.1  augustss 				*((int16_t *)sc->sc_rn)++ = rdata;
    752  1.1  augustss 			}
    753  1.1  augustss 			break;
    754  1.1  augustss 		case CF_8BIT_STEREO:
    755  1.1  augustss 			for (i = 0; i < 512; i++) {
    756  1.1  augustss 				rdata = *((int16_t*)empty_dma)++;
    757  1.1  augustss 				*sc->sc_rn++ = rdata >> 8;
    758  1.1  augustss 				rdata = *((int16_t*)empty_dma)++;
    759  1.1  augustss 				*sc->sc_rn++ = rdata >> 8;
    760  1.1  augustss 			}
    761  1.1  augustss 			break;
    762  1.1  augustss 		case CF_8BIT_MONO:
    763  1.1  augustss 			for (i = 0; i < 512; i++) {
    764  1.1  augustss 				rdata =	 *((int16_t*)empty_dma)++ >>1;
    765  1.1  augustss 				rdata += *((int16_t*)empty_dma)++ >>1;
    766  1.1  augustss 				*sc->sc_rn++ = rdata >>8;
    767  1.1  augustss 			}
    768  1.1  augustss 			break;
    769  1.1  augustss 		default:
    770  1.1  augustss 			/* Should not reach here */
    771  1.1  augustss 			printf("unknown sc->sc_rparam: %d\n", sc->sc_rparam);
    772  1.1  augustss 		}
    773  1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    774  1.1  augustss 			sc->sc_rn = sc->sc_rs;
    775  1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, mem);
    776  1.1  augustss 		if (sc->sc_rintr) {
    777  1.1  augustss 			if ((sc->sc_ri%(sc->sc_rcount)) == 0)
    778  1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    779  1.1  augustss 		} else {
    780  1.1  augustss 			printf("unexpected record intr\n");
    781  1.1  augustss 		}
    782  1.1  augustss 	}
    783  1.1  augustss 
    784  1.1  augustss #if NMIDI > 0
    785  1.1  augustss 	/* Midi port Interrupt */
    786  1.1  augustss 	if (intr & HISR_MIDI) {
    787  1.2  augustss 		int data;
    788  1.2  augustss 
    789  1.2  augustss 		DPRINTF(("i: %d: ",
    790  1.2  augustss 			 BA0READ4(sc, CS4280_MIDSR)));
    791  1.2  augustss 		/* Read the received data */
    792  1.2  augustss 		while ((sc->sc_iintr != NULL) &&
    793  1.2  augustss 		       ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_RBE) == 0)) {
    794  1.2  augustss 			data = BA0READ4(sc, CS4280_MIDRP) & MIDRP_MASK;
    795  1.2  augustss 			DPRINTF(("r:%x\n",data));
    796  1.2  augustss 			sc->sc_iintr(sc->sc_arg, data);
    797  1.2  augustss 		}
    798  1.2  augustss 
    799  1.2  augustss 		/* Write the data */
    800  1.2  augustss #if 1
    801  1.2  augustss 		/* XXX:
    802  1.2  augustss 		 * It seems "Transmit Buffer Full" never activate until EOI
    803  1.2  augustss 		 * is deliverd.  Shall I throw EOI top of this routine ?
    804  1.2  augustss 		 */
    805  1.2  augustss 		if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
    806  1.2  augustss 			DPRINTF(("w: "));
    807  1.2  augustss 			if (sc->sc_ointr != NULL)
    808  1.2  augustss 				sc->sc_ointr(sc->sc_arg);
    809  1.2  augustss 		}
    810  1.2  augustss #else
    811  1.2  augustss 		while ((sc->sc_ointr != NULL) &&
    812  1.2  augustss 		       ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0)) {
    813  1.2  augustss 			DPRINTF(("w: "));
    814  1.2  augustss 			sc->sc_ointr(sc->sc_arg);
    815  1.2  augustss 		}
    816  1.2  augustss #endif
    817  1.2  augustss 		DPRINTF(("\n"));
    818  1.1  augustss 	}
    819  1.1  augustss #endif
    820  1.2  augustss 	/* Throw EOI */
    821  1.1  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
    822  1.1  augustss 	return (0);
    823  1.1  augustss }
    824  1.1  augustss 
    825  1.1  augustss 
    826  1.1  augustss /* Download Proceessor Code and Data image */
    827  1.1  augustss 
    828  1.1  augustss int
    829  1.1  augustss cs4280_download(sc, src, offset, len)
    830  1.1  augustss 	struct cs4280_softc *sc;
    831  1.1  augustss 	u_int32_t *src;
    832  1.1  augustss 	u_int32_t offset, len;
    833  1.1  augustss {
    834  1.1  augustss 	u_int32_t ctr;
    835  1.1  augustss 
    836  1.1  augustss #ifdef CS4280_DEBUG
    837  1.1  augustss 	u_int32_t con, data;
    838  1.1  augustss 	u_int8_t c0,c1,c2,c3;
    839  1.1  augustss #endif
    840  1.2  augustss 	if ((offset&3) || (len&3))
    841  1.1  augustss 		return (-1);
    842  1.2  augustss 
    843  1.1  augustss 	len /= sizeof(u_int32_t);
    844  1.1  augustss 	for (ctr = 0; ctr < len; ctr++) {
    845  1.1  augustss 		/* XXX:
    846  1.1  augustss 		 * I cannot confirm this is the right thing or not
    847  1.1  augustss 		 * on BIG-ENDIAN machines.
    848  1.1  augustss 		 */
    849  1.1  augustss 		BA1WRITE4(sc, offset+ctr*4, htole32(*(src+ctr)));
    850  1.1  augustss #ifdef CS4280_DEBUG
    851  1.1  augustss 		data = htole32(*(src+ctr));
    852  1.1  augustss 		c0 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+0);
    853  1.1  augustss 		c1 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+1);
    854  1.1  augustss 		c2 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+2);
    855  1.1  augustss 		c3 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+3);
    856  1.1  augustss 		con = ( (c3<<24) | (c2<<16) | (c1<<8) | c0 );
    857  1.1  augustss 		if (data != con ) {
    858  1.1  augustss 			printf("0x%06x: write=0x%08x read=0x%08x\n",
    859  1.1  augustss 			       offset+ctr*4, data, con);
    860  1.1  augustss 			return (-1);
    861  1.1  augustss 		}
    862  1.1  augustss #endif
    863  1.1  augustss 	}
    864  1.1  augustss 	return (0);
    865  1.1  augustss }
    866  1.1  augustss 
    867  1.1  augustss int
    868  1.1  augustss cs4280_download_image(sc)
    869  1.1  augustss 	struct cs4280_softc *sc;
    870  1.1  augustss {
    871  1.1  augustss 	int idx, err;
    872  1.1  augustss 	u_int32_t offset = 0;
    873  1.1  augustss 
    874  1.1  augustss 	err = 0;
    875  1.1  augustss 	for (idx = 0; idx < BA1_MEMORY_COUNT; ++idx) {
    876  1.1  augustss 		err = cs4280_download(sc, &BA1Struct.map[offset],
    877  1.1  augustss 				  BA1Struct.memory[idx].offset,
    878  1.1  augustss 				  BA1Struct.memory[idx].size);
    879  1.1  augustss 		if (err != 0) {
    880  1.1  augustss 			printf("%s: load_image failed at %d\n",
    881  1.1  augustss 			       sc->sc_dev.dv_xname, idx);
    882  1.1  augustss 			return (-1);
    883  1.1  augustss 		}
    884  1.1  augustss 		offset += BA1Struct.memory[idx].size / sizeof(u_int32_t);
    885  1.1  augustss 	}
    886  1.1  augustss 	return (err);
    887  1.1  augustss }
    888  1.1  augustss 
    889  1.1  augustss #ifdef CS4280_DEBUG
    890  1.1  augustss int
    891  1.1  augustss cs4280_checkimage(sc, src, offset, len)
    892  1.1  augustss 	struct cs4280_softc *sc;
    893  1.1  augustss 	u_int32_t *src;
    894  1.1  augustss 	u_int32_t offset, len;
    895  1.1  augustss {
    896  1.1  augustss 	u_int32_t ctr, data;
    897  1.1  augustss 	int err = 0;
    898  1.1  augustss 
    899  1.2  augustss 	if ((offset&3) || (len&3))
    900  1.1  augustss 		return -1;
    901  1.2  augustss 
    902  1.1  augustss 	len /= sizeof(u_int32_t);
    903  1.1  augustss 	for (ctr = 0; ctr < len; ctr++) {
    904  1.1  augustss 		/* I cannot confirm this is the right thing
    905  1.1  augustss 		 * on BIG-ENDIAN machines
    906  1.1  augustss 		 */
    907  1.1  augustss 		data = BA1READ4(sc, offset+ctr*4);
    908  1.1  augustss 		if (data != htole32(*(src+ctr))) {
    909  1.1  augustss 			printf("0x%06x: 0x%08x(0x%08x)\n",
    910  1.1  augustss 			       offset+ctr*4, data, *(src+ctr));
    911  1.1  augustss 			*(src+ctr) = data;
    912  1.1  augustss 			++err;
    913  1.1  augustss 		}
    914  1.1  augustss 	}
    915  1.1  augustss 	return (err);
    916  1.1  augustss }
    917  1.1  augustss 
    918  1.1  augustss int
    919  1.1  augustss cs4280_check_images(sc)
    920  1.1  augustss 	struct cs4280_softc *sc;
    921  1.1  augustss {
    922  1.1  augustss 	int idx, err;
    923  1.1  augustss 	u_int32_t offset = 0;
    924  1.1  augustss 
    925  1.1  augustss 	err = 0;
    926  1.1  augustss 	/*for (idx=0; idx < BA1_MEMORY_COUNT; ++idx) { */
    927  1.1  augustss 	for (idx = 0; idx < 1; ++idx) {
    928  1.1  augustss 		err = cs4280_checkimage(sc, &BA1Struct.map[offset],
    929  1.1  augustss 				      BA1Struct.memory[idx].offset,
    930  1.1  augustss 				      BA1Struct.memory[idx].size);
    931  1.1  augustss 		if (err != 0) {
    932  1.1  augustss 			printf("%s: check_image failed at %d\n",
    933  1.1  augustss 			       sc->sc_dev.dv_xname, idx);
    934  1.1  augustss 		}
    935  1.1  augustss 		offset += BA1Struct.memory[idx].size / sizeof(u_int32_t);
    936  1.1  augustss 	}
    937  1.1  augustss 	return (err);
    938  1.1  augustss }
    939  1.1  augustss 
    940  1.1  augustss #endif
    941  1.1  augustss 
    942  1.1  augustss int
    943  1.1  augustss cs4280_attach_codec(sc_, codec_if)
    944  1.1  augustss 	void *sc_;
    945  1.1  augustss 	struct ac97_codec_if *codec_if;
    946  1.1  augustss {
    947  1.1  augustss 	struct cs4280_softc *sc = sc_;
    948  1.1  augustss 
    949  1.1  augustss 	sc->codec_if = codec_if;
    950  1.1  augustss 	return (0);
    951  1.1  augustss }
    952  1.1  augustss 
    953  1.1  augustss void
    954  1.1  augustss cs4280_reset_codec(sc_)
    955  1.1  augustss 	void *sc_;
    956  1.1  augustss {
    957  1.1  augustss 	struct cs4280_softc *sc = sc_;
    958  1.1  augustss 	int n;
    959  1.1  augustss 
    960  1.1  augustss 	/* Reset codec */
    961  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, 0);
    962  1.1  augustss 	delay(100);    /* delay 100us */
    963  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_RSTN);
    964  1.1  augustss 
    965  1.1  augustss 	/*
    966  1.1  augustss 	 * It looks like we do the following procedure, too
    967  1.1  augustss 	 */
    968  1.1  augustss 
    969  1.1  augustss 	/* Enable AC-link sync generation */
    970  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
    971  1.1  augustss 	delay(50*1000); /* XXX delay 50ms */
    972  1.1  augustss 
    973  1.1  augustss 	/* Assert valid frame signal */
    974  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
    975  1.1  augustss 
    976  1.1  augustss 	/* Wait for valid AC97 input slot */
    977  1.1  augustss 	n = 0;
    978  1.1  augustss 	while (BA0READ4(sc, CS4280_ACISV) != (ACISV_ISV3 | ACISV_ISV4)) {
    979  1.1  augustss 		delay(1000);
    980  1.1  augustss 		if (++n > 1000) {
    981  1.1  augustss 			printf("reset_codec: AC97 inputs slot ready timeout\n");
    982  1.1  augustss 			return;
    983  1.1  augustss 		}
    984  1.1  augustss 	}
    985  1.1  augustss }
    986  1.1  augustss 
    987  1.1  augustss 
    988  1.1  augustss /* Processor Soft Reset */
    989  1.1  augustss void
    990  1.1  augustss cs4280_reset(sc_)
    991  1.1  augustss 	void *sc_;
    992  1.1  augustss {
    993  1.1  augustss 	struct cs4280_softc *sc = sc_;
    994  1.1  augustss 
    995  1.1  augustss 	/* Set RSTSP bit in SPCR (also clear RUN, RUNFR, and DRQEN) */
    996  1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RSTSP);
    997  1.1  augustss 	delay(100);
    998  1.1  augustss 	/* Clear RSTSP bit in SPCR */
    999  1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, 0);
   1000  1.1  augustss 	/* enable DMA reqest */
   1001  1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_DRQEN);
   1002  1.1  augustss }
   1003  1.1  augustss 
   1004  1.1  augustss int
   1005  1.1  augustss cs4280_open(addr, flags)
   1006  1.1  augustss 	void *addr;
   1007  1.1  augustss 	int flags;
   1008  1.1  augustss {
   1009  1.1  augustss 	return (0);
   1010  1.1  augustss }
   1011  1.1  augustss 
   1012  1.1  augustss void
   1013  1.1  augustss cs4280_close(addr)
   1014  1.1  augustss 	void *addr;
   1015  1.1  augustss {
   1016  1.1  augustss 	struct cs4280_softc *sc = addr;
   1017  1.1  augustss 
   1018  1.1  augustss 	cs4280_halt_output(sc);
   1019  1.1  augustss 	cs4280_halt_input(sc);
   1020  1.1  augustss 
   1021  1.1  augustss 	sc->sc_pintr = 0;
   1022  1.1  augustss 	sc->sc_rintr = 0;
   1023  1.1  augustss }
   1024  1.1  augustss 
   1025  1.1  augustss int
   1026  1.1  augustss cs4280_query_encoding(addr, fp)
   1027  1.1  augustss 	void *addr;
   1028  1.1  augustss 	struct audio_encoding *fp;
   1029  1.1  augustss {
   1030  1.1  augustss 	switch (fp->index) {
   1031  1.1  augustss 	case 0:
   1032  1.1  augustss 		strcpy(fp->name, AudioEulinear);
   1033  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
   1034  1.1  augustss 		fp->precision = 8;
   1035  1.1  augustss 		fp->flags = 0;
   1036  1.1  augustss 		break;
   1037  1.1  augustss 	case 1:
   1038  1.1  augustss 		strcpy(fp->name, AudioEmulaw);
   1039  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
   1040  1.1  augustss 		fp->precision = 8;
   1041  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1042  1.1  augustss 		break;
   1043  1.1  augustss 	case 2:
   1044  1.1  augustss 		strcpy(fp->name, AudioEalaw);
   1045  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
   1046  1.1  augustss 		fp->precision = 8;
   1047  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1048  1.1  augustss 		break;
   1049  1.1  augustss 	case 3:
   1050  1.1  augustss 		strcpy(fp->name, AudioEslinear);
   1051  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
   1052  1.1  augustss 		fp->precision = 8;
   1053  1.1  augustss 		fp->flags = 0;
   1054  1.1  augustss 		break;
   1055  1.1  augustss 	case 4:
   1056  1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
   1057  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
   1058  1.1  augustss 		fp->precision = 16;
   1059  1.1  augustss 		fp->flags = 0;
   1060  1.1  augustss 		break;
   1061  1.1  augustss 	case 5:
   1062  1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
   1063  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
   1064  1.1  augustss 		fp->precision = 16;
   1065  1.1  augustss 		fp->flags = 0;
   1066  1.1  augustss 		break;
   1067  1.1  augustss 	case 6:
   1068  1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
   1069  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
   1070  1.1  augustss 		fp->precision = 16;
   1071  1.1  augustss 		fp->flags = 0;
   1072  1.1  augustss 		break;
   1073  1.1  augustss 	case 7:
   1074  1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
   1075  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
   1076  1.1  augustss 		fp->precision = 16;
   1077  1.1  augustss 		fp->flags = 0;
   1078  1.1  augustss 		break;
   1079  1.1  augustss 	default:
   1080  1.1  augustss 		return (EINVAL);
   1081  1.1  augustss 	}
   1082  1.1  augustss 	return (0);
   1083  1.1  augustss }
   1084  1.1  augustss 
   1085  1.1  augustss int
   1086  1.1  augustss cs4280_set_params(addr, setmode, usemode, play, rec)
   1087  1.1  augustss 	void *addr;
   1088  1.1  augustss 	int setmode, usemode;
   1089  1.1  augustss 	struct audio_params *play, *rec;
   1090  1.1  augustss {
   1091  1.1  augustss 	struct cs4280_softc *sc = addr;
   1092  1.1  augustss 	struct audio_params *p;
   1093  1.1  augustss 	int mode;
   1094  1.1  augustss 
   1095  1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
   1096  1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1 ) {
   1097  1.1  augustss 		if ((setmode & mode) == 0)
   1098  1.1  augustss 			continue;
   1099  1.1  augustss 
   1100  1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
   1101  1.1  augustss 
   1102  1.1  augustss 		if (p == play) {
   1103  1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
   1104  1.1  augustss 				p->sample_rate, p->precision, p->channels));
   1105  1.1  augustss 			/* play back data format may be 8- or 16-bit and
   1106  1.1  augustss 			 * either stereo or mono.
   1107  1.1  augustss 			 * playback rate may range from 8000Hz to 48000Hz
   1108  1.1  augustss 			 */
   1109  1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
   1110  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
   1111  1.1  augustss 			    (p->channels != 1  && p->channels != 2) ) {
   1112  1.1  augustss 				return (EINVAL);
   1113  1.1  augustss 			}
   1114  1.1  augustss 		} else {
   1115  1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
   1116  1.1  augustss 				p->sample_rate, p->precision, p->channels));
   1117  1.1  augustss 			/* capture data format must be 16bit stereo
   1118  1.1  augustss 			 * and sample rate range from 11025Hz to 48000Hz.
   1119  1.1  augustss 			 *
   1120  1.1  augustss 			 * XXX: it looks like to work with 8000Hz,
   1121  1.1  augustss 			 *	although data sheets say lower limit is
   1122  1.1  augustss 			 *	11025 Hz.
   1123  1.1  augustss 			 */
   1124  1.1  augustss 
   1125  1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
   1126  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
   1127  1.1  augustss 			    (p->channels  != 1 && p->channels  != 2) ) {
   1128  1.1  augustss 				return (EINVAL);
   1129  1.1  augustss 			}
   1130  1.1  augustss 		}
   1131  1.1  augustss 		p->factor  = 1;
   1132  1.1  augustss 		p->sw_code = 0;
   1133  1.1  augustss 
   1134  1.1  augustss 		/* capturing data is slinear */
   1135  1.1  augustss 		switch (p->encoding) {
   1136  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
   1137  1.1  augustss 			if (mode == AUMODE_RECORD) {
   1138  1.1  augustss 				if (p->precision == 16)
   1139  1.1  augustss 					p->sw_code = swap_bytes;
   1140  1.1  augustss 			}
   1141  1.1  augustss 			break;
   1142  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
   1143  1.1  augustss 			break;
   1144  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
   1145  1.1  augustss 			if (mode == AUMODE_RECORD) {
   1146  1.1  augustss 				if (p->precision == 16)
   1147  1.1  augustss 					p->sw_code = change_sign16_swap_bytes_le;
   1148  1.1  augustss 				else
   1149  1.1  augustss 					p->sw_code = change_sign8;
   1150  1.1  augustss 			}
   1151  1.1  augustss 			break;
   1152  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
   1153  1.1  augustss 			if (mode == AUMODE_RECORD) {
   1154  1.1  augustss 				if (p->precision == 16)
   1155  1.1  augustss 					p->sw_code = change_sign16_le;
   1156  1.1  augustss 				else
   1157  1.1  augustss 					p->sw_code = change_sign8;
   1158  1.1  augustss 			}
   1159  1.1  augustss 			break;
   1160  1.1  augustss 		case AUDIO_ENCODING_ULAW:
   1161  1.1  augustss 			if (mode == AUMODE_PLAY) {
   1162  1.1  augustss 				p->factor = 2;
   1163  1.1  augustss 				p->sw_code = mulaw_to_slinear16_le;
   1164  1.1  augustss 			} else {
   1165  1.1  augustss 				p->sw_code = slinear8_to_mulaw;
   1166  1.1  augustss 			}
   1167  1.1  augustss 			break;
   1168  1.1  augustss 		case AUDIO_ENCODING_ALAW:
   1169  1.1  augustss 			if (mode == AUMODE_PLAY) {
   1170  1.1  augustss 				p->factor = 2;
   1171  1.1  augustss 				p->sw_code = alaw_to_slinear16_le;
   1172  1.1  augustss 			} else {
   1173  1.1  augustss 				p->sw_code = slinear8_to_alaw;
   1174  1.1  augustss 			}
   1175  1.1  augustss 			break;
   1176  1.1  augustss 		default:
   1177  1.1  augustss 			return (EINVAL);
   1178  1.1  augustss 		}
   1179  1.1  augustss 	}
   1180  1.1  augustss 
   1181  1.1  augustss 	/* set sample rate */
   1182  1.1  augustss 	cs4280_set_dac_rate(sc, play->sample_rate);
   1183  1.1  augustss 	cs4280_set_adc_rate(sc, rec->sample_rate);
   1184  1.1  augustss 	return (0);
   1185  1.1  augustss }
   1186  1.1  augustss 
   1187  1.1  augustss int
   1188  1.1  augustss cs4280_round_blocksize(hdl, blk)
   1189  1.1  augustss 	void *hdl;
   1190  1.1  augustss 	int blk;
   1191  1.1  augustss {
   1192  1.1  augustss 	return (blk < CS4280_ICHUNK ? CS4280_ICHUNK : blk & -CS4280_ICHUNK);
   1193  1.1  augustss }
   1194  1.1  augustss 
   1195  1.1  augustss size_t
   1196  1.1  augustss cs4280_round_buffersize(addr, direction, size)
   1197  1.1  augustss 	void *addr;
   1198  1.1  augustss 	int direction;
   1199  1.1  augustss 	size_t size;
   1200  1.1  augustss {
   1201  1.1  augustss 	/* although real dma buffer size is 4KB,
   1202  1.1  augustss 	 * let the audio.c driver use a larger buffer.
   1203  1.1  augustss 	 * ( suggested by Lennart Augustsson. )
   1204  1.1  augustss 	 */
   1205  1.1  augustss 	return (size);
   1206  1.1  augustss }
   1207  1.1  augustss 
   1208  1.1  augustss int
   1209  1.1  augustss cs4280_get_props(hdl)
   1210  1.1  augustss 	void *hdl;
   1211  1.1  augustss {
   1212  1.1  augustss 	return (AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX);
   1213  1.1  augustss #ifdef notyet
   1214  1.1  augustss 	/* XXX
   1215  1.1  augustss 	 * How can I mmap ?
   1216  1.1  augustss 	 */
   1217  1.1  augustss 		AUDIO_PROP_MMAP
   1218  1.1  augustss #endif
   1219  1.1  augustss 
   1220  1.1  augustss }
   1221  1.1  augustss 
   1222  1.1  augustss int
   1223  1.1  augustss cs4280_mixer_get_port(addr, cp)
   1224  1.1  augustss 	void *addr;
   1225  1.1  augustss 	mixer_ctrl_t *cp;
   1226  1.1  augustss {
   1227  1.1  augustss 	struct cs4280_softc *sc = addr;
   1228  1.1  augustss 
   1229  1.1  augustss 	return (sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp));
   1230  1.1  augustss }
   1231  1.1  augustss 
   1232  1.1  augustss int
   1233  1.1  augustss cs4280_mappage(addr, mem, off, prot)
   1234  1.1  augustss 	void *addr;
   1235  1.1  augustss 	void *mem;
   1236  1.1  augustss 	int off;
   1237  1.1  augustss 	int prot;
   1238  1.1  augustss {
   1239  1.1  augustss 	struct cs4280_softc *sc = addr;
   1240  1.1  augustss 	struct cs4280_dma *p;
   1241  1.1  augustss 
   1242  1.1  augustss 	if (off < 0)
   1243  1.1  augustss 		return (-1);
   1244  1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != mem; p = p->next)
   1245  1.1  augustss 		;
   1246  1.1  augustss 	if (!p) {
   1247  1.1  augustss 		DPRINTF(("cs4280_mappage: bad buffer address\n"));
   1248  1.1  augustss 		return (-1);
   1249  1.1  augustss 	}
   1250  1.1  augustss 	return (bus_dmamem_mmap(sc->sc_dmatag, p->segs, p->nsegs,
   1251  1.1  augustss 				off, prot, BUS_DMA_WAITOK));
   1252  1.1  augustss }
   1253  1.1  augustss 
   1254  1.1  augustss 
   1255  1.1  augustss int
   1256  1.1  augustss cs4280_query_devinfo(addr, dip)
   1257  1.1  augustss 	void *addr;
   1258  1.1  augustss 	mixer_devinfo_t *dip;
   1259  1.1  augustss {
   1260  1.1  augustss 	struct cs4280_softc *sc = addr;
   1261  1.1  augustss 
   1262  1.1  augustss 	return (sc->codec_if->vtbl->query_devinfo(sc->codec_if, dip));
   1263  1.1  augustss }
   1264  1.1  augustss 
   1265  1.1  augustss int
   1266  1.1  augustss cs4280_get_portnum_by_name(sc, class, device, qualifier)
   1267  1.1  augustss 	struct cs4280_softc *sc;
   1268  1.1  augustss 	char *class, *device, *qualifier;
   1269  1.1  augustss {
   1270  1.1  augustss 	return (sc->codec_if->vtbl->get_portnum_by_name(sc->codec_if, class,
   1271  1.1  augustss 	     device, qualifier));
   1272  1.1  augustss }
   1273  1.1  augustss 
   1274  1.1  augustss int
   1275  1.1  augustss cs4280_halt_output(addr)
   1276  1.1  augustss 	void *addr;
   1277  1.1  augustss {
   1278  1.1  augustss 	struct cs4280_softc *sc = addr;
   1279  1.1  augustss 	u_int32_t mem;
   1280  1.1  augustss 
   1281  1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1282  1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
   1283  1.1  augustss #ifdef DIAGNOSTIC
   1284  1.1  augustss 	sc->sc_prun = 0;
   1285  1.1  augustss #endif
   1286  1.1  augustss 	return (0);
   1287  1.1  augustss }
   1288  1.1  augustss 
   1289  1.1  augustss int
   1290  1.1  augustss cs4280_halt_input(addr)
   1291  1.1  augustss 	void *addr;
   1292  1.1  augustss {
   1293  1.1  augustss 	struct cs4280_softc *sc = addr;
   1294  1.1  augustss 	u_int32_t mem;
   1295  1.1  augustss 
   1296  1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
   1297  1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
   1298  1.1  augustss #ifdef DIAGNOSTIC
   1299  1.1  augustss 	sc->sc_rrun = 0;
   1300  1.1  augustss #endif
   1301  1.1  augustss 	return (0);
   1302  1.1  augustss }
   1303  1.1  augustss 
   1304  1.1  augustss int
   1305  1.1  augustss cs4280_getdev(addr, retp)
   1306  1.1  augustss 	void *addr;
   1307  1.1  augustss 	struct audio_device *retp;
   1308  1.1  augustss {
   1309  1.1  augustss 	*retp = cs4280_device;
   1310  1.1  augustss 	return (0);
   1311  1.1  augustss }
   1312  1.1  augustss 
   1313  1.1  augustss int
   1314  1.1  augustss cs4280_mixer_set_port(addr, cp)
   1315  1.1  augustss 	void *addr;
   1316  1.1  augustss 	mixer_ctrl_t *cp;
   1317  1.1  augustss {
   1318  1.1  augustss 	struct cs4280_softc *sc = addr;
   1319  1.1  augustss 	int val;
   1320  1.1  augustss 
   1321  1.1  augustss 	val = sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
   1322  1.1  augustss 	DPRINTFN(3,("mixer_set_port: val=%d\n", val));
   1323  1.1  augustss 	return (val);
   1324  1.1  augustss }
   1325  1.1  augustss 
   1326  1.1  augustss 
   1327  1.1  augustss int
   1328  1.1  augustss cs4280_freemem(sc, p)
   1329  1.1  augustss 	struct cs4280_softc *sc;
   1330  1.1  augustss 	struct cs4280_dma *p;
   1331  1.1  augustss {
   1332  1.1  augustss 	bus_dmamap_unload(sc->sc_dmatag, p->map);
   1333  1.1  augustss 	bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1334  1.1  augustss 	bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1335  1.1  augustss 	bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1336  1.1  augustss 	return (0);
   1337  1.1  augustss }
   1338  1.1  augustss 
   1339  1.1  augustss int
   1340  1.1  augustss cs4280_allocmem(sc, size, align, p)
   1341  1.1  augustss 	struct cs4280_softc *sc;
   1342  1.1  augustss 	size_t size;
   1343  1.1  augustss 	size_t align;
   1344  1.1  augustss 	struct cs4280_dma *p;
   1345  1.1  augustss {
   1346  1.1  augustss 	int error;
   1347  1.1  augustss 
   1348  1.1  augustss 	/* XXX */
   1349  1.1  augustss 	p->size = size;
   1350  1.1  augustss 	error = bus_dmamem_alloc(sc->sc_dmatag, p->size, align, 0,
   1351  1.1  augustss 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1352  1.1  augustss 				 &p->nsegs, BUS_DMA_NOWAIT);
   1353  1.1  augustss 	if (error) {
   1354  1.1  augustss 		printf("%s: unable to allocate dma, error=%d\n",
   1355  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1356  1.1  augustss 		return (error);
   1357  1.1  augustss 	}
   1358  1.1  augustss 
   1359  1.1  augustss 	error = bus_dmamem_map(sc->sc_dmatag, p->segs, p->nsegs, p->size,
   1360  1.1  augustss 			       &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
   1361  1.1  augustss 	if (error) {
   1362  1.1  augustss 		printf("%s: unable to map dma, error=%d\n",
   1363  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1364  1.1  augustss 		goto free;
   1365  1.1  augustss 	}
   1366  1.1  augustss 
   1367  1.1  augustss 	error = bus_dmamap_create(sc->sc_dmatag, p->size, 1, p->size,
   1368  1.1  augustss 				  0, BUS_DMA_NOWAIT, &p->map);
   1369  1.1  augustss 	if (error) {
   1370  1.1  augustss 		printf("%s: unable to create dma map, error=%d\n",
   1371  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1372  1.1  augustss 		goto unmap;
   1373  1.1  augustss 	}
   1374  1.1  augustss 
   1375  1.1  augustss 	error = bus_dmamap_load(sc->sc_dmatag, p->map, p->addr, p->size, NULL,
   1376  1.1  augustss 				BUS_DMA_NOWAIT);
   1377  1.1  augustss 	if (error) {
   1378  1.1  augustss 		printf("%s: unable to load dma map, error=%d\n",
   1379  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1380  1.1  augustss 		goto destroy;
   1381  1.1  augustss 	}
   1382  1.1  augustss 	return (0);
   1383  1.1  augustss 
   1384  1.1  augustss destroy:
   1385  1.1  augustss 	bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1386  1.1  augustss unmap:
   1387  1.1  augustss 	bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1388  1.1  augustss free:
   1389  1.1  augustss 	bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1390  1.1  augustss 	return (error);
   1391  1.1  augustss }
   1392  1.1  augustss 
   1393  1.1  augustss 
   1394  1.1  augustss void *
   1395  1.1  augustss cs4280_malloc(addr, direction, size, pool, flags)
   1396  1.1  augustss 	void *addr;
   1397  1.1  augustss 	int direction;
   1398  1.1  augustss 	size_t size;
   1399  1.1  augustss 	int pool, flags;
   1400  1.1  augustss {
   1401  1.1  augustss 	struct cs4280_softc *sc = addr;
   1402  1.1  augustss 	struct cs4280_dma *p;
   1403  1.1  augustss 	caddr_t q;
   1404  1.1  augustss 	int error;
   1405  1.1  augustss 
   1406  1.2  augustss 	DPRINTFN(5,("cs4280_malloc: size=%d pool=%d flags=%d\n", size, pool, flags));
   1407  1.1  augustss 	q = malloc(size, pool, flags);
   1408  1.1  augustss 	if (!q)
   1409  1.1  augustss 		return (0);
   1410  1.1  augustss 	p = malloc(sizeof(*p), pool, flags);
   1411  1.1  augustss 	if (!p) {
   1412  1.1  augustss 		free(q,pool);
   1413  1.1  augustss 		return (0);
   1414  1.1  augustss 	}
   1415  1.1  augustss 	/*
   1416  1.1  augustss 	 * cs4280 has fixed 4kB buffer
   1417  1.1  augustss 	 */
   1418  1.1  augustss 	error = cs4280_allocmem(sc, CS4280_DCHUNK, CS4280_DALIGN, p);
   1419  1.1  augustss 
   1420  1.1  augustss 	if (error) {
   1421  1.1  augustss 		free(q, pool);
   1422  1.1  augustss 		free(p, pool);
   1423  1.1  augustss 		return (0);
   1424  1.1  augustss 	}
   1425  1.1  augustss 
   1426  1.1  augustss 	p->next = sc->sc_dmas;
   1427  1.1  augustss 	sc->sc_dmas = p;
   1428  1.1  augustss 	p->dum = q; /* return to audio driver */
   1429  1.1  augustss 
   1430  1.1  augustss 	return (p->dum);
   1431  1.1  augustss }
   1432  1.1  augustss 
   1433  1.1  augustss void
   1434  1.1  augustss cs4280_free(addr, ptr, pool)
   1435  1.1  augustss 	void *addr;
   1436  1.1  augustss 	void *ptr;
   1437  1.1  augustss 	int pool;
   1438  1.1  augustss {
   1439  1.1  augustss 	struct cs4280_softc *sc = addr;
   1440  1.1  augustss 	struct cs4280_dma **pp, *p;
   1441  1.1  augustss 
   1442  1.1  augustss 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1443  1.1  augustss 		if (BUFADDR(p) == ptr) {
   1444  1.1  augustss 			cs4280_freemem(sc, p);
   1445  1.1  augustss 			*pp = p->next;
   1446  1.1  augustss 			free(p->dum, pool);
   1447  1.1  augustss 			free(p, pool);
   1448  1.1  augustss 			return;
   1449  1.1  augustss 		}
   1450  1.1  augustss 	}
   1451  1.1  augustss }
   1452  1.1  augustss 
   1453  1.1  augustss int
   1454  1.1  augustss cs4280_trigger_output(addr, start, end, blksize, intr, arg, param)
   1455  1.1  augustss 	void *addr;
   1456  1.1  augustss 	void *start, *end;
   1457  1.1  augustss 	int blksize;
   1458  1.1  augustss 	void (*intr) __P((void *));
   1459  1.1  augustss 	void *arg;
   1460  1.1  augustss 	struct audio_params *param;
   1461  1.1  augustss {
   1462  1.1  augustss 	struct cs4280_softc *sc = addr;
   1463  1.1  augustss 	u_int32_t pfie, pctl, mem, pdtc;
   1464  1.1  augustss 	struct cs4280_dma *p;
   1465  1.1  augustss 
   1466  1.1  augustss #ifdef DIAGNOSTIC
   1467  1.1  augustss 	if (sc->sc_prun)
   1468  1.1  augustss 		printf("cs4280_trigger_output: already running\n");
   1469  1.1  augustss 	sc->sc_prun = 1;
   1470  1.1  augustss #endif
   1471  1.1  augustss 
   1472  1.1  augustss 	DPRINTF(("cs4280_trigger_output: sc=%p start=%p end=%p "
   1473  1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
   1474  1.1  augustss 	sc->sc_pintr = intr;
   1475  1.1  augustss 	sc->sc_parg  = arg;
   1476  1.1  augustss 
   1477  1.1  augustss 	/* stop playback DMA */
   1478  1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1479  1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
   1480  1.1  augustss 
   1481  1.1  augustss 	/* setup PDTC */
   1482  1.1  augustss 	pdtc = BA1READ4(sc, CS4280_PDTC);
   1483  1.1  augustss 	pdtc &= ~PDTC_MASK;
   1484  1.1  augustss 	pdtc |= CS4280_MK_PDTC(param->precision * param->channels);
   1485  1.1  augustss 	BA1WRITE4(sc, CS4280_PDTC, pdtc);
   1486  1.1  augustss 
   1487  1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
   1488  1.1  augustss 	       param->precision, param->factor, param->channels,
   1489  1.1  augustss 	       param->encoding));
   1490  1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
   1491  1.1  augustss 		;
   1492  1.1  augustss 	if (p == NULL) {
   1493  1.1  augustss 		printf("cs4280_trigger_output: bad addr %p\n", start);
   1494  1.1  augustss 		return (EINVAL);
   1495  1.1  augustss 	}
   1496  1.1  augustss 	if (DMAADDR(p) % CS4280_DALIGN != 0 ) {
   1497  1.1  augustss 		printf("cs4280_trigger_output: DMAADDR(p)=0x%lx does not start"
   1498  1.1  augustss 		       "4kB align\n", DMAADDR(p));
   1499  1.1  augustss 		return (EINVAL);
   1500  1.1  augustss 	}
   1501  1.1  augustss 
   1502  1.1  augustss 	sc->sc_pcount = blksize / CS4280_ICHUNK; /* CS4280_ICHUNK is fixed hardware blksize*/
   1503  1.1  augustss 	sc->sc_ps = (char *)start;
   1504  1.1  augustss 	sc->sc_pe = (char *)end;
   1505  1.1  augustss 	sc->sc_pdma = p;
   1506  1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
   1507  1.1  augustss 	sc->sc_pi = 0;
   1508  1.1  augustss 	sc->sc_pn = sc->sc_ps;
   1509  1.1  augustss 	if (blksize >= CS4280_DCHUNK) {
   1510  1.1  augustss 		sc->sc_pn = sc->sc_ps + CS4280_DCHUNK;
   1511  1.1  augustss 		memcpy(sc->sc_pbuf, start, CS4280_DCHUNK);
   1512  1.1  augustss 		++sc->sc_pi;
   1513  1.1  augustss 	} else {
   1514  1.1  augustss 		sc->sc_pn = sc->sc_ps + CS4280_ICHUNK;
   1515  1.1  augustss 		memcpy(sc->sc_pbuf, start, CS4280_ICHUNK);
   1516  1.1  augustss 	}
   1517  1.1  augustss 
   1518  1.1  augustss 	/* initiate playback dma */
   1519  1.1  augustss 	BA1WRITE4(sc, CS4280_PBA, DMAADDR(p));
   1520  1.1  augustss 
   1521  1.1  augustss 	/* set PFIE */
   1522  1.2  augustss 	pfie = BA1READ4(sc, CS4280_PFIE) & ~PFIE_MASK;
   1523  1.1  augustss 
   1524  1.1  augustss 	if (param->precision * param->factor == 8)
   1525  1.1  augustss 		pfie |= PFIE_8BIT;
   1526  1.1  augustss 	if (param->channels == 1)
   1527  1.1  augustss 		pfie |= PFIE_MONO;
   1528  1.1  augustss 
   1529  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
   1530  1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
   1531  1.1  augustss 		pfie |= PFIE_SWAPPED;
   1532  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
   1533  1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
   1534  1.1  augustss 		pfie |= PFIE_UNSIGNED;
   1535  1.1  augustss 
   1536  1.1  augustss 	BA1WRITE4(sc, CS4280_PFIE, pfie | PFIE_PI_ENABLE);
   1537  1.1  augustss 
   1538  1.1  augustss 	cs4280_set_dac_rate(sc, param->sample_rate);
   1539  1.1  augustss 
   1540  1.1  augustss 	pctl = BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK;
   1541  1.1  augustss 	pctl |= sc->pctl;
   1542  1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, pctl);
   1543  1.1  augustss 	return (0);
   1544  1.1  augustss }
   1545  1.1  augustss 
   1546  1.1  augustss int
   1547  1.1  augustss cs4280_trigger_input(addr, start, end, blksize, intr, arg, param)
   1548  1.1  augustss 	void *addr;
   1549  1.1  augustss 	void *start, *end;
   1550  1.1  augustss 	int blksize;
   1551  1.1  augustss 	void (*intr) __P((void *));
   1552  1.1  augustss 	void *arg;
   1553  1.1  augustss 	struct audio_params *param;
   1554  1.1  augustss {
   1555  1.1  augustss 	struct cs4280_softc *sc = addr;
   1556  1.1  augustss 	u_int32_t cctl, cie;
   1557  1.1  augustss 	struct cs4280_dma *p;
   1558  1.1  augustss 
   1559  1.1  augustss #ifdef DIAGNOSTIC
   1560  1.1  augustss 	if (sc->sc_rrun)
   1561  1.1  augustss 		printf("cs4280_trigger_input: already running\n");
   1562  1.1  augustss 	sc->sc_rrun = 1;
   1563  1.1  augustss #endif
   1564  1.1  augustss 	DPRINTF(("cs4280_trigger_input: sc=%p start=%p end=%p "
   1565  1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
   1566  1.1  augustss 	sc->sc_rintr = intr;
   1567  1.1  augustss 	sc->sc_rarg  = arg;
   1568  1.1  augustss 
   1569  1.1  augustss 	sc->sc_ri = 0;
   1570  1.1  augustss 	sc->sc_rcount = blksize / CS4280_ICHUNK; /* CS4280_ICHUNK is fixed hardware blksize*/
   1571  1.1  augustss 	sc->sc_rs = (char *)start;
   1572  1.1  augustss 	sc->sc_re = (char *)end;
   1573  1.1  augustss 	sc->sc_rn = sc->sc_rs;
   1574  1.1  augustss 
   1575  1.1  augustss 	/* setup format information for internal converter */
   1576  1.1  augustss 	sc->sc_rparam = 0;
   1577  1.1  augustss 	if (param->precision == 8) {
   1578  1.1  augustss 		sc->sc_rparam += CF_8BIT;
   1579  1.1  augustss 		sc->sc_rcount <<= 1;
   1580  1.1  augustss 	}
   1581  1.1  augustss 	if (param->channels  == 1) {
   1582  1.1  augustss 		sc->sc_rparam += CF_MONO;
   1583  1.1  augustss 		sc->sc_rcount <<= 1;
   1584  1.1  augustss 	}
   1585  1.1  augustss 
   1586  1.1  augustss 	/* stop capture DMA */
   1587  1.1  augustss 	cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
   1588  1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, cctl);
   1589  1.1  augustss 
   1590  1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
   1591  1.1  augustss 		;
   1592  1.1  augustss 	if (!p) {
   1593  1.1  augustss 		printf("cs4280_trigger_input: bad addr %p\n", start);
   1594  1.1  augustss 		return (EINVAL);
   1595  1.1  augustss 	}
   1596  1.1  augustss 	if (DMAADDR(p) % CS4280_DALIGN != 0) {
   1597  1.1  augustss 		printf("cs4280_trigger_input: DMAADDR(p)=0x%lx does not start"
   1598  1.1  augustss 		       "4kB align\n", DMAADDR(p));
   1599  1.1  augustss 		return (EINVAL);
   1600  1.1  augustss 	}
   1601  1.1  augustss 	sc->sc_rdma = p;
   1602  1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
   1603  1.1  augustss 
   1604  1.1  augustss 	/* initiate capture dma */
   1605  1.1  augustss 	BA1WRITE4(sc, CS4280_CBA, DMAADDR(p));
   1606  1.1  augustss 
   1607  1.1  augustss 	/* set CIE */
   1608  1.1  augustss 	cie = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
   1609  1.1  augustss 	BA1WRITE4(sc, CS4280_CIE, cie | CIE_CI_ENABLE);
   1610  1.1  augustss 
   1611  1.1  augustss 	cs4280_set_adc_rate(sc, param->sample_rate);
   1612  1.1  augustss 
   1613  1.1  augustss 	cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
   1614  1.1  augustss 	cctl |= sc->cctl;
   1615  1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, cctl);
   1616  1.1  augustss 	return (0);
   1617  1.1  augustss }
   1618  1.1  augustss 
   1619  1.2  augustss int
   1620  1.1  augustss cs4280_init(sc, init)
   1621  1.1  augustss 	struct cs4280_softc *sc;
   1622  1.1  augustss 	int init;
   1623  1.1  augustss {
   1624  1.1  augustss 	int n;
   1625  1.1  augustss 	u_int32_t mem;
   1626  1.1  augustss 
   1627  1.1  augustss 	/* Start PLL out in known state */
   1628  1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, 0);
   1629  1.1  augustss 	/* Start serial ports out in known state */
   1630  1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, 0);
   1631  1.1  augustss 
   1632  1.1  augustss 	/* Specify type of CODEC */
   1633  1.1  augustss /* XXX should no be here */
   1634  1.1  augustss #define SERACC_CODEC_TYPE_1_03
   1635  1.1  augustss #ifdef	SERACC_CODEC_TYPE_1_03
   1636  1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_1_03); /* AC 97 1.03 */
   1637  1.1  augustss #else
   1638  1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_2_0);  /* AC 97 2.0 */
   1639  1.1  augustss #endif
   1640  1.1  augustss 
   1641  1.1  augustss 	/* Reset codec */
   1642  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, 0);
   1643  1.1  augustss 	delay(100);    /* delay 100us */
   1644  1.1  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_RSTN);
   1645  1.1  augustss 
   1646  1.1  augustss 	/* Enable AC-link sync generation */
   1647  1.2  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
   1648  1.1  augustss 	delay(50*1000); /* delay 50ms */
   1649  1.1  augustss 
   1650  1.1  augustss 	/* Set the serial port timing configuration */
   1651  1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_PTC_AC97);
   1652  1.1  augustss 
   1653  1.1  augustss 	/* Setup clock control */
   1654  1.1  augustss 	BA0WRITE4(sc, CS4280_PLLCC, PLLCC_CDR_STATE|PLLCC_LPF_STATE);
   1655  1.1  augustss 	BA0WRITE4(sc, CS4280_PLLM, PLLM_STATE);
   1656  1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR2, CLKCR2_PDIVS_8);
   1657  1.1  augustss 
   1658  1.1  augustss 	/* Power up the PLL */
   1659  1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP);
   1660  1.1  augustss 	delay(50*1000); /* delay 50ms */
   1661  1.1  augustss 
   1662  1.1  augustss 	/* Turn on clock */
   1663  1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP | CLKCR1_SWCE);
   1664  1.1  augustss 
   1665  1.2  augustss 	/* Set the serial port FIFO pointer to the
   1666  1.2  augustss 	 * first sample in FIFO. (not documented) */
   1667  1.1  augustss 	cs4280_clear_fifos(sc);
   1668  1.2  augustss 
   1669  1.2  augustss #if 0
   1670  1.2  augustss 	/* Set the serial port FIFO pointer to the first sample in the FIFO */
   1671  1.2  augustss 	BA0WRITE4(sc, CS4280_SERBSP, 0);
   1672  1.1  augustss #endif
   1673  1.1  augustss 
   1674  1.1  augustss 	/* Configure the serial port */
   1675  1.1  augustss 	BA0WRITE4(sc, CS4280_SERC1,  SERC1_SO1EN | SERC1_SO1F_AC97);
   1676  1.1  augustss 	BA0WRITE4(sc, CS4280_SERC2,  SERC2_SI1EN | SERC2_SI1F_AC97);
   1677  1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_MSPE | SERMC1_PTC_AC97);
   1678  1.1  augustss 
   1679  1.1  augustss 	/* Wait for CODEC ready */
   1680  1.1  augustss 	n = 0;
   1681  1.2  augustss 	while ((BA0READ4(sc, CS4280_ACSTS) & ACSTS_CRDY) == 0) {
   1682  1.2  augustss 		delay(125);
   1683  1.2  augustss 		if (++n > 1000) {
   1684  1.1  augustss 			printf("%s: codec ready timeout\n",
   1685  1.1  augustss 			       sc->sc_dev.dv_xname);
   1686  1.2  augustss 			return(1);
   1687  1.1  augustss 		}
   1688  1.1  augustss 	}
   1689  1.1  augustss 
   1690  1.1  augustss 	/* Assert valid frame signal */
   1691  1.2  augustss 	BA0WRITE4(sc, CS4280_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
   1692  1.1  augustss 
   1693  1.1  augustss 	/* Wait for valid AC97 input slot */
   1694  1.1  augustss 	n = 0;
   1695  1.1  augustss 	while (BA0READ4(sc, CS4280_ACISV) != (ACISV_ISV3 | ACISV_ISV4)) {
   1696  1.1  augustss 		delay(1000);
   1697  1.1  augustss 		if (++n > 1000) {
   1698  1.1  augustss 			printf("AC97 inputs slot ready timeout\n");
   1699  1.2  augustss 			return(1);
   1700  1.1  augustss 		}
   1701  1.1  augustss 	}
   1702  1.1  augustss 
   1703  1.1  augustss 	/* Set AC97 output slot valid signals */
   1704  1.1  augustss 	BA0WRITE4(sc, CS4280_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
   1705  1.1  augustss 
   1706  1.1  augustss 	/* reset the processor */
   1707  1.1  augustss 	cs4280_reset(sc);
   1708  1.1  augustss 
   1709  1.1  augustss 	/* Download the image to the processor */
   1710  1.1  augustss 	if (cs4280_download_image(sc) != 0) {
   1711  1.1  augustss 		printf("%s: image download error\n", sc->sc_dev.dv_xname);
   1712  1.2  augustss 		return(1);
   1713  1.1  augustss 	}
   1714  1.1  augustss 
   1715  1.1  augustss 	/* Save playback parameter and then write zero.
   1716  1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1717  1.1  augustss 	 * starting the processor core
   1718  1.1  augustss 	 */
   1719  1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1720  1.1  augustss 	sc->pctl = mem & PCTL_MASK; /* save startup value */
   1721  1.1  augustss 	cs4280_halt_output(sc);
   1722  1.1  augustss 
   1723  1.1  augustss 	/* Save capture parameter and then write zero.
   1724  1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1725  1.1  augustss 	 * starting the processor core
   1726  1.1  augustss 	 */
   1727  1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
   1728  1.1  augustss 	sc->cctl = mem & CCTL_MASK; /* save startup value */
   1729  1.1  augustss 	cs4280_halt_input(sc);
   1730  1.1  augustss 
   1731  1.1  augustss 	/* Processor Startup Procedure */
   1732  1.1  augustss 	BA1WRITE4(sc, CS4280_FRMT, FRMT_FTV);
   1733  1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RUN | SPCR_RUNFR | SPCR_DRQEN);
   1734  1.1  augustss 
   1735  1.1  augustss 	/* Monitor RUNFR bit in SPCR for 1 to 0 transition */
   1736  1.1  augustss 	n = 0;
   1737  1.1  augustss 	while (BA1READ4(sc, CS4280_SPCR) & SPCR_RUNFR) {
   1738  1.1  augustss 		delay(10);
   1739  1.1  augustss 		if (++n > 1000) {
   1740  1.1  augustss 			printf("SPCR 1->0 transition timeout\n");
   1741  1.2  augustss 			return(1);
   1742  1.1  augustss 		}
   1743  1.1  augustss 	}
   1744  1.1  augustss 
   1745  1.1  augustss 	n = 0;
   1746  1.1  augustss 	while (!(BA1READ4(sc, CS4280_SPCS) & SPCS_SPRUN)) {
   1747  1.1  augustss 		delay(10);
   1748  1.1  augustss 		if (++n > 1000) {
   1749  1.1  augustss 			printf("SPCS 0->1 transition timeout\n");
   1750  1.2  augustss 			return(1);
   1751  1.1  augustss 		}
   1752  1.1  augustss 	}
   1753  1.1  augustss 	/* Processor is now running !!! */
   1754  1.1  augustss 
   1755  1.1  augustss 	/* Setup  volume */
   1756  1.1  augustss 	BA1WRITE4(sc, CS4280_PVOL, 0x80008000);
   1757  1.1  augustss 	BA1WRITE4(sc, CS4280_CVOL, 0x80008000);
   1758  1.1  augustss 
   1759  1.1  augustss 	/* Interrupt enable */
   1760  1.1  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_IEV|HICR_CHGM);
   1761  1.1  augustss 
   1762  1.1  augustss 	/* playback interrupt enable */
   1763  1.1  augustss 	mem = BA1READ4(sc, CS4280_PFIE) & ~PFIE_PI_MASK;
   1764  1.1  augustss 	mem |= PFIE_PI_ENABLE;
   1765  1.1  augustss 	BA1WRITE4(sc, CS4280_PFIE, mem);
   1766  1.1  augustss 	/* capture interrupt enable */
   1767  1.1  augustss 	mem = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
   1768  1.1  augustss 	mem |= CIE_CI_ENABLE;
   1769  1.1  augustss 	BA1WRITE4(sc, CS4280_CIE, mem);
   1770  1.2  augustss 
   1771  1.2  augustss #if NMIDI > 0
   1772  1.2  augustss 	/* Reset midi port */
   1773  1.2  augustss 	mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
   1774  1.2  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem | MIDCR_MRST);
   1775  1.2  augustss 	DPRINTF(("midi reset: 0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
   1776  1.2  augustss 	/* midi interrupt enable */
   1777  1.2  augustss 	mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE;
   1778  1.2  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1779  1.2  augustss #endif
   1780  1.2  augustss 	return(0);
   1781  1.1  augustss }
   1782  1.1  augustss 
   1783  1.1  augustss void
   1784  1.1  augustss cs4280_power(why, v)
   1785  1.1  augustss 	int why;
   1786  1.1  augustss 	void *v;
   1787  1.1  augustss {
   1788  1.1  augustss 	struct cs4280_softc *sc = (struct cs4280_softc *)v;
   1789  1.1  augustss 	int i;
   1790  1.1  augustss 
   1791  1.1  augustss 	DPRINTF(("%s: cs4280_power why=%d\n",
   1792  1.1  augustss 	       sc->sc_dev.dv_xname, why));
   1793  1.1  augustss 	if (why != PWR_RESUME) {
   1794  1.1  augustss 		sc->sc_suspend = why;
   1795  1.1  augustss 
   1796  1.1  augustss 		cs4280_halt_output(sc);
   1797  1.1  augustss 		cs4280_halt_input(sc);
   1798  1.1  augustss 		/* Save AC97 registers */
   1799  1.1  augustss 		for(i = 1; i <= CS4280_SAVE_REG_MAX; i++) {
   1800  1.1  augustss 			if(i == 0x04) /* AC97_REG_MASTER_TONE */
   1801  1.1  augustss 				continue;
   1802  1.2  augustss 			cs4280_read_codec(sc, 2*i, &sc->ac97_reg[i>>1]);
   1803  1.1  augustss 		}
   1804  1.1  augustss 		/* should I powerdown here ? */
   1805  1.1  augustss 		cs4280_write_codec(sc, AC97_REG_POWER, CS4280_POWER_DOWN_ALL);
   1806  1.1  augustss 	} else {
   1807  1.1  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1808  1.1  augustss 			printf("cs4280_power: odd, resume without suspend.\n");
   1809  1.1  augustss 			sc->sc_suspend = why;
   1810  1.1  augustss 			return;
   1811  1.1  augustss 		}
   1812  1.1  augustss 		sc->sc_suspend = why;
   1813  1.1  augustss 		cs4280_init(sc, 0);
   1814  1.1  augustss 		cs4280_reset_codec(sc);
   1815  1.2  augustss 
   1816  1.1  augustss 		/* restore ac97 registers */
   1817  1.1  augustss 		for(i = 1; i <= CS4280_SAVE_REG_MAX; i++) {
   1818  1.1  augustss 			if(i == 0x04) /* AC97_REG_MASTER_TONE */
   1819  1.1  augustss 				continue;
   1820  1.1  augustss 			cs4280_write_codec(sc, 2*i, sc->ac97_reg[i]);
   1821  1.1  augustss 		}
   1822  1.1  augustss 	}
   1823  1.1  augustss }
   1824  1.1  augustss 
   1825  1.1  augustss void
   1826  1.1  augustss cs4280_clear_fifos(sc)
   1827  1.1  augustss 	struct cs4280_softc *sc;
   1828  1.1  augustss {
   1829  1.1  augustss 	int pd = 0, cnt, n;
   1830  1.1  augustss 	u_int32_t mem;
   1831  1.1  augustss 
   1832  1.1  augustss 	/*
   1833  1.1  augustss 	 * If device power down, power up the device and keep power down
   1834  1.1  augustss 	 * state.
   1835  1.1  augustss 	 */
   1836  1.1  augustss 	mem = BA0READ4(sc, CS4280_CLKCR1);
   1837  1.1  augustss 	if (!(mem & CLKCR1_SWCE)) {
   1838  1.1  augustss 		printf("cs4280_clear_fifo: power down found.\n");
   1839  1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem | CLKCR1_SWCE);
   1840  1.1  augustss 		pd = 1;
   1841  1.1  augustss 	}
   1842  1.1  augustss 	BA0WRITE4(sc, CS4280_SERBWP, 0);
   1843  1.1  augustss 	for (cnt = 0; cnt < 256; cnt++) {
   1844  1.1  augustss 		n = 0;
   1845  1.1  augustss 		while (BA0READ4(sc, CS4280_SERBST) & SERBST_WBSY) {
   1846  1.1  augustss 			delay(1000);
   1847  1.1  augustss 			if (++n > 1000) {
   1848  1.1  augustss 				printf("clear_fifo: fist timeout cnt=%d\n", cnt);
   1849  1.1  augustss 				break;
   1850  1.1  augustss 			}
   1851  1.1  augustss 		}
   1852  1.1  augustss 		BA0WRITE4(sc, CS4280_SERBAD, cnt);
   1853  1.1  augustss 		BA0WRITE4(sc, CS4280_SERBCM, SERBCM_WRC);
   1854  1.1  augustss 	}
   1855  1.1  augustss 	if (pd)
   1856  1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem);
   1857  1.1  augustss }
   1858  1.1  augustss 
   1859  1.1  augustss #if NMIDI > 0
   1860  1.1  augustss int
   1861  1.1  augustss cs4280_midi_open(addr, flags, iintr, ointr, arg)
   1862  1.1  augustss 	void *addr;
   1863  1.1  augustss 	int flags;
   1864  1.1  augustss 	void (*iintr)__P((void *, int));
   1865  1.1  augustss 	void (*ointr)__P((void *));
   1866  1.1  augustss 	void *arg;
   1867  1.1  augustss {
   1868  1.1  augustss 	struct cs4280_softc *sc = addr;
   1869  1.1  augustss 	u_int32_t mem;
   1870  1.1  augustss 
   1871  1.1  augustss 	DPRINTF(("midi_open\n"));
   1872  1.1  augustss 	sc->sc_iintr = iintr;
   1873  1.1  augustss 	sc->sc_ointr = ointr;
   1874  1.1  augustss 	sc->sc_arg = arg;
   1875  1.1  augustss 
   1876  1.2  augustss 	/* midi interrupt enable */
   1877  1.2  augustss 	mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
   1878  1.1  augustss 	mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE | MIDCR_MLB;
   1879  1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1880  1.2  augustss #ifdef CS4280_DEBUG
   1881  1.2  augustss 	if (mem != BA0READ4(sc, CS4280_MIDCR)) {
   1882  1.2  augustss 		DPRINTF(("midi_open: MIDCR=%d\n", BA0READ4(sc, CS4280_MIDCR)));
   1883  1.2  augustss 		return(EINVAL);
   1884  1.2  augustss 	}
   1885  1.2  augustss 	DPRINTF(("MIDCR=0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
   1886  1.2  augustss #endif
   1887  1.1  augustss 	return (0);
   1888  1.1  augustss }
   1889  1.1  augustss 
   1890  1.1  augustss void
   1891  1.1  augustss cs4280_midi_close(addr)
   1892  1.1  augustss 	void *addr;
   1893  1.1  augustss {
   1894  1.1  augustss 	struct cs4280_softc *sc = addr;
   1895  1.1  augustss 	u_int32_t mem;
   1896  1.1  augustss 
   1897  1.1  augustss 	DPRINTF(("midi_close\n"));
   1898  1.1  augustss 	mem = BA0READ4(sc, CS4280_MIDCR);
   1899  1.2  augustss 	mem &= ~MIDCR_MASK;
   1900  1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1901  1.1  augustss 
   1902  1.1  augustss 	sc->sc_iintr = 0;
   1903  1.1  augustss 	sc->sc_ointr = 0;
   1904  1.1  augustss }
   1905  1.1  augustss 
   1906  1.1  augustss int
   1907  1.1  augustss cs4280_midi_output(addr, d)
   1908  1.1  augustss 	void *addr;
   1909  1.1  augustss 	int d;
   1910  1.1  augustss {
   1911  1.1  augustss 	struct cs4280_softc *sc = addr;
   1912  1.1  augustss 	u_int32_t mem;
   1913  1.1  augustss 	int x;
   1914  1.1  augustss 
   1915  1.1  augustss 	for (x = 0; x != MIDI_BUSY_WAIT; x++) {
   1916  1.2  augustss 		if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
   1917  1.2  augustss 			mem = BA0READ4(sc, CS4280_MIDWP) & ~MIDWP_MASK;
   1918  1.2  augustss 			mem |= d & MIDWP_MASK;
   1919  1.2  augustss 			DPRINTFN(5,("midi_output d=0x%08x",d));
   1920  1.1  augustss 			BA0WRITE4(sc, CS4280_MIDWP, mem);
   1921  1.2  augustss 			if (mem != BA0READ4(sc, CS4280_MIDWP)) {
   1922  1.2  augustss 				DPRINTF(("Bad write data: %d %d",
   1923  1.2  augustss 					 mem, BA0READ4(sc, CS4280_MIDWP)));
   1924  1.2  augustss 				return(EIO);
   1925  1.2  augustss 			}
   1926  1.1  augustss 			return (0);
   1927  1.1  augustss 		}
   1928  1.1  augustss 		delay(MIDI_BUSY_DELAY);
   1929  1.1  augustss 	}
   1930  1.1  augustss 	return (EIO);
   1931  1.1  augustss }
   1932  1.1  augustss 
   1933  1.1  augustss void
   1934  1.1  augustss cs4280_midi_getinfo(addr, mi)
   1935  1.1  augustss 	void *addr;
   1936  1.1  augustss 	struct midi_info *mi;
   1937  1.1  augustss {
   1938  1.1  augustss 	mi->name = "CS4280 MIDI UART";
   1939  1.1  augustss 	mi->props = MIDI_PROP_CAN_INPUT | MIDI_PROP_OUT_INTR;
   1940  1.1  augustss }
   1941  1.1  augustss 
   1942  1.1  augustss #endif
   1943