cs4280.c revision 1.26.2.8 1 1.26.2.8 skrll /* $NetBSD: cs4280.c,v 1.26.2.8 2005/01/17 19:31:24 skrll Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.2 augustss * Copyright (c) 1999, 2000 Tatoku Ogaito. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * Redistribution and use in source and binary forms, with or without
7 1.1 augustss * modification, are permitted provided that the following conditions
8 1.1 augustss * are met:
9 1.1 augustss * 1. Redistributions of source code must retain the above copyright
10 1.1 augustss * notice, this list of conditions and the following disclaimer.
11 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 augustss * notice, this list of conditions and the following disclaimer in the
13 1.1 augustss * documentation and/or other materials provided with the distribution.
14 1.1 augustss * 3. All advertising materials mentioning features or use of this software
15 1.1 augustss * must display the following acknowledgement:
16 1.1 augustss * This product includes software developed by Tatoku Ogaito
17 1.1 augustss * for the NetBSD Project.
18 1.1 augustss * 4. The name of the author may not be used to endorse or promote products
19 1.1 augustss * derived from this software without specific prior written permission
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 augustss * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 augustss * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 augustss * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 augustss * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 augustss * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.1 augustss * Cirrus Logic CS4280 (and maybe CS461x) driver.
35 1.1 augustss * Data sheets can be found
36 1.1 augustss * http://www.cirrus.com/ftp/pubs/4280.pdf
37 1.1 augustss * http://www.cirrus.com/ftp/pubs/4297.pdf
38 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.pdf
39 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.doc
40 1.6 augustss *
41 1.14 tacha * Note: CS4610/CS4611 + CS423x ISA codec should be worked with
42 1.6 augustss * wss* at pnpbios?
43 1.14 tacha * or
44 1.14 tacha * sb* at pnpbios?
45 1.14 tacha * Since I could not find any documents on handling ISA codec,
46 1.14 tacha * clcs does not support those chips.
47 1.1 augustss */
48 1.1 augustss
49 1.1 augustss /*
50 1.1 augustss * TODO
51 1.1 augustss * Joystick support
52 1.1 augustss */
53 1.18 lukem
54 1.18 lukem #include <sys/cdefs.h>
55 1.26.2.8 skrll __KERNEL_RCSID(0, "$NetBSD: cs4280.c,v 1.26.2.8 2005/01/17 19:31:24 skrll Exp $");
56 1.1 augustss
57 1.6 augustss #include "midi.h"
58 1.6 augustss
59 1.1 augustss #include <sys/param.h>
60 1.1 augustss #include <sys/systm.h>
61 1.1 augustss #include <sys/kernel.h>
62 1.1 augustss #include <sys/fcntl.h>
63 1.1 augustss #include <sys/malloc.h>
64 1.1 augustss #include <sys/device.h>
65 1.13 augustss #include <sys/proc.h>
66 1.1 augustss #include <sys/systm.h>
67 1.1 augustss
68 1.1 augustss #include <dev/pci/pcidevs.h>
69 1.1 augustss #include <dev/pci/pcivar.h>
70 1.1 augustss #include <dev/pci/cs4280reg.h>
71 1.1 augustss #include <dev/pci/cs4280_image.h>
72 1.14 tacha #include <dev/pci/cs428xreg.h>
73 1.1 augustss
74 1.1 augustss #include <sys/audioio.h>
75 1.1 augustss #include <dev/audio_if.h>
76 1.1 augustss #include <dev/midi_if.h>
77 1.1 augustss #include <dev/mulaw.h>
78 1.1 augustss #include <dev/auconv.h>
79 1.4 thorpej
80 1.4 thorpej #include <dev/ic/ac97reg.h>
81 1.3 thorpej #include <dev/ic/ac97var.h>
82 1.1 augustss
83 1.14 tacha #include <dev/pci/cs428x.h>
84 1.14 tacha
85 1.1 augustss #include <machine/bus.h>
86 1.1 augustss #include <machine/bswap.h>
87 1.1 augustss
88 1.1 augustss #define BA1READ4(sc, r) bus_space_read_4((sc)->ba1t, (sc)->ba1h, (r))
89 1.1 augustss #define BA1WRITE4(sc, r, x) bus_space_write_4((sc)->ba1t, (sc)->ba1h, (r), (x))
90 1.1 augustss
91 1.14 tacha /* IF functions for audio driver */
92 1.14 tacha int cs4280_match(struct device *, struct cfdata *, void *);
93 1.14 tacha void cs4280_attach(struct device *, struct device *, void *);
94 1.14 tacha int cs4280_intr(void *);
95 1.14 tacha int cs4280_query_encoding(void *, struct audio_encoding *);
96 1.26.2.8 skrll int cs4280_set_params(void *, int, int, audio_params_t *, audio_params_t *,
97 1.26.2.8 skrll stream_filter_list_t *, stream_filter_list_t *);
98 1.14 tacha int cs4280_halt_output(void *);
99 1.14 tacha int cs4280_halt_input(void *);
100 1.14 tacha int cs4280_getdev(void *, struct audio_device *);
101 1.14 tacha int cs4280_trigger_output(void *, void *, void *, int, void (*)(void *),
102 1.26.2.8 skrll void *, const audio_params_t *);
103 1.14 tacha int cs4280_trigger_input(void *, void *, void *, int, void (*)(void *),
104 1.26.2.8 skrll void *, const audio_params_t *);
105 1.14 tacha
106 1.26.2.5 skrll int cs4280_reset_codec(void *);
107 1.14 tacha
108 1.14 tacha /* For PowerHook */
109 1.14 tacha void cs4280_power(int, void *);
110 1.14 tacha
111 1.14 tacha /* Internal functions */
112 1.14 tacha void cs4280_set_adc_rate(struct cs428x_softc *, int );
113 1.14 tacha void cs4280_set_dac_rate(struct cs428x_softc *, int );
114 1.26.2.8 skrll int cs4280_download(struct cs428x_softc *, const uint32_t *, uint32_t, uint32_t);
115 1.14 tacha int cs4280_download_image(struct cs428x_softc *);
116 1.14 tacha void cs4280_reset(void *);
117 1.14 tacha int cs4280_init(struct cs428x_softc *, int);
118 1.14 tacha void cs4280_clear_fifos(struct cs428x_softc *);
119 1.14 tacha
120 1.14 tacha #if CS4280_DEBUG > 10
121 1.14 tacha /* Thease two function is only for checking image loading is succeeded or not. */
122 1.14 tacha int cs4280_check_images(struct cs428x_softc *);
123 1.26.2.8 skrll int cs4280_checkimage(struct cs428x_softc *, uint32_t *, uint32_t, uint32_t);
124 1.1 augustss #endif
125 1.1 augustss
126 1.26.2.6 skrll const struct audio_hw_if cs4280_hw_if = {
127 1.26.2.8 skrll NULL, /* open */
128 1.26.2.8 skrll NULL, /* close */
129 1.1 augustss NULL,
130 1.1 augustss cs4280_query_encoding,
131 1.1 augustss cs4280_set_params,
132 1.14 tacha cs428x_round_blocksize,
133 1.1 augustss NULL,
134 1.1 augustss NULL,
135 1.1 augustss NULL,
136 1.1 augustss NULL,
137 1.1 augustss NULL,
138 1.1 augustss cs4280_halt_output,
139 1.1 augustss cs4280_halt_input,
140 1.1 augustss NULL,
141 1.1 augustss cs4280_getdev,
142 1.1 augustss NULL,
143 1.14 tacha cs428x_mixer_set_port,
144 1.14 tacha cs428x_mixer_get_port,
145 1.14 tacha cs428x_query_devinfo,
146 1.14 tacha cs428x_malloc,
147 1.14 tacha cs428x_free,
148 1.14 tacha cs428x_round_buffersize,
149 1.14 tacha cs428x_mappage,
150 1.14 tacha cs428x_get_props,
151 1.1 augustss cs4280_trigger_output,
152 1.1 augustss cs4280_trigger_input,
153 1.17 augustss NULL,
154 1.1 augustss };
155 1.1 augustss
156 1.1 augustss #if NMIDI > 0
157 1.14 tacha /* Midi Interface */
158 1.14 tacha int cs4280_midi_open(void *, int, void (*)(void *, int),
159 1.26.2.8 skrll void (*)(void *), void *);
160 1.14 tacha void cs4280_midi_close(void*);
161 1.14 tacha int cs4280_midi_output(void *, int);
162 1.14 tacha void cs4280_midi_getinfo(void *, struct midi_info *);
163 1.14 tacha
164 1.26.2.6 skrll const struct midi_hw_if cs4280_midi_hw_if = {
165 1.1 augustss cs4280_midi_open,
166 1.1 augustss cs4280_midi_close,
167 1.1 augustss cs4280_midi_output,
168 1.1 augustss cs4280_midi_getinfo,
169 1.1 augustss 0,
170 1.1 augustss };
171 1.1 augustss #endif
172 1.1 augustss
173 1.22 thorpej CFATTACH_DECL(clcs, sizeof(struct cs428x_softc),
174 1.23 thorpej cs4280_match, cs4280_attach, NULL, NULL);
175 1.1 augustss
176 1.1 augustss struct audio_device cs4280_device = {
177 1.1 augustss "CS4280",
178 1.1 augustss "",
179 1.1 augustss "cs4280"
180 1.1 augustss };
181 1.1 augustss
182 1.1 augustss
183 1.1 augustss int
184 1.26.2.8 skrll cs4280_match(struct device *parent, struct cfdata *match, void *aux)
185 1.1 augustss {
186 1.26.2.8 skrll struct pci_attach_args *pa;
187 1.26.2.8 skrll
188 1.26.2.8 skrll pa = (struct pci_attach_args *)aux;
189 1.1 augustss if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
190 1.14 tacha return 0;
191 1.1 augustss if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4280
192 1.1 augustss #if 0 /* I can't confirm */
193 1.1 augustss || PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4610
194 1.1 augustss #endif
195 1.6 augustss )
196 1.14 tacha return 1;
197 1.14 tacha return 0;
198 1.1 augustss }
199 1.1 augustss
200 1.1 augustss void
201 1.26.2.8 skrll cs4280_attach(struct device *parent, struct device *self, void *aux)
202 1.26.2.8 skrll {
203 1.26.2.8 skrll struct cs428x_softc *sc;
204 1.26.2.8 skrll struct pci_attach_args *pa;
205 1.26.2.8 skrll pci_chipset_tag_t pc;
206 1.1 augustss char const *intrstr;
207 1.1 augustss pci_intr_handle_t ih;
208 1.15 tacha pcireg_t reg;
209 1.1 augustss char devinfo[256];
210 1.26.2.8 skrll uint32_t mem;
211 1.15 tacha int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
212 1.14 tacha
213 1.26.2.8 skrll sc = (struct cs428x_softc *)self;
214 1.26.2.8 skrll pa = (struct pci_attach_args *)aux;
215 1.26.2.8 skrll pc = pa->pa_pc;
216 1.25 thorpej aprint_naive(": Audio controller\n");
217 1.25 thorpej
218 1.26.2.1 skrll pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
219 1.25 thorpej aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
220 1.25 thorpej PCI_REVISION(pa->pa_class));
221 1.1 augustss
222 1.1 augustss /* Map I/O register */
223 1.26.2.8 skrll if (pci_mapreg_map(pa, PCI_BA0,
224 1.14 tacha PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
225 1.14 tacha &sc->ba0t, &sc->ba0h, NULL, NULL)) {
226 1.25 thorpej aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
227 1.1 augustss return;
228 1.1 augustss }
229 1.14 tacha if (pci_mapreg_map(pa, PCI_BA1,
230 1.14 tacha PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
231 1.14 tacha &sc->ba1t, &sc->ba1h, NULL, NULL)) {
232 1.25 thorpej aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
233 1.1 augustss return;
234 1.1 augustss }
235 1.1 augustss
236 1.1 augustss sc->sc_dmatag = pa->pa_dmat;
237 1.1 augustss
238 1.15 tacha /* Check and set Power State */
239 1.15 tacha if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
240 1.15 tacha &pci_pwrmgmt_cap_reg, 0)) {
241 1.24 tsutsui pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
242 1.15 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
243 1.15 tacha pci_pwrmgmt_csr_reg);
244 1.26.2.8 skrll DPRINTF(("%s: Power State is %d\n",
245 1.15 tacha sc->sc_dev.dv_xname, reg & PCI_PMCSR_STATE_MASK));
246 1.15 tacha if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
247 1.15 tacha pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
248 1.15 tacha (reg & ~PCI_PMCSR_STATE_MASK) |
249 1.15 tacha PCI_PMCSR_STATE_D0);
250 1.15 tacha }
251 1.15 tacha }
252 1.15 tacha
253 1.1 augustss /* Enable the device (set bus master flag) */
254 1.15 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
255 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
256 1.15 tacha reg | PCI_COMMAND_MASTER_ENABLE);
257 1.1 augustss
258 1.1 augustss /* LATENCY_TIMER setting */
259 1.1 augustss mem = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
260 1.1 augustss if ( PCI_LATTIMER(mem) < 32 ) {
261 1.1 augustss mem &= 0xffff00ff;
262 1.1 augustss mem |= 0x00002000;
263 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, mem);
264 1.1 augustss }
265 1.26.2.8 skrll
266 1.1 augustss /* Map and establish the interrupt. */
267 1.9 sommerfe if (pci_intr_map(pa, &ih)) {
268 1.25 thorpej aprint_error("%s: couldn't map interrupt\n",
269 1.25 thorpej sc->sc_dev.dv_xname);
270 1.1 augustss return;
271 1.1 augustss }
272 1.1 augustss intrstr = pci_intr_string(pc, ih);
273 1.1 augustss
274 1.1 augustss sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4280_intr, sc);
275 1.1 augustss if (sc->sc_ih == NULL) {
276 1.25 thorpej aprint_error("%s: couldn't establish interrupt",
277 1.25 thorpej sc->sc_dev.dv_xname);
278 1.1 augustss if (intrstr != NULL)
279 1.25 thorpej aprint_normal(" at %s", intrstr);
280 1.25 thorpej aprint_normal("\n");
281 1.1 augustss return;
282 1.1 augustss }
283 1.25 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
284 1.1 augustss
285 1.1 augustss /* Initialization */
286 1.2 augustss if(cs4280_init(sc, 1) != 0)
287 1.2 augustss return;
288 1.1 augustss
289 1.14 tacha sc->type = TYPE_CS4280;
290 1.14 tacha sc->halt_input = cs4280_halt_input;
291 1.14 tacha sc->halt_output = cs4280_halt_output;
292 1.14 tacha
293 1.14 tacha /* setup buffer related parameters */
294 1.14 tacha sc->dma_size = CS4280_DCHUNK;
295 1.14 tacha sc->dma_align = CS4280_DALIGN;
296 1.14 tacha sc->hw_blocksize = CS4280_ICHUNK;
297 1.14 tacha
298 1.14 tacha /* AC 97 attachment */
299 1.1 augustss sc->host_if.arg = sc;
300 1.14 tacha sc->host_if.attach = cs428x_attach_codec;
301 1.14 tacha sc->host_if.read = cs428x_read_codec;
302 1.14 tacha sc->host_if.write = cs428x_write_codec;
303 1.1 augustss sc->host_if.reset = cs4280_reset_codec;
304 1.26.2.8 skrll if (ac97_attach(&sc->host_if, self) != 0) {
305 1.25 thorpej aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
306 1.1 augustss return;
307 1.1 augustss }
308 1.1 augustss
309 1.1 augustss audio_attach_mi(&cs4280_hw_if, sc, &sc->sc_dev);
310 1.2 augustss
311 1.1 augustss #if NMIDI > 0
312 1.1 augustss midi_attach_mi(&cs4280_midi_hw_if, sc, &sc->sc_dev);
313 1.1 augustss #endif
314 1.14 tacha
315 1.1 augustss sc->sc_suspend = PWR_RESUME;
316 1.1 augustss sc->sc_powerhook = powerhook_establish(cs4280_power, sc);
317 1.1 augustss }
318 1.1 augustss
319 1.14 tacha /* Interrupt handling function */
320 1.1 augustss int
321 1.26.2.8 skrll cs4280_intr(void *p)
322 1.1 augustss {
323 1.1 augustss /*
324 1.1 augustss * XXX
325 1.1 augustss *
326 1.26 wiz * Since CS4280 has only 4kB DMA buffer and
327 1.1 augustss * interrupt occurs every 2kB block, I create dummy buffer
328 1.26 wiz * which returns to audio driver and actual DMA buffer
329 1.1 augustss * using in DMA transfer.
330 1.1 augustss *
331 1.1 augustss *
332 1.1 augustss * ring buffer in audio.c is pointed by BUFADDR
333 1.1 augustss * <------ ring buffer size == 64kB ------>
334 1.26.2.8 skrll * <-----> blksize == 2048*(sc->sc_[pr]count) kB
335 1.1 augustss * |= = = =|= = = =|= = = =|= = = =|= = = =|
336 1.1 augustss * | | | | | | <- call audio_intp every
337 1.1 augustss * sc->sc_[pr]_count time.
338 1.1 augustss *
339 1.26 wiz * actual DMA buffer is pointed by KERNADDR
340 1.26 wiz * <-> DMA buffer size = 4kB
341 1.1 augustss * |= =|
342 1.1 augustss *
343 1.1 augustss *
344 1.1 augustss */
345 1.26.2.8 skrll struct cs428x_softc *sc;
346 1.26.2.8 skrll uint32_t intr, mem;
347 1.1 augustss char * empty_dma;
348 1.26.2.8 skrll int handled;
349 1.1 augustss
350 1.26.2.8 skrll sc = p;
351 1.26.2.8 skrll handled = 0;
352 1.7 augustss /* grab interrupt register then clear it */
353 1.1 augustss intr = BA0READ4(sc, CS4280_HISR);
354 1.7 augustss BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
355 1.7 augustss
356 1.1 augustss /* Playback Interrupt */
357 1.1 augustss if (intr & HISR_PINT) {
358 1.10 perry handled = 1;
359 1.1 augustss mem = BA1READ4(sc, CS4280_PFIE);
360 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, (mem & ~PFIE_PI_MASK) | PFIE_PI_DISABLE);
361 1.26.2.1 skrll if (sc->sc_prun) {
362 1.1 augustss if ((sc->sc_pi%sc->sc_pcount) == 0)
363 1.1 augustss sc->sc_pintr(sc->sc_parg);
364 1.1 augustss } else {
365 1.1 augustss printf("unexpected play intr\n");
366 1.1 augustss }
367 1.1 augustss /* copy buffer */
368 1.1 augustss ++sc->sc_pi;
369 1.1 augustss empty_dma = sc->sc_pdma->addr;
370 1.1 augustss if (sc->sc_pi&1)
371 1.14 tacha empty_dma += sc->hw_blocksize;
372 1.14 tacha memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
373 1.14 tacha sc->sc_pn += sc->hw_blocksize;
374 1.1 augustss if (sc->sc_pn >= sc->sc_pe)
375 1.1 augustss sc->sc_pn = sc->sc_ps;
376 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, mem);
377 1.1 augustss }
378 1.1 augustss /* Capture Interrupt */
379 1.1 augustss if (intr & HISR_CINT) {
380 1.1 augustss int i;
381 1.1 augustss int16_t rdata;
382 1.26.2.8 skrll
383 1.10 perry handled = 1;
384 1.1 augustss mem = BA1READ4(sc, CS4280_CIE);
385 1.1 augustss BA1WRITE4(sc, CS4280_CIE, (mem & ~CIE_CI_MASK) | CIE_CI_DISABLE);
386 1.1 augustss ++sc->sc_ri;
387 1.1 augustss empty_dma = sc->sc_rdma->addr;
388 1.1 augustss if ((sc->sc_ri&1) == 0)
389 1.14 tacha empty_dma += sc->hw_blocksize;
390 1.1 augustss
391 1.1 augustss /*
392 1.1 augustss * XXX
393 1.1 augustss * I think this audio data conversion should be
394 1.1 augustss * happend in upper layer, but I put this here
395 1.1 augustss * since there is no conversion function available.
396 1.1 augustss */
397 1.1 augustss switch(sc->sc_rparam) {
398 1.1 augustss case CF_16BIT_STEREO:
399 1.1 augustss /* just copy it */
400 1.14 tacha memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
401 1.14 tacha sc->sc_rn += sc->hw_blocksize;
402 1.1 augustss break;
403 1.1 augustss case CF_16BIT_MONO:
404 1.1 augustss for (i = 0; i < 512; i++) {
405 1.26.2.2 skrll rdata = *((int16_t *)empty_dma)>>1;
406 1.26.2.2 skrll empty_dma += 2;
407 1.26.2.2 skrll rdata += *((int16_t *)empty_dma)>>1;
408 1.26.2.2 skrll empty_dma += 2;
409 1.26.2.2 skrll *((int16_t *)sc->sc_rn) = rdata;
410 1.26.2.2 skrll sc->sc_rn += 2;
411 1.1 augustss }
412 1.1 augustss break;
413 1.1 augustss case CF_8BIT_STEREO:
414 1.1 augustss for (i = 0; i < 512; i++) {
415 1.26.2.2 skrll rdata = *((int16_t*)empty_dma);
416 1.26.2.2 skrll empty_dma += 2;
417 1.1 augustss *sc->sc_rn++ = rdata >> 8;
418 1.26.2.2 skrll rdata = *((int16_t*)empty_dma);
419 1.26.2.2 skrll empty_dma += 2;
420 1.1 augustss *sc->sc_rn++ = rdata >> 8;
421 1.1 augustss }
422 1.1 augustss break;
423 1.1 augustss case CF_8BIT_MONO:
424 1.1 augustss for (i = 0; i < 512; i++) {
425 1.26.2.2 skrll rdata = *((int16_t*)empty_dma) >>1;
426 1.26.2.2 skrll empty_dma += 2;
427 1.26.2.2 skrll rdata += *((int16_t*)empty_dma) >>1;
428 1.26.2.2 skrll empty_dma += 2;
429 1.1 augustss *sc->sc_rn++ = rdata >>8;
430 1.1 augustss }
431 1.1 augustss break;
432 1.1 augustss default:
433 1.1 augustss /* Should not reach here */
434 1.1 augustss printf("unknown sc->sc_rparam: %d\n", sc->sc_rparam);
435 1.1 augustss }
436 1.1 augustss if (sc->sc_rn >= sc->sc_re)
437 1.1 augustss sc->sc_rn = sc->sc_rs;
438 1.1 augustss BA1WRITE4(sc, CS4280_CIE, mem);
439 1.26.2.1 skrll if (sc->sc_rrun) {
440 1.1 augustss if ((sc->sc_ri%(sc->sc_rcount)) == 0)
441 1.1 augustss sc->sc_rintr(sc->sc_rarg);
442 1.1 augustss } else {
443 1.1 augustss printf("unexpected record intr\n");
444 1.1 augustss }
445 1.1 augustss }
446 1.1 augustss
447 1.1 augustss #if NMIDI > 0
448 1.1 augustss /* Midi port Interrupt */
449 1.1 augustss if (intr & HISR_MIDI) {
450 1.2 augustss int data;
451 1.2 augustss
452 1.10 perry handled = 1;
453 1.26.2.8 skrll DPRINTF(("i: %d: ",
454 1.2 augustss BA0READ4(sc, CS4280_MIDSR)));
455 1.2 augustss /* Read the received data */
456 1.2 augustss while ((sc->sc_iintr != NULL) &&
457 1.2 augustss ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_RBE) == 0)) {
458 1.2 augustss data = BA0READ4(sc, CS4280_MIDRP) & MIDRP_MASK;
459 1.2 augustss DPRINTF(("r:%x\n",data));
460 1.2 augustss sc->sc_iintr(sc->sc_arg, data);
461 1.2 augustss }
462 1.26.2.8 skrll
463 1.2 augustss /* Write the data */
464 1.2 augustss #if 1
465 1.2 augustss /* XXX:
466 1.2 augustss * It seems "Transmit Buffer Full" never activate until EOI
467 1.2 augustss * is deliverd. Shall I throw EOI top of this routine ?
468 1.2 augustss */
469 1.2 augustss if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
470 1.2 augustss DPRINTF(("w: "));
471 1.2 augustss if (sc->sc_ointr != NULL)
472 1.2 augustss sc->sc_ointr(sc->sc_arg);
473 1.2 augustss }
474 1.2 augustss #else
475 1.26.2.8 skrll while ((sc->sc_ointr != NULL) &&
476 1.2 augustss ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0)) {
477 1.2 augustss DPRINTF(("w: "));
478 1.2 augustss sc->sc_ointr(sc->sc_arg);
479 1.2 augustss }
480 1.2 augustss #endif
481 1.2 augustss DPRINTF(("\n"));
482 1.1 augustss }
483 1.1 augustss #endif
484 1.7 augustss
485 1.14 tacha return handled;
486 1.1 augustss }
487 1.1 augustss
488 1.1 augustss int
489 1.26.2.8 skrll cs4280_query_encoding(void *addr, struct audio_encoding *fp)
490 1.1 augustss {
491 1.14 tacha switch (fp->index) {
492 1.14 tacha case 0:
493 1.14 tacha strcpy(fp->name, AudioEulinear);
494 1.14 tacha fp->encoding = AUDIO_ENCODING_ULINEAR;
495 1.14 tacha fp->precision = 8;
496 1.14 tacha fp->flags = 0;
497 1.1 augustss break;
498 1.1 augustss case 1:
499 1.1 augustss strcpy(fp->name, AudioEmulaw);
500 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
501 1.1 augustss fp->precision = 8;
502 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
503 1.1 augustss break;
504 1.1 augustss case 2:
505 1.1 augustss strcpy(fp->name, AudioEalaw);
506 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
507 1.1 augustss fp->precision = 8;
508 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
509 1.1 augustss break;
510 1.1 augustss case 3:
511 1.1 augustss strcpy(fp->name, AudioEslinear);
512 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
513 1.1 augustss fp->precision = 8;
514 1.1 augustss fp->flags = 0;
515 1.1 augustss break;
516 1.1 augustss case 4:
517 1.1 augustss strcpy(fp->name, AudioEslinear_le);
518 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
519 1.1 augustss fp->precision = 16;
520 1.1 augustss fp->flags = 0;
521 1.1 augustss break;
522 1.1 augustss case 5:
523 1.1 augustss strcpy(fp->name, AudioEulinear_le);
524 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
525 1.1 augustss fp->precision = 16;
526 1.1 augustss fp->flags = 0;
527 1.1 augustss break;
528 1.1 augustss case 6:
529 1.1 augustss strcpy(fp->name, AudioEslinear_be);
530 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
531 1.1 augustss fp->precision = 16;
532 1.1 augustss fp->flags = 0;
533 1.1 augustss break;
534 1.1 augustss case 7:
535 1.1 augustss strcpy(fp->name, AudioEulinear_be);
536 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
537 1.1 augustss fp->precision = 16;
538 1.1 augustss fp->flags = 0;
539 1.1 augustss break;
540 1.1 augustss default:
541 1.14 tacha return EINVAL;
542 1.1 augustss }
543 1.14 tacha return 0;
544 1.1 augustss }
545 1.1 augustss
546 1.1 augustss int
547 1.26.2.8 skrll cs4280_set_params(void *addr, int setmode, int usemode,
548 1.26.2.8 skrll audio_params_t *play, audio_params_t *rec,
549 1.26.2.8 skrll stream_filter_list_t *pfil, stream_filter_list_t *rfil)
550 1.1 augustss {
551 1.26.2.8 skrll audio_params_t hw;
552 1.26.2.8 skrll struct cs428x_softc *sc;
553 1.1 augustss struct audio_params *p;
554 1.26.2.8 skrll stream_filter_list_t *fil;
555 1.1 augustss int mode;
556 1.1 augustss
557 1.26.2.8 skrll sc = addr;
558 1.1 augustss for (mode = AUMODE_RECORD; mode != -1;
559 1.1 augustss mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1 ) {
560 1.1 augustss if ((setmode & mode) == 0)
561 1.1 augustss continue;
562 1.26.2.8 skrll
563 1.1 augustss p = mode == AUMODE_PLAY ? play : rec;
564 1.26.2.8 skrll
565 1.1 augustss if (p == play) {
566 1.1 augustss DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
567 1.1 augustss p->sample_rate, p->precision, p->channels));
568 1.1 augustss /* play back data format may be 8- or 16-bit and
569 1.1 augustss * either stereo or mono.
570 1.26.2.8 skrll * playback rate may range from 8000Hz to 48000Hz
571 1.1 augustss */
572 1.1 augustss if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
573 1.1 augustss (p->precision != 8 && p->precision != 16) ||
574 1.1 augustss (p->channels != 1 && p->channels != 2) ) {
575 1.14 tacha return EINVAL;
576 1.1 augustss }
577 1.1 augustss } else {
578 1.1 augustss DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
579 1.1 augustss p->sample_rate, p->precision, p->channels));
580 1.1 augustss /* capture data format must be 16bit stereo
581 1.1 augustss * and sample rate range from 11025Hz to 48000Hz.
582 1.1 augustss *
583 1.1 augustss * XXX: it looks like to work with 8000Hz,
584 1.1 augustss * although data sheets say lower limit is
585 1.1 augustss * 11025 Hz.
586 1.1 augustss */
587 1.1 augustss
588 1.1 augustss if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
589 1.1 augustss (p->precision != 8 && p->precision != 16) ||
590 1.1 augustss (p->channels != 1 && p->channels != 2) ) {
591 1.14 tacha return EINVAL;
592 1.1 augustss }
593 1.1 augustss }
594 1.26.2.8 skrll fil = mode == AUMODE_PLAY ? pfil : rfil;
595 1.26.2.8 skrll hw = *p;
596 1.26.2.8 skrll hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
597 1.1 augustss
598 1.1 augustss /* capturing data is slinear */
599 1.1 augustss switch (p->encoding) {
600 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
601 1.26.2.8 skrll if (mode == AUMODE_RECORD && p->precision == 16) {
602 1.26.2.8 skrll fil->append(fil, swap_bytes, &hw);
603 1.1 augustss }
604 1.1 augustss break;
605 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
606 1.1 augustss break;
607 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
608 1.1 augustss if (mode == AUMODE_RECORD) {
609 1.26.2.8 skrll fil->append(fil, p->precision == 16
610 1.26.2.8 skrll ? swap_bytes_change_sign16
611 1.26.2.8 skrll : change_sign8, &hw);
612 1.1 augustss }
613 1.1 augustss break;
614 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
615 1.1 augustss if (mode == AUMODE_RECORD) {
616 1.26.2.8 skrll fil->append(fil, p->precision == 16
617 1.26.2.8 skrll ? change_sign16 : change_sign8,
618 1.26.2.8 skrll &hw);
619 1.1 augustss }
620 1.1 augustss break;
621 1.1 augustss case AUDIO_ENCODING_ULAW:
622 1.1 augustss if (mode == AUMODE_PLAY) {
623 1.26.2.8 skrll hw.precision = 16;
624 1.26.2.8 skrll hw.validbits = 16;
625 1.26.2.8 skrll fil->append(fil, mulaw_to_linear16, &hw);
626 1.1 augustss } else {
627 1.26.2.8 skrll fil->append(fil, linear8_to_mulaw, &hw);
628 1.1 augustss }
629 1.1 augustss break;
630 1.1 augustss case AUDIO_ENCODING_ALAW:
631 1.1 augustss if (mode == AUMODE_PLAY) {
632 1.26.2.8 skrll hw.precision = 16;
633 1.26.2.8 skrll hw.validbits = 16;
634 1.26.2.8 skrll fil->append(fil, alaw_to_linear16, &hw);
635 1.1 augustss } else {
636 1.26.2.8 skrll fil->append(fil, linear8_to_alaw, &hw);
637 1.1 augustss }
638 1.1 augustss break;
639 1.1 augustss default:
640 1.14 tacha return EINVAL;
641 1.1 augustss }
642 1.1 augustss }
643 1.1 augustss
644 1.1 augustss /* set sample rate */
645 1.1 augustss cs4280_set_dac_rate(sc, play->sample_rate);
646 1.1 augustss cs4280_set_adc_rate(sc, rec->sample_rate);
647 1.14 tacha return 0;
648 1.1 augustss }
649 1.1 augustss
650 1.1 augustss int
651 1.26.2.8 skrll cs4280_halt_output(void *addr)
652 1.1 augustss {
653 1.26.2.8 skrll struct cs428x_softc *sc;
654 1.26.2.8 skrll uint32_t mem;
655 1.26.2.8 skrll
656 1.26.2.8 skrll sc = addr;
657 1.1 augustss mem = BA1READ4(sc, CS4280_PCTL);
658 1.1 augustss BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
659 1.1 augustss sc->sc_prun = 0;
660 1.14 tacha return 0;
661 1.1 augustss }
662 1.1 augustss
663 1.1 augustss int
664 1.26.2.8 skrll cs4280_halt_input(void *addr)
665 1.1 augustss {
666 1.26.2.8 skrll struct cs428x_softc *sc;
667 1.26.2.8 skrll uint32_t mem;
668 1.1 augustss
669 1.26.2.8 skrll sc = addr;
670 1.1 augustss mem = BA1READ4(sc, CS4280_CCTL);
671 1.1 augustss BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
672 1.1 augustss sc->sc_rrun = 0;
673 1.14 tacha return 0;
674 1.1 augustss }
675 1.1 augustss
676 1.1 augustss int
677 1.26.2.8 skrll cs4280_getdev(void *addr, struct audio_device *retp)
678 1.1 augustss {
679 1.26.2.8 skrll
680 1.1 augustss *retp = cs4280_device;
681 1.14 tacha return 0;
682 1.1 augustss }
683 1.1 augustss
684 1.1 augustss int
685 1.26.2.8 skrll cs4280_trigger_output(void *addr, void *start, void *end, int blksize,
686 1.26.2.8 skrll void (*intr)(void *), void *arg,
687 1.26.2.8 skrll const audio_params_t *param)
688 1.1 augustss {
689 1.26.2.8 skrll struct cs428x_softc *sc;
690 1.26.2.8 skrll uint32_t pfie, pctl, pdtc;
691 1.14 tacha struct cs428x_dma *p;
692 1.26.2.8 skrll
693 1.26.2.8 skrll sc = addr;
694 1.14 tacha #ifdef DIAGNOSTIC
695 1.14 tacha if (sc->sc_prun)
696 1.14 tacha printf("cs4280_trigger_output: already running\n");
697 1.16 tacha #endif
698 1.14 tacha sc->sc_prun = 1;
699 1.1 augustss
700 1.14 tacha DPRINTF(("cs4280_trigger_output: sc=%p start=%p end=%p "
701 1.14 tacha "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
702 1.14 tacha sc->sc_pintr = intr;
703 1.14 tacha sc->sc_parg = arg;
704 1.1 augustss
705 1.14 tacha /* stop playback DMA */
706 1.14 tacha BA1WRITE4(sc, CS4280_PCTL, BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK);
707 1.1 augustss
708 1.14 tacha /* setup PDTC */
709 1.14 tacha pdtc = BA1READ4(sc, CS4280_PDTC);
710 1.14 tacha pdtc &= ~PDTC_MASK;
711 1.14 tacha pdtc |= CS4280_MK_PDTC(param->precision * param->channels);
712 1.14 tacha BA1WRITE4(sc, CS4280_PDTC, pdtc);
713 1.26.2.8 skrll
714 1.26.2.8 skrll DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
715 1.26.2.8 skrll param->precision, param->channels, param->encoding));
716 1.14 tacha for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
717 1.26.2.8 skrll continue;
718 1.14 tacha if (p == NULL) {
719 1.14 tacha printf("cs4280_trigger_output: bad addr %p\n", start);
720 1.14 tacha return EINVAL;
721 1.14 tacha }
722 1.14 tacha if (DMAADDR(p) % sc->dma_align != 0 ) {
723 1.14 tacha printf("cs4280_trigger_output: DMAADDR(p)=0x%lx does not start"
724 1.20 augustss "4kB align\n", (ulong)DMAADDR(p));
725 1.14 tacha return EINVAL;
726 1.14 tacha }
727 1.14 tacha
728 1.14 tacha sc->sc_pcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
729 1.14 tacha sc->sc_ps = (char *)start;
730 1.14 tacha sc->sc_pe = (char *)end;
731 1.14 tacha sc->sc_pdma = p;
732 1.14 tacha sc->sc_pbuf = KERNADDR(p);
733 1.14 tacha sc->sc_pi = 0;
734 1.14 tacha sc->sc_pn = sc->sc_ps;
735 1.14 tacha if (blksize >= sc->dma_size) {
736 1.14 tacha sc->sc_pn = sc->sc_ps + sc->dma_size;
737 1.14 tacha memcpy(sc->sc_pbuf, start, sc->dma_size);
738 1.14 tacha ++sc->sc_pi;
739 1.14 tacha } else {
740 1.14 tacha sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
741 1.14 tacha memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
742 1.14 tacha }
743 1.14 tacha
744 1.26 wiz /* initiate playback DMA */
745 1.14 tacha BA1WRITE4(sc, CS4280_PBA, DMAADDR(p));
746 1.14 tacha
747 1.14 tacha /* set PFIE */
748 1.14 tacha pfie = BA1READ4(sc, CS4280_PFIE) & ~PFIE_MASK;
749 1.14 tacha
750 1.26.2.8 skrll if (param->precision == 8)
751 1.14 tacha pfie |= PFIE_8BIT;
752 1.14 tacha if (param->channels == 1)
753 1.14 tacha pfie |= PFIE_MONO;
754 1.14 tacha
755 1.14 tacha if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
756 1.14 tacha param->encoding == AUDIO_ENCODING_SLINEAR_BE)
757 1.14 tacha pfie |= PFIE_SWAPPED;
758 1.14 tacha if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
759 1.14 tacha param->encoding == AUDIO_ENCODING_ULINEAR_LE)
760 1.14 tacha pfie |= PFIE_UNSIGNED;
761 1.14 tacha
762 1.14 tacha BA1WRITE4(sc, CS4280_PFIE, pfie | PFIE_PI_ENABLE);
763 1.14 tacha
764 1.16 tacha sc->sc_prate = param->sample_rate;
765 1.14 tacha cs4280_set_dac_rate(sc, param->sample_rate);
766 1.14 tacha
767 1.14 tacha pctl = BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK;
768 1.14 tacha pctl |= sc->pctl;
769 1.14 tacha BA1WRITE4(sc, CS4280_PCTL, pctl);
770 1.14 tacha return 0;
771 1.14 tacha }
772 1.1 augustss
773 1.1 augustss int
774 1.26.2.8 skrll cs4280_trigger_input(void *addr, void *start, void *end, int blksize,
775 1.26.2.8 skrll void (*intr)(void *), void *arg,
776 1.26.2.8 skrll const audio_params_t *param)
777 1.14 tacha {
778 1.26.2.8 skrll struct cs428x_softc *sc;
779 1.26.2.8 skrll uint32_t cctl, cie;
780 1.14 tacha struct cs428x_dma *p;
781 1.26.2.8 skrll
782 1.26.2.8 skrll sc = addr;
783 1.14 tacha #ifdef DIAGNOSTIC
784 1.14 tacha if (sc->sc_rrun)
785 1.14 tacha printf("cs4280_trigger_input: already running\n");
786 1.16 tacha #endif
787 1.14 tacha sc->sc_rrun = 1;
788 1.16 tacha
789 1.14 tacha DPRINTF(("cs4280_trigger_input: sc=%p start=%p end=%p "
790 1.14 tacha "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
791 1.14 tacha sc->sc_rintr = intr;
792 1.14 tacha sc->sc_rarg = arg;
793 1.14 tacha
794 1.14 tacha /* stop capture DMA */
795 1.14 tacha BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
796 1.26.2.8 skrll
797 1.14 tacha for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
798 1.26.2.8 skrll continue;
799 1.14 tacha if (p == NULL) {
800 1.14 tacha printf("cs4280_trigger_input: bad addr %p\n", start);
801 1.14 tacha return EINVAL;
802 1.14 tacha }
803 1.14 tacha if (DMAADDR(p) % sc->dma_align != 0) {
804 1.14 tacha printf("cs4280_trigger_input: DMAADDR(p)=0x%lx does not start"
805 1.20 augustss "4kB align\n", (ulong)DMAADDR(p));
806 1.14 tacha return EINVAL;
807 1.14 tacha }
808 1.14 tacha
809 1.14 tacha sc->sc_rcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
810 1.14 tacha sc->sc_rs = (char *)start;
811 1.14 tacha sc->sc_re = (char *)end;
812 1.14 tacha sc->sc_rdma = p;
813 1.14 tacha sc->sc_rbuf = KERNADDR(p);
814 1.14 tacha sc->sc_ri = 0;
815 1.14 tacha sc->sc_rn = sc->sc_rs;
816 1.14 tacha
817 1.26 wiz /* initiate capture DMA */
818 1.14 tacha BA1WRITE4(sc, CS4280_CBA, DMAADDR(p));
819 1.14 tacha
820 1.14 tacha /* setup format information for internal converter */
821 1.14 tacha sc->sc_rparam = 0;
822 1.14 tacha if (param->precision == 8) {
823 1.14 tacha sc->sc_rparam += CF_8BIT;
824 1.14 tacha sc->sc_rcount <<= 1;
825 1.14 tacha }
826 1.14 tacha if (param->channels == 1) {
827 1.14 tacha sc->sc_rparam += CF_MONO;
828 1.14 tacha sc->sc_rcount <<= 1;
829 1.14 tacha }
830 1.14 tacha
831 1.14 tacha /* set CIE */
832 1.14 tacha cie = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
833 1.14 tacha BA1WRITE4(sc, CS4280_CIE, cie | CIE_CI_ENABLE);
834 1.14 tacha
835 1.16 tacha sc->sc_rrate = param->sample_rate;
836 1.14 tacha cs4280_set_adc_rate(sc, param->sample_rate);
837 1.14 tacha
838 1.14 tacha cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
839 1.14 tacha cctl |= sc->cctl;
840 1.14 tacha BA1WRITE4(sc, CS4280_CCTL, cctl);
841 1.14 tacha return 0;
842 1.1 augustss }
843 1.1 augustss
844 1.14 tacha /* Power Hook */
845 1.14 tacha void
846 1.26.2.8 skrll cs4280_power(int why, void *v)
847 1.26.2.8 skrll {
848 1.26.2.8 skrll static uint32_t pctl = 0, pba = 0, pfie = 0, pdtc = 0;
849 1.26.2.8 skrll static uint32_t cctl = 0, cba = 0, cie = 0;
850 1.26.2.8 skrll struct cs428x_softc *sc;
851 1.14 tacha
852 1.26.2.8 skrll sc = (struct cs428x_softc *)v;
853 1.26.2.8 skrll DPRINTF(("%s: cs4280_power why=%d\n", sc->sc_dev.dv_xname, why));
854 1.14 tacha switch (why) {
855 1.14 tacha case PWR_SUSPEND:
856 1.14 tacha case PWR_STANDBY:
857 1.14 tacha sc->sc_suspend = why;
858 1.14 tacha
859 1.16 tacha /* save current playback status */
860 1.26.2.8 skrll if (sc->sc_prun) {
861 1.16 tacha pctl = BA1READ4(sc, CS4280_PCTL);
862 1.16 tacha pfie = BA1READ4(sc, CS4280_PFIE);
863 1.16 tacha pba = BA1READ4(sc, CS4280_PBA);
864 1.16 tacha pdtc = BA1READ4(sc, CS4280_PDTC);
865 1.16 tacha DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
866 1.16 tacha pctl, pfie, pba, pdtc));
867 1.16 tacha }
868 1.16 tacha
869 1.16 tacha /* save current capture status */
870 1.26.2.8 skrll if (sc->sc_rrun) {
871 1.16 tacha cctl = BA1READ4(sc, CS4280_CCTL);
872 1.16 tacha cie = BA1READ4(sc, CS4280_CIE);
873 1.16 tacha cba = BA1READ4(sc, CS4280_CBA);
874 1.16 tacha DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
875 1.16 tacha cctl, cie, cba));
876 1.16 tacha }
877 1.16 tacha
878 1.16 tacha /* Stop DMA */
879 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, pctl & ~PCTL_MASK);
880 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
881 1.14 tacha break;
882 1.14 tacha case PWR_RESUME:
883 1.14 tacha if (sc->sc_suspend == PWR_RESUME) {
884 1.14 tacha printf("cs4280_power: odd, resume without suspend.\n");
885 1.14 tacha sc->sc_suspend = why;
886 1.14 tacha return;
887 1.14 tacha }
888 1.14 tacha sc->sc_suspend = why;
889 1.14 tacha cs4280_init(sc, 0);
890 1.14 tacha cs4280_reset_codec(sc);
891 1.1 augustss
892 1.16 tacha /* restore ac97 registers */
893 1.14 tacha (*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
894 1.16 tacha
895 1.16 tacha /* restore DMA related status */
896 1.16 tacha if(sc->sc_prun) {
897 1.16 tacha DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
898 1.16 tacha pctl, pfie, pba, pdtc));
899 1.16 tacha cs4280_set_dac_rate(sc, sc->sc_prate);
900 1.16 tacha BA1WRITE4(sc, CS4280_PDTC, pdtc);
901 1.16 tacha BA1WRITE4(sc, CS4280_PBA, pba);
902 1.16 tacha BA1WRITE4(sc, CS4280_PFIE, pfie);
903 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, pctl);
904 1.16 tacha }
905 1.16 tacha
906 1.16 tacha if (sc->sc_rrun) {
907 1.16 tacha DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
908 1.16 tacha cctl, cie, cba));
909 1.16 tacha cs4280_set_adc_rate(sc, sc->sc_rrate);
910 1.16 tacha BA1WRITE4(sc, CS4280_CBA, cba);
911 1.16 tacha BA1WRITE4(sc, CS4280_CIE, cie);
912 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, cctl);
913 1.16 tacha }
914 1.14 tacha break;
915 1.14 tacha case PWR_SOFTSUSPEND:
916 1.14 tacha case PWR_SOFTSTANDBY:
917 1.14 tacha case PWR_SOFTRESUME:
918 1.14 tacha break;
919 1.1 augustss }
920 1.14 tacha }
921 1.14 tacha
922 1.14 tacha /* control AC97 codec */
923 1.26.2.5 skrll int
924 1.14 tacha cs4280_reset_codec(void *addr)
925 1.14 tacha {
926 1.14 tacha struct cs428x_softc *sc;
927 1.14 tacha int n;
928 1.14 tacha
929 1.14 tacha sc = addr;
930 1.14 tacha
931 1.14 tacha /* Reset codec */
932 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
933 1.14 tacha delay(100); /* delay 100us */
934 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
935 1.14 tacha
936 1.26.2.8 skrll /*
937 1.14 tacha * It looks like we do the following procedure, too
938 1.14 tacha */
939 1.14 tacha
940 1.14 tacha /* Enable AC-link sync generation */
941 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
942 1.14 tacha delay(50*1000); /* XXX delay 50ms */
943 1.26.2.8 skrll
944 1.14 tacha /* Assert valid frame signal */
945 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
946 1.14 tacha
947 1.14 tacha /* Wait for valid AC97 input slot */
948 1.14 tacha n = 0;
949 1.14 tacha while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
950 1.14 tacha (ACISV_ISV3 | ACISV_ISV4)) {
951 1.14 tacha delay(1000);
952 1.14 tacha if (++n > 1000) {
953 1.14 tacha printf("reset_codec: AC97 inputs slot ready timeout\n");
954 1.26.2.5 skrll return ETIMEDOUT;
955 1.14 tacha }
956 1.14 tacha }
957 1.26.2.5 skrll return 0;
958 1.14 tacha }
959 1.14 tacha
960 1.14 tacha /* Internal functions */
961 1.14 tacha
962 1.14 tacha void
963 1.26.2.8 skrll cs4280_set_adc_rate(struct cs428x_softc *sc, int rate)
964 1.14 tacha {
965 1.14 tacha /* calculate capture rate:
966 1.14 tacha *
967 1.14 tacha * capture_coefficient_increment = -round(rate*128*65536/48000;
968 1.14 tacha * capture_phase_increment = floor(48000*65536*1024/rate);
969 1.14 tacha * cx = round(48000*65536*1024 - capture_phase_increment*rate);
970 1.14 tacha * cy = floor(cx/200);
971 1.14 tacha * capture_sample_rate_correction = cx - 200*cy;
972 1.14 tacha * capture_delay = ceil(24*48000/rate);
973 1.14 tacha * capture_num_triplets = floor(65536*rate/24000);
974 1.14 tacha * capture_group_length = 24000/GCD(rate, 24000);
975 1.14 tacha * where GCD means "Greatest Common Divisor".
976 1.14 tacha *
977 1.14 tacha * capture_coefficient_increment, capture_phase_increment and
978 1.14 tacha * capture_num_triplets are 32-bit signed quantities.
979 1.14 tacha * capture_sample_rate_correction and capture_group_length are
980 1.14 tacha * 16-bit signed quantities.
981 1.14 tacha * capture_delay is a 14-bit unsigned quantity.
982 1.14 tacha */
983 1.26.2.8 skrll uint32_t cci, cpi, cnt, cx, cy, tmp1;
984 1.26.2.8 skrll uint16_t csrc, cgl, cdlay;
985 1.26.2.8 skrll
986 1.14 tacha /* XXX
987 1.14 tacha * Even though, embedded_audio_spec says capture rate range 11025 to
988 1.14 tacha * 48000, dhwiface.cpp says,
989 1.14 tacha *
990 1.14 tacha * "We can only decimate by up to a factor of 1/9th the hardware rate.
991 1.14 tacha * Return an error if an attempt is made to stray outside that limit."
992 1.14 tacha *
993 1.14 tacha * so assume range as 48000/9 to 48000
994 1.26.2.8 skrll */
995 1.14 tacha
996 1.14 tacha if (rate < 8000)
997 1.14 tacha rate = 8000;
998 1.14 tacha if (rate > 48000)
999 1.14 tacha rate = 48000;
1000 1.14 tacha
1001 1.14 tacha cx = rate << 16;
1002 1.14 tacha cci = cx / 48000;
1003 1.14 tacha cx -= cci * 48000;
1004 1.14 tacha cx <<= 7;
1005 1.14 tacha cci <<= 7;
1006 1.14 tacha cci += cx / 48000;
1007 1.14 tacha cci = - cci;
1008 1.14 tacha
1009 1.14 tacha cx = 48000 << 16;
1010 1.14 tacha cpi = cx / rate;
1011 1.14 tacha cx -= cpi * rate;
1012 1.14 tacha cx <<= 10;
1013 1.14 tacha cpi <<= 10;
1014 1.14 tacha cy = cx / rate;
1015 1.14 tacha cpi += cy;
1016 1.14 tacha cx -= cy * rate;
1017 1.14 tacha
1018 1.14 tacha cy = cx / 200;
1019 1.14 tacha csrc = cx - 200*cy;
1020 1.14 tacha
1021 1.14 tacha cdlay = ((48000 * 24) + rate - 1) / rate;
1022 1.14 tacha #if 0
1023 1.14 tacha cdlay &= 0x3fff; /* make sure cdlay is 14-bit */
1024 1.14 tacha #endif
1025 1.14 tacha
1026 1.14 tacha cnt = rate << 16;
1027 1.14 tacha cnt /= 24000;
1028 1.14 tacha
1029 1.14 tacha cgl = 1;
1030 1.14 tacha for (tmp1 = 2; tmp1 <= 64; tmp1 *= 2) {
1031 1.14 tacha if (((rate / tmp1) * tmp1) != rate)
1032 1.14 tacha cgl *= 2;
1033 1.14 tacha }
1034 1.14 tacha if (((rate / 3) * 3) != rate)
1035 1.14 tacha cgl *= 3;
1036 1.14 tacha for (tmp1 = 5; tmp1 <= 125; tmp1 *= 5) {
1037 1.26.2.8 skrll if (((rate / tmp1) * tmp1) != rate)
1038 1.14 tacha cgl *= 5;
1039 1.14 tacha }
1040 1.14 tacha #if 0
1041 1.14 tacha /* XXX what manual says */
1042 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CSRC) & ~CSRC_MASK;
1043 1.14 tacha tmp1 |= csrc<<16;
1044 1.14 tacha BA1WRITE4(sc, CS4280_CSRC, tmp1);
1045 1.14 tacha #else
1046 1.14 tacha /* suggested by cs461x.c (ALSA driver) */
1047 1.14 tacha BA1WRITE4(sc, CS4280_CSRC, CS4280_MK_CSRC(csrc, cy));
1048 1.14 tacha #endif
1049 1.14 tacha
1050 1.14 tacha #if 0
1051 1.14 tacha /* I am confused. The sample rate calculation section says
1052 1.14 tacha * cci *is* 32-bit signed quantity but in the parameter description
1053 1.14 tacha * section, CCI only assigned 16bit.
1054 1.14 tacha * I believe size of the variable.
1055 1.14 tacha */
1056 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CCI) & ~CCI_MASK;
1057 1.14 tacha tmp1 |= cci<<16;
1058 1.14 tacha BA1WRITE4(sc, CS4280_CCI, tmp1);
1059 1.14 tacha #else
1060 1.14 tacha BA1WRITE4(sc, CS4280_CCI, cci);
1061 1.14 tacha #endif
1062 1.14 tacha
1063 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CD) & ~CD_MASK;
1064 1.14 tacha tmp1 |= cdlay <<18;
1065 1.14 tacha BA1WRITE4(sc, CS4280_CD, tmp1);
1066 1.26.2.8 skrll
1067 1.14 tacha BA1WRITE4(sc, CS4280_CPI, cpi);
1068 1.26.2.8 skrll
1069 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CGL) & ~CGL_MASK;
1070 1.14 tacha tmp1 |= cgl;
1071 1.14 tacha BA1WRITE4(sc, CS4280_CGL, tmp1);
1072 1.14 tacha
1073 1.14 tacha BA1WRITE4(sc, CS4280_CNT, cnt);
1074 1.26.2.8 skrll
1075 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CGC) & ~CGC_MASK;
1076 1.14 tacha tmp1 |= cgl;
1077 1.14 tacha BA1WRITE4(sc, CS4280_CGC, tmp1);
1078 1.14 tacha }
1079 1.14 tacha
1080 1.14 tacha void
1081 1.26.2.8 skrll cs4280_set_dac_rate(struct cs428x_softc *sc, int rate)
1082 1.14 tacha {
1083 1.14 tacha /*
1084 1.14 tacha * playback rate may range from 8000Hz to 48000Hz
1085 1.14 tacha *
1086 1.14 tacha * play_phase_increment = floor(rate*65536*1024/48000)
1087 1.14 tacha * px = round(rate*65536*1024 - play_phase_incremnt*48000)
1088 1.14 tacha * py=floor(px/200)
1089 1.14 tacha * play_sample_rate_correction = px - 200*py
1090 1.14 tacha *
1091 1.14 tacha * play_phase_increment is a 32bit signed quantity.
1092 1.14 tacha * play_sample_rate_correction is a 16bit signed quantity.
1093 1.1 augustss */
1094 1.14 tacha int32_t ppi;
1095 1.14 tacha int16_t psrc;
1096 1.26.2.8 skrll uint32_t px, py;
1097 1.26.2.8 skrll
1098 1.14 tacha if (rate < 8000)
1099 1.14 tacha rate = 8000;
1100 1.14 tacha if (rate > 48000)
1101 1.14 tacha rate = 48000;
1102 1.14 tacha px = rate << 16;
1103 1.14 tacha ppi = px/48000;
1104 1.14 tacha px -= ppi*48000;
1105 1.14 tacha ppi <<= 10;
1106 1.14 tacha px <<= 10;
1107 1.14 tacha py = px / 48000;
1108 1.14 tacha ppi += py;
1109 1.14 tacha px -= py*48000;
1110 1.14 tacha py = px/200;
1111 1.14 tacha px -= py*200;
1112 1.14 tacha psrc = px;
1113 1.14 tacha #if 0
1114 1.14 tacha /* what manual says */
1115 1.14 tacha px = BA1READ4(sc, CS4280_PSRC) & ~PSRC_MASK;
1116 1.14 tacha BA1WRITE4(sc, CS4280_PSRC,
1117 1.14 tacha ( ((psrc<<16) & PSRC_MASK) | px ));
1118 1.26.2.8 skrll #else
1119 1.14 tacha /* suggested by cs461x.c (ALSA driver) */
1120 1.14 tacha BA1WRITE4(sc, CS4280_PSRC, CS4280_MK_PSRC(psrc,py));
1121 1.14 tacha #endif
1122 1.14 tacha BA1WRITE4(sc, CS4280_PPI, ppi);
1123 1.14 tacha }
1124 1.14 tacha
1125 1.14 tacha /* Download Proceessor Code and Data image */
1126 1.14 tacha int
1127 1.26.2.8 skrll cs4280_download(struct cs428x_softc *sc, const uint32_t *src,
1128 1.26.2.8 skrll uint32_t offset, uint32_t len)
1129 1.14 tacha {
1130 1.26.2.8 skrll uint32_t ctr;
1131 1.14 tacha #if CS4280_DEBUG > 10
1132 1.26.2.8 skrll uint32_t con, data;
1133 1.26.2.8 skrll uint8_t c0, c1, c2, c3;
1134 1.14 tacha #endif
1135 1.26.2.8 skrll if ((offset & 3) || (len & 3))
1136 1.14 tacha return -1;
1137 1.1 augustss
1138 1.26.2.8 skrll len /= sizeof(uint32_t);
1139 1.14 tacha for (ctr = 0; ctr < len; ctr++) {
1140 1.14 tacha /* XXX:
1141 1.14 tacha * I cannot confirm this is the right thing or not
1142 1.14 tacha * on BIG-ENDIAN machines.
1143 1.14 tacha */
1144 1.14 tacha BA1WRITE4(sc, offset+ctr*4, htole32(*(src+ctr)));
1145 1.14 tacha #if CS4280_DEBUG > 10
1146 1.14 tacha data = htole32(*(src+ctr));
1147 1.14 tacha c0 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+0);
1148 1.14 tacha c1 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+1);
1149 1.14 tacha c2 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+2);
1150 1.14 tacha c3 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+3);
1151 1.26.2.8 skrll con = (c3 << 24) | (c2 << 16) | (c1 << 8) | c0;
1152 1.14 tacha if (data != con ) {
1153 1.14 tacha printf("0x%06x: write=0x%08x read=0x%08x\n",
1154 1.14 tacha offset+ctr*4, data, con);
1155 1.14 tacha return -1;
1156 1.14 tacha }
1157 1.14 tacha #endif
1158 1.1 augustss }
1159 1.14 tacha return 0;
1160 1.1 augustss }
1161 1.1 augustss
1162 1.14 tacha int
1163 1.26.2.8 skrll cs4280_download_image(struct cs428x_softc *sc)
1164 1.1 augustss {
1165 1.14 tacha int idx, err;
1166 1.26.2.8 skrll uint32_t offset = 0;
1167 1.14 tacha
1168 1.14 tacha err = 0;
1169 1.14 tacha for (idx = 0; idx < BA1_MEMORY_COUNT; ++idx) {
1170 1.14 tacha err = cs4280_download(sc, &BA1Struct.map[offset],
1171 1.14 tacha BA1Struct.memory[idx].offset,
1172 1.14 tacha BA1Struct.memory[idx].size);
1173 1.14 tacha if (err != 0) {
1174 1.14 tacha printf("%s: load_image failed at %d\n",
1175 1.14 tacha sc->sc_dev.dv_xname, idx);
1176 1.14 tacha return -1;
1177 1.1 augustss }
1178 1.26.2.8 skrll offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
1179 1.1 augustss }
1180 1.14 tacha return err;
1181 1.1 augustss }
1182 1.1 augustss
1183 1.14 tacha /* Processor Soft Reset */
1184 1.14 tacha void
1185 1.26.2.8 skrll cs4280_reset(void *sc_)
1186 1.1 augustss {
1187 1.26.2.8 skrll struct cs428x_softc *sc;
1188 1.1 augustss
1189 1.26.2.8 skrll sc = sc_;
1190 1.14 tacha /* Set RSTSP bit in SPCR (also clear RUN, RUNFR, and DRQEN) */
1191 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, SPCR_RSTSP);
1192 1.14 tacha delay(100);
1193 1.14 tacha /* Clear RSTSP bit in SPCR */
1194 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, 0);
1195 1.14 tacha /* enable DMA reqest */
1196 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, SPCR_DRQEN);
1197 1.1 augustss }
1198 1.1 augustss
1199 1.1 augustss int
1200 1.26.2.8 skrll cs4280_init(struct cs428x_softc *sc, int init)
1201 1.1 augustss {
1202 1.1 augustss int n;
1203 1.26.2.8 skrll uint32_t mem;
1204 1.1 augustss
1205 1.1 augustss /* Start PLL out in known state */
1206 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, 0);
1207 1.1 augustss /* Start serial ports out in known state */
1208 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, 0);
1209 1.1 augustss
1210 1.1 augustss /* Specify type of CODEC */
1211 1.6 augustss /* XXX should not be here */
1212 1.1 augustss #define SERACC_CODEC_TYPE_1_03
1213 1.1 augustss #ifdef SERACC_CODEC_TYPE_1_03
1214 1.1 augustss BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_1_03); /* AC 97 1.03 */
1215 1.1 augustss #else
1216 1.1 augustss BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_2_0); /* AC 97 2.0 */
1217 1.1 augustss #endif
1218 1.1 augustss
1219 1.1 augustss /* Reset codec */
1220 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
1221 1.1 augustss delay(100); /* delay 100us */
1222 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
1223 1.26.2.8 skrll
1224 1.1 augustss /* Enable AC-link sync generation */
1225 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
1226 1.1 augustss delay(50*1000); /* delay 50ms */
1227 1.1 augustss
1228 1.1 augustss /* Set the serial port timing configuration */
1229 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, SERMC1_PTC_AC97);
1230 1.26.2.8 skrll
1231 1.1 augustss /* Setup clock control */
1232 1.1 augustss BA0WRITE4(sc, CS4280_PLLCC, PLLCC_CDR_STATE|PLLCC_LPF_STATE);
1233 1.1 augustss BA0WRITE4(sc, CS4280_PLLM, PLLM_STATE);
1234 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR2, CLKCR2_PDIVS_8);
1235 1.26.2.8 skrll
1236 1.1 augustss /* Power up the PLL */
1237 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP);
1238 1.1 augustss delay(50*1000); /* delay 50ms */
1239 1.26.2.8 skrll
1240 1.1 augustss /* Turn on clock */
1241 1.7 augustss mem = BA0READ4(sc, CS4280_CLKCR1) | CLKCR1_SWCE;
1242 1.7 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem);
1243 1.26.2.8 skrll
1244 1.2 augustss /* Set the serial port FIFO pointer to the
1245 1.2 augustss * first sample in FIFO. (not documented) */
1246 1.1 augustss cs4280_clear_fifos(sc);
1247 1.2 augustss
1248 1.2 augustss #if 0
1249 1.2 augustss /* Set the serial port FIFO pointer to the first sample in the FIFO */
1250 1.2 augustss BA0WRITE4(sc, CS4280_SERBSP, 0);
1251 1.1 augustss #endif
1252 1.26.2.8 skrll
1253 1.1 augustss /* Configure the serial port */
1254 1.1 augustss BA0WRITE4(sc, CS4280_SERC1, SERC1_SO1EN | SERC1_SO1F_AC97);
1255 1.1 augustss BA0WRITE4(sc, CS4280_SERC2, SERC2_SI1EN | SERC2_SI1F_AC97);
1256 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, SERMC1_MSPE | SERMC1_PTC_AC97);
1257 1.26.2.8 skrll
1258 1.1 augustss /* Wait for CODEC ready */
1259 1.1 augustss n = 0;
1260 1.14 tacha while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
1261 1.2 augustss delay(125);
1262 1.2 augustss if (++n > 1000) {
1263 1.1 augustss printf("%s: codec ready timeout\n",
1264 1.1 augustss sc->sc_dev.dv_xname);
1265 1.26.2.8 skrll return 1;
1266 1.1 augustss }
1267 1.1 augustss }
1268 1.1 augustss
1269 1.1 augustss /* Assert valid frame signal */
1270 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
1271 1.1 augustss
1272 1.1 augustss /* Wait for valid AC97 input slot */
1273 1.1 augustss n = 0;
1274 1.14 tacha while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
1275 1.7 augustss (ACISV_ISV3 | ACISV_ISV4)) {
1276 1.1 augustss delay(1000);
1277 1.1 augustss if (++n > 1000) {
1278 1.1 augustss printf("AC97 inputs slot ready timeout\n");
1279 1.26.2.8 skrll return 1;
1280 1.1 augustss }
1281 1.1 augustss }
1282 1.26.2.8 skrll
1283 1.1 augustss /* Set AC97 output slot valid signals */
1284 1.14 tacha BA0WRITE4(sc, CS428X_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
1285 1.1 augustss
1286 1.1 augustss /* reset the processor */
1287 1.1 augustss cs4280_reset(sc);
1288 1.1 augustss
1289 1.1 augustss /* Download the image to the processor */
1290 1.1 augustss if (cs4280_download_image(sc) != 0) {
1291 1.1 augustss printf("%s: image download error\n", sc->sc_dev.dv_xname);
1292 1.26.2.8 skrll return 1;
1293 1.1 augustss }
1294 1.1 augustss
1295 1.1 augustss /* Save playback parameter and then write zero.
1296 1.1 augustss * this ensures that DMA doesn't immediately occur upon
1297 1.26.2.8 skrll * starting the processor core
1298 1.1 augustss */
1299 1.1 augustss mem = BA1READ4(sc, CS4280_PCTL);
1300 1.1 augustss sc->pctl = mem & PCTL_MASK; /* save startup value */
1301 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
1302 1.16 tacha if (init != 0)
1303 1.16 tacha sc->sc_prun = 0;
1304 1.26.2.8 skrll
1305 1.1 augustss /* Save capture parameter and then write zero.
1306 1.1 augustss * this ensures that DMA doesn't immediately occur upon
1307 1.26.2.8 skrll * starting the processor core
1308 1.1 augustss */
1309 1.1 augustss mem = BA1READ4(sc, CS4280_CCTL);
1310 1.1 augustss sc->cctl = mem & CCTL_MASK; /* save startup value */
1311 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
1312 1.16 tacha if (init != 0)
1313 1.16 tacha sc->sc_rrun = 0;
1314 1.1 augustss
1315 1.1 augustss /* Processor Startup Procedure */
1316 1.1 augustss BA1WRITE4(sc, CS4280_FRMT, FRMT_FTV);
1317 1.1 augustss BA1WRITE4(sc, CS4280_SPCR, SPCR_RUN | SPCR_RUNFR | SPCR_DRQEN);
1318 1.1 augustss
1319 1.1 augustss /* Monitor RUNFR bit in SPCR for 1 to 0 transition */
1320 1.1 augustss n = 0;
1321 1.1 augustss while (BA1READ4(sc, CS4280_SPCR) & SPCR_RUNFR) {
1322 1.1 augustss delay(10);
1323 1.1 augustss if (++n > 1000) {
1324 1.1 augustss printf("SPCR 1->0 transition timeout\n");
1325 1.26.2.8 skrll return 1;
1326 1.1 augustss }
1327 1.1 augustss }
1328 1.26.2.8 skrll
1329 1.1 augustss n = 0;
1330 1.1 augustss while (!(BA1READ4(sc, CS4280_SPCS) & SPCS_SPRUN)) {
1331 1.1 augustss delay(10);
1332 1.1 augustss if (++n > 1000) {
1333 1.1 augustss printf("SPCS 0->1 transition timeout\n");
1334 1.26.2.8 skrll return 1;
1335 1.1 augustss }
1336 1.1 augustss }
1337 1.1 augustss /* Processor is now running !!! */
1338 1.1 augustss
1339 1.1 augustss /* Setup volume */
1340 1.1 augustss BA1WRITE4(sc, CS4280_PVOL, 0x80008000);
1341 1.1 augustss BA1WRITE4(sc, CS4280_CVOL, 0x80008000);
1342 1.1 augustss
1343 1.1 augustss /* Interrupt enable */
1344 1.1 augustss BA0WRITE4(sc, CS4280_HICR, HICR_IEV|HICR_CHGM);
1345 1.1 augustss
1346 1.1 augustss /* playback interrupt enable */
1347 1.1 augustss mem = BA1READ4(sc, CS4280_PFIE) & ~PFIE_PI_MASK;
1348 1.1 augustss mem |= PFIE_PI_ENABLE;
1349 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, mem);
1350 1.1 augustss /* capture interrupt enable */
1351 1.1 augustss mem = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
1352 1.1 augustss mem |= CIE_CI_ENABLE;
1353 1.1 augustss BA1WRITE4(sc, CS4280_CIE, mem);
1354 1.2 augustss
1355 1.2 augustss #if NMIDI > 0
1356 1.2 augustss /* Reset midi port */
1357 1.2 augustss mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
1358 1.2 augustss BA0WRITE4(sc, CS4280_MIDCR, mem | MIDCR_MRST);
1359 1.2 augustss DPRINTF(("midi reset: 0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
1360 1.2 augustss /* midi interrupt enable */
1361 1.2 augustss mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE;
1362 1.2 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1363 1.2 augustss #endif
1364 1.26.2.8 skrll return 0;
1365 1.1 augustss }
1366 1.1 augustss
1367 1.1 augustss void
1368 1.26.2.8 skrll cs4280_clear_fifos(struct cs428x_softc *sc)
1369 1.1 augustss {
1370 1.26.2.8 skrll int pd, cnt, n;
1371 1.26.2.8 skrll uint32_t mem;
1372 1.26.2.8 skrll
1373 1.26.2.8 skrll pd = 0;
1374 1.26.2.8 skrll /*
1375 1.1 augustss * If device power down, power up the device and keep power down
1376 1.1 augustss * state.
1377 1.1 augustss */
1378 1.1 augustss mem = BA0READ4(sc, CS4280_CLKCR1);
1379 1.1 augustss if (!(mem & CLKCR1_SWCE)) {
1380 1.1 augustss printf("cs4280_clear_fifo: power down found.\n");
1381 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem | CLKCR1_SWCE);
1382 1.1 augustss pd = 1;
1383 1.1 augustss }
1384 1.1 augustss BA0WRITE4(sc, CS4280_SERBWP, 0);
1385 1.1 augustss for (cnt = 0; cnt < 256; cnt++) {
1386 1.1 augustss n = 0;
1387 1.1 augustss while (BA0READ4(sc, CS4280_SERBST) & SERBST_WBSY) {
1388 1.1 augustss delay(1000);
1389 1.1 augustss if (++n > 1000) {
1390 1.1 augustss printf("clear_fifo: fist timeout cnt=%d\n", cnt);
1391 1.1 augustss break;
1392 1.1 augustss }
1393 1.1 augustss }
1394 1.1 augustss BA0WRITE4(sc, CS4280_SERBAD, cnt);
1395 1.1 augustss BA0WRITE4(sc, CS4280_SERBCM, SERBCM_WRC);
1396 1.1 augustss }
1397 1.1 augustss if (pd)
1398 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem);
1399 1.1 augustss }
1400 1.1 augustss
1401 1.1 augustss #if NMIDI > 0
1402 1.1 augustss int
1403 1.26.2.8 skrll cs4280_midi_open(void *addr, int flags, void (*iintr)(void *, int),
1404 1.26.2.8 skrll void (*ointr)(void *), void *arg)
1405 1.1 augustss {
1406 1.26.2.8 skrll struct cs428x_softc *sc;
1407 1.26.2.8 skrll uint32_t mem;
1408 1.1 augustss
1409 1.1 augustss DPRINTF(("midi_open\n"));
1410 1.26.2.8 skrll sc = addr;
1411 1.1 augustss sc->sc_iintr = iintr;
1412 1.1 augustss sc->sc_ointr = ointr;
1413 1.1 augustss sc->sc_arg = arg;
1414 1.1 augustss
1415 1.2 augustss /* midi interrupt enable */
1416 1.2 augustss mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
1417 1.1 augustss mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE | MIDCR_MLB;
1418 1.1 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1419 1.2 augustss #ifdef CS4280_DEBUG
1420 1.2 augustss if (mem != BA0READ4(sc, CS4280_MIDCR)) {
1421 1.2 augustss DPRINTF(("midi_open: MIDCR=%d\n", BA0READ4(sc, CS4280_MIDCR)));
1422 1.2 augustss return(EINVAL);
1423 1.2 augustss }
1424 1.2 augustss DPRINTF(("MIDCR=0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
1425 1.2 augustss #endif
1426 1.14 tacha return 0;
1427 1.1 augustss }
1428 1.1 augustss
1429 1.1 augustss void
1430 1.26.2.8 skrll cs4280_midi_close(void *addr)
1431 1.1 augustss {
1432 1.26.2.8 skrll struct cs428x_softc *sc;
1433 1.26.2.8 skrll uint32_t mem;
1434 1.26.2.8 skrll
1435 1.1 augustss DPRINTF(("midi_close\n"));
1436 1.26.2.8 skrll sc = addr;
1437 1.13 augustss tsleep(sc, PWAIT, "cs0clm", hz/10); /* give uart a chance to drain */
1438 1.1 augustss mem = BA0READ4(sc, CS4280_MIDCR);
1439 1.2 augustss mem &= ~MIDCR_MASK;
1440 1.1 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1441 1.1 augustss
1442 1.1 augustss sc->sc_iintr = 0;
1443 1.1 augustss sc->sc_ointr = 0;
1444 1.1 augustss }
1445 1.1 augustss
1446 1.1 augustss int
1447 1.26.2.8 skrll cs4280_midi_output(void *addr, int d)
1448 1.1 augustss {
1449 1.26.2.8 skrll struct cs428x_softc *sc;
1450 1.26.2.8 skrll uint32_t mem;
1451 1.1 augustss int x;
1452 1.1 augustss
1453 1.26.2.8 skrll sc = addr;
1454 1.1 augustss for (x = 0; x != MIDI_BUSY_WAIT; x++) {
1455 1.2 augustss if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
1456 1.2 augustss mem = BA0READ4(sc, CS4280_MIDWP) & ~MIDWP_MASK;
1457 1.2 augustss mem |= d & MIDWP_MASK;
1458 1.2 augustss DPRINTFN(5,("midi_output d=0x%08x",d));
1459 1.1 augustss BA0WRITE4(sc, CS4280_MIDWP, mem);
1460 1.26.2.8 skrll #ifdef DIAGNOSTIC
1461 1.2 augustss if (mem != BA0READ4(sc, CS4280_MIDWP)) {
1462 1.2 augustss DPRINTF(("Bad write data: %d %d",
1463 1.2 augustss mem, BA0READ4(sc, CS4280_MIDWP)));
1464 1.26.2.8 skrll return EIO;
1465 1.2 augustss }
1466 1.6 augustss #endif
1467 1.14 tacha return 0;
1468 1.1 augustss }
1469 1.1 augustss delay(MIDI_BUSY_DELAY);
1470 1.1 augustss }
1471 1.26.2.8 skrll return EIO;
1472 1.1 augustss }
1473 1.1 augustss
1474 1.1 augustss void
1475 1.26.2.8 skrll cs4280_midi_getinfo(void *addr, struct midi_info *mi)
1476 1.1 augustss {
1477 1.26.2.8 skrll
1478 1.1 augustss mi->name = "CS4280 MIDI UART";
1479 1.1 augustss mi->props = MIDI_PROP_CAN_INPUT | MIDI_PROP_OUT_INTR;
1480 1.14 tacha }
1481 1.14 tacha
1482 1.26.2.8 skrll #endif /* NMIDI */
1483 1.14 tacha
1484 1.14 tacha /* DEBUG functions */
1485 1.14 tacha #if CS4280_DEBUG > 10
1486 1.14 tacha int
1487 1.26.2.8 skrll cs4280_checkimage(struct cs428x_softc *sc, uint32_t *src,
1488 1.26.2.8 skrll uint32_t offset, uint32_t len)
1489 1.14 tacha {
1490 1.26.2.8 skrll uint32_t ctr, data;
1491 1.26.2.8 skrll int err;
1492 1.14 tacha
1493 1.26.2.8 skrll if ((offset & 3) || (len & 3))
1494 1.14 tacha return -1;
1495 1.14 tacha
1496 1.26.2.8 skrll err = 0;
1497 1.26.2.8 skrll len /= sizeof(uint32_t);
1498 1.14 tacha for (ctr = 0; ctr < len; ctr++) {
1499 1.14 tacha /* I cannot confirm this is the right thing
1500 1.14 tacha * on BIG-ENDIAN machines
1501 1.14 tacha */
1502 1.14 tacha data = BA1READ4(sc, offset+ctr*4);
1503 1.14 tacha if (data != htole32(*(src+ctr))) {
1504 1.14 tacha printf("0x%06x: 0x%08x(0x%08x)\n",
1505 1.14 tacha offset+ctr*4, data, *(src+ctr));
1506 1.14 tacha *(src+ctr) = data;
1507 1.14 tacha ++err;
1508 1.14 tacha }
1509 1.14 tacha }
1510 1.14 tacha return err;
1511 1.14 tacha }
1512 1.14 tacha
1513 1.14 tacha int
1514 1.26.2.8 skrll cs4280_check_images(struct cs428x_softc *sc)
1515 1.14 tacha {
1516 1.14 tacha int idx, err;
1517 1.26.2.8 skrll uint32_t offset;
1518 1.14 tacha
1519 1.26.2.8 skrll offset = 0;
1520 1.14 tacha err = 0;
1521 1.14 tacha /*for (idx=0; idx < BA1_MEMORY_COUNT; ++idx) { */
1522 1.14 tacha for (idx = 0; idx < 1; ++idx) {
1523 1.14 tacha err = cs4280_checkimage(sc, &BA1Struct.map[offset],
1524 1.14 tacha BA1Struct.memory[idx].offset,
1525 1.14 tacha BA1Struct.memory[idx].size);
1526 1.14 tacha if (err != 0) {
1527 1.14 tacha printf("%s: check_image failed at %d\n",
1528 1.14 tacha sc->sc_dev.dv_xname, idx);
1529 1.14 tacha }
1530 1.26.2.8 skrll offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
1531 1.14 tacha }
1532 1.14 tacha return err;
1533 1.1 augustss }
1534 1.1 augustss
1535 1.26.2.8 skrll #endif /* CS4280_DEBUG */
1536