Home | History | Annotate | Line # | Download | only in pci
cs4280.c revision 1.37.10.1
      1  1.37.10.1      tron /*	$NetBSD: cs4280.c,v 1.37.10.1 2006/05/24 15:50:27 tron Exp $	*/
      2        1.1  augustss 
      3        1.1  augustss /*
      4        1.2  augustss  * Copyright (c) 1999, 2000 Tatoku Ogaito.  All rights reserved.
      5        1.1  augustss  *
      6        1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7        1.1  augustss  * modification, are permitted provided that the following conditions
      8        1.1  augustss  * are met:
      9        1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10        1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11        1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13        1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14        1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15        1.1  augustss  *    must display the following acknowledgement:
     16        1.1  augustss  *	This product includes software developed by Tatoku Ogaito
     17        1.1  augustss  *	for the NetBSD Project.
     18        1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19        1.1  augustss  *    derived from this software without specific prior written permission
     20        1.1  augustss  *
     21        1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1  augustss  */
     32        1.1  augustss 
     33        1.1  augustss /*
     34        1.1  augustss  * Cirrus Logic CS4280 (and maybe CS461x) driver.
     35        1.1  augustss  * Data sheets can be found
     36        1.1  augustss  * http://www.cirrus.com/ftp/pubs/4280.pdf
     37        1.1  augustss  * http://www.cirrus.com/ftp/pubs/4297.pdf
     38        1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.pdf
     39        1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.doc
     40        1.6  augustss  *
     41       1.14     tacha  * Note:  CS4610/CS4611 + CS423x ISA codec should be worked with
     42        1.6  augustss  *	 wss* at pnpbios?
     43       1.14     tacha  * or
     44       1.14     tacha  *       sb* at pnpbios?
     45       1.14     tacha  * Since I could not find any documents on handling ISA codec,
     46       1.14     tacha  * clcs does not support those chips.
     47        1.1  augustss  */
     48        1.1  augustss 
     49        1.1  augustss /*
     50        1.1  augustss  * TODO
     51        1.1  augustss  * Joystick support
     52        1.1  augustss  */
     53       1.18     lukem 
     54       1.18     lukem #include <sys/cdefs.h>
     55  1.37.10.1      tron __KERNEL_RCSID(0, "$NetBSD: cs4280.c,v 1.37.10.1 2006/05/24 15:50:27 tron Exp $");
     56        1.1  augustss 
     57        1.6  augustss #include "midi.h"
     58        1.6  augustss 
     59        1.1  augustss #include <sys/param.h>
     60        1.1  augustss #include <sys/systm.h>
     61        1.1  augustss #include <sys/kernel.h>
     62        1.1  augustss #include <sys/fcntl.h>
     63        1.1  augustss #include <sys/malloc.h>
     64        1.1  augustss #include <sys/device.h>
     65       1.13  augustss #include <sys/proc.h>
     66        1.1  augustss #include <sys/systm.h>
     67        1.1  augustss 
     68        1.1  augustss #include <dev/pci/pcidevs.h>
     69        1.1  augustss #include <dev/pci/pcivar.h>
     70        1.1  augustss #include <dev/pci/cs4280reg.h>
     71        1.1  augustss #include <dev/pci/cs4280_image.h>
     72       1.14     tacha #include <dev/pci/cs428xreg.h>
     73        1.1  augustss 
     74        1.1  augustss #include <sys/audioio.h>
     75        1.1  augustss #include <dev/audio_if.h>
     76        1.1  augustss #include <dev/midi_if.h>
     77        1.1  augustss #include <dev/mulaw.h>
     78        1.1  augustss #include <dev/auconv.h>
     79        1.4   thorpej 
     80        1.4   thorpej #include <dev/ic/ac97reg.h>
     81        1.3   thorpej #include <dev/ic/ac97var.h>
     82        1.1  augustss 
     83       1.14     tacha #include <dev/pci/cs428x.h>
     84       1.14     tacha 
     85        1.1  augustss #include <machine/bus.h>
     86       1.37       dsl #include <sys/bswap.h>
     87        1.1  augustss 
     88        1.1  augustss #define BA1READ4(sc, r) bus_space_read_4((sc)->ba1t, (sc)->ba1h, (r))
     89        1.1  augustss #define BA1WRITE4(sc, r, x) bus_space_write_4((sc)->ba1t, (sc)->ba1h, (r), (x))
     90        1.1  augustss 
     91       1.14     tacha /* IF functions for audio driver */
     92       1.35   thorpej static int  cs4280_match(struct device *, struct cfdata *, void *);
     93       1.35   thorpej static void cs4280_attach(struct device *, struct device *, void *);
     94       1.35   thorpej static int  cs4280_intr(void *);
     95       1.35   thorpej static int  cs4280_query_encoding(void *, struct audio_encoding *);
     96       1.35   thorpej static int  cs4280_set_params(void *, int, int, audio_params_t *,
     97       1.35   thorpej 			      audio_params_t *, stream_filter_list_t *,
     98       1.35   thorpej 			      stream_filter_list_t *);
     99       1.35   thorpej static int  cs4280_halt_output(void *);
    100       1.35   thorpej static int  cs4280_halt_input(void *);
    101       1.35   thorpej static int  cs4280_getdev(void *, struct audio_device *);
    102       1.35   thorpej static int  cs4280_trigger_output(void *, void *, void *, int, void (*)(void *),
    103       1.35   thorpej 				  void *, const audio_params_t *);
    104       1.35   thorpej static int  cs4280_trigger_input(void *, void *, void *, int, void (*)(void *),
    105       1.35   thorpej 				 void *, const audio_params_t *);
    106  1.37.10.1      tron #if 0
    107       1.35   thorpej static int cs4280_reset_codec(void *);
    108  1.37.10.1      tron #endif
    109  1.37.10.1      tron static enum ac97_host_flags cs4280_flags_codec(void *);
    110       1.14     tacha 
    111       1.14     tacha /* For PowerHook */
    112       1.35   thorpej static void cs4280_power(int, void *);
    113       1.14     tacha 
    114       1.14     tacha /* Internal functions */
    115  1.37.10.1      tron static const struct cs4280_card_t * cs4280_identify_card(struct pci_attach_args *);
    116       1.35   thorpej static void cs4280_set_adc_rate(struct cs428x_softc *, int );
    117       1.35   thorpej static void cs4280_set_dac_rate(struct cs428x_softc *, int );
    118       1.35   thorpej static int  cs4280_download(struct cs428x_softc *, const uint32_t *, uint32_t,
    119       1.35   thorpej 			    uint32_t);
    120       1.35   thorpej static int  cs4280_download_image(struct cs428x_softc *);
    121       1.35   thorpej static void cs4280_reset(void *);
    122       1.35   thorpej static int  cs4280_init(struct cs428x_softc *, int);
    123       1.35   thorpej static void cs4280_clear_fifos(struct cs428x_softc *);
    124       1.14     tacha 
    125       1.14     tacha #if CS4280_DEBUG > 10
    126       1.14     tacha /* Thease two function is only for checking image loading is succeeded or not. */
    127       1.35   thorpej static int  cs4280_check_images(struct cs428x_softc *);
    128       1.35   thorpej static int  cs4280_checkimage(struct cs428x_softc *, uint32_t *, uint32_t,
    129       1.35   thorpej 			      uint32_t);
    130        1.1  augustss #endif
    131        1.1  augustss 
    132  1.37.10.1      tron /* Special cards */
    133  1.37.10.1      tron struct cs4280_card_t
    134  1.37.10.1      tron {
    135  1.37.10.1      tron 	pcireg_t id;
    136  1.37.10.1      tron 	enum cs428x_flags flags;
    137  1.37.10.1      tron };
    138  1.37.10.1      tron 
    139  1.37.10.1      tron #define _card(vend, prod, flags) \
    140  1.37.10.1      tron 	{PCI_ID_CODE(vend, prod), flags}
    141  1.37.10.1      tron 
    142  1.37.10.1      tron static const struct cs4280_card_t cs4280_cards[] = {
    143  1.37.10.1      tron #if 0	/* untested, from ALSA driver */
    144  1.37.10.1      tron 	_card(PCI_VENDOR_MITAC, PCI_PRODUCT_MITAC_MI6020,
    145  1.37.10.1      tron 	      CS428X_FLAG_INVAC97EAMP),
    146  1.37.10.1      tron #endif
    147  1.37.10.1      tron 	_card(PCI_VENDOR_TURTLE_BEACH, PCI_PRODUCT_TURTLE_BEACH_SANTA_CRUZ,
    148  1.37.10.1      tron 	      CS428X_FLAG_INVAC97EAMP)
    149  1.37.10.1      tron };
    150  1.37.10.1      tron 
    151  1.37.10.1      tron #undef _card
    152  1.37.10.1      tron 
    153  1.37.10.1      tron #define CS4280_CARDS_SIZE (sizeof(cs4280_cards)/sizeof(cs4280_cards[0]))
    154  1.37.10.1      tron 
    155       1.35   thorpej static const struct audio_hw_if cs4280_hw_if = {
    156       1.33      kent 	NULL,			/* open */
    157       1.33      kent 	NULL,			/* close */
    158        1.1  augustss 	NULL,
    159        1.1  augustss 	cs4280_query_encoding,
    160        1.1  augustss 	cs4280_set_params,
    161       1.14     tacha 	cs428x_round_blocksize,
    162        1.1  augustss 	NULL,
    163        1.1  augustss 	NULL,
    164        1.1  augustss 	NULL,
    165        1.1  augustss 	NULL,
    166        1.1  augustss 	NULL,
    167        1.1  augustss 	cs4280_halt_output,
    168        1.1  augustss 	cs4280_halt_input,
    169        1.1  augustss 	NULL,
    170        1.1  augustss 	cs4280_getdev,
    171        1.1  augustss 	NULL,
    172       1.14     tacha 	cs428x_mixer_set_port,
    173       1.14     tacha 	cs428x_mixer_get_port,
    174       1.14     tacha 	cs428x_query_devinfo,
    175       1.14     tacha 	cs428x_malloc,
    176       1.14     tacha 	cs428x_free,
    177       1.14     tacha 	cs428x_round_buffersize,
    178       1.14     tacha 	cs428x_mappage,
    179       1.14     tacha 	cs428x_get_props,
    180        1.1  augustss 	cs4280_trigger_output,
    181        1.1  augustss 	cs4280_trigger_input,
    182       1.17  augustss 	NULL,
    183        1.1  augustss };
    184        1.1  augustss 
    185        1.1  augustss #if NMIDI > 0
    186       1.14     tacha /* Midi Interface */
    187       1.35   thorpej static int  cs4280_midi_open(void *, int, void (*)(void *, int),
    188       1.34      kent 		      void (*)(void *), void *);
    189       1.35   thorpej static void cs4280_midi_close(void*);
    190       1.35   thorpej static int  cs4280_midi_output(void *, int);
    191       1.35   thorpej static void cs4280_midi_getinfo(void *, struct midi_info *);
    192       1.14     tacha 
    193       1.35   thorpej static const struct midi_hw_if cs4280_midi_hw_if = {
    194        1.1  augustss 	cs4280_midi_open,
    195        1.1  augustss 	cs4280_midi_close,
    196        1.1  augustss 	cs4280_midi_output,
    197        1.1  augustss 	cs4280_midi_getinfo,
    198        1.1  augustss 	0,
    199        1.1  augustss };
    200        1.1  augustss #endif
    201        1.1  augustss 
    202       1.22   thorpej CFATTACH_DECL(clcs, sizeof(struct cs428x_softc),
    203       1.23   thorpej     cs4280_match, cs4280_attach, NULL, NULL);
    204        1.1  augustss 
    205       1.35   thorpej static struct audio_device cs4280_device = {
    206        1.1  augustss 	"CS4280",
    207        1.1  augustss 	"",
    208        1.1  augustss 	"cs4280"
    209        1.1  augustss };
    210        1.1  augustss 
    211        1.1  augustss 
    212       1.35   thorpej static int
    213       1.34      kent cs4280_match(struct device *parent, struct cfdata *match, void *aux)
    214        1.1  augustss {
    215       1.34      kent 	struct pci_attach_args *pa;
    216       1.34      kent 
    217       1.34      kent 	pa = (struct pci_attach_args *)aux;
    218        1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    219       1.14     tacha 		return 0;
    220        1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4280
    221        1.1  augustss #if 0  /* I can't confirm */
    222        1.1  augustss 	    || PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4610
    223        1.1  augustss #endif
    224        1.6  augustss 	    )
    225       1.14     tacha 		return 1;
    226       1.14     tacha 	return 0;
    227        1.1  augustss }
    228        1.1  augustss 
    229       1.35   thorpej static void
    230       1.34      kent cs4280_attach(struct device *parent, struct device *self, void *aux)
    231       1.34      kent {
    232       1.34      kent 	struct cs428x_softc *sc;
    233       1.34      kent 	struct pci_attach_args *pa;
    234       1.34      kent 	pci_chipset_tag_t pc;
    235  1.37.10.1      tron 	const struct cs4280_card_t *cs_card;
    236        1.1  augustss 	char const *intrstr;
    237        1.1  augustss 	pci_intr_handle_t ih;
    238       1.15     tacha 	pcireg_t reg;
    239        1.1  augustss 	char devinfo[256];
    240       1.34      kent 	uint32_t mem;
    241       1.15     tacha 	int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
    242       1.14     tacha 
    243       1.34      kent 	sc = (struct cs428x_softc *)self;
    244       1.34      kent 	pa = (struct pci_attach_args *)aux;
    245       1.34      kent 	pc = pa->pa_pc;
    246       1.25   thorpej 	aprint_naive(": Audio controller\n");
    247       1.25   thorpej 
    248       1.27    itojun 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    249       1.25   thorpej 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    250       1.25   thorpej 	    PCI_REVISION(pa->pa_class));
    251        1.1  augustss 
    252  1.37.10.1      tron 	cs_card = cs4280_identify_card(pa);
    253  1.37.10.1      tron 	if (cs_card != NULL) {
    254  1.37.10.1      tron 		aprint_normal("%s: %s %s\n",sc->sc_dev.dv_xname,
    255  1.37.10.1      tron 			      pci_findvendor(cs_card->id),
    256  1.37.10.1      tron 			      pci_findproduct(cs_card->id));
    257  1.37.10.1      tron 		sc->sc_flags = cs_card->flags;
    258  1.37.10.1      tron 	} else {
    259  1.37.10.1      tron 		sc->sc_flags = CS428X_FLAG_NONE;
    260  1.37.10.1      tron 	}
    261  1.37.10.1      tron 
    262        1.1  augustss 	/* Map I/O register */
    263       1.34      kent 	if (pci_mapreg_map(pa, PCI_BA0,
    264       1.14     tacha 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    265       1.14     tacha 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    266       1.25   thorpej 		aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    267        1.1  augustss 		return;
    268        1.1  augustss 	}
    269       1.14     tacha 	if (pci_mapreg_map(pa, PCI_BA1,
    270       1.14     tacha 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    271       1.14     tacha 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    272       1.25   thorpej 		aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    273        1.1  augustss 		return;
    274        1.1  augustss 	}
    275        1.1  augustss 
    276        1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    277        1.1  augustss 
    278       1.15     tacha 	/* Check and set Power State */
    279       1.15     tacha 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    280       1.15     tacha 	    &pci_pwrmgmt_cap_reg, 0)) {
    281       1.24   tsutsui 		pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
    282       1.15     tacha 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    283       1.15     tacha 		    pci_pwrmgmt_csr_reg);
    284       1.34      kent 		DPRINTF(("%s: Power State is %d\n",
    285       1.15     tacha 		    sc->sc_dev.dv_xname, reg & PCI_PMCSR_STATE_MASK));
    286       1.15     tacha 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    287       1.15     tacha 			pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    288       1.15     tacha 			    (reg & ~PCI_PMCSR_STATE_MASK) |
    289       1.15     tacha 			    PCI_PMCSR_STATE_D0);
    290       1.15     tacha 		}
    291       1.15     tacha 	}
    292       1.15     tacha 
    293        1.1  augustss 	/* Enable the device (set bus master flag) */
    294       1.15     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    295        1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    296       1.15     tacha 		       reg | PCI_COMMAND_MASTER_ENABLE);
    297        1.1  augustss 
    298        1.1  augustss 	/* LATENCY_TIMER setting */
    299        1.1  augustss 	mem = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    300        1.1  augustss 	if ( PCI_LATTIMER(mem) < 32 ) {
    301        1.1  augustss 		mem &= 0xffff00ff;
    302        1.1  augustss 		mem |= 0x00002000;
    303        1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, mem);
    304        1.1  augustss 	}
    305       1.34      kent 
    306        1.1  augustss 	/* Map and establish the interrupt. */
    307        1.9  sommerfe 	if (pci_intr_map(pa, &ih)) {
    308       1.25   thorpej 		aprint_error("%s: couldn't map interrupt\n",
    309       1.25   thorpej 		    sc->sc_dev.dv_xname);
    310        1.1  augustss 		return;
    311        1.1  augustss 	}
    312        1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    313        1.1  augustss 
    314        1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4280_intr, sc);
    315        1.1  augustss 	if (sc->sc_ih == NULL) {
    316       1.25   thorpej 		aprint_error("%s: couldn't establish interrupt",
    317       1.25   thorpej 		    sc->sc_dev.dv_xname);
    318        1.1  augustss 		if (intrstr != NULL)
    319       1.25   thorpej 			aprint_normal(" at %s", intrstr);
    320       1.25   thorpej 		aprint_normal("\n");
    321        1.1  augustss 		return;
    322        1.1  augustss 	}
    323       1.25   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    324        1.1  augustss 
    325        1.1  augustss 	/* Initialization */
    326        1.2  augustss 	if(cs4280_init(sc, 1) != 0)
    327        1.2  augustss 		return;
    328        1.1  augustss 
    329       1.14     tacha 	sc->type = TYPE_CS4280;
    330       1.14     tacha 	sc->halt_input  = cs4280_halt_input;
    331       1.14     tacha 	sc->halt_output = cs4280_halt_output;
    332       1.14     tacha 
    333       1.14     tacha 	/* setup buffer related parameters */
    334       1.14     tacha 	sc->dma_size     = CS4280_DCHUNK;
    335       1.14     tacha 	sc->dma_align    = CS4280_DALIGN;
    336       1.14     tacha 	sc->hw_blocksize = CS4280_ICHUNK;
    337       1.14     tacha 
    338       1.14     tacha 	/* AC 97 attachment */
    339        1.1  augustss 	sc->host_if.arg = sc;
    340       1.14     tacha 	sc->host_if.attach = cs428x_attach_codec;
    341       1.14     tacha 	sc->host_if.read   = cs428x_read_codec;
    342       1.14     tacha 	sc->host_if.write  = cs428x_write_codec;
    343  1.37.10.1      tron #if 0
    344        1.1  augustss 	sc->host_if.reset  = cs4280_reset_codec;
    345  1.37.10.1      tron #else
    346  1.37.10.1      tron 	sc->host_if.reset  = NULL;
    347  1.37.10.1      tron #endif
    348  1.37.10.1      tron 	sc->host_if.flags  = cs4280_flags_codec;
    349       1.33      kent 	if (ac97_attach(&sc->host_if, self) != 0) {
    350       1.25   thorpej 		aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    351        1.1  augustss 		return;
    352        1.1  augustss 	}
    353        1.1  augustss 
    354        1.1  augustss 	audio_attach_mi(&cs4280_hw_if, sc, &sc->sc_dev);
    355        1.2  augustss 
    356        1.1  augustss #if NMIDI > 0
    357        1.1  augustss 	midi_attach_mi(&cs4280_midi_hw_if, sc, &sc->sc_dev);
    358        1.1  augustss #endif
    359       1.14     tacha 
    360        1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    361        1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4280_power, sc);
    362        1.1  augustss }
    363        1.1  augustss 
    364       1.14     tacha /* Interrupt handling function */
    365       1.35   thorpej static int
    366       1.34      kent cs4280_intr(void *p)
    367        1.1  augustss {
    368        1.1  augustss 	/*
    369        1.1  augustss 	 * XXX
    370        1.1  augustss 	 *
    371       1.26       wiz 	 * Since CS4280 has only 4kB DMA buffer and
    372        1.1  augustss 	 * interrupt occurs every 2kB block, I create dummy buffer
    373       1.26       wiz 	 * which returns to audio driver and actual DMA buffer
    374        1.1  augustss 	 * using in DMA transfer.
    375        1.1  augustss 	 *
    376        1.1  augustss 	 *
    377        1.1  augustss 	 *  ring buffer in audio.c is pointed by BUFADDR
    378        1.1  augustss 	 *	 <------ ring buffer size == 64kB ------>
    379       1.34      kent 	 *	 <-----> blksize == 2048*(sc->sc_[pr]count) kB
    380        1.1  augustss 	 *	|= = = =|= = = =|= = = =|= = = =|= = = =|
    381        1.1  augustss 	 *	|	|	|	|	|	| <- call audio_intp every
    382        1.1  augustss 	 *						     sc->sc_[pr]_count time.
    383        1.1  augustss 	 *
    384       1.26       wiz 	 *  actual DMA buffer is pointed by KERNADDR
    385       1.26       wiz 	 *	 <-> DMA buffer size = 4kB
    386        1.1  augustss 	 *	|= =|
    387        1.1  augustss 	 *
    388        1.1  augustss 	 *
    389        1.1  augustss 	 */
    390       1.34      kent 	struct cs428x_softc *sc;
    391       1.34      kent 	uint32_t intr, mem;
    392        1.1  augustss 	char * empty_dma;
    393       1.34      kent 	int handled;
    394        1.1  augustss 
    395       1.34      kent 	sc = p;
    396       1.34      kent 	handled = 0;
    397        1.7  augustss 	/* grab interrupt register then clear it */
    398        1.1  augustss 	intr = BA0READ4(sc, CS4280_HISR);
    399        1.7  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
    400        1.7  augustss 
    401  1.37.10.1      tron 	/* not for us ? */
    402  1.37.10.1      tron 	if ((intr & HISR_INTENA) == 0)
    403  1.37.10.1      tron 		return 0;
    404  1.37.10.1      tron 
    405        1.1  augustss 	/* Playback Interrupt */
    406        1.1  augustss 	if (intr & HISR_PINT) {
    407       1.10     perry 		handled = 1;
    408        1.1  augustss 		mem = BA1READ4(sc, CS4280_PFIE);
    409        1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, (mem & ~PFIE_PI_MASK) | PFIE_PI_DISABLE);
    410       1.28   mycroft 		if (sc->sc_prun) {
    411        1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    412        1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    413  1.37.10.1      tron 			/* copy buffer */
    414  1.37.10.1      tron 			++sc->sc_pi;
    415  1.37.10.1      tron 			empty_dma = sc->sc_pdma->addr;
    416  1.37.10.1      tron 			if (sc->sc_pi&1)
    417  1.37.10.1      tron 				empty_dma += sc->hw_blocksize;
    418  1.37.10.1      tron 			memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    419  1.37.10.1      tron 			sc->sc_pn += sc->hw_blocksize;
    420  1.37.10.1      tron 			if (sc->sc_pn >= sc->sc_pe)
    421  1.37.10.1      tron 				sc->sc_pn = sc->sc_ps;
    422        1.1  augustss 		} else {
    423  1.37.10.1      tron 			printf("%s: unexpected play intr\n",
    424  1.37.10.1      tron 			       sc->sc_dev.dv_xname);
    425        1.1  augustss 		}
    426        1.1  augustss 		BA1WRITE4(sc, CS4280_PFIE, mem);
    427        1.1  augustss 	}
    428        1.1  augustss 	/* Capture Interrupt */
    429        1.1  augustss 	if (intr & HISR_CINT) {
    430        1.1  augustss 		int  i;
    431        1.1  augustss 		int16_t rdata;
    432       1.34      kent 
    433       1.10     perry 		handled = 1;
    434        1.1  augustss 		mem = BA1READ4(sc, CS4280_CIE);
    435        1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, (mem & ~CIE_CI_MASK) | CIE_CI_DISABLE);
    436  1.37.10.1      tron 
    437  1.37.10.1      tron 		if (sc->sc_rrun) {
    438  1.37.10.1      tron 			++sc->sc_ri;
    439  1.37.10.1      tron 			empty_dma = sc->sc_rdma->addr;
    440  1.37.10.1      tron 			if ((sc->sc_ri&1) == 0)
    441  1.37.10.1      tron 				empty_dma += sc->hw_blocksize;
    442  1.37.10.1      tron 
    443  1.37.10.1      tron 			/*
    444  1.37.10.1      tron 			 * XXX
    445  1.37.10.1      tron 			 * I think this audio data conversion should be
    446  1.37.10.1      tron 			 * happend in upper layer, but I put this here
    447  1.37.10.1      tron 			 * since there is no conversion function available.
    448  1.37.10.1      tron 			 */
    449  1.37.10.1      tron 			switch(sc->sc_rparam) {
    450  1.37.10.1      tron 			case CF_16BIT_STEREO:
    451  1.37.10.1      tron 				/* just copy it */
    452  1.37.10.1      tron 				memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    453  1.37.10.1      tron 				sc->sc_rn += sc->hw_blocksize;
    454  1.37.10.1      tron 				break;
    455  1.37.10.1      tron 			case CF_16BIT_MONO:
    456  1.37.10.1      tron 				for (i = 0; i < 512; i++) {
    457  1.37.10.1      tron 					rdata  = *((int16_t *)empty_dma)>>1;
    458  1.37.10.1      tron 					empty_dma += 2;
    459  1.37.10.1      tron 					rdata += *((int16_t *)empty_dma)>>1;
    460  1.37.10.1      tron 					empty_dma += 2;
    461  1.37.10.1      tron 					*((int16_t *)sc->sc_rn) = rdata;
    462  1.37.10.1      tron 					sc->sc_rn += 2;
    463  1.37.10.1      tron 				}
    464  1.37.10.1      tron 				break;
    465  1.37.10.1      tron 			case CF_8BIT_STEREO:
    466  1.37.10.1      tron 				for (i = 0; i < 512; i++) {
    467  1.37.10.1      tron 					rdata = *((int16_t*)empty_dma);
    468  1.37.10.1      tron 					empty_dma += 2;
    469  1.37.10.1      tron 					*sc->sc_rn++ = rdata >> 8;
    470  1.37.10.1      tron 					rdata = *((int16_t*)empty_dma);
    471  1.37.10.1      tron 					empty_dma += 2;
    472  1.37.10.1      tron 					*sc->sc_rn++ = rdata >> 8;
    473  1.37.10.1      tron 				}
    474  1.37.10.1      tron 				break;
    475  1.37.10.1      tron 			case CF_8BIT_MONO:
    476  1.37.10.1      tron 				for (i = 0; i < 512; i++) {
    477  1.37.10.1      tron 					rdata =	 *((int16_t*)empty_dma) >>1;
    478  1.37.10.1      tron 					empty_dma += 2;
    479  1.37.10.1      tron 					rdata += *((int16_t*)empty_dma) >>1;
    480  1.37.10.1      tron 					empty_dma += 2;
    481  1.37.10.1      tron 					*sc->sc_rn++ = rdata >>8;
    482  1.37.10.1      tron 				}
    483  1.37.10.1      tron 				break;
    484  1.37.10.1      tron 			default:
    485  1.37.10.1      tron 				/* Should not reach here */
    486  1.37.10.1      tron 				printf("%s: unknown sc->sc_rparam: %d\n",
    487  1.37.10.1      tron 				       sc->sc_dev.dv_xname, sc->sc_rparam);
    488        1.1  augustss 			}
    489  1.37.10.1      tron 			if (sc->sc_rn >= sc->sc_re)
    490  1.37.10.1      tron 				sc->sc_rn = sc->sc_rs;
    491        1.1  augustss 		}
    492        1.1  augustss 		BA1WRITE4(sc, CS4280_CIE, mem);
    493  1.37.10.1      tron 
    494       1.28   mycroft 		if (sc->sc_rrun) {
    495        1.1  augustss 			if ((sc->sc_ri%(sc->sc_rcount)) == 0)
    496        1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    497        1.1  augustss 		} else {
    498  1.37.10.1      tron 			printf("%s: unexpected record intr\n",
    499  1.37.10.1      tron 			       sc->sc_dev.dv_xname);
    500        1.1  augustss 		}
    501        1.1  augustss 	}
    502        1.1  augustss 
    503        1.1  augustss #if NMIDI > 0
    504        1.1  augustss 	/* Midi port Interrupt */
    505        1.1  augustss 	if (intr & HISR_MIDI) {
    506        1.2  augustss 		int data;
    507        1.2  augustss 
    508       1.10     perry 		handled = 1;
    509       1.34      kent 		DPRINTF(("i: %d: ",
    510        1.2  augustss 			 BA0READ4(sc, CS4280_MIDSR)));
    511        1.2  augustss 		/* Read the received data */
    512        1.2  augustss 		while ((sc->sc_iintr != NULL) &&
    513        1.2  augustss 		       ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_RBE) == 0)) {
    514        1.2  augustss 			data = BA0READ4(sc, CS4280_MIDRP) & MIDRP_MASK;
    515        1.2  augustss 			DPRINTF(("r:%x\n",data));
    516        1.2  augustss 			sc->sc_iintr(sc->sc_arg, data);
    517        1.2  augustss 		}
    518       1.34      kent 
    519        1.2  augustss 		/* Write the data */
    520        1.2  augustss #if 1
    521        1.2  augustss 		/* XXX:
    522        1.2  augustss 		 * It seems "Transmit Buffer Full" never activate until EOI
    523        1.2  augustss 		 * is deliverd.  Shall I throw EOI top of this routine ?
    524        1.2  augustss 		 */
    525        1.2  augustss 		if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
    526        1.2  augustss 			DPRINTF(("w: "));
    527        1.2  augustss 			if (sc->sc_ointr != NULL)
    528        1.2  augustss 				sc->sc_ointr(sc->sc_arg);
    529        1.2  augustss 		}
    530        1.2  augustss #else
    531       1.34      kent 		while ((sc->sc_ointr != NULL) &&
    532        1.2  augustss 		       ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0)) {
    533        1.2  augustss 			DPRINTF(("w: "));
    534        1.2  augustss 			sc->sc_ointr(sc->sc_arg);
    535        1.2  augustss 		}
    536        1.2  augustss #endif
    537        1.2  augustss 		DPRINTF(("\n"));
    538        1.1  augustss 	}
    539        1.1  augustss #endif
    540        1.7  augustss 
    541       1.14     tacha 	return handled;
    542        1.1  augustss }
    543        1.1  augustss 
    544       1.35   thorpej static int
    545       1.34      kent cs4280_query_encoding(void *addr, struct audio_encoding *fp)
    546        1.1  augustss {
    547       1.14     tacha 	switch (fp->index) {
    548       1.14     tacha 	case 0:
    549       1.14     tacha 		strcpy(fp->name, AudioEulinear);
    550       1.14     tacha 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    551       1.14     tacha 		fp->precision = 8;
    552       1.14     tacha 		fp->flags = 0;
    553        1.1  augustss 		break;
    554        1.1  augustss 	case 1:
    555        1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    556        1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    557        1.1  augustss 		fp->precision = 8;
    558        1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    559        1.1  augustss 		break;
    560        1.1  augustss 	case 2:
    561        1.1  augustss 		strcpy(fp->name, AudioEalaw);
    562        1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    563        1.1  augustss 		fp->precision = 8;
    564        1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    565        1.1  augustss 		break;
    566        1.1  augustss 	case 3:
    567        1.1  augustss 		strcpy(fp->name, AudioEslinear);
    568        1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    569        1.1  augustss 		fp->precision = 8;
    570        1.1  augustss 		fp->flags = 0;
    571        1.1  augustss 		break;
    572        1.1  augustss 	case 4:
    573        1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    574        1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    575        1.1  augustss 		fp->precision = 16;
    576        1.1  augustss 		fp->flags = 0;
    577        1.1  augustss 		break;
    578        1.1  augustss 	case 5:
    579        1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    580        1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    581        1.1  augustss 		fp->precision = 16;
    582        1.1  augustss 		fp->flags = 0;
    583        1.1  augustss 		break;
    584        1.1  augustss 	case 6:
    585        1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    586        1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    587        1.1  augustss 		fp->precision = 16;
    588        1.1  augustss 		fp->flags = 0;
    589        1.1  augustss 		break;
    590        1.1  augustss 	case 7:
    591        1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    592        1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    593        1.1  augustss 		fp->precision = 16;
    594        1.1  augustss 		fp->flags = 0;
    595        1.1  augustss 		break;
    596        1.1  augustss 	default:
    597       1.14     tacha 		return EINVAL;
    598        1.1  augustss 	}
    599       1.14     tacha 	return 0;
    600        1.1  augustss }
    601        1.1  augustss 
    602       1.35   thorpej static int
    603       1.33      kent cs4280_set_params(void *addr, int setmode, int usemode,
    604       1.33      kent 		  audio_params_t *play, audio_params_t *rec,
    605       1.33      kent 		  stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    606        1.1  augustss {
    607       1.33      kent 	audio_params_t hw;
    608       1.34      kent 	struct cs428x_softc *sc;
    609        1.1  augustss 	struct audio_params *p;
    610       1.33      kent 	stream_filter_list_t *fil;
    611        1.1  augustss 	int mode;
    612        1.1  augustss 
    613       1.34      kent 	sc = addr;
    614        1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    615        1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1 ) {
    616        1.1  augustss 		if ((setmode & mode) == 0)
    617        1.1  augustss 			continue;
    618       1.33      kent 
    619        1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    620       1.33      kent 
    621        1.1  augustss 		if (p == play) {
    622        1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
    623        1.1  augustss 				p->sample_rate, p->precision, p->channels));
    624        1.1  augustss 			/* play back data format may be 8- or 16-bit and
    625        1.1  augustss 			 * either stereo or mono.
    626       1.34      kent 			 * playback rate may range from 8000Hz to 48000Hz
    627        1.1  augustss 			 */
    628        1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
    629        1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    630        1.1  augustss 			    (p->channels != 1  && p->channels != 2) ) {
    631       1.14     tacha 				return EINVAL;
    632        1.1  augustss 			}
    633        1.1  augustss 		} else {
    634        1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
    635        1.1  augustss 				p->sample_rate, p->precision, p->channels));
    636        1.1  augustss 			/* capture data format must be 16bit stereo
    637        1.1  augustss 			 * and sample rate range from 11025Hz to 48000Hz.
    638        1.1  augustss 			 *
    639        1.1  augustss 			 * XXX: it looks like to work with 8000Hz,
    640        1.1  augustss 			 *	although data sheets say lower limit is
    641        1.1  augustss 			 *	11025 Hz.
    642        1.1  augustss 			 */
    643        1.1  augustss 
    644        1.1  augustss 			if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
    645        1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    646        1.1  augustss 			    (p->channels  != 1 && p->channels  != 2) ) {
    647       1.14     tacha 				return EINVAL;
    648        1.1  augustss 			}
    649        1.1  augustss 		}
    650       1.33      kent 		fil = mode == AUMODE_PLAY ? pfil : rfil;
    651       1.33      kent 		hw = *p;
    652       1.33      kent 		hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
    653        1.1  augustss 
    654        1.1  augustss 		/* capturing data is slinear */
    655        1.1  augustss 		switch (p->encoding) {
    656        1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    657       1.33      kent 			if (mode == AUMODE_RECORD && p->precision == 16) {
    658       1.33      kent 				fil->append(fil, swap_bytes, &hw);
    659        1.1  augustss 			}
    660        1.1  augustss 			break;
    661        1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    662        1.1  augustss 			break;
    663        1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    664        1.1  augustss 			if (mode == AUMODE_RECORD) {
    665       1.33      kent 				fil->append(fil, p->precision == 16
    666       1.33      kent 					    ? swap_bytes_change_sign16
    667       1.33      kent 					    : change_sign8, &hw);
    668        1.1  augustss 			}
    669        1.1  augustss 			break;
    670        1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    671        1.1  augustss 			if (mode == AUMODE_RECORD) {
    672       1.33      kent 				fil->append(fil, p->precision == 16
    673       1.33      kent 					    ? change_sign16 : change_sign8,
    674       1.33      kent 					    &hw);
    675        1.1  augustss 			}
    676        1.1  augustss 			break;
    677        1.1  augustss 		case AUDIO_ENCODING_ULAW:
    678        1.1  augustss 			if (mode == AUMODE_PLAY) {
    679       1.33      kent 				hw.precision = 16;
    680       1.33      kent 				hw.validbits = 16;
    681       1.33      kent 				fil->append(fil, mulaw_to_linear16, &hw);
    682        1.1  augustss 			} else {
    683       1.33      kent 				fil->append(fil, linear8_to_mulaw, &hw);
    684        1.1  augustss 			}
    685        1.1  augustss 			break;
    686        1.1  augustss 		case AUDIO_ENCODING_ALAW:
    687        1.1  augustss 			if (mode == AUMODE_PLAY) {
    688       1.33      kent 				hw.precision = 16;
    689       1.33      kent 				hw.validbits = 16;
    690       1.33      kent 				fil->append(fil, alaw_to_linear16, &hw);
    691        1.1  augustss 			} else {
    692       1.33      kent 				fil->append(fil, linear8_to_alaw, &hw);
    693        1.1  augustss 			}
    694        1.1  augustss 			break;
    695        1.1  augustss 		default:
    696       1.14     tacha 			return EINVAL;
    697        1.1  augustss 		}
    698        1.1  augustss 	}
    699        1.1  augustss 
    700        1.1  augustss 	/* set sample rate */
    701        1.1  augustss 	cs4280_set_dac_rate(sc, play->sample_rate);
    702        1.1  augustss 	cs4280_set_adc_rate(sc, rec->sample_rate);
    703       1.14     tacha 	return 0;
    704        1.1  augustss }
    705        1.1  augustss 
    706       1.35   thorpej static int
    707       1.34      kent cs4280_halt_output(void *addr)
    708        1.1  augustss {
    709       1.34      kent 	struct cs428x_softc *sc;
    710       1.34      kent 	uint32_t mem;
    711       1.33      kent 
    712       1.34      kent 	sc = addr;
    713        1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
    714        1.1  augustss 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
    715        1.1  augustss 	sc->sc_prun = 0;
    716       1.14     tacha 	return 0;
    717        1.1  augustss }
    718        1.1  augustss 
    719       1.35   thorpej static int
    720       1.34      kent cs4280_halt_input(void *addr)
    721        1.1  augustss {
    722       1.34      kent 	struct cs428x_softc *sc;
    723       1.34      kent 	uint32_t mem;
    724        1.1  augustss 
    725       1.34      kent 	sc = addr;
    726        1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
    727        1.1  augustss 	BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
    728        1.1  augustss 	sc->sc_rrun = 0;
    729       1.14     tacha 	return 0;
    730        1.1  augustss }
    731        1.1  augustss 
    732       1.35   thorpej static int
    733       1.34      kent cs4280_getdev(void *addr, struct audio_device *retp)
    734        1.1  augustss {
    735       1.34      kent 
    736        1.1  augustss 	*retp = cs4280_device;
    737       1.14     tacha 	return 0;
    738        1.1  augustss }
    739        1.1  augustss 
    740       1.35   thorpej static int
    741       1.34      kent cs4280_trigger_output(void *addr, void *start, void *end, int blksize,
    742       1.34      kent 		      void (*intr)(void *), void *arg,
    743       1.34      kent 		      const audio_params_t *param)
    744        1.1  augustss {
    745       1.34      kent 	struct cs428x_softc *sc;
    746       1.34      kent 	uint32_t pfie, pctl, pdtc;
    747       1.14     tacha 	struct cs428x_dma *p;
    748       1.33      kent 
    749       1.34      kent 	sc = addr;
    750       1.14     tacha #ifdef DIAGNOSTIC
    751       1.14     tacha 	if (sc->sc_prun)
    752       1.14     tacha 		printf("cs4280_trigger_output: already running\n");
    753       1.16     tacha #endif
    754       1.14     tacha 	sc->sc_prun = 1;
    755        1.1  augustss 
    756       1.14     tacha 	DPRINTF(("cs4280_trigger_output: sc=%p start=%p end=%p "
    757       1.14     tacha 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    758       1.14     tacha 	sc->sc_pintr = intr;
    759       1.14     tacha 	sc->sc_parg  = arg;
    760        1.1  augustss 
    761       1.14     tacha 	/* stop playback DMA */
    762       1.14     tacha 	BA1WRITE4(sc, CS4280_PCTL, BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK);
    763        1.1  augustss 
    764       1.14     tacha 	/* setup PDTC */
    765       1.14     tacha 	pdtc = BA1READ4(sc, CS4280_PDTC);
    766       1.14     tacha 	pdtc &= ~PDTC_MASK;
    767       1.14     tacha 	pdtc |= CS4280_MK_PDTC(param->precision * param->channels);
    768       1.14     tacha 	BA1WRITE4(sc, CS4280_PDTC, pdtc);
    769       1.33      kent 
    770       1.33      kent 	DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
    771       1.33      kent 	       param->precision, param->channels, param->encoding));
    772       1.14     tacha 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    773       1.34      kent 		continue;
    774       1.14     tacha 	if (p == NULL) {
    775       1.14     tacha 		printf("cs4280_trigger_output: bad addr %p\n", start);
    776       1.14     tacha 		return EINVAL;
    777       1.14     tacha 	}
    778       1.14     tacha 	if (DMAADDR(p) % sc->dma_align != 0 ) {
    779       1.14     tacha 		printf("cs4280_trigger_output: DMAADDR(p)=0x%lx does not start"
    780       1.20  augustss 		       "4kB align\n", (ulong)DMAADDR(p));
    781       1.14     tacha 		return EINVAL;
    782       1.14     tacha 	}
    783       1.14     tacha 
    784       1.14     tacha 	sc->sc_pcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
    785       1.14     tacha 	sc->sc_ps = (char *)start;
    786       1.14     tacha 	sc->sc_pe = (char *)end;
    787       1.14     tacha 	sc->sc_pdma = p;
    788       1.14     tacha 	sc->sc_pbuf = KERNADDR(p);
    789       1.14     tacha 	sc->sc_pi = 0;
    790       1.14     tacha 	sc->sc_pn = sc->sc_ps;
    791       1.14     tacha 	if (blksize >= sc->dma_size) {
    792       1.14     tacha 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    793       1.14     tacha 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    794       1.14     tacha 		++sc->sc_pi;
    795       1.14     tacha 	} else {
    796       1.14     tacha 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    797       1.14     tacha 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    798       1.14     tacha 	}
    799       1.14     tacha 
    800       1.26       wiz 	/* initiate playback DMA */
    801       1.14     tacha 	BA1WRITE4(sc, CS4280_PBA, DMAADDR(p));
    802       1.14     tacha 
    803       1.14     tacha 	/* set PFIE */
    804       1.14     tacha 	pfie = BA1READ4(sc, CS4280_PFIE) & ~PFIE_MASK;
    805       1.14     tacha 
    806       1.33      kent 	if (param->precision == 8)
    807       1.14     tacha 		pfie |= PFIE_8BIT;
    808       1.14     tacha 	if (param->channels == 1)
    809       1.14     tacha 		pfie |= PFIE_MONO;
    810       1.14     tacha 
    811       1.14     tacha 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    812       1.14     tacha 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    813       1.14     tacha 		pfie |= PFIE_SWAPPED;
    814       1.14     tacha 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    815       1.14     tacha 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    816       1.14     tacha 		pfie |= PFIE_UNSIGNED;
    817       1.14     tacha 
    818       1.14     tacha 	BA1WRITE4(sc, CS4280_PFIE, pfie | PFIE_PI_ENABLE);
    819       1.14     tacha 
    820       1.16     tacha 	sc->sc_prate = param->sample_rate;
    821       1.14     tacha 	cs4280_set_dac_rate(sc, param->sample_rate);
    822       1.14     tacha 
    823       1.14     tacha 	pctl = BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK;
    824       1.14     tacha 	pctl |= sc->pctl;
    825       1.14     tacha 	BA1WRITE4(sc, CS4280_PCTL, pctl);
    826       1.14     tacha 	return 0;
    827       1.14     tacha }
    828        1.1  augustss 
    829       1.35   thorpej static int
    830       1.34      kent cs4280_trigger_input(void *addr, void *start, void *end, int blksize,
    831       1.34      kent 		     void (*intr)(void *), void *arg,
    832       1.34      kent 		     const audio_params_t *param)
    833       1.14     tacha {
    834       1.34      kent 	struct cs428x_softc *sc;
    835       1.34      kent 	uint32_t cctl, cie;
    836       1.14     tacha 	struct cs428x_dma *p;
    837       1.33      kent 
    838       1.34      kent 	sc = addr;
    839       1.14     tacha #ifdef DIAGNOSTIC
    840       1.14     tacha 	if (sc->sc_rrun)
    841       1.14     tacha 		printf("cs4280_trigger_input: already running\n");
    842       1.16     tacha #endif
    843       1.14     tacha 	sc->sc_rrun = 1;
    844       1.16     tacha 
    845       1.14     tacha 	DPRINTF(("cs4280_trigger_input: sc=%p start=%p end=%p "
    846       1.14     tacha 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    847       1.14     tacha 	sc->sc_rintr = intr;
    848       1.14     tacha 	sc->sc_rarg  = arg;
    849       1.14     tacha 
    850       1.14     tacha 	/* stop capture DMA */
    851       1.14     tacha 	BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
    852       1.33      kent 
    853       1.14     tacha 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    854       1.34      kent 		continue;
    855       1.14     tacha 	if (p == NULL) {
    856       1.14     tacha 		printf("cs4280_trigger_input: bad addr %p\n", start);
    857       1.14     tacha 		return EINVAL;
    858       1.14     tacha 	}
    859       1.14     tacha 	if (DMAADDR(p) % sc->dma_align != 0) {
    860       1.14     tacha 		printf("cs4280_trigger_input: DMAADDR(p)=0x%lx does not start"
    861       1.20  augustss 		       "4kB align\n", (ulong)DMAADDR(p));
    862       1.14     tacha 		return EINVAL;
    863       1.14     tacha 	}
    864       1.14     tacha 
    865       1.14     tacha 	sc->sc_rcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
    866       1.14     tacha 	sc->sc_rs = (char *)start;
    867       1.14     tacha 	sc->sc_re = (char *)end;
    868       1.14     tacha 	sc->sc_rdma = p;
    869       1.14     tacha 	sc->sc_rbuf = KERNADDR(p);
    870       1.14     tacha 	sc->sc_ri = 0;
    871       1.14     tacha 	sc->sc_rn = sc->sc_rs;
    872       1.14     tacha 
    873       1.26       wiz 	/* initiate capture DMA */
    874       1.14     tacha 	BA1WRITE4(sc, CS4280_CBA, DMAADDR(p));
    875       1.14     tacha 
    876       1.14     tacha 	/* setup format information for internal converter */
    877       1.14     tacha 	sc->sc_rparam = 0;
    878       1.14     tacha 	if (param->precision == 8) {
    879       1.14     tacha 		sc->sc_rparam += CF_8BIT;
    880       1.14     tacha 		sc->sc_rcount <<= 1;
    881       1.14     tacha 	}
    882       1.14     tacha 	if (param->channels  == 1) {
    883       1.14     tacha 		sc->sc_rparam += CF_MONO;
    884       1.14     tacha 		sc->sc_rcount <<= 1;
    885       1.14     tacha 	}
    886       1.14     tacha 
    887       1.14     tacha 	/* set CIE */
    888       1.14     tacha 	cie = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
    889       1.14     tacha 	BA1WRITE4(sc, CS4280_CIE, cie | CIE_CI_ENABLE);
    890       1.14     tacha 
    891       1.16     tacha 	sc->sc_rrate = param->sample_rate;
    892       1.14     tacha 	cs4280_set_adc_rate(sc, param->sample_rate);
    893       1.14     tacha 
    894       1.14     tacha 	cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
    895       1.14     tacha 	cctl |= sc->cctl;
    896       1.14     tacha 	BA1WRITE4(sc, CS4280_CCTL, cctl);
    897       1.14     tacha 	return 0;
    898        1.1  augustss }
    899        1.1  augustss 
    900       1.14     tacha /* Power Hook */
    901       1.35   thorpej static void
    902       1.34      kent cs4280_power(int why, void *v)
    903       1.34      kent {
    904       1.34      kent 	static uint32_t pctl = 0, pba = 0, pfie = 0, pdtc = 0;
    905       1.34      kent 	static uint32_t cctl = 0, cba = 0, cie = 0;
    906       1.34      kent 	struct cs428x_softc *sc;
    907       1.14     tacha 
    908       1.34      kent 	sc = (struct cs428x_softc *)v;
    909       1.34      kent 	DPRINTF(("%s: cs4280_power why=%d\n", sc->sc_dev.dv_xname, why));
    910       1.14     tacha 	switch (why) {
    911       1.14     tacha 	case PWR_SUSPEND:
    912       1.14     tacha 	case PWR_STANDBY:
    913       1.14     tacha 		sc->sc_suspend = why;
    914       1.14     tacha 
    915       1.16     tacha 		/* save current playback status */
    916       1.34      kent 		if (sc->sc_prun) {
    917       1.16     tacha 			pctl = BA1READ4(sc, CS4280_PCTL);
    918       1.16     tacha 			pfie = BA1READ4(sc, CS4280_PFIE);
    919       1.16     tacha 			pba  = BA1READ4(sc, CS4280_PBA);
    920       1.16     tacha 			pdtc = BA1READ4(sc, CS4280_PDTC);
    921       1.16     tacha 			DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
    922       1.16     tacha 			    pctl, pfie, pba, pdtc));
    923       1.16     tacha 		}
    924       1.16     tacha 
    925       1.16     tacha 		/* save current capture status */
    926       1.34      kent 		if (sc->sc_rrun) {
    927       1.16     tacha 			cctl = BA1READ4(sc, CS4280_CCTL);
    928       1.16     tacha 			cie  = BA1READ4(sc, CS4280_CIE);
    929       1.16     tacha 			cba  = BA1READ4(sc, CS4280_CBA);
    930       1.16     tacha 			DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
    931       1.16     tacha 			    cctl, cie, cba));
    932       1.16     tacha 		}
    933       1.16     tacha 
    934       1.16     tacha 		/* Stop DMA */
    935       1.16     tacha 		BA1WRITE4(sc, CS4280_PCTL, pctl & ~PCTL_MASK);
    936       1.16     tacha 		BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
    937       1.14     tacha 		break;
    938       1.14     tacha 	case PWR_RESUME:
    939       1.14     tacha 		if (sc->sc_suspend == PWR_RESUME) {
    940       1.14     tacha 			printf("cs4280_power: odd, resume without suspend.\n");
    941       1.14     tacha 			sc->sc_suspend = why;
    942       1.14     tacha 			return;
    943       1.14     tacha 		}
    944       1.14     tacha 		sc->sc_suspend = why;
    945       1.14     tacha 		cs4280_init(sc, 0);
    946  1.37.10.1      tron #if 0
    947       1.14     tacha 		cs4280_reset_codec(sc);
    948  1.37.10.1      tron #endif
    949       1.16     tacha 		/* restore ac97 registers */
    950       1.14     tacha 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    951       1.16     tacha 
    952       1.16     tacha 		/* restore DMA related status */
    953       1.16     tacha 		if(sc->sc_prun) {
    954       1.16     tacha 			DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
    955       1.16     tacha 			    pctl, pfie, pba, pdtc));
    956       1.16     tacha 			cs4280_set_dac_rate(sc, sc->sc_prate);
    957       1.16     tacha 			BA1WRITE4(sc, CS4280_PDTC, pdtc);
    958       1.16     tacha 			BA1WRITE4(sc, CS4280_PBA,  pba);
    959       1.16     tacha 			BA1WRITE4(sc, CS4280_PFIE, pfie);
    960       1.16     tacha 			BA1WRITE4(sc, CS4280_PCTL, pctl);
    961       1.16     tacha 		}
    962       1.16     tacha 
    963       1.16     tacha 		if (sc->sc_rrun) {
    964       1.16     tacha 			DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
    965       1.16     tacha 			    cctl, cie, cba));
    966       1.16     tacha 			cs4280_set_adc_rate(sc, sc->sc_rrate);
    967       1.16     tacha 			BA1WRITE4(sc, CS4280_CBA,  cba);
    968       1.16     tacha 			BA1WRITE4(sc, CS4280_CIE,  cie);
    969       1.16     tacha 			BA1WRITE4(sc, CS4280_CCTL, cctl);
    970       1.16     tacha 		}
    971       1.14     tacha 		break;
    972       1.14     tacha 	case PWR_SOFTSUSPEND:
    973       1.14     tacha 	case PWR_SOFTSTANDBY:
    974       1.14     tacha 	case PWR_SOFTRESUME:
    975       1.14     tacha 		break;
    976        1.1  augustss 	}
    977       1.14     tacha }
    978       1.14     tacha 
    979  1.37.10.1      tron #if 0 /* XXX buggy and not required */
    980       1.14     tacha /* control AC97 codec */
    981       1.35   thorpej static int
    982       1.14     tacha cs4280_reset_codec(void *addr)
    983       1.14     tacha {
    984       1.14     tacha 	struct cs428x_softc *sc;
    985       1.14     tacha 	int n;
    986       1.14     tacha 
    987       1.14     tacha 	sc = addr;
    988       1.14     tacha 
    989       1.14     tacha 	/* Reset codec */
    990       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    991       1.14     tacha 	delay(100);    /* delay 100us */
    992       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
    993       1.14     tacha 
    994       1.34      kent 	/*
    995       1.14     tacha 	 * It looks like we do the following procedure, too
    996       1.14     tacha 	 */
    997       1.14     tacha 
    998       1.14     tacha 	/* Enable AC-link sync generation */
    999       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
   1000       1.14     tacha 	delay(50*1000); /* XXX delay 50ms */
   1001       1.34      kent 
   1002       1.14     tacha 	/* Assert valid frame signal */
   1003       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
   1004       1.14     tacha 
   1005       1.14     tacha 	/* Wait for valid AC97 input slot */
   1006       1.14     tacha 	n = 0;
   1007       1.14     tacha 	while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
   1008       1.14     tacha 	       (ACISV_ISV3 | ACISV_ISV4)) {
   1009       1.14     tacha 		delay(1000);
   1010       1.14     tacha 		if (++n > 1000) {
   1011       1.14     tacha 			printf("reset_codec: AC97 inputs slot ready timeout\n");
   1012       1.30      kent 			return ETIMEDOUT;
   1013       1.14     tacha 		}
   1014       1.14     tacha 	}
   1015  1.37.10.1      tron 
   1016  1.37.10.1      tron 	return 0;
   1017  1.37.10.1      tron }
   1018  1.37.10.1      tron #endif
   1019  1.37.10.1      tron 
   1020  1.37.10.1      tron static enum ac97_host_flags cs4280_flags_codec(void *addr)
   1021  1.37.10.1      tron {
   1022  1.37.10.1      tron 	struct cs428x_softc *sc;
   1023  1.37.10.1      tron 
   1024  1.37.10.1      tron 	sc = addr;
   1025  1.37.10.1      tron 	if (sc->sc_flags & CS428X_FLAG_INVAC97EAMP)
   1026  1.37.10.1      tron 		return AC97_HOST_INVERTED_EAMP;
   1027  1.37.10.1      tron 
   1028       1.30      kent 	return 0;
   1029       1.14     tacha }
   1030       1.14     tacha 
   1031       1.14     tacha /* Internal functions */
   1032       1.14     tacha 
   1033  1.37.10.1      tron static const struct cs4280_card_t *
   1034  1.37.10.1      tron cs4280_identify_card(struct pci_attach_args *pa)
   1035  1.37.10.1      tron {
   1036  1.37.10.1      tron 	pcireg_t idreg;
   1037  1.37.10.1      tron 	u_int16_t i;
   1038  1.37.10.1      tron 
   1039  1.37.10.1      tron 	idreg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
   1040  1.37.10.1      tron 	for (i = 0; i < CS4280_CARDS_SIZE; i++) {
   1041  1.37.10.1      tron 		if (idreg == cs4280_cards[i].id)
   1042  1.37.10.1      tron 			return &cs4280_cards[i];
   1043  1.37.10.1      tron 	}
   1044  1.37.10.1      tron 
   1045  1.37.10.1      tron 	return NULL;
   1046  1.37.10.1      tron }
   1047  1.37.10.1      tron 
   1048       1.35   thorpej static void
   1049       1.34      kent cs4280_set_adc_rate(struct cs428x_softc *sc, int rate)
   1050       1.14     tacha {
   1051       1.14     tacha 	/* calculate capture rate:
   1052       1.14     tacha 	 *
   1053       1.14     tacha 	 * capture_coefficient_increment = -round(rate*128*65536/48000;
   1054       1.14     tacha 	 * capture_phase_increment	 = floor(48000*65536*1024/rate);
   1055       1.14     tacha 	 * cx = round(48000*65536*1024 - capture_phase_increment*rate);
   1056       1.14     tacha 	 * cy = floor(cx/200);
   1057       1.14     tacha 	 * capture_sample_rate_correction = cx - 200*cy;
   1058       1.14     tacha 	 * capture_delay = ceil(24*48000/rate);
   1059       1.14     tacha 	 * capture_num_triplets = floor(65536*rate/24000);
   1060       1.14     tacha 	 * capture_group_length = 24000/GCD(rate, 24000);
   1061       1.14     tacha 	 * where GCD means "Greatest Common Divisor".
   1062       1.14     tacha 	 *
   1063       1.14     tacha 	 * capture_coefficient_increment, capture_phase_increment and
   1064       1.14     tacha 	 * capture_num_triplets are 32-bit signed quantities.
   1065       1.14     tacha 	 * capture_sample_rate_correction and capture_group_length are
   1066       1.14     tacha 	 * 16-bit signed quantities.
   1067       1.14     tacha 	 * capture_delay is a 14-bit unsigned quantity.
   1068       1.14     tacha 	 */
   1069       1.34      kent 	uint32_t cci, cpi, cnt, cx, cy, tmp1;
   1070       1.34      kent 	uint16_t csrc, cgl, cdlay;
   1071       1.34      kent 
   1072       1.14     tacha 	/* XXX
   1073       1.14     tacha 	 * Even though, embedded_audio_spec says capture rate range 11025 to
   1074       1.14     tacha 	 * 48000, dhwiface.cpp says,
   1075       1.14     tacha 	 *
   1076       1.14     tacha 	 * "We can only decimate by up to a factor of 1/9th the hardware rate.
   1077       1.14     tacha 	 *  Return an error if an attempt is made to stray outside that limit."
   1078       1.14     tacha 	 *
   1079       1.14     tacha 	 * so assume range as 48000/9 to 48000
   1080       1.34      kent 	 */
   1081       1.14     tacha 
   1082       1.14     tacha 	if (rate < 8000)
   1083       1.14     tacha 		rate = 8000;
   1084       1.14     tacha 	if (rate > 48000)
   1085       1.14     tacha 		rate = 48000;
   1086       1.14     tacha 
   1087       1.14     tacha 	cx = rate << 16;
   1088       1.14     tacha 	cci = cx / 48000;
   1089       1.14     tacha 	cx -= cci * 48000;
   1090       1.14     tacha 	cx <<= 7;
   1091       1.14     tacha 	cci <<= 7;
   1092       1.14     tacha 	cci += cx / 48000;
   1093       1.14     tacha 	cci = - cci;
   1094       1.14     tacha 
   1095       1.14     tacha 	cx = 48000 << 16;
   1096       1.14     tacha 	cpi = cx / rate;
   1097       1.14     tacha 	cx -= cpi * rate;
   1098       1.14     tacha 	cx <<= 10;
   1099       1.14     tacha 	cpi <<= 10;
   1100       1.14     tacha 	cy = cx / rate;
   1101       1.14     tacha 	cpi += cy;
   1102       1.14     tacha 	cx -= cy * rate;
   1103       1.14     tacha 
   1104       1.14     tacha 	cy   = cx / 200;
   1105       1.14     tacha 	csrc = cx - 200*cy;
   1106       1.14     tacha 
   1107       1.14     tacha 	cdlay = ((48000 * 24) + rate - 1) / rate;
   1108       1.14     tacha #if 0
   1109       1.14     tacha 	cdlay &= 0x3fff; /* make sure cdlay is 14-bit */
   1110       1.14     tacha #endif
   1111       1.14     tacha 
   1112       1.14     tacha 	cnt  = rate << 16;
   1113       1.14     tacha 	cnt  /= 24000;
   1114       1.14     tacha 
   1115       1.14     tacha 	cgl = 1;
   1116       1.14     tacha 	for (tmp1 = 2; tmp1 <= 64; tmp1 *= 2) {
   1117       1.14     tacha 		if (((rate / tmp1) * tmp1) != rate)
   1118       1.14     tacha 			cgl *= 2;
   1119       1.14     tacha 	}
   1120       1.14     tacha 	if (((rate / 3) * 3) != rate)
   1121       1.14     tacha 		cgl *= 3;
   1122       1.14     tacha 	for (tmp1 = 5; tmp1 <= 125; tmp1 *= 5) {
   1123       1.34      kent 		if (((rate / tmp1) * tmp1) != rate)
   1124       1.14     tacha 			cgl *= 5;
   1125       1.14     tacha 	}
   1126       1.14     tacha #if 0
   1127       1.14     tacha 	/* XXX what manual says */
   1128       1.14     tacha 	tmp1 = BA1READ4(sc, CS4280_CSRC) & ~CSRC_MASK;
   1129       1.14     tacha 	tmp1 |= csrc<<16;
   1130       1.14     tacha 	BA1WRITE4(sc, CS4280_CSRC, tmp1);
   1131       1.14     tacha #else
   1132       1.14     tacha 	/* suggested by cs461x.c (ALSA driver) */
   1133       1.14     tacha 	BA1WRITE4(sc, CS4280_CSRC, CS4280_MK_CSRC(csrc, cy));
   1134       1.14     tacha #endif
   1135       1.14     tacha 
   1136       1.14     tacha #if 0
   1137       1.14     tacha 	/* I am confused.  The sample rate calculation section says
   1138       1.14     tacha 	 * cci *is* 32-bit signed quantity but in the parameter description
   1139       1.14     tacha 	 * section, CCI only assigned 16bit.
   1140       1.14     tacha 	 * I believe size of the variable.
   1141       1.14     tacha 	 */
   1142       1.14     tacha 	tmp1 = BA1READ4(sc, CS4280_CCI) & ~CCI_MASK;
   1143       1.14     tacha 	tmp1 |= cci<<16;
   1144       1.14     tacha 	BA1WRITE4(sc, CS4280_CCI, tmp1);
   1145       1.14     tacha #else
   1146       1.14     tacha 	BA1WRITE4(sc, CS4280_CCI, cci);
   1147       1.14     tacha #endif
   1148       1.14     tacha 
   1149       1.14     tacha 	tmp1 = BA1READ4(sc, CS4280_CD) & ~CD_MASK;
   1150       1.14     tacha 	tmp1 |= cdlay <<18;
   1151       1.14     tacha 	BA1WRITE4(sc, CS4280_CD, tmp1);
   1152       1.34      kent 
   1153       1.14     tacha 	BA1WRITE4(sc, CS4280_CPI, cpi);
   1154       1.34      kent 
   1155       1.14     tacha 	tmp1 = BA1READ4(sc, CS4280_CGL) & ~CGL_MASK;
   1156       1.14     tacha 	tmp1 |= cgl;
   1157       1.14     tacha 	BA1WRITE4(sc, CS4280_CGL, tmp1);
   1158       1.14     tacha 
   1159       1.14     tacha 	BA1WRITE4(sc, CS4280_CNT, cnt);
   1160       1.34      kent 
   1161       1.14     tacha 	tmp1 = BA1READ4(sc, CS4280_CGC) & ~CGC_MASK;
   1162       1.14     tacha 	tmp1 |= cgl;
   1163       1.14     tacha 	BA1WRITE4(sc, CS4280_CGC, tmp1);
   1164       1.14     tacha }
   1165       1.14     tacha 
   1166       1.35   thorpej static void
   1167       1.34      kent cs4280_set_dac_rate(struct cs428x_softc *sc, int rate)
   1168       1.14     tacha {
   1169       1.14     tacha 	/*
   1170       1.14     tacha 	 * playback rate may range from 8000Hz to 48000Hz
   1171       1.14     tacha 	 *
   1172       1.14     tacha 	 * play_phase_increment = floor(rate*65536*1024/48000)
   1173       1.14     tacha 	 * px = round(rate*65536*1024 - play_phase_incremnt*48000)
   1174       1.14     tacha 	 * py=floor(px/200)
   1175       1.14     tacha 	 * play_sample_rate_correction = px - 200*py
   1176       1.14     tacha 	 *
   1177       1.14     tacha 	 * play_phase_increment is a 32bit signed quantity.
   1178       1.14     tacha 	 * play_sample_rate_correction is a 16bit signed quantity.
   1179        1.1  augustss 	 */
   1180       1.14     tacha 	int32_t ppi;
   1181       1.14     tacha 	int16_t psrc;
   1182       1.34      kent 	uint32_t px, py;
   1183       1.34      kent 
   1184       1.14     tacha 	if (rate < 8000)
   1185       1.14     tacha 		rate = 8000;
   1186       1.14     tacha 	if (rate > 48000)
   1187       1.14     tacha 		rate = 48000;
   1188       1.14     tacha 	px = rate << 16;
   1189       1.14     tacha 	ppi = px/48000;
   1190       1.14     tacha 	px -= ppi*48000;
   1191       1.14     tacha 	ppi <<= 10;
   1192       1.14     tacha 	px  <<= 10;
   1193       1.14     tacha 	py  = px / 48000;
   1194       1.14     tacha 	ppi += py;
   1195       1.14     tacha 	px -= py*48000;
   1196       1.14     tacha 	py  = px/200;
   1197       1.14     tacha 	px -= py*200;
   1198       1.14     tacha 	psrc = px;
   1199       1.14     tacha #if 0
   1200       1.14     tacha 	/* what manual says */
   1201       1.14     tacha 	px = BA1READ4(sc, CS4280_PSRC) & ~PSRC_MASK;
   1202       1.14     tacha 	BA1WRITE4(sc, CS4280_PSRC,
   1203       1.14     tacha 			  ( ((psrc<<16) & PSRC_MASK) | px ));
   1204       1.34      kent #else
   1205       1.14     tacha 	/* suggested by cs461x.c (ALSA driver) */
   1206       1.14     tacha 	BA1WRITE4(sc, CS4280_PSRC, CS4280_MK_PSRC(psrc,py));
   1207       1.14     tacha #endif
   1208       1.14     tacha 	BA1WRITE4(sc, CS4280_PPI, ppi);
   1209       1.14     tacha }
   1210       1.14     tacha 
   1211  1.37.10.1      tron /* Download Processor Code and Data image */
   1212       1.35   thorpej static int
   1213       1.34      kent cs4280_download(struct cs428x_softc *sc, const uint32_t *src,
   1214       1.34      kent 		uint32_t offset, uint32_t len)
   1215       1.14     tacha {
   1216       1.34      kent 	uint32_t ctr;
   1217       1.14     tacha #if CS4280_DEBUG > 10
   1218       1.34      kent 	uint32_t con, data;
   1219       1.34      kent 	uint8_t c0, c1, c2, c3;
   1220       1.14     tacha #endif
   1221       1.34      kent 	if ((offset & 3) || (len & 3))
   1222       1.14     tacha 		return -1;
   1223        1.1  augustss 
   1224       1.34      kent 	len /= sizeof(uint32_t);
   1225       1.14     tacha 	for (ctr = 0; ctr < len; ctr++) {
   1226       1.14     tacha 		/* XXX:
   1227       1.14     tacha 		 * I cannot confirm this is the right thing or not
   1228       1.14     tacha 		 * on BIG-ENDIAN machines.
   1229       1.14     tacha 		 */
   1230       1.14     tacha 		BA1WRITE4(sc, offset+ctr*4, htole32(*(src+ctr)));
   1231       1.14     tacha #if CS4280_DEBUG > 10
   1232       1.14     tacha 		data = htole32(*(src+ctr));
   1233       1.14     tacha 		c0 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+0);
   1234       1.14     tacha 		c1 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+1);
   1235       1.14     tacha 		c2 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+2);
   1236       1.14     tacha 		c3 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+3);
   1237       1.34      kent 		con = (c3 << 24) | (c2 << 16) | (c1 << 8) | c0;
   1238       1.14     tacha 		if (data != con ) {
   1239       1.14     tacha 			printf("0x%06x: write=0x%08x read=0x%08x\n",
   1240       1.14     tacha 			       offset+ctr*4, data, con);
   1241       1.14     tacha 			return -1;
   1242       1.14     tacha 		}
   1243       1.14     tacha #endif
   1244        1.1  augustss 	}
   1245       1.14     tacha 	return 0;
   1246        1.1  augustss }
   1247        1.1  augustss 
   1248       1.35   thorpej static int
   1249       1.34      kent cs4280_download_image(struct cs428x_softc *sc)
   1250        1.1  augustss {
   1251       1.14     tacha 	int idx, err;
   1252       1.34      kent 	uint32_t offset = 0;
   1253       1.14     tacha 
   1254       1.14     tacha 	err = 0;
   1255       1.14     tacha 	for (idx = 0; idx < BA1_MEMORY_COUNT; ++idx) {
   1256       1.14     tacha 		err = cs4280_download(sc, &BA1Struct.map[offset],
   1257       1.14     tacha 				  BA1Struct.memory[idx].offset,
   1258       1.14     tacha 				  BA1Struct.memory[idx].size);
   1259       1.14     tacha 		if (err != 0) {
   1260       1.14     tacha 			printf("%s: load_image failed at %d\n",
   1261       1.14     tacha 			       sc->sc_dev.dv_xname, idx);
   1262       1.14     tacha 			return -1;
   1263        1.1  augustss 		}
   1264       1.34      kent 		offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
   1265        1.1  augustss 	}
   1266       1.14     tacha 	return err;
   1267        1.1  augustss }
   1268        1.1  augustss 
   1269       1.14     tacha /* Processor Soft Reset */
   1270       1.35   thorpej static void
   1271       1.34      kent cs4280_reset(void *sc_)
   1272        1.1  augustss {
   1273       1.34      kent 	struct cs428x_softc *sc;
   1274        1.1  augustss 
   1275       1.34      kent 	sc = sc_;
   1276       1.14     tacha 	/* Set RSTSP bit in SPCR (also clear RUN, RUNFR, and DRQEN) */
   1277       1.14     tacha 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RSTSP);
   1278       1.14     tacha 	delay(100);
   1279       1.14     tacha 	/* Clear RSTSP bit in SPCR */
   1280       1.14     tacha 	BA1WRITE4(sc, CS4280_SPCR, 0);
   1281       1.14     tacha 	/* enable DMA reqest */
   1282       1.14     tacha 	BA1WRITE4(sc, CS4280_SPCR, SPCR_DRQEN);
   1283        1.1  augustss }
   1284        1.1  augustss 
   1285       1.35   thorpej static int
   1286       1.34      kent cs4280_init(struct cs428x_softc *sc, int init)
   1287        1.1  augustss {
   1288        1.1  augustss 	int n;
   1289       1.34      kent 	uint32_t mem;
   1290        1.1  augustss 
   1291        1.1  augustss 	/* Start PLL out in known state */
   1292        1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, 0);
   1293        1.1  augustss 	/* Start serial ports out in known state */
   1294        1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, 0);
   1295        1.1  augustss 
   1296        1.1  augustss 	/* Specify type of CODEC */
   1297        1.6  augustss /* XXX should not be here */
   1298        1.1  augustss #define SERACC_CODEC_TYPE_1_03
   1299        1.1  augustss #ifdef	SERACC_CODEC_TYPE_1_03
   1300        1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_1_03); /* AC 97 1.03 */
   1301        1.1  augustss #else
   1302        1.1  augustss 	BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_2_0);  /* AC 97 2.0 */
   1303        1.1  augustss #endif
   1304        1.1  augustss 
   1305        1.1  augustss 	/* Reset codec */
   1306       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
   1307        1.1  augustss 	delay(100);    /* delay 100us */
   1308       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
   1309       1.34      kent 
   1310        1.1  augustss 	/* Enable AC-link sync generation */
   1311       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
   1312        1.1  augustss 	delay(50*1000); /* delay 50ms */
   1313        1.1  augustss 
   1314        1.1  augustss 	/* Set the serial port timing configuration */
   1315        1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_PTC_AC97);
   1316       1.34      kent 
   1317        1.1  augustss 	/* Setup clock control */
   1318        1.1  augustss 	BA0WRITE4(sc, CS4280_PLLCC, PLLCC_CDR_STATE|PLLCC_LPF_STATE);
   1319        1.1  augustss 	BA0WRITE4(sc, CS4280_PLLM, PLLM_STATE);
   1320        1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR2, CLKCR2_PDIVS_8);
   1321       1.34      kent 
   1322        1.1  augustss 	/* Power up the PLL */
   1323        1.1  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP);
   1324        1.1  augustss 	delay(50*1000); /* delay 50ms */
   1325       1.34      kent 
   1326        1.1  augustss 	/* Turn on clock */
   1327        1.7  augustss 	mem = BA0READ4(sc, CS4280_CLKCR1) | CLKCR1_SWCE;
   1328        1.7  augustss 	BA0WRITE4(sc, CS4280_CLKCR1, mem);
   1329       1.34      kent 
   1330        1.2  augustss 	/* Set the serial port FIFO pointer to the
   1331        1.2  augustss 	 * first sample in FIFO. (not documented) */
   1332        1.1  augustss 	cs4280_clear_fifos(sc);
   1333        1.2  augustss 
   1334        1.2  augustss #if 0
   1335        1.2  augustss 	/* Set the serial port FIFO pointer to the first sample in the FIFO */
   1336        1.2  augustss 	BA0WRITE4(sc, CS4280_SERBSP, 0);
   1337        1.1  augustss #endif
   1338       1.34      kent 
   1339        1.1  augustss 	/* Configure the serial port */
   1340        1.1  augustss 	BA0WRITE4(sc, CS4280_SERC1,  SERC1_SO1EN | SERC1_SO1F_AC97);
   1341        1.1  augustss 	BA0WRITE4(sc, CS4280_SERC2,  SERC2_SI1EN | SERC2_SI1F_AC97);
   1342        1.1  augustss 	BA0WRITE4(sc, CS4280_SERMC1, SERMC1_MSPE | SERMC1_PTC_AC97);
   1343       1.34      kent 
   1344        1.1  augustss 	/* Wait for CODEC ready */
   1345        1.1  augustss 	n = 0;
   1346       1.14     tacha 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1347        1.2  augustss 		delay(125);
   1348        1.2  augustss 		if (++n > 1000) {
   1349        1.1  augustss 			printf("%s: codec ready timeout\n",
   1350        1.1  augustss 			       sc->sc_dev.dv_xname);
   1351       1.34      kent 			return 1;
   1352        1.1  augustss 		}
   1353        1.1  augustss 	}
   1354        1.1  augustss 
   1355        1.1  augustss 	/* Assert valid frame signal */
   1356       1.14     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
   1357        1.1  augustss 
   1358        1.1  augustss 	/* Wait for valid AC97 input slot */
   1359        1.1  augustss 	n = 0;
   1360       1.14     tacha 	while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
   1361        1.7  augustss 	       (ACISV_ISV3 | ACISV_ISV4)) {
   1362        1.1  augustss 		delay(1000);
   1363        1.1  augustss 		if (++n > 1000) {
   1364        1.1  augustss 			printf("AC97 inputs slot ready timeout\n");
   1365       1.34      kent 			return 1;
   1366        1.1  augustss 		}
   1367        1.1  augustss 	}
   1368       1.34      kent 
   1369        1.1  augustss 	/* Set AC97 output slot valid signals */
   1370       1.14     tacha 	BA0WRITE4(sc, CS428X_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
   1371        1.1  augustss 
   1372        1.1  augustss 	/* reset the processor */
   1373        1.1  augustss 	cs4280_reset(sc);
   1374        1.1  augustss 
   1375        1.1  augustss 	/* Download the image to the processor */
   1376        1.1  augustss 	if (cs4280_download_image(sc) != 0) {
   1377        1.1  augustss 		printf("%s: image download error\n", sc->sc_dev.dv_xname);
   1378       1.34      kent 		return 1;
   1379        1.1  augustss 	}
   1380        1.1  augustss 
   1381        1.1  augustss 	/* Save playback parameter and then write zero.
   1382        1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1383       1.34      kent 	 * starting the processor core
   1384        1.1  augustss 	 */
   1385        1.1  augustss 	mem = BA1READ4(sc, CS4280_PCTL);
   1386        1.1  augustss 	sc->pctl = mem & PCTL_MASK; /* save startup value */
   1387       1.16     tacha 	BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
   1388       1.16     tacha 	if (init != 0)
   1389       1.16     tacha 		sc->sc_prun = 0;
   1390       1.34      kent 
   1391        1.1  augustss 	/* Save capture parameter and then write zero.
   1392        1.1  augustss 	 * this ensures that DMA doesn't immediately occur upon
   1393       1.34      kent 	 * starting the processor core
   1394        1.1  augustss 	 */
   1395        1.1  augustss 	mem = BA1READ4(sc, CS4280_CCTL);
   1396        1.1  augustss 	sc->cctl = mem & CCTL_MASK; /* save startup value */
   1397       1.16     tacha 	BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
   1398       1.16     tacha 	if (init != 0)
   1399       1.16     tacha 		sc->sc_rrun = 0;
   1400        1.1  augustss 
   1401        1.1  augustss 	/* Processor Startup Procedure */
   1402        1.1  augustss 	BA1WRITE4(sc, CS4280_FRMT, FRMT_FTV);
   1403        1.1  augustss 	BA1WRITE4(sc, CS4280_SPCR, SPCR_RUN | SPCR_RUNFR | SPCR_DRQEN);
   1404        1.1  augustss 
   1405        1.1  augustss 	/* Monitor RUNFR bit in SPCR for 1 to 0 transition */
   1406        1.1  augustss 	n = 0;
   1407        1.1  augustss 	while (BA1READ4(sc, CS4280_SPCR) & SPCR_RUNFR) {
   1408        1.1  augustss 		delay(10);
   1409        1.1  augustss 		if (++n > 1000) {
   1410        1.1  augustss 			printf("SPCR 1->0 transition timeout\n");
   1411       1.34      kent 			return 1;
   1412        1.1  augustss 		}
   1413        1.1  augustss 	}
   1414       1.34      kent 
   1415        1.1  augustss 	n = 0;
   1416        1.1  augustss 	while (!(BA1READ4(sc, CS4280_SPCS) & SPCS_SPRUN)) {
   1417        1.1  augustss 		delay(10);
   1418        1.1  augustss 		if (++n > 1000) {
   1419        1.1  augustss 			printf("SPCS 0->1 transition timeout\n");
   1420       1.34      kent 			return 1;
   1421        1.1  augustss 		}
   1422        1.1  augustss 	}
   1423        1.1  augustss 	/* Processor is now running !!! */
   1424        1.1  augustss 
   1425        1.1  augustss 	/* Setup  volume */
   1426        1.1  augustss 	BA1WRITE4(sc, CS4280_PVOL, 0x80008000);
   1427        1.1  augustss 	BA1WRITE4(sc, CS4280_CVOL, 0x80008000);
   1428        1.1  augustss 
   1429        1.1  augustss 	/* Interrupt enable */
   1430        1.1  augustss 	BA0WRITE4(sc, CS4280_HICR, HICR_IEV|HICR_CHGM);
   1431        1.1  augustss 
   1432        1.1  augustss 	/* playback interrupt enable */
   1433        1.1  augustss 	mem = BA1READ4(sc, CS4280_PFIE) & ~PFIE_PI_MASK;
   1434        1.1  augustss 	mem |= PFIE_PI_ENABLE;
   1435        1.1  augustss 	BA1WRITE4(sc, CS4280_PFIE, mem);
   1436        1.1  augustss 	/* capture interrupt enable */
   1437        1.1  augustss 	mem = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
   1438        1.1  augustss 	mem |= CIE_CI_ENABLE;
   1439        1.1  augustss 	BA1WRITE4(sc, CS4280_CIE, mem);
   1440        1.2  augustss 
   1441        1.2  augustss #if NMIDI > 0
   1442        1.2  augustss 	/* Reset midi port */
   1443        1.2  augustss 	mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
   1444        1.2  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem | MIDCR_MRST);
   1445        1.2  augustss 	DPRINTF(("midi reset: 0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
   1446        1.2  augustss 	/* midi interrupt enable */
   1447        1.2  augustss 	mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE;
   1448        1.2  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1449        1.2  augustss #endif
   1450       1.34      kent 	return 0;
   1451        1.1  augustss }
   1452        1.1  augustss 
   1453       1.35   thorpej static void
   1454       1.34      kent cs4280_clear_fifos(struct cs428x_softc *sc)
   1455        1.1  augustss {
   1456       1.34      kent 	int pd, cnt, n;
   1457       1.34      kent 	uint32_t mem;
   1458       1.34      kent 
   1459       1.34      kent 	pd = 0;
   1460       1.34      kent 	/*
   1461        1.1  augustss 	 * If device power down, power up the device and keep power down
   1462        1.1  augustss 	 * state.
   1463        1.1  augustss 	 */
   1464        1.1  augustss 	mem = BA0READ4(sc, CS4280_CLKCR1);
   1465        1.1  augustss 	if (!(mem & CLKCR1_SWCE)) {
   1466        1.1  augustss 		printf("cs4280_clear_fifo: power down found.\n");
   1467        1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem | CLKCR1_SWCE);
   1468        1.1  augustss 		pd = 1;
   1469        1.1  augustss 	}
   1470        1.1  augustss 	BA0WRITE4(sc, CS4280_SERBWP, 0);
   1471        1.1  augustss 	for (cnt = 0; cnt < 256; cnt++) {
   1472        1.1  augustss 		n = 0;
   1473        1.1  augustss 		while (BA0READ4(sc, CS4280_SERBST) & SERBST_WBSY) {
   1474        1.1  augustss 			delay(1000);
   1475        1.1  augustss 			if (++n > 1000) {
   1476        1.1  augustss 				printf("clear_fifo: fist timeout cnt=%d\n", cnt);
   1477        1.1  augustss 				break;
   1478        1.1  augustss 			}
   1479        1.1  augustss 		}
   1480        1.1  augustss 		BA0WRITE4(sc, CS4280_SERBAD, cnt);
   1481        1.1  augustss 		BA0WRITE4(sc, CS4280_SERBCM, SERBCM_WRC);
   1482        1.1  augustss 	}
   1483        1.1  augustss 	if (pd)
   1484        1.1  augustss 		BA0WRITE4(sc, CS4280_CLKCR1, mem);
   1485        1.1  augustss }
   1486        1.1  augustss 
   1487        1.1  augustss #if NMIDI > 0
   1488       1.35   thorpej static int
   1489       1.34      kent cs4280_midi_open(void *addr, int flags, void (*iintr)(void *, int),
   1490       1.34      kent 		 void (*ointr)(void *), void *arg)
   1491        1.1  augustss {
   1492       1.34      kent 	struct cs428x_softc *sc;
   1493       1.34      kent 	uint32_t mem;
   1494        1.1  augustss 
   1495        1.1  augustss 	DPRINTF(("midi_open\n"));
   1496       1.34      kent 	sc = addr;
   1497        1.1  augustss 	sc->sc_iintr = iintr;
   1498        1.1  augustss 	sc->sc_ointr = ointr;
   1499        1.1  augustss 	sc->sc_arg = arg;
   1500        1.1  augustss 
   1501        1.2  augustss 	/* midi interrupt enable */
   1502        1.2  augustss 	mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
   1503        1.1  augustss 	mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE | MIDCR_MLB;
   1504        1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1505        1.2  augustss #ifdef CS4280_DEBUG
   1506        1.2  augustss 	if (mem != BA0READ4(sc, CS4280_MIDCR)) {
   1507        1.2  augustss 		DPRINTF(("midi_open: MIDCR=%d\n", BA0READ4(sc, CS4280_MIDCR)));
   1508        1.2  augustss 		return(EINVAL);
   1509        1.2  augustss 	}
   1510        1.2  augustss 	DPRINTF(("MIDCR=0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
   1511        1.2  augustss #endif
   1512       1.14     tacha 	return 0;
   1513        1.1  augustss }
   1514        1.1  augustss 
   1515       1.35   thorpej static void
   1516       1.34      kent cs4280_midi_close(void *addr)
   1517        1.1  augustss {
   1518       1.34      kent 	struct cs428x_softc *sc;
   1519       1.34      kent 	uint32_t mem;
   1520       1.34      kent 
   1521        1.1  augustss 	DPRINTF(("midi_close\n"));
   1522       1.34      kent 	sc = addr;
   1523       1.13  augustss 	tsleep(sc, PWAIT, "cs0clm", hz/10); /* give uart a chance to drain */
   1524        1.1  augustss 	mem = BA0READ4(sc, CS4280_MIDCR);
   1525        1.2  augustss 	mem &= ~MIDCR_MASK;
   1526        1.1  augustss 	BA0WRITE4(sc, CS4280_MIDCR, mem);
   1527        1.1  augustss 
   1528        1.1  augustss 	sc->sc_iintr = 0;
   1529        1.1  augustss 	sc->sc_ointr = 0;
   1530        1.1  augustss }
   1531        1.1  augustss 
   1532       1.35   thorpej static int
   1533       1.34      kent cs4280_midi_output(void *addr, int d)
   1534        1.1  augustss {
   1535       1.34      kent 	struct cs428x_softc *sc;
   1536       1.34      kent 	uint32_t mem;
   1537        1.1  augustss 	int x;
   1538        1.1  augustss 
   1539       1.34      kent 	sc = addr;
   1540        1.1  augustss 	for (x = 0; x != MIDI_BUSY_WAIT; x++) {
   1541        1.2  augustss 		if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
   1542        1.2  augustss 			mem = BA0READ4(sc, CS4280_MIDWP) & ~MIDWP_MASK;
   1543        1.2  augustss 			mem |= d & MIDWP_MASK;
   1544        1.2  augustss 			DPRINTFN(5,("midi_output d=0x%08x",d));
   1545        1.1  augustss 			BA0WRITE4(sc, CS4280_MIDWP, mem);
   1546       1.34      kent #ifdef DIAGNOSTIC
   1547        1.2  augustss 			if (mem != BA0READ4(sc, CS4280_MIDWP)) {
   1548        1.2  augustss 				DPRINTF(("Bad write data: %d %d",
   1549        1.2  augustss 					 mem, BA0READ4(sc, CS4280_MIDWP)));
   1550       1.34      kent 				return EIO;
   1551        1.2  augustss 			}
   1552        1.6  augustss #endif
   1553       1.14     tacha 			return 0;
   1554        1.1  augustss 		}
   1555        1.1  augustss 		delay(MIDI_BUSY_DELAY);
   1556        1.1  augustss 	}
   1557       1.34      kent 	return EIO;
   1558        1.1  augustss }
   1559        1.1  augustss 
   1560       1.35   thorpej static void
   1561       1.34      kent cs4280_midi_getinfo(void *addr, struct midi_info *mi)
   1562        1.1  augustss {
   1563       1.34      kent 
   1564        1.1  augustss 	mi->name = "CS4280 MIDI UART";
   1565        1.1  augustss 	mi->props = MIDI_PROP_CAN_INPUT | MIDI_PROP_OUT_INTR;
   1566       1.14     tacha }
   1567       1.14     tacha 
   1568       1.34      kent #endif	/* NMIDI */
   1569       1.14     tacha 
   1570       1.14     tacha /* DEBUG functions */
   1571       1.14     tacha #if CS4280_DEBUG > 10
   1572       1.35   thorpej static int
   1573       1.34      kent cs4280_checkimage(struct cs428x_softc *sc, uint32_t *src,
   1574       1.34      kent 		  uint32_t offset, uint32_t len)
   1575       1.14     tacha {
   1576       1.34      kent 	uint32_t ctr, data;
   1577       1.34      kent 	int err;
   1578       1.14     tacha 
   1579       1.34      kent 	if ((offset & 3) || (len & 3))
   1580       1.14     tacha 		return -1;
   1581       1.14     tacha 
   1582       1.34      kent 	err = 0;
   1583       1.34      kent 	len /= sizeof(uint32_t);
   1584       1.14     tacha 	for (ctr = 0; ctr < len; ctr++) {
   1585       1.14     tacha 		/* I cannot confirm this is the right thing
   1586       1.14     tacha 		 * on BIG-ENDIAN machines
   1587       1.14     tacha 		 */
   1588       1.14     tacha 		data = BA1READ4(sc, offset+ctr*4);
   1589       1.14     tacha 		if (data != htole32(*(src+ctr))) {
   1590       1.14     tacha 			printf("0x%06x: 0x%08x(0x%08x)\n",
   1591       1.14     tacha 			       offset+ctr*4, data, *(src+ctr));
   1592       1.14     tacha 			*(src+ctr) = data;
   1593       1.14     tacha 			++err;
   1594       1.14     tacha 		}
   1595       1.14     tacha 	}
   1596       1.14     tacha 	return err;
   1597       1.14     tacha }
   1598       1.14     tacha 
   1599       1.35   thorpej static int
   1600       1.34      kent cs4280_check_images(struct cs428x_softc *sc)
   1601       1.14     tacha {
   1602       1.14     tacha 	int idx, err;
   1603       1.34      kent 	uint32_t offset;
   1604       1.14     tacha 
   1605       1.34      kent 	offset = 0;
   1606       1.14     tacha 	err = 0;
   1607       1.35   thorpej 	/*for (idx=0; idx < BA1_MEMORY_COUNT; ++idx)*/
   1608       1.14     tacha 	for (idx = 0; idx < 1; ++idx) {
   1609       1.14     tacha 		err = cs4280_checkimage(sc, &BA1Struct.map[offset],
   1610       1.14     tacha 				      BA1Struct.memory[idx].offset,
   1611       1.14     tacha 				      BA1Struct.memory[idx].size);
   1612       1.14     tacha 		if (err != 0) {
   1613       1.14     tacha 			printf("%s: check_image failed at %d\n",
   1614       1.14     tacha 			       sc->sc_dev.dv_xname, idx);
   1615       1.14     tacha 		}
   1616       1.34      kent 		offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
   1617       1.14     tacha 	}
   1618       1.14     tacha 	return err;
   1619        1.1  augustss }
   1620        1.1  augustss 
   1621       1.34      kent #endif	/* CS4280_DEBUG */
   1622