cs4280.c revision 1.38.4.1 1 1.38.4.1 gdamore /* $NetBSD: cs4280.c,v 1.38.4.1 2006/07/13 17:49:27 gdamore Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.2 augustss * Copyright (c) 1999, 2000 Tatoku Ogaito. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * Redistribution and use in source and binary forms, with or without
7 1.1 augustss * modification, are permitted provided that the following conditions
8 1.1 augustss * are met:
9 1.1 augustss * 1. Redistributions of source code must retain the above copyright
10 1.1 augustss * notice, this list of conditions and the following disclaimer.
11 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 augustss * notice, this list of conditions and the following disclaimer in the
13 1.1 augustss * documentation and/or other materials provided with the distribution.
14 1.1 augustss * 3. All advertising materials mentioning features or use of this software
15 1.1 augustss * must display the following acknowledgement:
16 1.1 augustss * This product includes software developed by Tatoku Ogaito
17 1.1 augustss * for the NetBSD Project.
18 1.1 augustss * 4. The name of the author may not be used to endorse or promote products
19 1.1 augustss * derived from this software without specific prior written permission
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 augustss * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 augustss * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 augustss * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 augustss * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 augustss * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.1 augustss * Cirrus Logic CS4280 (and maybe CS461x) driver.
35 1.1 augustss * Data sheets can be found
36 1.1 augustss * http://www.cirrus.com/ftp/pubs/4280.pdf
37 1.1 augustss * http://www.cirrus.com/ftp/pubs/4297.pdf
38 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.pdf
39 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/embedded_audio_spec.doc
40 1.6 augustss *
41 1.14 tacha * Note: CS4610/CS4611 + CS423x ISA codec should be worked with
42 1.6 augustss * wss* at pnpbios?
43 1.14 tacha * or
44 1.14 tacha * sb* at pnpbios?
45 1.14 tacha * Since I could not find any documents on handling ISA codec,
46 1.14 tacha * clcs does not support those chips.
47 1.1 augustss */
48 1.1 augustss
49 1.1 augustss /*
50 1.1 augustss * TODO
51 1.1 augustss * Joystick support
52 1.1 augustss */
53 1.18 lukem
54 1.18 lukem #include <sys/cdefs.h>
55 1.38.4.1 gdamore __KERNEL_RCSID(0, "$NetBSD: cs4280.c,v 1.38.4.1 2006/07/13 17:49:27 gdamore Exp $");
56 1.1 augustss
57 1.6 augustss #include "midi.h"
58 1.6 augustss
59 1.1 augustss #include <sys/param.h>
60 1.1 augustss #include <sys/systm.h>
61 1.1 augustss #include <sys/kernel.h>
62 1.1 augustss #include <sys/fcntl.h>
63 1.1 augustss #include <sys/malloc.h>
64 1.1 augustss #include <sys/device.h>
65 1.13 augustss #include <sys/proc.h>
66 1.1 augustss #include <sys/systm.h>
67 1.1 augustss
68 1.1 augustss #include <dev/pci/pcidevs.h>
69 1.1 augustss #include <dev/pci/pcivar.h>
70 1.1 augustss #include <dev/pci/cs4280reg.h>
71 1.1 augustss #include <dev/pci/cs4280_image.h>
72 1.14 tacha #include <dev/pci/cs428xreg.h>
73 1.1 augustss
74 1.1 augustss #include <sys/audioio.h>
75 1.1 augustss #include <dev/audio_if.h>
76 1.1 augustss #include <dev/midi_if.h>
77 1.1 augustss #include <dev/mulaw.h>
78 1.1 augustss #include <dev/auconv.h>
79 1.4 thorpej
80 1.4 thorpej #include <dev/ic/ac97reg.h>
81 1.3 thorpej #include <dev/ic/ac97var.h>
82 1.1 augustss
83 1.14 tacha #include <dev/pci/cs428x.h>
84 1.14 tacha
85 1.1 augustss #include <machine/bus.h>
86 1.37 dsl #include <sys/bswap.h>
87 1.1 augustss
88 1.1 augustss #define BA1READ4(sc, r) bus_space_read_4((sc)->ba1t, (sc)->ba1h, (r))
89 1.1 augustss #define BA1WRITE4(sc, r, x) bus_space_write_4((sc)->ba1t, (sc)->ba1h, (r), (x))
90 1.1 augustss
91 1.14 tacha /* IF functions for audio driver */
92 1.35 thorpej static int cs4280_match(struct device *, struct cfdata *, void *);
93 1.35 thorpej static void cs4280_attach(struct device *, struct device *, void *);
94 1.35 thorpej static int cs4280_intr(void *);
95 1.35 thorpej static int cs4280_query_encoding(void *, struct audio_encoding *);
96 1.35 thorpej static int cs4280_set_params(void *, int, int, audio_params_t *,
97 1.35 thorpej audio_params_t *, stream_filter_list_t *,
98 1.35 thorpej stream_filter_list_t *);
99 1.35 thorpej static int cs4280_halt_output(void *);
100 1.35 thorpej static int cs4280_halt_input(void *);
101 1.35 thorpej static int cs4280_getdev(void *, struct audio_device *);
102 1.35 thorpej static int cs4280_trigger_output(void *, void *, void *, int, void (*)(void *),
103 1.35 thorpej void *, const audio_params_t *);
104 1.35 thorpej static int cs4280_trigger_input(void *, void *, void *, int, void (*)(void *),
105 1.35 thorpej void *, const audio_params_t *);
106 1.38 jmcneill #if 0
107 1.35 thorpej static int cs4280_reset_codec(void *);
108 1.38 jmcneill #endif
109 1.38 jmcneill static enum ac97_host_flags cs4280_flags_codec(void *);
110 1.14 tacha
111 1.14 tacha /* For PowerHook */
112 1.35 thorpej static void cs4280_power(int, void *);
113 1.14 tacha
114 1.14 tacha /* Internal functions */
115 1.38 jmcneill static const struct cs4280_card_t * cs4280_identify_card(struct pci_attach_args *);
116 1.35 thorpej static void cs4280_set_adc_rate(struct cs428x_softc *, int );
117 1.35 thorpej static void cs4280_set_dac_rate(struct cs428x_softc *, int );
118 1.35 thorpej static int cs4280_download(struct cs428x_softc *, const uint32_t *, uint32_t,
119 1.35 thorpej uint32_t);
120 1.35 thorpej static int cs4280_download_image(struct cs428x_softc *);
121 1.35 thorpej static void cs4280_reset(void *);
122 1.35 thorpej static int cs4280_init(struct cs428x_softc *, int);
123 1.35 thorpej static void cs4280_clear_fifos(struct cs428x_softc *);
124 1.14 tacha
125 1.14 tacha #if CS4280_DEBUG > 10
126 1.14 tacha /* Thease two function is only for checking image loading is succeeded or not. */
127 1.35 thorpej static int cs4280_check_images(struct cs428x_softc *);
128 1.35 thorpej static int cs4280_checkimage(struct cs428x_softc *, uint32_t *, uint32_t,
129 1.35 thorpej uint32_t);
130 1.1 augustss #endif
131 1.1 augustss
132 1.38 jmcneill /* Special cards */
133 1.38 jmcneill struct cs4280_card_t
134 1.38 jmcneill {
135 1.38 jmcneill pcireg_t id;
136 1.38 jmcneill enum cs428x_flags flags;
137 1.38 jmcneill };
138 1.38 jmcneill
139 1.38 jmcneill #define _card(vend, prod, flags) \
140 1.38 jmcneill {PCI_ID_CODE(vend, prod), flags}
141 1.38 jmcneill
142 1.38 jmcneill static const struct cs4280_card_t cs4280_cards[] = {
143 1.38 jmcneill #if 0 /* untested, from ALSA driver */
144 1.38 jmcneill _card(PCI_VENDOR_MITAC, PCI_PRODUCT_MITAC_MI6020,
145 1.38 jmcneill CS428X_FLAG_INVAC97EAMP),
146 1.38 jmcneill #endif
147 1.38 jmcneill _card(PCI_VENDOR_TURTLE_BEACH, PCI_PRODUCT_TURTLE_BEACH_SANTA_CRUZ,
148 1.38 jmcneill CS428X_FLAG_INVAC97EAMP)
149 1.38 jmcneill };
150 1.38 jmcneill
151 1.38 jmcneill #undef _card
152 1.38 jmcneill
153 1.38 jmcneill #define CS4280_CARDS_SIZE (sizeof(cs4280_cards)/sizeof(cs4280_cards[0]))
154 1.38 jmcneill
155 1.35 thorpej static const struct audio_hw_if cs4280_hw_if = {
156 1.33 kent NULL, /* open */
157 1.33 kent NULL, /* close */
158 1.1 augustss NULL,
159 1.1 augustss cs4280_query_encoding,
160 1.1 augustss cs4280_set_params,
161 1.14 tacha cs428x_round_blocksize,
162 1.1 augustss NULL,
163 1.1 augustss NULL,
164 1.1 augustss NULL,
165 1.1 augustss NULL,
166 1.1 augustss NULL,
167 1.1 augustss cs4280_halt_output,
168 1.1 augustss cs4280_halt_input,
169 1.1 augustss NULL,
170 1.1 augustss cs4280_getdev,
171 1.1 augustss NULL,
172 1.14 tacha cs428x_mixer_set_port,
173 1.14 tacha cs428x_mixer_get_port,
174 1.14 tacha cs428x_query_devinfo,
175 1.14 tacha cs428x_malloc,
176 1.14 tacha cs428x_free,
177 1.14 tacha cs428x_round_buffersize,
178 1.14 tacha cs428x_mappage,
179 1.14 tacha cs428x_get_props,
180 1.1 augustss cs4280_trigger_output,
181 1.1 augustss cs4280_trigger_input,
182 1.17 augustss NULL,
183 1.1 augustss };
184 1.1 augustss
185 1.1 augustss #if NMIDI > 0
186 1.14 tacha /* Midi Interface */
187 1.35 thorpej static int cs4280_midi_open(void *, int, void (*)(void *, int),
188 1.34 kent void (*)(void *), void *);
189 1.35 thorpej static void cs4280_midi_close(void*);
190 1.35 thorpej static int cs4280_midi_output(void *, int);
191 1.35 thorpej static void cs4280_midi_getinfo(void *, struct midi_info *);
192 1.14 tacha
193 1.35 thorpej static const struct midi_hw_if cs4280_midi_hw_if = {
194 1.1 augustss cs4280_midi_open,
195 1.1 augustss cs4280_midi_close,
196 1.1 augustss cs4280_midi_output,
197 1.1 augustss cs4280_midi_getinfo,
198 1.1 augustss 0,
199 1.1 augustss };
200 1.1 augustss #endif
201 1.1 augustss
202 1.22 thorpej CFATTACH_DECL(clcs, sizeof(struct cs428x_softc),
203 1.23 thorpej cs4280_match, cs4280_attach, NULL, NULL);
204 1.1 augustss
205 1.35 thorpej static struct audio_device cs4280_device = {
206 1.1 augustss "CS4280",
207 1.1 augustss "",
208 1.1 augustss "cs4280"
209 1.1 augustss };
210 1.1 augustss
211 1.1 augustss
212 1.35 thorpej static int
213 1.34 kent cs4280_match(struct device *parent, struct cfdata *match, void *aux)
214 1.1 augustss {
215 1.34 kent struct pci_attach_args *pa;
216 1.34 kent
217 1.34 kent pa = (struct pci_attach_args *)aux;
218 1.1 augustss if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
219 1.14 tacha return 0;
220 1.1 augustss if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4280
221 1.1 augustss #if 0 /* I can't confirm */
222 1.1 augustss || PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4610
223 1.1 augustss #endif
224 1.6 augustss )
225 1.14 tacha return 1;
226 1.14 tacha return 0;
227 1.1 augustss }
228 1.1 augustss
229 1.35 thorpej static void
230 1.34 kent cs4280_attach(struct device *parent, struct device *self, void *aux)
231 1.34 kent {
232 1.34 kent struct cs428x_softc *sc;
233 1.34 kent struct pci_attach_args *pa;
234 1.34 kent pci_chipset_tag_t pc;
235 1.38 jmcneill const struct cs4280_card_t *cs_card;
236 1.1 augustss char const *intrstr;
237 1.1 augustss pci_intr_handle_t ih;
238 1.15 tacha pcireg_t reg;
239 1.1 augustss char devinfo[256];
240 1.34 kent uint32_t mem;
241 1.38.4.1 gdamore int error;
242 1.14 tacha
243 1.34 kent sc = (struct cs428x_softc *)self;
244 1.34 kent pa = (struct pci_attach_args *)aux;
245 1.34 kent pc = pa->pa_pc;
246 1.25 thorpej aprint_naive(": Audio controller\n");
247 1.25 thorpej
248 1.27 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
249 1.25 thorpej aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
250 1.25 thorpej PCI_REVISION(pa->pa_class));
251 1.1 augustss
252 1.38 jmcneill cs_card = cs4280_identify_card(pa);
253 1.38 jmcneill if (cs_card != NULL) {
254 1.38 jmcneill aprint_normal("%s: %s %s\n",sc->sc_dev.dv_xname,
255 1.38 jmcneill pci_findvendor(cs_card->id),
256 1.38 jmcneill pci_findproduct(cs_card->id));
257 1.38 jmcneill sc->sc_flags = cs_card->flags;
258 1.38 jmcneill } else {
259 1.38 jmcneill sc->sc_flags = CS428X_FLAG_NONE;
260 1.38 jmcneill }
261 1.38 jmcneill
262 1.1 augustss /* Map I/O register */
263 1.34 kent if (pci_mapreg_map(pa, PCI_BA0,
264 1.14 tacha PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
265 1.14 tacha &sc->ba0t, &sc->ba0h, NULL, NULL)) {
266 1.25 thorpej aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
267 1.1 augustss return;
268 1.1 augustss }
269 1.14 tacha if (pci_mapreg_map(pa, PCI_BA1,
270 1.14 tacha PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
271 1.14 tacha &sc->ba1t, &sc->ba1h, NULL, NULL)) {
272 1.25 thorpej aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
273 1.1 augustss return;
274 1.1 augustss }
275 1.1 augustss
276 1.1 augustss sc->sc_dmatag = pa->pa_dmat;
277 1.1 augustss
278 1.38.4.1 gdamore /* power up chip */
279 1.38.4.1 gdamore if ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
280 1.38.4.1 gdamore pci_activate_null)) && error != EOPNOTSUPP) {
281 1.38.4.1 gdamore aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
282 1.38.4.1 gdamore error);
283 1.38.4.1 gdamore return;
284 1.15 tacha }
285 1.15 tacha
286 1.1 augustss /* Enable the device (set bus master flag) */
287 1.15 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
288 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
289 1.15 tacha reg | PCI_COMMAND_MASTER_ENABLE);
290 1.1 augustss
291 1.1 augustss /* LATENCY_TIMER setting */
292 1.1 augustss mem = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
293 1.1 augustss if ( PCI_LATTIMER(mem) < 32 ) {
294 1.1 augustss mem &= 0xffff00ff;
295 1.1 augustss mem |= 0x00002000;
296 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, mem);
297 1.1 augustss }
298 1.34 kent
299 1.1 augustss /* Map and establish the interrupt. */
300 1.9 sommerfe if (pci_intr_map(pa, &ih)) {
301 1.25 thorpej aprint_error("%s: couldn't map interrupt\n",
302 1.25 thorpej sc->sc_dev.dv_xname);
303 1.1 augustss return;
304 1.1 augustss }
305 1.1 augustss intrstr = pci_intr_string(pc, ih);
306 1.1 augustss
307 1.1 augustss sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4280_intr, sc);
308 1.1 augustss if (sc->sc_ih == NULL) {
309 1.25 thorpej aprint_error("%s: couldn't establish interrupt",
310 1.25 thorpej sc->sc_dev.dv_xname);
311 1.1 augustss if (intrstr != NULL)
312 1.25 thorpej aprint_normal(" at %s", intrstr);
313 1.25 thorpej aprint_normal("\n");
314 1.1 augustss return;
315 1.1 augustss }
316 1.25 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
317 1.1 augustss
318 1.1 augustss /* Initialization */
319 1.2 augustss if(cs4280_init(sc, 1) != 0)
320 1.2 augustss return;
321 1.1 augustss
322 1.14 tacha sc->type = TYPE_CS4280;
323 1.14 tacha sc->halt_input = cs4280_halt_input;
324 1.14 tacha sc->halt_output = cs4280_halt_output;
325 1.14 tacha
326 1.14 tacha /* setup buffer related parameters */
327 1.14 tacha sc->dma_size = CS4280_DCHUNK;
328 1.14 tacha sc->dma_align = CS4280_DALIGN;
329 1.14 tacha sc->hw_blocksize = CS4280_ICHUNK;
330 1.14 tacha
331 1.14 tacha /* AC 97 attachment */
332 1.1 augustss sc->host_if.arg = sc;
333 1.14 tacha sc->host_if.attach = cs428x_attach_codec;
334 1.14 tacha sc->host_if.read = cs428x_read_codec;
335 1.14 tacha sc->host_if.write = cs428x_write_codec;
336 1.38 jmcneill #if 0
337 1.1 augustss sc->host_if.reset = cs4280_reset_codec;
338 1.38 jmcneill #else
339 1.38 jmcneill sc->host_if.reset = NULL;
340 1.38 jmcneill #endif
341 1.38 jmcneill sc->host_if.flags = cs4280_flags_codec;
342 1.33 kent if (ac97_attach(&sc->host_if, self) != 0) {
343 1.25 thorpej aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
344 1.1 augustss return;
345 1.1 augustss }
346 1.1 augustss
347 1.1 augustss audio_attach_mi(&cs4280_hw_if, sc, &sc->sc_dev);
348 1.2 augustss
349 1.1 augustss #if NMIDI > 0
350 1.1 augustss midi_attach_mi(&cs4280_midi_hw_if, sc, &sc->sc_dev);
351 1.1 augustss #endif
352 1.14 tacha
353 1.1 augustss sc->sc_suspend = PWR_RESUME;
354 1.1 augustss sc->sc_powerhook = powerhook_establish(cs4280_power, sc);
355 1.1 augustss }
356 1.1 augustss
357 1.14 tacha /* Interrupt handling function */
358 1.35 thorpej static int
359 1.34 kent cs4280_intr(void *p)
360 1.1 augustss {
361 1.1 augustss /*
362 1.1 augustss * XXX
363 1.1 augustss *
364 1.26 wiz * Since CS4280 has only 4kB DMA buffer and
365 1.1 augustss * interrupt occurs every 2kB block, I create dummy buffer
366 1.26 wiz * which returns to audio driver and actual DMA buffer
367 1.1 augustss * using in DMA transfer.
368 1.1 augustss *
369 1.1 augustss *
370 1.1 augustss * ring buffer in audio.c is pointed by BUFADDR
371 1.1 augustss * <------ ring buffer size == 64kB ------>
372 1.34 kent * <-----> blksize == 2048*(sc->sc_[pr]count) kB
373 1.1 augustss * |= = = =|= = = =|= = = =|= = = =|= = = =|
374 1.1 augustss * | | | | | | <- call audio_intp every
375 1.1 augustss * sc->sc_[pr]_count time.
376 1.1 augustss *
377 1.26 wiz * actual DMA buffer is pointed by KERNADDR
378 1.26 wiz * <-> DMA buffer size = 4kB
379 1.1 augustss * |= =|
380 1.1 augustss *
381 1.1 augustss *
382 1.1 augustss */
383 1.34 kent struct cs428x_softc *sc;
384 1.34 kent uint32_t intr, mem;
385 1.1 augustss char * empty_dma;
386 1.34 kent int handled;
387 1.1 augustss
388 1.34 kent sc = p;
389 1.34 kent handled = 0;
390 1.7 augustss /* grab interrupt register then clear it */
391 1.1 augustss intr = BA0READ4(sc, CS4280_HISR);
392 1.7 augustss BA0WRITE4(sc, CS4280_HICR, HICR_CHGM | HICR_IEV);
393 1.7 augustss
394 1.38 jmcneill /* not for us ? */
395 1.38 jmcneill if ((intr & HISR_INTENA) == 0)
396 1.38 jmcneill return 0;
397 1.38 jmcneill
398 1.1 augustss /* Playback Interrupt */
399 1.1 augustss if (intr & HISR_PINT) {
400 1.10 perry handled = 1;
401 1.1 augustss mem = BA1READ4(sc, CS4280_PFIE);
402 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, (mem & ~PFIE_PI_MASK) | PFIE_PI_DISABLE);
403 1.28 mycroft if (sc->sc_prun) {
404 1.1 augustss if ((sc->sc_pi%sc->sc_pcount) == 0)
405 1.1 augustss sc->sc_pintr(sc->sc_parg);
406 1.38 jmcneill /* copy buffer */
407 1.38 jmcneill ++sc->sc_pi;
408 1.38 jmcneill empty_dma = sc->sc_pdma->addr;
409 1.38 jmcneill if (sc->sc_pi&1)
410 1.38 jmcneill empty_dma += sc->hw_blocksize;
411 1.38 jmcneill memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
412 1.38 jmcneill sc->sc_pn += sc->hw_blocksize;
413 1.38 jmcneill if (sc->sc_pn >= sc->sc_pe)
414 1.38 jmcneill sc->sc_pn = sc->sc_ps;
415 1.1 augustss } else {
416 1.38 jmcneill printf("%s: unexpected play intr\n",
417 1.38 jmcneill sc->sc_dev.dv_xname);
418 1.1 augustss }
419 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, mem);
420 1.1 augustss }
421 1.1 augustss /* Capture Interrupt */
422 1.1 augustss if (intr & HISR_CINT) {
423 1.1 augustss int i;
424 1.1 augustss int16_t rdata;
425 1.34 kent
426 1.10 perry handled = 1;
427 1.1 augustss mem = BA1READ4(sc, CS4280_CIE);
428 1.1 augustss BA1WRITE4(sc, CS4280_CIE, (mem & ~CIE_CI_MASK) | CIE_CI_DISABLE);
429 1.38 jmcneill
430 1.38 jmcneill if (sc->sc_rrun) {
431 1.38 jmcneill ++sc->sc_ri;
432 1.38 jmcneill empty_dma = sc->sc_rdma->addr;
433 1.38 jmcneill if ((sc->sc_ri&1) == 0)
434 1.38 jmcneill empty_dma += sc->hw_blocksize;
435 1.38 jmcneill
436 1.38 jmcneill /*
437 1.38 jmcneill * XXX
438 1.38 jmcneill * I think this audio data conversion should be
439 1.38 jmcneill * happend in upper layer, but I put this here
440 1.38 jmcneill * since there is no conversion function available.
441 1.38 jmcneill */
442 1.38 jmcneill switch(sc->sc_rparam) {
443 1.38 jmcneill case CF_16BIT_STEREO:
444 1.38 jmcneill /* just copy it */
445 1.38 jmcneill memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
446 1.38 jmcneill sc->sc_rn += sc->hw_blocksize;
447 1.38 jmcneill break;
448 1.38 jmcneill case CF_16BIT_MONO:
449 1.38 jmcneill for (i = 0; i < 512; i++) {
450 1.38 jmcneill rdata = *((int16_t *)empty_dma)>>1;
451 1.38 jmcneill empty_dma += 2;
452 1.38 jmcneill rdata += *((int16_t *)empty_dma)>>1;
453 1.38 jmcneill empty_dma += 2;
454 1.38 jmcneill *((int16_t *)sc->sc_rn) = rdata;
455 1.38 jmcneill sc->sc_rn += 2;
456 1.38 jmcneill }
457 1.38 jmcneill break;
458 1.38 jmcneill case CF_8BIT_STEREO:
459 1.38 jmcneill for (i = 0; i < 512; i++) {
460 1.38 jmcneill rdata = *((int16_t*)empty_dma);
461 1.38 jmcneill empty_dma += 2;
462 1.38 jmcneill *sc->sc_rn++ = rdata >> 8;
463 1.38 jmcneill rdata = *((int16_t*)empty_dma);
464 1.38 jmcneill empty_dma += 2;
465 1.38 jmcneill *sc->sc_rn++ = rdata >> 8;
466 1.38 jmcneill }
467 1.38 jmcneill break;
468 1.38 jmcneill case CF_8BIT_MONO:
469 1.38 jmcneill for (i = 0; i < 512; i++) {
470 1.38 jmcneill rdata = *((int16_t*)empty_dma) >>1;
471 1.38 jmcneill empty_dma += 2;
472 1.38 jmcneill rdata += *((int16_t*)empty_dma) >>1;
473 1.38 jmcneill empty_dma += 2;
474 1.38 jmcneill *sc->sc_rn++ = rdata >>8;
475 1.38 jmcneill }
476 1.38 jmcneill break;
477 1.38 jmcneill default:
478 1.38 jmcneill /* Should not reach here */
479 1.38 jmcneill printf("%s: unknown sc->sc_rparam: %d\n",
480 1.38 jmcneill sc->sc_dev.dv_xname, sc->sc_rparam);
481 1.1 augustss }
482 1.38 jmcneill if (sc->sc_rn >= sc->sc_re)
483 1.38 jmcneill sc->sc_rn = sc->sc_rs;
484 1.1 augustss }
485 1.1 augustss BA1WRITE4(sc, CS4280_CIE, mem);
486 1.38 jmcneill
487 1.28 mycroft if (sc->sc_rrun) {
488 1.1 augustss if ((sc->sc_ri%(sc->sc_rcount)) == 0)
489 1.1 augustss sc->sc_rintr(sc->sc_rarg);
490 1.1 augustss } else {
491 1.38 jmcneill printf("%s: unexpected record intr\n",
492 1.38 jmcneill sc->sc_dev.dv_xname);
493 1.1 augustss }
494 1.1 augustss }
495 1.1 augustss
496 1.1 augustss #if NMIDI > 0
497 1.1 augustss /* Midi port Interrupt */
498 1.1 augustss if (intr & HISR_MIDI) {
499 1.2 augustss int data;
500 1.2 augustss
501 1.10 perry handled = 1;
502 1.34 kent DPRINTF(("i: %d: ",
503 1.2 augustss BA0READ4(sc, CS4280_MIDSR)));
504 1.2 augustss /* Read the received data */
505 1.2 augustss while ((sc->sc_iintr != NULL) &&
506 1.2 augustss ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_RBE) == 0)) {
507 1.2 augustss data = BA0READ4(sc, CS4280_MIDRP) & MIDRP_MASK;
508 1.2 augustss DPRINTF(("r:%x\n",data));
509 1.2 augustss sc->sc_iintr(sc->sc_arg, data);
510 1.2 augustss }
511 1.34 kent
512 1.2 augustss /* Write the data */
513 1.2 augustss #if 1
514 1.2 augustss /* XXX:
515 1.2 augustss * It seems "Transmit Buffer Full" never activate until EOI
516 1.2 augustss * is deliverd. Shall I throw EOI top of this routine ?
517 1.2 augustss */
518 1.2 augustss if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
519 1.2 augustss DPRINTF(("w: "));
520 1.2 augustss if (sc->sc_ointr != NULL)
521 1.2 augustss sc->sc_ointr(sc->sc_arg);
522 1.2 augustss }
523 1.2 augustss #else
524 1.34 kent while ((sc->sc_ointr != NULL) &&
525 1.2 augustss ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0)) {
526 1.2 augustss DPRINTF(("w: "));
527 1.2 augustss sc->sc_ointr(sc->sc_arg);
528 1.2 augustss }
529 1.2 augustss #endif
530 1.2 augustss DPRINTF(("\n"));
531 1.1 augustss }
532 1.1 augustss #endif
533 1.7 augustss
534 1.14 tacha return handled;
535 1.1 augustss }
536 1.1 augustss
537 1.35 thorpej static int
538 1.34 kent cs4280_query_encoding(void *addr, struct audio_encoding *fp)
539 1.1 augustss {
540 1.14 tacha switch (fp->index) {
541 1.14 tacha case 0:
542 1.14 tacha strcpy(fp->name, AudioEulinear);
543 1.14 tacha fp->encoding = AUDIO_ENCODING_ULINEAR;
544 1.14 tacha fp->precision = 8;
545 1.14 tacha fp->flags = 0;
546 1.1 augustss break;
547 1.1 augustss case 1:
548 1.1 augustss strcpy(fp->name, AudioEmulaw);
549 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
550 1.1 augustss fp->precision = 8;
551 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
552 1.1 augustss break;
553 1.1 augustss case 2:
554 1.1 augustss strcpy(fp->name, AudioEalaw);
555 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
556 1.1 augustss fp->precision = 8;
557 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
558 1.1 augustss break;
559 1.1 augustss case 3:
560 1.1 augustss strcpy(fp->name, AudioEslinear);
561 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
562 1.1 augustss fp->precision = 8;
563 1.1 augustss fp->flags = 0;
564 1.1 augustss break;
565 1.1 augustss case 4:
566 1.1 augustss strcpy(fp->name, AudioEslinear_le);
567 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
568 1.1 augustss fp->precision = 16;
569 1.1 augustss fp->flags = 0;
570 1.1 augustss break;
571 1.1 augustss case 5:
572 1.1 augustss strcpy(fp->name, AudioEulinear_le);
573 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
574 1.1 augustss fp->precision = 16;
575 1.1 augustss fp->flags = 0;
576 1.1 augustss break;
577 1.1 augustss case 6:
578 1.1 augustss strcpy(fp->name, AudioEslinear_be);
579 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
580 1.1 augustss fp->precision = 16;
581 1.1 augustss fp->flags = 0;
582 1.1 augustss break;
583 1.1 augustss case 7:
584 1.1 augustss strcpy(fp->name, AudioEulinear_be);
585 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
586 1.1 augustss fp->precision = 16;
587 1.1 augustss fp->flags = 0;
588 1.1 augustss break;
589 1.1 augustss default:
590 1.14 tacha return EINVAL;
591 1.1 augustss }
592 1.14 tacha return 0;
593 1.1 augustss }
594 1.1 augustss
595 1.35 thorpej static int
596 1.33 kent cs4280_set_params(void *addr, int setmode, int usemode,
597 1.33 kent audio_params_t *play, audio_params_t *rec,
598 1.33 kent stream_filter_list_t *pfil, stream_filter_list_t *rfil)
599 1.1 augustss {
600 1.33 kent audio_params_t hw;
601 1.34 kent struct cs428x_softc *sc;
602 1.1 augustss struct audio_params *p;
603 1.33 kent stream_filter_list_t *fil;
604 1.1 augustss int mode;
605 1.1 augustss
606 1.34 kent sc = addr;
607 1.1 augustss for (mode = AUMODE_RECORD; mode != -1;
608 1.1 augustss mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1 ) {
609 1.1 augustss if ((setmode & mode) == 0)
610 1.1 augustss continue;
611 1.33 kent
612 1.1 augustss p = mode == AUMODE_PLAY ? play : rec;
613 1.33 kent
614 1.1 augustss if (p == play) {
615 1.1 augustss DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
616 1.1 augustss p->sample_rate, p->precision, p->channels));
617 1.1 augustss /* play back data format may be 8- or 16-bit and
618 1.1 augustss * either stereo or mono.
619 1.34 kent * playback rate may range from 8000Hz to 48000Hz
620 1.1 augustss */
621 1.1 augustss if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
622 1.1 augustss (p->precision != 8 && p->precision != 16) ||
623 1.1 augustss (p->channels != 1 && p->channels != 2) ) {
624 1.14 tacha return EINVAL;
625 1.1 augustss }
626 1.1 augustss } else {
627 1.1 augustss DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
628 1.1 augustss p->sample_rate, p->precision, p->channels));
629 1.1 augustss /* capture data format must be 16bit stereo
630 1.1 augustss * and sample rate range from 11025Hz to 48000Hz.
631 1.1 augustss *
632 1.1 augustss * XXX: it looks like to work with 8000Hz,
633 1.1 augustss * although data sheets say lower limit is
634 1.1 augustss * 11025 Hz.
635 1.1 augustss */
636 1.1 augustss
637 1.1 augustss if (p->sample_rate < 8000 || p->sample_rate > 48000 ||
638 1.1 augustss (p->precision != 8 && p->precision != 16) ||
639 1.1 augustss (p->channels != 1 && p->channels != 2) ) {
640 1.14 tacha return EINVAL;
641 1.1 augustss }
642 1.1 augustss }
643 1.33 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
644 1.33 kent hw = *p;
645 1.33 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
646 1.1 augustss
647 1.1 augustss /* capturing data is slinear */
648 1.1 augustss switch (p->encoding) {
649 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
650 1.33 kent if (mode == AUMODE_RECORD && p->precision == 16) {
651 1.33 kent fil->append(fil, swap_bytes, &hw);
652 1.1 augustss }
653 1.1 augustss break;
654 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
655 1.1 augustss break;
656 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
657 1.1 augustss if (mode == AUMODE_RECORD) {
658 1.33 kent fil->append(fil, p->precision == 16
659 1.33 kent ? swap_bytes_change_sign16
660 1.33 kent : change_sign8, &hw);
661 1.1 augustss }
662 1.1 augustss break;
663 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
664 1.1 augustss if (mode == AUMODE_RECORD) {
665 1.33 kent fil->append(fil, p->precision == 16
666 1.33 kent ? change_sign16 : change_sign8,
667 1.33 kent &hw);
668 1.1 augustss }
669 1.1 augustss break;
670 1.1 augustss case AUDIO_ENCODING_ULAW:
671 1.1 augustss if (mode == AUMODE_PLAY) {
672 1.33 kent hw.precision = 16;
673 1.33 kent hw.validbits = 16;
674 1.33 kent fil->append(fil, mulaw_to_linear16, &hw);
675 1.1 augustss } else {
676 1.33 kent fil->append(fil, linear8_to_mulaw, &hw);
677 1.1 augustss }
678 1.1 augustss break;
679 1.1 augustss case AUDIO_ENCODING_ALAW:
680 1.1 augustss if (mode == AUMODE_PLAY) {
681 1.33 kent hw.precision = 16;
682 1.33 kent hw.validbits = 16;
683 1.33 kent fil->append(fil, alaw_to_linear16, &hw);
684 1.1 augustss } else {
685 1.33 kent fil->append(fil, linear8_to_alaw, &hw);
686 1.1 augustss }
687 1.1 augustss break;
688 1.1 augustss default:
689 1.14 tacha return EINVAL;
690 1.1 augustss }
691 1.1 augustss }
692 1.1 augustss
693 1.1 augustss /* set sample rate */
694 1.1 augustss cs4280_set_dac_rate(sc, play->sample_rate);
695 1.1 augustss cs4280_set_adc_rate(sc, rec->sample_rate);
696 1.14 tacha return 0;
697 1.1 augustss }
698 1.1 augustss
699 1.35 thorpej static int
700 1.34 kent cs4280_halt_output(void *addr)
701 1.1 augustss {
702 1.34 kent struct cs428x_softc *sc;
703 1.34 kent uint32_t mem;
704 1.33 kent
705 1.34 kent sc = addr;
706 1.1 augustss mem = BA1READ4(sc, CS4280_PCTL);
707 1.1 augustss BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
708 1.1 augustss sc->sc_prun = 0;
709 1.14 tacha return 0;
710 1.1 augustss }
711 1.1 augustss
712 1.35 thorpej static int
713 1.34 kent cs4280_halt_input(void *addr)
714 1.1 augustss {
715 1.34 kent struct cs428x_softc *sc;
716 1.34 kent uint32_t mem;
717 1.1 augustss
718 1.34 kent sc = addr;
719 1.1 augustss mem = BA1READ4(sc, CS4280_CCTL);
720 1.1 augustss BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
721 1.1 augustss sc->sc_rrun = 0;
722 1.14 tacha return 0;
723 1.1 augustss }
724 1.1 augustss
725 1.35 thorpej static int
726 1.34 kent cs4280_getdev(void *addr, struct audio_device *retp)
727 1.1 augustss {
728 1.34 kent
729 1.1 augustss *retp = cs4280_device;
730 1.14 tacha return 0;
731 1.1 augustss }
732 1.1 augustss
733 1.35 thorpej static int
734 1.34 kent cs4280_trigger_output(void *addr, void *start, void *end, int blksize,
735 1.34 kent void (*intr)(void *), void *arg,
736 1.34 kent const audio_params_t *param)
737 1.1 augustss {
738 1.34 kent struct cs428x_softc *sc;
739 1.34 kent uint32_t pfie, pctl, pdtc;
740 1.14 tacha struct cs428x_dma *p;
741 1.33 kent
742 1.34 kent sc = addr;
743 1.14 tacha #ifdef DIAGNOSTIC
744 1.14 tacha if (sc->sc_prun)
745 1.14 tacha printf("cs4280_trigger_output: already running\n");
746 1.16 tacha #endif
747 1.14 tacha sc->sc_prun = 1;
748 1.1 augustss
749 1.14 tacha DPRINTF(("cs4280_trigger_output: sc=%p start=%p end=%p "
750 1.14 tacha "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
751 1.14 tacha sc->sc_pintr = intr;
752 1.14 tacha sc->sc_parg = arg;
753 1.1 augustss
754 1.14 tacha /* stop playback DMA */
755 1.14 tacha BA1WRITE4(sc, CS4280_PCTL, BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK);
756 1.1 augustss
757 1.14 tacha /* setup PDTC */
758 1.14 tacha pdtc = BA1READ4(sc, CS4280_PDTC);
759 1.14 tacha pdtc &= ~PDTC_MASK;
760 1.14 tacha pdtc |= CS4280_MK_PDTC(param->precision * param->channels);
761 1.14 tacha BA1WRITE4(sc, CS4280_PDTC, pdtc);
762 1.33 kent
763 1.33 kent DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
764 1.33 kent param->precision, param->channels, param->encoding));
765 1.14 tacha for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
766 1.34 kent continue;
767 1.14 tacha if (p == NULL) {
768 1.14 tacha printf("cs4280_trigger_output: bad addr %p\n", start);
769 1.14 tacha return EINVAL;
770 1.14 tacha }
771 1.14 tacha if (DMAADDR(p) % sc->dma_align != 0 ) {
772 1.14 tacha printf("cs4280_trigger_output: DMAADDR(p)=0x%lx does not start"
773 1.20 augustss "4kB align\n", (ulong)DMAADDR(p));
774 1.14 tacha return EINVAL;
775 1.14 tacha }
776 1.14 tacha
777 1.14 tacha sc->sc_pcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
778 1.14 tacha sc->sc_ps = (char *)start;
779 1.14 tacha sc->sc_pe = (char *)end;
780 1.14 tacha sc->sc_pdma = p;
781 1.14 tacha sc->sc_pbuf = KERNADDR(p);
782 1.14 tacha sc->sc_pi = 0;
783 1.14 tacha sc->sc_pn = sc->sc_ps;
784 1.14 tacha if (blksize >= sc->dma_size) {
785 1.14 tacha sc->sc_pn = sc->sc_ps + sc->dma_size;
786 1.14 tacha memcpy(sc->sc_pbuf, start, sc->dma_size);
787 1.14 tacha ++sc->sc_pi;
788 1.14 tacha } else {
789 1.14 tacha sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
790 1.14 tacha memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
791 1.14 tacha }
792 1.14 tacha
793 1.26 wiz /* initiate playback DMA */
794 1.14 tacha BA1WRITE4(sc, CS4280_PBA, DMAADDR(p));
795 1.14 tacha
796 1.14 tacha /* set PFIE */
797 1.14 tacha pfie = BA1READ4(sc, CS4280_PFIE) & ~PFIE_MASK;
798 1.14 tacha
799 1.33 kent if (param->precision == 8)
800 1.14 tacha pfie |= PFIE_8BIT;
801 1.14 tacha if (param->channels == 1)
802 1.14 tacha pfie |= PFIE_MONO;
803 1.14 tacha
804 1.14 tacha if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
805 1.14 tacha param->encoding == AUDIO_ENCODING_SLINEAR_BE)
806 1.14 tacha pfie |= PFIE_SWAPPED;
807 1.14 tacha if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
808 1.14 tacha param->encoding == AUDIO_ENCODING_ULINEAR_LE)
809 1.14 tacha pfie |= PFIE_UNSIGNED;
810 1.14 tacha
811 1.14 tacha BA1WRITE4(sc, CS4280_PFIE, pfie | PFIE_PI_ENABLE);
812 1.14 tacha
813 1.16 tacha sc->sc_prate = param->sample_rate;
814 1.14 tacha cs4280_set_dac_rate(sc, param->sample_rate);
815 1.14 tacha
816 1.14 tacha pctl = BA1READ4(sc, CS4280_PCTL) & ~PCTL_MASK;
817 1.14 tacha pctl |= sc->pctl;
818 1.14 tacha BA1WRITE4(sc, CS4280_PCTL, pctl);
819 1.14 tacha return 0;
820 1.14 tacha }
821 1.1 augustss
822 1.35 thorpej static int
823 1.34 kent cs4280_trigger_input(void *addr, void *start, void *end, int blksize,
824 1.34 kent void (*intr)(void *), void *arg,
825 1.34 kent const audio_params_t *param)
826 1.14 tacha {
827 1.34 kent struct cs428x_softc *sc;
828 1.34 kent uint32_t cctl, cie;
829 1.14 tacha struct cs428x_dma *p;
830 1.33 kent
831 1.34 kent sc = addr;
832 1.14 tacha #ifdef DIAGNOSTIC
833 1.14 tacha if (sc->sc_rrun)
834 1.14 tacha printf("cs4280_trigger_input: already running\n");
835 1.16 tacha #endif
836 1.14 tacha sc->sc_rrun = 1;
837 1.16 tacha
838 1.14 tacha DPRINTF(("cs4280_trigger_input: sc=%p start=%p end=%p "
839 1.14 tacha "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
840 1.14 tacha sc->sc_rintr = intr;
841 1.14 tacha sc->sc_rarg = arg;
842 1.14 tacha
843 1.14 tacha /* stop capture DMA */
844 1.14 tacha BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
845 1.33 kent
846 1.14 tacha for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
847 1.34 kent continue;
848 1.14 tacha if (p == NULL) {
849 1.14 tacha printf("cs4280_trigger_input: bad addr %p\n", start);
850 1.14 tacha return EINVAL;
851 1.14 tacha }
852 1.14 tacha if (DMAADDR(p) % sc->dma_align != 0) {
853 1.14 tacha printf("cs4280_trigger_input: DMAADDR(p)=0x%lx does not start"
854 1.20 augustss "4kB align\n", (ulong)DMAADDR(p));
855 1.14 tacha return EINVAL;
856 1.14 tacha }
857 1.14 tacha
858 1.14 tacha sc->sc_rcount = blksize / sc->hw_blocksize; /* sc->hw_blocksize is fixed hardware blksize*/
859 1.14 tacha sc->sc_rs = (char *)start;
860 1.14 tacha sc->sc_re = (char *)end;
861 1.14 tacha sc->sc_rdma = p;
862 1.14 tacha sc->sc_rbuf = KERNADDR(p);
863 1.14 tacha sc->sc_ri = 0;
864 1.14 tacha sc->sc_rn = sc->sc_rs;
865 1.14 tacha
866 1.26 wiz /* initiate capture DMA */
867 1.14 tacha BA1WRITE4(sc, CS4280_CBA, DMAADDR(p));
868 1.14 tacha
869 1.14 tacha /* setup format information for internal converter */
870 1.14 tacha sc->sc_rparam = 0;
871 1.14 tacha if (param->precision == 8) {
872 1.14 tacha sc->sc_rparam += CF_8BIT;
873 1.14 tacha sc->sc_rcount <<= 1;
874 1.14 tacha }
875 1.14 tacha if (param->channels == 1) {
876 1.14 tacha sc->sc_rparam += CF_MONO;
877 1.14 tacha sc->sc_rcount <<= 1;
878 1.14 tacha }
879 1.14 tacha
880 1.14 tacha /* set CIE */
881 1.14 tacha cie = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
882 1.14 tacha BA1WRITE4(sc, CS4280_CIE, cie | CIE_CI_ENABLE);
883 1.14 tacha
884 1.16 tacha sc->sc_rrate = param->sample_rate;
885 1.14 tacha cs4280_set_adc_rate(sc, param->sample_rate);
886 1.14 tacha
887 1.14 tacha cctl = BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK;
888 1.14 tacha cctl |= sc->cctl;
889 1.14 tacha BA1WRITE4(sc, CS4280_CCTL, cctl);
890 1.14 tacha return 0;
891 1.1 augustss }
892 1.1 augustss
893 1.14 tacha /* Power Hook */
894 1.35 thorpej static void
895 1.34 kent cs4280_power(int why, void *v)
896 1.34 kent {
897 1.34 kent static uint32_t pctl = 0, pba = 0, pfie = 0, pdtc = 0;
898 1.34 kent static uint32_t cctl = 0, cba = 0, cie = 0;
899 1.34 kent struct cs428x_softc *sc;
900 1.14 tacha
901 1.34 kent sc = (struct cs428x_softc *)v;
902 1.34 kent DPRINTF(("%s: cs4280_power why=%d\n", sc->sc_dev.dv_xname, why));
903 1.14 tacha switch (why) {
904 1.14 tacha case PWR_SUSPEND:
905 1.14 tacha case PWR_STANDBY:
906 1.14 tacha sc->sc_suspend = why;
907 1.14 tacha
908 1.16 tacha /* save current playback status */
909 1.34 kent if (sc->sc_prun) {
910 1.16 tacha pctl = BA1READ4(sc, CS4280_PCTL);
911 1.16 tacha pfie = BA1READ4(sc, CS4280_PFIE);
912 1.16 tacha pba = BA1READ4(sc, CS4280_PBA);
913 1.16 tacha pdtc = BA1READ4(sc, CS4280_PDTC);
914 1.16 tacha DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
915 1.16 tacha pctl, pfie, pba, pdtc));
916 1.16 tacha }
917 1.16 tacha
918 1.16 tacha /* save current capture status */
919 1.34 kent if (sc->sc_rrun) {
920 1.16 tacha cctl = BA1READ4(sc, CS4280_CCTL);
921 1.16 tacha cie = BA1READ4(sc, CS4280_CIE);
922 1.16 tacha cba = BA1READ4(sc, CS4280_CBA);
923 1.16 tacha DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
924 1.16 tacha cctl, cie, cba));
925 1.16 tacha }
926 1.16 tacha
927 1.16 tacha /* Stop DMA */
928 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, pctl & ~PCTL_MASK);
929 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, BA1READ4(sc, CS4280_CCTL) & ~CCTL_MASK);
930 1.14 tacha break;
931 1.14 tacha case PWR_RESUME:
932 1.14 tacha if (sc->sc_suspend == PWR_RESUME) {
933 1.14 tacha printf("cs4280_power: odd, resume without suspend.\n");
934 1.14 tacha sc->sc_suspend = why;
935 1.14 tacha return;
936 1.14 tacha }
937 1.14 tacha sc->sc_suspend = why;
938 1.14 tacha cs4280_init(sc, 0);
939 1.38 jmcneill #if 0
940 1.14 tacha cs4280_reset_codec(sc);
941 1.38 jmcneill #endif
942 1.16 tacha /* restore ac97 registers */
943 1.14 tacha (*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
944 1.16 tacha
945 1.16 tacha /* restore DMA related status */
946 1.16 tacha if(sc->sc_prun) {
947 1.16 tacha DPRINTF(("pctl=0x%08x pfie=0x%08x pba=0x%08x pdtc=0x%08x\n",
948 1.16 tacha pctl, pfie, pba, pdtc));
949 1.16 tacha cs4280_set_dac_rate(sc, sc->sc_prate);
950 1.16 tacha BA1WRITE4(sc, CS4280_PDTC, pdtc);
951 1.16 tacha BA1WRITE4(sc, CS4280_PBA, pba);
952 1.16 tacha BA1WRITE4(sc, CS4280_PFIE, pfie);
953 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, pctl);
954 1.16 tacha }
955 1.16 tacha
956 1.16 tacha if (sc->sc_rrun) {
957 1.16 tacha DPRINTF(("cctl=0x%08x cie=0x%08x cba=0x%08x\n",
958 1.16 tacha cctl, cie, cba));
959 1.16 tacha cs4280_set_adc_rate(sc, sc->sc_rrate);
960 1.16 tacha BA1WRITE4(sc, CS4280_CBA, cba);
961 1.16 tacha BA1WRITE4(sc, CS4280_CIE, cie);
962 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, cctl);
963 1.16 tacha }
964 1.14 tacha break;
965 1.14 tacha case PWR_SOFTSUSPEND:
966 1.14 tacha case PWR_SOFTSTANDBY:
967 1.14 tacha case PWR_SOFTRESUME:
968 1.14 tacha break;
969 1.1 augustss }
970 1.14 tacha }
971 1.14 tacha
972 1.38 jmcneill #if 0 /* XXX buggy and not required */
973 1.14 tacha /* control AC97 codec */
974 1.35 thorpej static int
975 1.14 tacha cs4280_reset_codec(void *addr)
976 1.14 tacha {
977 1.14 tacha struct cs428x_softc *sc;
978 1.14 tacha int n;
979 1.14 tacha
980 1.14 tacha sc = addr;
981 1.14 tacha
982 1.14 tacha /* Reset codec */
983 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
984 1.14 tacha delay(100); /* delay 100us */
985 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
986 1.14 tacha
987 1.34 kent /*
988 1.14 tacha * It looks like we do the following procedure, too
989 1.14 tacha */
990 1.14 tacha
991 1.14 tacha /* Enable AC-link sync generation */
992 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
993 1.14 tacha delay(50*1000); /* XXX delay 50ms */
994 1.34 kent
995 1.14 tacha /* Assert valid frame signal */
996 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
997 1.14 tacha
998 1.14 tacha /* Wait for valid AC97 input slot */
999 1.14 tacha n = 0;
1000 1.14 tacha while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
1001 1.14 tacha (ACISV_ISV3 | ACISV_ISV4)) {
1002 1.14 tacha delay(1000);
1003 1.14 tacha if (++n > 1000) {
1004 1.14 tacha printf("reset_codec: AC97 inputs slot ready timeout\n");
1005 1.30 kent return ETIMEDOUT;
1006 1.14 tacha }
1007 1.14 tacha }
1008 1.38 jmcneill
1009 1.38 jmcneill return 0;
1010 1.38 jmcneill }
1011 1.38 jmcneill #endif
1012 1.38 jmcneill
1013 1.38 jmcneill static enum ac97_host_flags cs4280_flags_codec(void *addr)
1014 1.38 jmcneill {
1015 1.38 jmcneill struct cs428x_softc *sc;
1016 1.38 jmcneill
1017 1.38 jmcneill sc = addr;
1018 1.38 jmcneill if (sc->sc_flags & CS428X_FLAG_INVAC97EAMP)
1019 1.38 jmcneill return AC97_HOST_INVERTED_EAMP;
1020 1.38 jmcneill
1021 1.30 kent return 0;
1022 1.14 tacha }
1023 1.14 tacha
1024 1.14 tacha /* Internal functions */
1025 1.14 tacha
1026 1.38 jmcneill static const struct cs4280_card_t *
1027 1.38 jmcneill cs4280_identify_card(struct pci_attach_args *pa)
1028 1.38 jmcneill {
1029 1.38 jmcneill pcireg_t idreg;
1030 1.38 jmcneill u_int16_t i;
1031 1.38 jmcneill
1032 1.38 jmcneill idreg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
1033 1.38 jmcneill for (i = 0; i < CS4280_CARDS_SIZE; i++) {
1034 1.38 jmcneill if (idreg == cs4280_cards[i].id)
1035 1.38 jmcneill return &cs4280_cards[i];
1036 1.38 jmcneill }
1037 1.38 jmcneill
1038 1.38 jmcneill return NULL;
1039 1.38 jmcneill }
1040 1.38 jmcneill
1041 1.35 thorpej static void
1042 1.34 kent cs4280_set_adc_rate(struct cs428x_softc *sc, int rate)
1043 1.14 tacha {
1044 1.14 tacha /* calculate capture rate:
1045 1.14 tacha *
1046 1.14 tacha * capture_coefficient_increment = -round(rate*128*65536/48000;
1047 1.14 tacha * capture_phase_increment = floor(48000*65536*1024/rate);
1048 1.14 tacha * cx = round(48000*65536*1024 - capture_phase_increment*rate);
1049 1.14 tacha * cy = floor(cx/200);
1050 1.14 tacha * capture_sample_rate_correction = cx - 200*cy;
1051 1.14 tacha * capture_delay = ceil(24*48000/rate);
1052 1.14 tacha * capture_num_triplets = floor(65536*rate/24000);
1053 1.14 tacha * capture_group_length = 24000/GCD(rate, 24000);
1054 1.14 tacha * where GCD means "Greatest Common Divisor".
1055 1.14 tacha *
1056 1.14 tacha * capture_coefficient_increment, capture_phase_increment and
1057 1.14 tacha * capture_num_triplets are 32-bit signed quantities.
1058 1.14 tacha * capture_sample_rate_correction and capture_group_length are
1059 1.14 tacha * 16-bit signed quantities.
1060 1.14 tacha * capture_delay is a 14-bit unsigned quantity.
1061 1.14 tacha */
1062 1.34 kent uint32_t cci, cpi, cnt, cx, cy, tmp1;
1063 1.34 kent uint16_t csrc, cgl, cdlay;
1064 1.34 kent
1065 1.14 tacha /* XXX
1066 1.14 tacha * Even though, embedded_audio_spec says capture rate range 11025 to
1067 1.14 tacha * 48000, dhwiface.cpp says,
1068 1.14 tacha *
1069 1.14 tacha * "We can only decimate by up to a factor of 1/9th the hardware rate.
1070 1.14 tacha * Return an error if an attempt is made to stray outside that limit."
1071 1.14 tacha *
1072 1.14 tacha * so assume range as 48000/9 to 48000
1073 1.34 kent */
1074 1.14 tacha
1075 1.14 tacha if (rate < 8000)
1076 1.14 tacha rate = 8000;
1077 1.14 tacha if (rate > 48000)
1078 1.14 tacha rate = 48000;
1079 1.14 tacha
1080 1.14 tacha cx = rate << 16;
1081 1.14 tacha cci = cx / 48000;
1082 1.14 tacha cx -= cci * 48000;
1083 1.14 tacha cx <<= 7;
1084 1.14 tacha cci <<= 7;
1085 1.14 tacha cci += cx / 48000;
1086 1.14 tacha cci = - cci;
1087 1.14 tacha
1088 1.14 tacha cx = 48000 << 16;
1089 1.14 tacha cpi = cx / rate;
1090 1.14 tacha cx -= cpi * rate;
1091 1.14 tacha cx <<= 10;
1092 1.14 tacha cpi <<= 10;
1093 1.14 tacha cy = cx / rate;
1094 1.14 tacha cpi += cy;
1095 1.14 tacha cx -= cy * rate;
1096 1.14 tacha
1097 1.14 tacha cy = cx / 200;
1098 1.14 tacha csrc = cx - 200*cy;
1099 1.14 tacha
1100 1.14 tacha cdlay = ((48000 * 24) + rate - 1) / rate;
1101 1.14 tacha #if 0
1102 1.14 tacha cdlay &= 0x3fff; /* make sure cdlay is 14-bit */
1103 1.14 tacha #endif
1104 1.14 tacha
1105 1.14 tacha cnt = rate << 16;
1106 1.14 tacha cnt /= 24000;
1107 1.14 tacha
1108 1.14 tacha cgl = 1;
1109 1.14 tacha for (tmp1 = 2; tmp1 <= 64; tmp1 *= 2) {
1110 1.14 tacha if (((rate / tmp1) * tmp1) != rate)
1111 1.14 tacha cgl *= 2;
1112 1.14 tacha }
1113 1.14 tacha if (((rate / 3) * 3) != rate)
1114 1.14 tacha cgl *= 3;
1115 1.14 tacha for (tmp1 = 5; tmp1 <= 125; tmp1 *= 5) {
1116 1.34 kent if (((rate / tmp1) * tmp1) != rate)
1117 1.14 tacha cgl *= 5;
1118 1.14 tacha }
1119 1.14 tacha #if 0
1120 1.14 tacha /* XXX what manual says */
1121 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CSRC) & ~CSRC_MASK;
1122 1.14 tacha tmp1 |= csrc<<16;
1123 1.14 tacha BA1WRITE4(sc, CS4280_CSRC, tmp1);
1124 1.14 tacha #else
1125 1.14 tacha /* suggested by cs461x.c (ALSA driver) */
1126 1.14 tacha BA1WRITE4(sc, CS4280_CSRC, CS4280_MK_CSRC(csrc, cy));
1127 1.14 tacha #endif
1128 1.14 tacha
1129 1.14 tacha #if 0
1130 1.14 tacha /* I am confused. The sample rate calculation section says
1131 1.14 tacha * cci *is* 32-bit signed quantity but in the parameter description
1132 1.14 tacha * section, CCI only assigned 16bit.
1133 1.14 tacha * I believe size of the variable.
1134 1.14 tacha */
1135 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CCI) & ~CCI_MASK;
1136 1.14 tacha tmp1 |= cci<<16;
1137 1.14 tacha BA1WRITE4(sc, CS4280_CCI, tmp1);
1138 1.14 tacha #else
1139 1.14 tacha BA1WRITE4(sc, CS4280_CCI, cci);
1140 1.14 tacha #endif
1141 1.14 tacha
1142 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CD) & ~CD_MASK;
1143 1.14 tacha tmp1 |= cdlay <<18;
1144 1.14 tacha BA1WRITE4(sc, CS4280_CD, tmp1);
1145 1.34 kent
1146 1.14 tacha BA1WRITE4(sc, CS4280_CPI, cpi);
1147 1.34 kent
1148 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CGL) & ~CGL_MASK;
1149 1.14 tacha tmp1 |= cgl;
1150 1.14 tacha BA1WRITE4(sc, CS4280_CGL, tmp1);
1151 1.14 tacha
1152 1.14 tacha BA1WRITE4(sc, CS4280_CNT, cnt);
1153 1.34 kent
1154 1.14 tacha tmp1 = BA1READ4(sc, CS4280_CGC) & ~CGC_MASK;
1155 1.14 tacha tmp1 |= cgl;
1156 1.14 tacha BA1WRITE4(sc, CS4280_CGC, tmp1);
1157 1.14 tacha }
1158 1.14 tacha
1159 1.35 thorpej static void
1160 1.34 kent cs4280_set_dac_rate(struct cs428x_softc *sc, int rate)
1161 1.14 tacha {
1162 1.14 tacha /*
1163 1.14 tacha * playback rate may range from 8000Hz to 48000Hz
1164 1.14 tacha *
1165 1.14 tacha * play_phase_increment = floor(rate*65536*1024/48000)
1166 1.14 tacha * px = round(rate*65536*1024 - play_phase_incremnt*48000)
1167 1.14 tacha * py=floor(px/200)
1168 1.14 tacha * play_sample_rate_correction = px - 200*py
1169 1.14 tacha *
1170 1.14 tacha * play_phase_increment is a 32bit signed quantity.
1171 1.14 tacha * play_sample_rate_correction is a 16bit signed quantity.
1172 1.1 augustss */
1173 1.14 tacha int32_t ppi;
1174 1.14 tacha int16_t psrc;
1175 1.34 kent uint32_t px, py;
1176 1.34 kent
1177 1.14 tacha if (rate < 8000)
1178 1.14 tacha rate = 8000;
1179 1.14 tacha if (rate > 48000)
1180 1.14 tacha rate = 48000;
1181 1.14 tacha px = rate << 16;
1182 1.14 tacha ppi = px/48000;
1183 1.14 tacha px -= ppi*48000;
1184 1.14 tacha ppi <<= 10;
1185 1.14 tacha px <<= 10;
1186 1.14 tacha py = px / 48000;
1187 1.14 tacha ppi += py;
1188 1.14 tacha px -= py*48000;
1189 1.14 tacha py = px/200;
1190 1.14 tacha px -= py*200;
1191 1.14 tacha psrc = px;
1192 1.14 tacha #if 0
1193 1.14 tacha /* what manual says */
1194 1.14 tacha px = BA1READ4(sc, CS4280_PSRC) & ~PSRC_MASK;
1195 1.14 tacha BA1WRITE4(sc, CS4280_PSRC,
1196 1.14 tacha ( ((psrc<<16) & PSRC_MASK) | px ));
1197 1.34 kent #else
1198 1.14 tacha /* suggested by cs461x.c (ALSA driver) */
1199 1.14 tacha BA1WRITE4(sc, CS4280_PSRC, CS4280_MK_PSRC(psrc,py));
1200 1.14 tacha #endif
1201 1.14 tacha BA1WRITE4(sc, CS4280_PPI, ppi);
1202 1.14 tacha }
1203 1.14 tacha
1204 1.38 jmcneill /* Download Processor Code and Data image */
1205 1.35 thorpej static int
1206 1.34 kent cs4280_download(struct cs428x_softc *sc, const uint32_t *src,
1207 1.34 kent uint32_t offset, uint32_t len)
1208 1.14 tacha {
1209 1.34 kent uint32_t ctr;
1210 1.14 tacha #if CS4280_DEBUG > 10
1211 1.34 kent uint32_t con, data;
1212 1.34 kent uint8_t c0, c1, c2, c3;
1213 1.14 tacha #endif
1214 1.34 kent if ((offset & 3) || (len & 3))
1215 1.14 tacha return -1;
1216 1.1 augustss
1217 1.34 kent len /= sizeof(uint32_t);
1218 1.14 tacha for (ctr = 0; ctr < len; ctr++) {
1219 1.14 tacha /* XXX:
1220 1.14 tacha * I cannot confirm this is the right thing or not
1221 1.14 tacha * on BIG-ENDIAN machines.
1222 1.14 tacha */
1223 1.14 tacha BA1WRITE4(sc, offset+ctr*4, htole32(*(src+ctr)));
1224 1.14 tacha #if CS4280_DEBUG > 10
1225 1.14 tacha data = htole32(*(src+ctr));
1226 1.14 tacha c0 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+0);
1227 1.14 tacha c1 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+1);
1228 1.14 tacha c2 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+2);
1229 1.14 tacha c3 = bus_space_read_1(sc->ba1t, sc->ba1h, offset+ctr*4+3);
1230 1.34 kent con = (c3 << 24) | (c2 << 16) | (c1 << 8) | c0;
1231 1.14 tacha if (data != con ) {
1232 1.14 tacha printf("0x%06x: write=0x%08x read=0x%08x\n",
1233 1.14 tacha offset+ctr*4, data, con);
1234 1.14 tacha return -1;
1235 1.14 tacha }
1236 1.14 tacha #endif
1237 1.1 augustss }
1238 1.14 tacha return 0;
1239 1.1 augustss }
1240 1.1 augustss
1241 1.35 thorpej static int
1242 1.34 kent cs4280_download_image(struct cs428x_softc *sc)
1243 1.1 augustss {
1244 1.14 tacha int idx, err;
1245 1.34 kent uint32_t offset = 0;
1246 1.14 tacha
1247 1.14 tacha err = 0;
1248 1.14 tacha for (idx = 0; idx < BA1_MEMORY_COUNT; ++idx) {
1249 1.14 tacha err = cs4280_download(sc, &BA1Struct.map[offset],
1250 1.14 tacha BA1Struct.memory[idx].offset,
1251 1.14 tacha BA1Struct.memory[idx].size);
1252 1.14 tacha if (err != 0) {
1253 1.14 tacha printf("%s: load_image failed at %d\n",
1254 1.14 tacha sc->sc_dev.dv_xname, idx);
1255 1.14 tacha return -1;
1256 1.1 augustss }
1257 1.34 kent offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
1258 1.1 augustss }
1259 1.14 tacha return err;
1260 1.1 augustss }
1261 1.1 augustss
1262 1.14 tacha /* Processor Soft Reset */
1263 1.35 thorpej static void
1264 1.34 kent cs4280_reset(void *sc_)
1265 1.1 augustss {
1266 1.34 kent struct cs428x_softc *sc;
1267 1.1 augustss
1268 1.34 kent sc = sc_;
1269 1.14 tacha /* Set RSTSP bit in SPCR (also clear RUN, RUNFR, and DRQEN) */
1270 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, SPCR_RSTSP);
1271 1.14 tacha delay(100);
1272 1.14 tacha /* Clear RSTSP bit in SPCR */
1273 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, 0);
1274 1.14 tacha /* enable DMA reqest */
1275 1.14 tacha BA1WRITE4(sc, CS4280_SPCR, SPCR_DRQEN);
1276 1.1 augustss }
1277 1.1 augustss
1278 1.35 thorpej static int
1279 1.34 kent cs4280_init(struct cs428x_softc *sc, int init)
1280 1.1 augustss {
1281 1.1 augustss int n;
1282 1.34 kent uint32_t mem;
1283 1.1 augustss
1284 1.1 augustss /* Start PLL out in known state */
1285 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, 0);
1286 1.1 augustss /* Start serial ports out in known state */
1287 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, 0);
1288 1.1 augustss
1289 1.1 augustss /* Specify type of CODEC */
1290 1.6 augustss /* XXX should not be here */
1291 1.1 augustss #define SERACC_CODEC_TYPE_1_03
1292 1.1 augustss #ifdef SERACC_CODEC_TYPE_1_03
1293 1.1 augustss BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_1_03); /* AC 97 1.03 */
1294 1.1 augustss #else
1295 1.1 augustss BA0WRITE4(sc, CS4280_SERACC, SERACC_HSP | SERACC_CTYPE_2_0); /* AC 97 2.0 */
1296 1.1 augustss #endif
1297 1.1 augustss
1298 1.1 augustss /* Reset codec */
1299 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
1300 1.1 augustss delay(100); /* delay 100us */
1301 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_RSTN);
1302 1.34 kent
1303 1.1 augustss /* Enable AC-link sync generation */
1304 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
1305 1.1 augustss delay(50*1000); /* delay 50ms */
1306 1.1 augustss
1307 1.1 augustss /* Set the serial port timing configuration */
1308 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, SERMC1_PTC_AC97);
1309 1.34 kent
1310 1.1 augustss /* Setup clock control */
1311 1.1 augustss BA0WRITE4(sc, CS4280_PLLCC, PLLCC_CDR_STATE|PLLCC_LPF_STATE);
1312 1.1 augustss BA0WRITE4(sc, CS4280_PLLM, PLLM_STATE);
1313 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR2, CLKCR2_PDIVS_8);
1314 1.34 kent
1315 1.1 augustss /* Power up the PLL */
1316 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, CLKCR1_PLLP);
1317 1.1 augustss delay(50*1000); /* delay 50ms */
1318 1.34 kent
1319 1.1 augustss /* Turn on clock */
1320 1.7 augustss mem = BA0READ4(sc, CS4280_CLKCR1) | CLKCR1_SWCE;
1321 1.7 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem);
1322 1.34 kent
1323 1.2 augustss /* Set the serial port FIFO pointer to the
1324 1.2 augustss * first sample in FIFO. (not documented) */
1325 1.1 augustss cs4280_clear_fifos(sc);
1326 1.2 augustss
1327 1.2 augustss #if 0
1328 1.2 augustss /* Set the serial port FIFO pointer to the first sample in the FIFO */
1329 1.2 augustss BA0WRITE4(sc, CS4280_SERBSP, 0);
1330 1.1 augustss #endif
1331 1.34 kent
1332 1.1 augustss /* Configure the serial port */
1333 1.1 augustss BA0WRITE4(sc, CS4280_SERC1, SERC1_SO1EN | SERC1_SO1F_AC97);
1334 1.1 augustss BA0WRITE4(sc, CS4280_SERC2, SERC2_SI1EN | SERC2_SI1F_AC97);
1335 1.1 augustss BA0WRITE4(sc, CS4280_SERMC1, SERMC1_MSPE | SERMC1_PTC_AC97);
1336 1.34 kent
1337 1.1 augustss /* Wait for CODEC ready */
1338 1.1 augustss n = 0;
1339 1.14 tacha while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
1340 1.2 augustss delay(125);
1341 1.2 augustss if (++n > 1000) {
1342 1.1 augustss printf("%s: codec ready timeout\n",
1343 1.1 augustss sc->sc_dev.dv_xname);
1344 1.34 kent return 1;
1345 1.1 augustss }
1346 1.1 augustss }
1347 1.1 augustss
1348 1.1 augustss /* Assert valid frame signal */
1349 1.14 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
1350 1.1 augustss
1351 1.1 augustss /* Wait for valid AC97 input slot */
1352 1.1 augustss n = 0;
1353 1.14 tacha while ((BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4)) !=
1354 1.7 augustss (ACISV_ISV3 | ACISV_ISV4)) {
1355 1.1 augustss delay(1000);
1356 1.1 augustss if (++n > 1000) {
1357 1.1 augustss printf("AC97 inputs slot ready timeout\n");
1358 1.34 kent return 1;
1359 1.1 augustss }
1360 1.1 augustss }
1361 1.34 kent
1362 1.1 augustss /* Set AC97 output slot valid signals */
1363 1.14 tacha BA0WRITE4(sc, CS428X_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
1364 1.1 augustss
1365 1.1 augustss /* reset the processor */
1366 1.1 augustss cs4280_reset(sc);
1367 1.1 augustss
1368 1.1 augustss /* Download the image to the processor */
1369 1.1 augustss if (cs4280_download_image(sc) != 0) {
1370 1.1 augustss printf("%s: image download error\n", sc->sc_dev.dv_xname);
1371 1.34 kent return 1;
1372 1.1 augustss }
1373 1.1 augustss
1374 1.1 augustss /* Save playback parameter and then write zero.
1375 1.1 augustss * this ensures that DMA doesn't immediately occur upon
1376 1.34 kent * starting the processor core
1377 1.1 augustss */
1378 1.1 augustss mem = BA1READ4(sc, CS4280_PCTL);
1379 1.1 augustss sc->pctl = mem & PCTL_MASK; /* save startup value */
1380 1.16 tacha BA1WRITE4(sc, CS4280_PCTL, mem & ~PCTL_MASK);
1381 1.16 tacha if (init != 0)
1382 1.16 tacha sc->sc_prun = 0;
1383 1.34 kent
1384 1.1 augustss /* Save capture parameter and then write zero.
1385 1.1 augustss * this ensures that DMA doesn't immediately occur upon
1386 1.34 kent * starting the processor core
1387 1.1 augustss */
1388 1.1 augustss mem = BA1READ4(sc, CS4280_CCTL);
1389 1.1 augustss sc->cctl = mem & CCTL_MASK; /* save startup value */
1390 1.16 tacha BA1WRITE4(sc, CS4280_CCTL, mem & ~CCTL_MASK);
1391 1.16 tacha if (init != 0)
1392 1.16 tacha sc->sc_rrun = 0;
1393 1.1 augustss
1394 1.1 augustss /* Processor Startup Procedure */
1395 1.1 augustss BA1WRITE4(sc, CS4280_FRMT, FRMT_FTV);
1396 1.1 augustss BA1WRITE4(sc, CS4280_SPCR, SPCR_RUN | SPCR_RUNFR | SPCR_DRQEN);
1397 1.1 augustss
1398 1.1 augustss /* Monitor RUNFR bit in SPCR for 1 to 0 transition */
1399 1.1 augustss n = 0;
1400 1.1 augustss while (BA1READ4(sc, CS4280_SPCR) & SPCR_RUNFR) {
1401 1.1 augustss delay(10);
1402 1.1 augustss if (++n > 1000) {
1403 1.1 augustss printf("SPCR 1->0 transition timeout\n");
1404 1.34 kent return 1;
1405 1.1 augustss }
1406 1.1 augustss }
1407 1.34 kent
1408 1.1 augustss n = 0;
1409 1.1 augustss while (!(BA1READ4(sc, CS4280_SPCS) & SPCS_SPRUN)) {
1410 1.1 augustss delay(10);
1411 1.1 augustss if (++n > 1000) {
1412 1.1 augustss printf("SPCS 0->1 transition timeout\n");
1413 1.34 kent return 1;
1414 1.1 augustss }
1415 1.1 augustss }
1416 1.1 augustss /* Processor is now running !!! */
1417 1.1 augustss
1418 1.1 augustss /* Setup volume */
1419 1.1 augustss BA1WRITE4(sc, CS4280_PVOL, 0x80008000);
1420 1.1 augustss BA1WRITE4(sc, CS4280_CVOL, 0x80008000);
1421 1.1 augustss
1422 1.1 augustss /* Interrupt enable */
1423 1.1 augustss BA0WRITE4(sc, CS4280_HICR, HICR_IEV|HICR_CHGM);
1424 1.1 augustss
1425 1.1 augustss /* playback interrupt enable */
1426 1.1 augustss mem = BA1READ4(sc, CS4280_PFIE) & ~PFIE_PI_MASK;
1427 1.1 augustss mem |= PFIE_PI_ENABLE;
1428 1.1 augustss BA1WRITE4(sc, CS4280_PFIE, mem);
1429 1.1 augustss /* capture interrupt enable */
1430 1.1 augustss mem = BA1READ4(sc, CS4280_CIE) & ~CIE_CI_MASK;
1431 1.1 augustss mem |= CIE_CI_ENABLE;
1432 1.1 augustss BA1WRITE4(sc, CS4280_CIE, mem);
1433 1.2 augustss
1434 1.2 augustss #if NMIDI > 0
1435 1.2 augustss /* Reset midi port */
1436 1.2 augustss mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
1437 1.2 augustss BA0WRITE4(sc, CS4280_MIDCR, mem | MIDCR_MRST);
1438 1.2 augustss DPRINTF(("midi reset: 0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
1439 1.2 augustss /* midi interrupt enable */
1440 1.2 augustss mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE;
1441 1.2 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1442 1.2 augustss #endif
1443 1.34 kent return 0;
1444 1.1 augustss }
1445 1.1 augustss
1446 1.35 thorpej static void
1447 1.34 kent cs4280_clear_fifos(struct cs428x_softc *sc)
1448 1.1 augustss {
1449 1.34 kent int pd, cnt, n;
1450 1.34 kent uint32_t mem;
1451 1.34 kent
1452 1.34 kent pd = 0;
1453 1.34 kent /*
1454 1.1 augustss * If device power down, power up the device and keep power down
1455 1.1 augustss * state.
1456 1.1 augustss */
1457 1.1 augustss mem = BA0READ4(sc, CS4280_CLKCR1);
1458 1.1 augustss if (!(mem & CLKCR1_SWCE)) {
1459 1.1 augustss printf("cs4280_clear_fifo: power down found.\n");
1460 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem | CLKCR1_SWCE);
1461 1.1 augustss pd = 1;
1462 1.1 augustss }
1463 1.1 augustss BA0WRITE4(sc, CS4280_SERBWP, 0);
1464 1.1 augustss for (cnt = 0; cnt < 256; cnt++) {
1465 1.1 augustss n = 0;
1466 1.1 augustss while (BA0READ4(sc, CS4280_SERBST) & SERBST_WBSY) {
1467 1.1 augustss delay(1000);
1468 1.1 augustss if (++n > 1000) {
1469 1.1 augustss printf("clear_fifo: fist timeout cnt=%d\n", cnt);
1470 1.1 augustss break;
1471 1.1 augustss }
1472 1.1 augustss }
1473 1.1 augustss BA0WRITE4(sc, CS4280_SERBAD, cnt);
1474 1.1 augustss BA0WRITE4(sc, CS4280_SERBCM, SERBCM_WRC);
1475 1.1 augustss }
1476 1.1 augustss if (pd)
1477 1.1 augustss BA0WRITE4(sc, CS4280_CLKCR1, mem);
1478 1.1 augustss }
1479 1.1 augustss
1480 1.1 augustss #if NMIDI > 0
1481 1.35 thorpej static int
1482 1.34 kent cs4280_midi_open(void *addr, int flags, void (*iintr)(void *, int),
1483 1.34 kent void (*ointr)(void *), void *arg)
1484 1.1 augustss {
1485 1.34 kent struct cs428x_softc *sc;
1486 1.34 kent uint32_t mem;
1487 1.1 augustss
1488 1.1 augustss DPRINTF(("midi_open\n"));
1489 1.34 kent sc = addr;
1490 1.1 augustss sc->sc_iintr = iintr;
1491 1.1 augustss sc->sc_ointr = ointr;
1492 1.1 augustss sc->sc_arg = arg;
1493 1.1 augustss
1494 1.2 augustss /* midi interrupt enable */
1495 1.2 augustss mem = BA0READ4(sc, CS4280_MIDCR) & ~MIDCR_MASK;
1496 1.1 augustss mem |= MIDCR_TXE | MIDCR_RXE | MIDCR_RIE | MIDCR_TIE | MIDCR_MLB;
1497 1.1 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1498 1.2 augustss #ifdef CS4280_DEBUG
1499 1.2 augustss if (mem != BA0READ4(sc, CS4280_MIDCR)) {
1500 1.2 augustss DPRINTF(("midi_open: MIDCR=%d\n", BA0READ4(sc, CS4280_MIDCR)));
1501 1.2 augustss return(EINVAL);
1502 1.2 augustss }
1503 1.2 augustss DPRINTF(("MIDCR=0x%x\n", BA0READ4(sc, CS4280_MIDCR)));
1504 1.2 augustss #endif
1505 1.14 tacha return 0;
1506 1.1 augustss }
1507 1.1 augustss
1508 1.35 thorpej static void
1509 1.34 kent cs4280_midi_close(void *addr)
1510 1.1 augustss {
1511 1.34 kent struct cs428x_softc *sc;
1512 1.34 kent uint32_t mem;
1513 1.34 kent
1514 1.1 augustss DPRINTF(("midi_close\n"));
1515 1.34 kent sc = addr;
1516 1.13 augustss tsleep(sc, PWAIT, "cs0clm", hz/10); /* give uart a chance to drain */
1517 1.1 augustss mem = BA0READ4(sc, CS4280_MIDCR);
1518 1.2 augustss mem &= ~MIDCR_MASK;
1519 1.1 augustss BA0WRITE4(sc, CS4280_MIDCR, mem);
1520 1.1 augustss
1521 1.1 augustss sc->sc_iintr = 0;
1522 1.1 augustss sc->sc_ointr = 0;
1523 1.1 augustss }
1524 1.1 augustss
1525 1.35 thorpej static int
1526 1.34 kent cs4280_midi_output(void *addr, int d)
1527 1.1 augustss {
1528 1.34 kent struct cs428x_softc *sc;
1529 1.34 kent uint32_t mem;
1530 1.1 augustss int x;
1531 1.1 augustss
1532 1.34 kent sc = addr;
1533 1.1 augustss for (x = 0; x != MIDI_BUSY_WAIT; x++) {
1534 1.2 augustss if ((BA0READ4(sc, CS4280_MIDSR) & MIDSR_TBF) == 0) {
1535 1.2 augustss mem = BA0READ4(sc, CS4280_MIDWP) & ~MIDWP_MASK;
1536 1.2 augustss mem |= d & MIDWP_MASK;
1537 1.2 augustss DPRINTFN(5,("midi_output d=0x%08x",d));
1538 1.1 augustss BA0WRITE4(sc, CS4280_MIDWP, mem);
1539 1.34 kent #ifdef DIAGNOSTIC
1540 1.2 augustss if (mem != BA0READ4(sc, CS4280_MIDWP)) {
1541 1.2 augustss DPRINTF(("Bad write data: %d %d",
1542 1.2 augustss mem, BA0READ4(sc, CS4280_MIDWP)));
1543 1.34 kent return EIO;
1544 1.2 augustss }
1545 1.6 augustss #endif
1546 1.14 tacha return 0;
1547 1.1 augustss }
1548 1.1 augustss delay(MIDI_BUSY_DELAY);
1549 1.1 augustss }
1550 1.34 kent return EIO;
1551 1.1 augustss }
1552 1.1 augustss
1553 1.35 thorpej static void
1554 1.34 kent cs4280_midi_getinfo(void *addr, struct midi_info *mi)
1555 1.1 augustss {
1556 1.34 kent
1557 1.1 augustss mi->name = "CS4280 MIDI UART";
1558 1.1 augustss mi->props = MIDI_PROP_CAN_INPUT | MIDI_PROP_OUT_INTR;
1559 1.14 tacha }
1560 1.14 tacha
1561 1.34 kent #endif /* NMIDI */
1562 1.14 tacha
1563 1.14 tacha /* DEBUG functions */
1564 1.14 tacha #if CS4280_DEBUG > 10
1565 1.35 thorpej static int
1566 1.34 kent cs4280_checkimage(struct cs428x_softc *sc, uint32_t *src,
1567 1.34 kent uint32_t offset, uint32_t len)
1568 1.14 tacha {
1569 1.34 kent uint32_t ctr, data;
1570 1.34 kent int err;
1571 1.14 tacha
1572 1.34 kent if ((offset & 3) || (len & 3))
1573 1.14 tacha return -1;
1574 1.14 tacha
1575 1.34 kent err = 0;
1576 1.34 kent len /= sizeof(uint32_t);
1577 1.14 tacha for (ctr = 0; ctr < len; ctr++) {
1578 1.14 tacha /* I cannot confirm this is the right thing
1579 1.14 tacha * on BIG-ENDIAN machines
1580 1.14 tacha */
1581 1.14 tacha data = BA1READ4(sc, offset+ctr*4);
1582 1.14 tacha if (data != htole32(*(src+ctr))) {
1583 1.14 tacha printf("0x%06x: 0x%08x(0x%08x)\n",
1584 1.14 tacha offset+ctr*4, data, *(src+ctr));
1585 1.14 tacha *(src+ctr) = data;
1586 1.14 tacha ++err;
1587 1.14 tacha }
1588 1.14 tacha }
1589 1.14 tacha return err;
1590 1.14 tacha }
1591 1.14 tacha
1592 1.35 thorpej static int
1593 1.34 kent cs4280_check_images(struct cs428x_softc *sc)
1594 1.14 tacha {
1595 1.14 tacha int idx, err;
1596 1.34 kent uint32_t offset;
1597 1.14 tacha
1598 1.34 kent offset = 0;
1599 1.14 tacha err = 0;
1600 1.35 thorpej /*for (idx=0; idx < BA1_MEMORY_COUNT; ++idx)*/
1601 1.14 tacha for (idx = 0; idx < 1; ++idx) {
1602 1.14 tacha err = cs4280_checkimage(sc, &BA1Struct.map[offset],
1603 1.14 tacha BA1Struct.memory[idx].offset,
1604 1.14 tacha BA1Struct.memory[idx].size);
1605 1.14 tacha if (err != 0) {
1606 1.14 tacha printf("%s: check_image failed at %d\n",
1607 1.14 tacha sc->sc_dev.dv_xname, idx);
1608 1.14 tacha }
1609 1.34 kent offset += BA1Struct.memory[idx].size / sizeof(uint32_t);
1610 1.14 tacha }
1611 1.14 tacha return err;
1612 1.1 augustss }
1613 1.1 augustss
1614 1.34 kent #endif /* CS4280_DEBUG */
1615