Home | History | Annotate | Line # | Download | only in pci
cs4280reg.h revision 1.1.2.1
      1  1.1.2.1  wrstuden /*	$NetBSD: cs4280reg.h,v 1.1.2.1 1999/12/27 18:35:15 wrstuden Exp $	*/
      2      1.1  augustss /*	$Tera: cs4280reg.h,v 1.2 1999/12/13 09:01:57 tacha Exp $	*/
      3      1.1  augustss 
      4      1.1  augustss /*
      5      1.1  augustss  * Copyright (c) 1999 Tatoku Ogaito.  All rights reserved.
      6      1.1  augustss  *
      7      1.1  augustss  * Redistribution and use in source and binary forms, with or without
      8      1.1  augustss  * modification, are permitted provided that the following conditions
      9      1.1  augustss  * are met:
     10      1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     11      1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     12      1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  augustss  *    documentation and/or other materials provided with the distribution.
     15      1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     16      1.1  augustss  *    must display the following acknowledgement:
     17      1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     18      1.1  augustss  *	for the NetBSD Project.
     19      1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     20      1.1  augustss  *    derived from this software without specific prior written permission
     21      1.1  augustss  *
     22      1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23      1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26      1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27      1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28      1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29      1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30      1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31      1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32      1.1  augustss  */
     33      1.1  augustss 
     34      1.1  augustss 
     35      1.1  augustss #define CS4280_BA0_SIZE   0x2000
     36      1.1  augustss #define CS4280_BA1_SIZE   0x40000
     37      1.1  augustss 
     38      1.1  augustss /* BA0 */
     39      1.1  augustss 
     40      1.1  augustss /* Interrupt Reporting Registers */
     41      1.1  augustss #define CS4280_HISR        0x000	/* Host Interrupt Status Register */
     42      1.1  augustss #define  HISR_INTENA       0x80000000
     43      1.1  augustss #define  HISR_MIDI         0x00100000
     44      1.1  augustss #define  HISR_CINT         0x00000002
     45      1.1  augustss #define  HISR_PINT         0x00000001
     46      1.1  augustss #define CS4280_HICR        0x008	/* Host Interrupt Control Register */
     47      1.1  augustss #define  HICR_CHGM         0x00000002
     48      1.1  augustss #define  HICR_IEV          0x00000001
     49      1.1  augustss 
     50      1.1  augustss /* Clock Control Registers */
     51      1.1  augustss #define CS4280_CLKCR1      0x400	/* Clock Control Register 1 */
     52      1.1  augustss #define  CLKCR1_PLLSS_SPBC 0x00000000
     53      1.1  augustss #define  CLKCR1_PLLSS_RSV  0x00000004
     54      1.1  augustss #define  CLKCR1_PLLSS_PCI  0x00000008
     55      1.1  augustss #define  CLKCR1_PLLSS_RSV2 0x0000000c
     56      1.1  augustss #define  CLKCR1_PLLP       0x00000010
     57      1.1  augustss #define  CLKCR1_SWCE       0x00000020
     58      1.1  augustss 
     59      1.1  augustss #define CS4280_CLKCR2      0x404	/* Clock Control Register 2 */
     60      1.1  augustss #define  CLKCR2_PDIVS_RSV  0x00000002
     61      1.1  augustss #define  CLKCR2_PDIVS_8    0x00000008
     62      1.1  augustss #define  CLKCR2_PDIVS_16   0x00000000
     63      1.1  augustss 
     64      1.1  augustss #define CS4280_PLLM        0x408	/* PLL Multiplier Register */
     65      1.1  augustss #define  PLLM_STATE        0x0000003a
     66      1.1  augustss 
     67      1.1  augustss #define CS4280_PLLCC       0x40c	/* PLL Capacitor Coefficient Register */
     68      1.1  augustss #define  PLLCC_CDR_STATE   0x00000006
     69      1.1  augustss #define  PLLCC_LPF_STATE   0x00000078
     70      1.1  augustss 
     71      1.1  augustss /* General Configuration Registers */
     72      1.1  augustss #define CS4280_SERMC1      0x420	/* Serial Port Master Control Register 1 */
     73      1.1  augustss #define  SERMC1_MSPE       0x00000001
     74      1.1  augustss #define  SERMC1_PTC_MASK   0x0000000e
     75      1.1  augustss #define  SERMC1_PTC_CS423X 0x00000000
     76      1.1  augustss #define  SERMC1_PTC_AC97   0x00000002
     77      1.1  augustss #define  SERMC1_PLB_EN     0x00000010
     78      1.1  augustss #define  SERMC1_XLB_EN     0x00000020
     79      1.1  augustss #define CS4280_SERC1       0x428	/* Serial Port Configuration Register 1 */
     80      1.1  augustss #define  SERC1_SO1EN       0x00000001
     81      1.1  augustss #define  SERC1_SO1F_MASK   0x0000000e
     82      1.1  augustss #define  SERC1_SO1F_CS423X 0x00000000
     83      1.1  augustss #define  SERC1_SO1F_AC97   0x00000002
     84      1.1  augustss #define  SERC1_SO1F_DAC    0x00000004
     85      1.1  augustss #define  SERC1_SO1F_SPDIF  0x00000006
     86      1.1  augustss #define CS4280_SERC2       0x42c	/* Serial Port Configuration Register 2 */
     87      1.1  augustss #define  SERC2_SI1EN       0x00000001
     88      1.1  augustss #define  SERC2_SI1F_MASK   0x0000000e
     89      1.1  augustss #define  SERC2_SI1F_CS423X 0x00000000
     90      1.1  augustss #define  SERC2_SI1F_AC97   0x00000002
     91      1.1  augustss #define  SERC2_SI1F_ADC    0x00000004
     92      1.1  augustss #define  SERC2_SI1F_SPDIF  0x00000006
     93      1.1  augustss 
     94      1.1  augustss #define CS4280_SERBST      0x440
     95      1.1  augustss #define  SERBST_RRDY       0x00000001
     96      1.1  augustss #define  SERBST_WBSY       0x00000002
     97      1.1  augustss #define CS4280_SERBCM      0x444
     98      1.1  augustss #define  SERBCM_RDC        0x000000001
     99      1.1  augustss #define  SERBCM_WRC        0x000000002
    100      1.1  augustss #define CS4280_SERBAD      0x448
    101      1.1  augustss #define CS4280_SERBWP      0x450
    102      1.1  augustss /* AC97 Registers */
    103      1.1  augustss #define CS4280_ACCTL       0x460	/* AC97 Control Register */
    104      1.1  augustss #define  ACCTL_RSTN        0x00000001
    105      1.1  augustss #define  ACCTL_ESYN        0x00000002
    106      1.1  augustss #define  ACCTL_VFRM        0x00000004
    107      1.1  augustss #define  ACCTL_DCV         0x00000008
    108      1.1  augustss #define  ACCTL_CRW         0x00000010
    109      1.1  augustss #define  ACCTL_ASYN        0x00000020
    110      1.1  augustss #define  ACCTL_TC          0x00000040
    111      1.1  augustss #define CS4280_ACSTS       0x464	/* AC97 Status Register */
    112      1.1  augustss #define  ACSTS_CRDY        0x00000001
    113      1.1  augustss #define  ACSTS_VSTS        0x00000002
    114      1.1  augustss #define  ACSTS_WKUP        0x00000004
    115      1.1  augustss #define CS4280_ACOSV       0x468	/* AC97 Output Slot Valid Register */
    116      1.1  augustss #define  ACOSV_SLV3        0x00000001
    117      1.1  augustss #define  ACOSV_SLV4        0x00000002
    118      1.1  augustss #define  ACOSV_SLV5        0x00000004
    119      1.1  augustss #define  ACOSV_SLV6        0x00000008
    120      1.1  augustss #define  ACOSV_SLV7        0x00000010
    121      1.1  augustss #define  ACOSV_SLV8        0x00000020
    122      1.1  augustss #define  ACOSV_SLV9        0x00000040
    123      1.1  augustss #define  ACOSV_SLV10       0x00000080
    124      1.1  augustss #define  ACOSV_SLV11       0x00000100
    125      1.1  augustss #define  ACOSV_SLV12       0x00000200
    126      1.1  augustss 
    127      1.1  augustss #define CS4280_ACCAD       0x46c	/* AC97 Command Address Register */
    128      1.1  augustss #define CS4280_ACCDA       0x470	/* AC97 Command Data Register */
    129      1.1  augustss #define CS4280_ACISV       0x474	/* AC97 Input Slot Valid Register */
    130      1.1  augustss #define  ACISV_ISV3        0x00000001
    131      1.1  augustss #define  ACISV_ISV4        0x00000002
    132      1.1  augustss #define  ACISV_ISV5        0x00000004
    133      1.1  augustss #define  ACISV_ISV6        0x00000008
    134      1.1  augustss #define  ACISV_ISV7        0x00000010
    135      1.1  augustss #define  ACISV_ISV8        0x00000020
    136      1.1  augustss #define  ACISV_ISV9        0x00000040
    137      1.1  augustss #define  ACISV_ISV10       0x00000080
    138      1.1  augustss #define  ACISV_ISV11       0x00000100
    139      1.1  augustss #define  ACISV_ISV12       0x00000200
    140      1.1  augustss #define CS4280_ACSAD       0x478	/* AC97 Status Address Register */
    141      1.1  augustss #define CS4280_ACSDA       0x47c	/* AC97 Status Data Register */
    142      1.1  augustss 
    143      1.1  augustss /* Host Access Methods */
    144      1.1  augustss #define CS4280_GPIOR	   0x4b8	/* General Purpose I/O Register */
    145      1.1  augustss #define CS4280_EGPIODR	   0x4bc	/* Extended GPIO Direction Register */
    146      1.1  augustss #define CS4280_EGPIOPTR    0x4c0        /* Extended GPIO Polarity/Type Register */
    147      1.1  augustss #define CS4280_EGPIOTR     0x4c4        /* Extended GPIO Sticky Register */
    148      1.1  augustss #define CS4280_EGPIOWR     0x4c8        /* Extended GPIO Wakeup Register */
    149      1.1  augustss #define CS4280_EGPIOSR     0x4cc        /* Extended GPIO Status Register */
    150      1.1  augustss 
    151      1.1  augustss /* Control Register */
    152      1.1  augustss #define CS4280_CFGI	   0x4b0        /* Configuration Interface Register */
    153      1.1  augustss 
    154      1.1  augustss #define CS4280_SERACC      0x4d8
    155      1.1  augustss #define SERACC_CTYPE_MASK  0x00000001
    156      1.1  augustss #define SERACC_CTYPE_1_03  0x00000000
    157      1.1  augustss #define SERACC_CTYPE_2_0   0x00000001
    158      1.1  augustss #define SERACC_TWO_CODECS  0x00000002
    159      1.1  augustss #define SERACC_MDM         0x00000004
    160      1.1  augustss #define SERACC_HSP         0x00000008
    161      1.1  augustss 
    162      1.1  augustss 
    163      1.1  augustss /* BA1 */
    164      1.1  augustss 
    165      1.1  augustss /* Playback Parameters */
    166      1.1  augustss #define CS4280_PDTC       0x00c0	/* Playback DMA Transaction Count */
    167      1.1  augustss #define  PDTC_MASK        0x000003ff
    168      1.1  augustss #define  CS4280_MK_PDTC(x) ((x)/2 - 1)
    169      1.1  augustss #define CS4280_PFIE       0x00c4	/* Playback Format and Interrupt Enable */
    170      1.1  augustss #define  PFIE_UNSIGNED    0x00008000    /* Playback Format is unsigned */
    171      1.1  augustss #define  PFIE_SWAPPED     0x00004000    /* Playback Format is need swapped */
    172      1.1  augustss #define  PFIE_MONO        0x00002000    /* Playback Format is monoral */
    173      1.1  augustss #define  PFIE_8BIT        0x00001000    /* Playback Format is 8bit */
    174      1.1  augustss #define  PFIE_PI_ENABLE   0x00000000    /* Playback Interrupt Enabled */
    175      1.1  augustss #define  PFIE_PI_DISABLE  0x00000010    /* Playback Interrupt Disabled */
    176      1.1  augustss #define  PFIE_PI_MASK     0x0000003f
    177      1.1  augustss #define  PFIE_MASK        0x0000f03f
    178      1.1  augustss #define CS4280_PBA        0x00c8	/* Playback Buffer Address */
    179      1.1  augustss #define CS4280_PVOL       0x00f8	/* Playback Volume */
    180      1.1  augustss #define CS4280_PSRC       0x0288	/* Playback Sample Rate Correction */
    181      1.1  augustss #define  PSRC_MASK        0xffff0000
    182      1.1  augustss #define  CS4280_MK_PSRC(psrc, py) ((((psrc) << 16) & 0xffff0000) | ((py) & 0xffff))
    183      1.1  augustss #define CS4280_PCTL       0x02a4	/* Playback Control */
    184      1.1  augustss #define  PCTL_MASK        0xffff0000
    185      1.1  augustss #define CS4280_PPI        0x02b4	/* Playback Phase Increment */
    186      1.1  augustss 
    187      1.1  augustss /* Capture Parameters */
    188      1.1  augustss #define CS4280_CCTL       0x0064	/* Capture Control */
    189      1.1  augustss #define  CCTL_MASK        0x0000ffff
    190      1.1  augustss #define CS4280_CDTC       0x0100	/* Capture DMA Transaction Count */
    191      1.1  augustss #define CS4280_CIE        0x0104	/* Capture Interrupt Enable */
    192      1.1  augustss #define  CIE_CI_ENABLE    0x00000001    /* Capture Interrupt enabled */
    193      1.1  augustss #define  CIE_CI_DISABLE   0x00000011    /* Capture Interrupt disabled */
    194      1.1  augustss #define  CIE_CI_MASK      0x0000003f
    195      1.1  augustss #define CS4280_CBA        0x010c	/* Capture Buffer Address */
    196      1.1  augustss #define CS4280_CSRC       0x02c8	/* Capture Sample Rate Correction */
    197      1.1  augustss #define  CSRC_MASK        0xffff0000
    198      1.1  augustss #define  CS4280_MK_CSRC(csrc, cy) ((((csrc) << 16) & 0xffff0000) | ((cy) & 0xffff))
    199      1.1  augustss #define CS4280_CCI        0x02d8	/* Capture Coefficient Increment */
    200      1.1  augustss #define  CCI_MASK         0xffff0000
    201      1.1  augustss #define CS4280_CD         0x02e0	/* Capture Delay */
    202      1.1  augustss #define  CD_MASK          0xfffc000
    203      1.1  augustss #define CS4280_CPI        0x02f4	/* Capture Phase Incremnt */
    204      1.1  augustss #define CS4280_CGL        0x0134	/* Capture Group Length */
    205      1.1  augustss #define  CGL_MASK         0x0000ffff
    206      1.1  augustss #define CS4280_CNT        0x0340	/* Capture Number of Triplets */
    207      1.1  augustss #define CS4280_CGC        0x0138	/* Capture Group Count */
    208      1.1  augustss #define  CGC_MASK         0x0000ffff
    209      1.1  augustss #define CS4280_CVOL       0x02f8	/* Capture Volume */
    210      1.1  augustss 
    211      1.1  augustss #define CS4280_MIDCR      0x0490        /* MIDI Control Register */
    212      1.1  augustss #define  MIDCR_TXE        0x00000001    /* MIDI Transmit Enable */
    213      1.1  augustss #define  MIDCR_RXE        0x00000002    /* MIDI Receive Enable */
    214      1.1  augustss #define  MIDCR_RIE        0x00000004    /* MIDI Receive Interrupt Enable */
    215      1.1  augustss #define  MIDCR_TIE        0x00000008    /* MIDI Transmit Interrupt Enable */
    216      1.1  augustss #define  MIDCR_MLB        0x00000010    /* MIDI Loop Back Enable */
    217      1.1  augustss #define  MIDCR_MRST       0x00000020    /* MIDI Reset */
    218      1.1  augustss #define  MIDCR_MASK       0x0000003f
    219      1.1  augustss #define CS4280_MIDSR      0x0494        /* Host MIDI Status Register */
    220      1.1  augustss #define  MIDSR_TBF        0x00000001    /* Transmit Buffer Full */
    221      1.1  augustss #define  MIDSR_RBE        0x00000002    /* Receive Buffer Empty */
    222      1.1  augustss #define CS4280_MIDWP      0x0498        /* MIDI Write Port */
    223      1.1  augustss #define  MIDWP_MASK       0x000000ff
    224      1.1  augustss #define CS4280_MIDRP      0x049c        /* MIDI Read Port */
    225      1.1  augustss 
    226      1.1  augustss #define CS4280_JSPT       0x0480        /* Joystick Poll/Trigger Register */
    227      1.1  augustss #define CS4280_JSCTL      0x0484        /* Joystick Control Register */
    228      1.1  augustss #define CS4280_JSC1       0x0488        /* Joystick Coordinate Register 1 */
    229      1.1  augustss #define CS4280_JSC2       0x048c        /* Joystick Coordinate Register 2 */
    230      1.1  augustss 
    231      1.1  augustss /* Processor Registers */
    232      1.1  augustss #define CS4280_SPCR       0x30000	/* Processor Control Register */
    233      1.1  augustss #define  SPCR_RUN         0x00000001
    234      1.1  augustss #define  SPCR_STPFR       0x00000002
    235      1.1  augustss #define  SPCR_RUNFR       0x00000004
    236      1.1  augustss #define  SPCR_DRQEN       0x00000020
    237      1.1  augustss #define  SPCR_RSTSP       0x00000040
    238      1.1  augustss #define CS4280_DREG       0x30004
    239      1.1  augustss #define CS4280_DSRWP      0x30008
    240      1.1  augustss #define CS4280_TWPR       0x3000c	/* Trap Write Port Register */
    241      1.1  augustss #define CS4280_SPWR       0x30010
    242      1.1  augustss #define CS4280_SPCS       0x30028	/* Processor Clock Status Register */
    243      1.1  augustss #define  SPCS_SPRUN       0x00000100
    244      1.1  augustss #define CS4280_FRMT       0x30030	/* Frame Timer Register */
    245      1.1  augustss #define  FRMT_FTV         0x00000adf
    246      1.1  augustss 
    247      1.1  augustss 
    248      1.1  augustss #define CF_MONO           0x01
    249      1.1  augustss #define CF_8BIT           0x02
    250      1.1  augustss 
    251      1.1  augustss #define CF_16BIT_STEREO   0x00
    252      1.1  augustss #define CF_16BIT_MONO     0x01
    253      1.1  augustss #define CF_8BIT_STEREO    0x02
    254      1.1  augustss #define CF_8BIT_MONO      0x03
    255      1.1  augustss 
    256      1.1  augustss #define MIDI_BUSY_WAIT		100
    257      1.1  augustss #define MIDI_BUSY_DELAY		100	/* Delay when UART is busy */
    258      1.1  augustss 
    259      1.1  augustss /* 3*1024 parameter, 3.5*1024 sample, 2*3.5*1024 code */
    260      1.1  augustss #define BA1_DWORD_SIZE		(13 * 1024 + 512)
    261      1.1  augustss #define BA1_MEMORY_COUNT	3
    262      1.1  augustss 
    263      1.1  augustss struct BA1struct {
    264      1.1  augustss 	struct {
    265      1.1  augustss 		u_int32_t offset;
    266      1.1  augustss 		u_int32_t size;
    267      1.1  augustss 	} memory[BA1_MEMORY_COUNT];
    268      1.1  augustss 	u_int32_t map[BA1_DWORD_SIZE];
    269      1.1  augustss };
    270      1.1  augustss 
    271      1.1  augustss #define CS4280_ICHUNK	2048	/* Bytes between interrupts */
    272      1.1  augustss #define CS4280_DCHUNK	4096	/* Bytes of DMA memory */
    273      1.1  augustss #define CS4280_DALIGN	4096	/* Alignment of DMA memory */
    274      1.1  augustss 
    275      1.1  augustss /* AC97 Registers */
    276      1.1  augustss #define CS4280_SAVE_REG_MAX  0x10
    277      1.1  augustss 
    278      1.1  augustss /* AC97 Registers: stolen from /sys/dev/ic/ac97.c */
    279      1.1  augustss #define AC97_REG_RESET                0x00
    280      1.1  augustss #define AC97_REG_MASTER_VOLUME        0x02
    281      1.1  augustss #define AC97_REG_HEADPHONE_VOLUME     0x04
    282      1.1  augustss #define AC97_REG_MASTER_VOLUME_MONO   0x06
    283      1.1  augustss #define AC97_REG_MASTER_TONE          0x08
    284      1.1  augustss #define AC97_REG_PCBEEP_VOLUME        0x0a
    285      1.1  augustss #define AC97_REG_PHONE_VOLUME         0x0c
    286      1.1  augustss #define AC97_REG_MIC_VOLUME           0x0e
    287      1.1  augustss #define AC97_REG_LINEIN_VOLUME        0x10
    288      1.1  augustss #define AC97_REG_CD_VOLUME            0x12
    289      1.1  augustss #define AC97_REG_VIDEO_VOLUME         0x14
    290      1.1  augustss #define AC97_REG_AUX_VOLUME           0x16
    291      1.1  augustss #define AC97_REG_PCMOUT_VOLUME        0x18
    292      1.1  augustss #define AC97_REG_RECORD_SELECT        0x1a
    293      1.1  augustss #define AC97_REG_RECORD_GAIN          0x1c
    294      1.1  augustss #define AC97_REG_RECORD_GAIN_MIC      0x1e
    295      1.1  augustss #define AC97_REG_GP                   0x20
    296      1.1  augustss #define AC97_REG_3D_CONTROL           0x22
    297      1.1  augustss #define AC97_REG_POWER                0x26
    298      1.1  augustss #define   CS4280_POWER_DOWN_ALL       0x7f0f
    299      1.1  augustss #define AC97_REG_VENDOR_ID1           0x7c
    300      1.1  augustss #define AC97_REG_VENDOR_ID2           0x7e
    301