Home | History | Annotate | Line # | Download | only in pci
cs4280reg.h revision 1.7
      1  1.7  jmcneill /*	$NetBSD: cs4280reg.h,v 1.7 2006/04/15 21:20:47 jmcneill Exp $	*/
      2  1.1  augustss 
      3  1.1  augustss /*
      4  1.2  augustss  * Copyright (c) 1999, 2000 Tatoku Ogaito.  All rights reserved.
      5  1.1  augustss  *
      6  1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7  1.1  augustss  * modification, are permitted provided that the following conditions
      8  1.1  augustss  * are met:
      9  1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10  1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11  1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14  1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15  1.1  augustss  *    must display the following acknowledgement:
     16  1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17  1.1  augustss  *	for the NetBSD Project.
     18  1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19  1.1  augustss  *    derived from this software without specific prior written permission
     20  1.1  augustss  *
     21  1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.1  augustss  */
     32  1.1  augustss 
     33  1.1  augustss 
     34  1.5      kent #define CS4280_BA0_SIZE	  0x2000
     35  1.5      kent #define CS4280_BA1_SIZE	  0x40000
     36  1.1  augustss 
     37  1.1  augustss /* BA0 */
     38  1.1  augustss 
     39  1.1  augustss /* Interrupt Reporting Registers */
     40  1.5      kent #define CS4280_HISR	   0x000	/* Host Interrupt Status Register */
     41  1.5      kent #define	 HISR_INTENA	   0x80000000
     42  1.5      kent #define	 HISR_MIDI	   0x00100000
     43  1.5      kent #define	 HISR_CINT	   0x00000002
     44  1.5      kent #define	 HISR_PINT	   0x00000001
     45  1.5      kent #define CS4280_HICR	   0x008	/* Host Interrupt Control Register */
     46  1.5      kent #define	 HICR_CHGM	   0x00000002
     47  1.5      kent #define	 HICR_IEV	   0x00000001
     48  1.1  augustss 
     49  1.1  augustss /* Clock Control Registers */
     50  1.5      kent #define CS4280_CLKCR1	   0x400	/* Clock Control Register 1 */
     51  1.5      kent #define	 CLKCR1_PLLSS_SPBC 0x00000000
     52  1.5      kent #define	 CLKCR1_PLLSS_RSV  0x00000004
     53  1.5      kent #define	 CLKCR1_PLLSS_PCI  0x00000008
     54  1.5      kent #define	 CLKCR1_PLLSS_RSV2 0x0000000c
     55  1.5      kent #define	 CLKCR1_PLLP	   0x00000010
     56  1.5      kent #define	 CLKCR1_SWCE	   0x00000020
     57  1.5      kent 
     58  1.5      kent #define CS4280_CLKCR2	   0x404	/* Clock Control Register 2 */
     59  1.5      kent #define	 CLKCR2_PDIVS_RSV  0x00000002
     60  1.5      kent #define	 CLKCR2_PDIVS_8	   0x00000008
     61  1.5      kent #define	 CLKCR2_PDIVS_16   0x00000000
     62  1.5      kent 
     63  1.5      kent #define CS4280_PLLM	   0x408	/* PLL Multiplier Register */
     64  1.5      kent #define	 PLLM_STATE	   0x0000003a
     65  1.5      kent 
     66  1.5      kent #define CS4280_PLLCC	   0x40c	/* PLL Capacitor Coefficient Register */
     67  1.5      kent #define	 PLLCC_CDR_STATE   0x00000006
     68  1.5      kent #define	 PLLCC_LPF_STATE   0x00000078
     69  1.1  augustss 
     70  1.1  augustss /* General Configuration Registers */
     71  1.5      kent #define CS4280_SERMC1	   0x420	/* Serial Port Master Control Register 1 */
     72  1.5      kent #define	 SERMC1_MSPE	   0x00000001
     73  1.5      kent #define	 SERMC1_PTC_MASK   0x0000000e
     74  1.5      kent #define	 SERMC1_PTC_CS423X 0x00000000
     75  1.5      kent #define	 SERMC1_PTC_AC97   0x00000002
     76  1.5      kent #define	 SERMC1_PLB_EN	   0x00000010
     77  1.5      kent #define	 SERMC1_XLB_EN	   0x00000020
     78  1.5      kent #define CS4280_SERC1	   0x428	/* Serial Port Configuration Register 1 */
     79  1.5      kent #define	 SERC1_SO1EN	   0x00000001
     80  1.5      kent #define	 SERC1_SO1F_MASK   0x0000000e
     81  1.5      kent #define	 SERC1_SO1F_CS423X 0x00000000
     82  1.5      kent #define	 SERC1_SO1F_AC97   0x00000002
     83  1.5      kent #define	 SERC1_SO1F_DAC	   0x00000004
     84  1.5      kent #define	 SERC1_SO1F_SPDIF  0x00000006
     85  1.5      kent #define CS4280_SERC2	   0x42c	/* Serial Port Configuration Register 2 */
     86  1.5      kent #define	 SERC2_SI1EN	   0x00000001
     87  1.5      kent #define	 SERC2_SI1F_MASK   0x0000000e
     88  1.5      kent #define	 SERC2_SI1F_CS423X 0x00000000
     89  1.5      kent #define	 SERC2_SI1F_AC97   0x00000002
     90  1.5      kent #define	 SERC2_SI1F_ADC	   0x00000004
     91  1.5      kent #define	 SERC2_SI1F_SPDIF  0x00000006
     92  1.5      kent 
     93  1.5      kent #define CS4280_SERBSP	   0x43c
     94  1.5      kent #define	 SERBSP_FSP_MASK   0x0000000f
     95  1.5      kent 
     96  1.5      kent #define CS4280_SERBST	   0x440
     97  1.5      kent #define	 SERBST_RRDY	   0x00000001
     98  1.5      kent #define	 SERBST_WBSY	   0x00000002
     99  1.5      kent #define CS4280_SERBCM	   0x444
    100  1.5      kent #define	 SERBCM_RDC	   0x000000001
    101  1.5      kent #define	 SERBCM_WRC	   0x000000002
    102  1.5      kent #define CS4280_SERBAD	   0x448
    103  1.7  jmcneill #define CS4280_SERBCF	   0x44C
    104  1.7  jmcneill #define	 SERBCF_HBP	   0x00000001
    105  1.5      kent #define CS4280_SERBWP	   0x450
    106  1.4     tacha 
    107  1.4     tacha /*
    108  1.5      kent  * AC97 Registers are moved to cs428xreg.h since
    109  1.5      kent  * they are common for CS4280 and CS4281
    110  1.4     tacha  */
    111  1.1  augustss 
    112  1.1  augustss /* Host Access Methods */
    113  1.1  augustss #define CS4280_GPIOR	   0x4b8	/* General Purpose I/O Register */
    114  1.1  augustss #define CS4280_EGPIODR	   0x4bc	/* Extended GPIO Direction Register */
    115  1.5      kent #define CS4280_EGPIOPTR	   0x4c0	/* Extended GPIO Polarity/Type Register */
    116  1.5      kent #define CS4280_EGPIOTR	   0x4c4	/* Extended GPIO Sticky Register */
    117  1.5      kent #define CS4280_EGPIOWR	   0x4c8	/* Extended GPIO Wakeup Register */
    118  1.5      kent #define CS4280_EGPIOSR	   0x4cc	/* Extended GPIO Status Register */
    119  1.1  augustss 
    120  1.1  augustss /* Control Register */
    121  1.5      kent #define CS4280_CFGI	   0x4b0	/* Configuration Interface Register */
    122  1.1  augustss 
    123  1.5      kent #define CS4280_SERACC	   0x4d8
    124  1.5      kent #define	 SERACC_CTYPE_MASK 0x00000001
    125  1.5      kent #define	 SERACC_CTYPE_1_03 0x00000000
    126  1.5      kent #define	 SERACC_CTYPE_2_0  0x00000001
    127  1.5      kent #define	 SERACC_TWO_CODECS 0x00000002
    128  1.5      kent #define	 SERACC_MDM	   0x00000004
    129  1.5      kent #define	 SERACC_HSP	   0x00000008
    130  1.2  augustss 
    131  1.2  augustss /* Midi Port */
    132  1.5      kent #define CS4280_MIDCR	   0x490	/* MIDI Control Register */
    133  1.5      kent #define	 MIDCR_TXE	   0x00000001	/* MIDI Transmit Enable */
    134  1.5      kent #define	 MIDCR_RXE	   0x00000002	/* MIDI Receive Enable */
    135  1.5      kent #define	 MIDCR_RIE	   0x00000004	/* MIDI Receive Interrupt Enable */
    136  1.5      kent #define	 MIDCR_TIE	   0x00000008	/* MIDI Transmit Interrupt Enable */
    137  1.5      kent #define	 MIDCR_MLB	   0x00000010	/* MIDI Loop Back Enable */
    138  1.5      kent #define	 MIDCR_MRST	   0x00000020	/* MIDI Reset */
    139  1.5      kent #define	 MIDCR_MASK	   0x0000003f
    140  1.5      kent #define CS4280_MIDSR	   0x494	/* Host MIDI Status Register */
    141  1.5      kent #define	 MIDSR_TBF	   0x00000001	/* Transmit Buffer Full */
    142  1.5      kent #define	 MIDSR_RBE	   0x00000002	/* Receive Buffer Empty */
    143  1.5      kent #define CS4280_MIDWP	   0x498	/* MIDI Write Port */
    144  1.5      kent #define	 MIDWP_MASK	   0x000000ff
    145  1.5      kent #define CS4280_MIDRP	   0x49c	/* MIDI Read Port */
    146  1.5      kent #define	 MIDRP_MASK	   0x000000ff
    147  1.2  augustss 
    148  1.2  augustss /* Joy Stick Port */
    149  1.5      kent #define CS4280_JSPT	   0x480	/* Joystick Poll/Trigger Register */
    150  1.5      kent #define CS4280_JSCTL	   0x484	/* Joystick Control Register */
    151  1.5      kent #define CS4280_JSC1	   0x488	/* Joystick Coordinate Register 1 */
    152  1.5      kent #define CS4280_JSC2	   0x48c	/* Joystick Coordinate Register 2 */
    153  1.1  augustss 
    154  1.1  augustss 
    155  1.1  augustss /* BA1 */
    156  1.1  augustss 
    157  1.1  augustss /* Playback Parameters */
    158  1.5      kent #define CS4280_PDTC	  0x00c0	/* Playback DMA Transaction Count */
    159  1.5      kent #define	 PDTC_MASK	  0x000003ff
    160  1.5      kent #define	 CS4280_MK_PDTC(x) ((x)/2 - 1)
    161  1.5      kent #define CS4280_PFIE	  0x00c4	/* Playback Format and Interrupt Enable */
    162  1.5      kent #define	 PFIE_UNSIGNED	  0x00008000	/* Playback Format is unsigned */
    163  1.5      kent #define	 PFIE_SWAPPED	  0x00004000	/* Playback Format is need swapped */
    164  1.5      kent #define	 PFIE_MONO	  0x00002000	/* Playback Format is monoral */
    165  1.5      kent #define	 PFIE_8BIT	  0x00001000	/* Playback Format is 8bit */
    166  1.5      kent #define	 PFIE_PI_ENABLE	  0x00000000	/* Playback Interrupt Enabled */
    167  1.5      kent #define	 PFIE_PI_DISABLE  0x00000010	/* Playback Interrupt Disabled */
    168  1.5      kent #define	 PFIE_PI_MASK	  0x0000003f
    169  1.5      kent #define	 PFIE_MASK	  0x0000f03f
    170  1.5      kent #define CS4280_PBA	  0x00c8	/* Playback Buffer Address */
    171  1.5      kent #define CS4280_PVOL	  0x00f8	/* Playback Volume */
    172  1.5      kent #define CS4280_PSRC	  0x0288	/* Playback Sample Rate Correction */
    173  1.5      kent #define	 PSRC_MASK	  0xffff0000
    174  1.5      kent #define	 CS4280_MK_PSRC(psrc, py) ((((psrc) << 16) & 0xffff0000) | ((py) & 0xffff))
    175  1.5      kent #define CS4280_PCTL	  0x02a4	/* Playback Control */
    176  1.5      kent #define	 PCTL_MASK	  0xffff0000
    177  1.5      kent #define CS4280_PPI	  0x02b4	/* Playback Phase Increment */
    178  1.1  augustss 
    179  1.1  augustss /* Capture Parameters */
    180  1.5      kent #define CS4280_CCTL	  0x0064	/* Capture Control */
    181  1.5      kent #define	 CCTL_MASK	  0x0000ffff
    182  1.5      kent #define CS4280_CDTC	  0x0100	/* Capture DMA Transaction Count */
    183  1.5      kent #define CS4280_CIE	  0x0104	/* Capture Interrupt Enable */
    184  1.5      kent #define	 CIE_CI_ENABLE	  0x00000001	/* Capture Interrupt enabled */
    185  1.5      kent #define	 CIE_CI_DISABLE	  0x00000011	/* Capture Interrupt disabled */
    186  1.5      kent #define	 CIE_CI_MASK	  0x0000003f
    187  1.5      kent #define CS4280_CBA	  0x010c	/* Capture Buffer Address */
    188  1.5      kent #define CS4280_CSRC	  0x02c8	/* Capture Sample Rate Correction */
    189  1.5      kent #define	 CSRC_MASK	  0xffff0000
    190  1.5      kent #define	 CS4280_MK_CSRC(csrc, cy) ((((csrc) << 16) & 0xffff0000) | ((cy) & 0xffff))
    191  1.5      kent #define CS4280_CCI	  0x02d8	/* Capture Coefficient Increment */
    192  1.5      kent #define	 CCI_MASK	  0xffff0000
    193  1.5      kent #define CS4280_CD	  0x02e0	/* Capture Delay */
    194  1.5      kent #define	 CD_MASK	  0xfffc000
    195  1.5      kent #define CS4280_CPI	  0x02f4	/* Capture Phase Incremnt */
    196  1.5      kent #define CS4280_CGL	  0x0134	/* Capture Group Length */
    197  1.5      kent #define	 CGL_MASK	  0x0000ffff
    198  1.5      kent #define CS4280_CNT	  0x0340	/* Capture Number of Triplets */
    199  1.5      kent #define CS4280_CGC	  0x0138	/* Capture Group Count */
    200  1.5      kent #define	 CGC_MASK	  0x0000ffff
    201  1.5      kent #define CS4280_CVOL	  0x02f8	/* Capture Volume */
    202  1.1  augustss 
    203  1.1  augustss /* Processor Registers */
    204  1.5      kent #define CS4280_SPCR	  0x30000	/* Processor Control Register */
    205  1.5      kent #define	 SPCR_RUN	  0x00000001
    206  1.5      kent #define	 SPCR_STPFR	  0x00000002
    207  1.5      kent #define	 SPCR_RUNFR	  0x00000004
    208  1.5      kent #define	 SPCR_DRQEN	  0x00000020
    209  1.5      kent #define	 SPCR_RSTSP	  0x00000040
    210  1.5      kent #define CS4280_DREG	  0x30004
    211  1.5      kent #define CS4280_DSRWP	  0x30008
    212  1.5      kent #define CS4280_TWPR	  0x3000c	/* Trap Write Port Register */
    213  1.5      kent #define CS4280_SPWR	  0x30010
    214  1.5      kent #define CS4280_SPCS	  0x30028	/* Processor Clock Status Register */
    215  1.5      kent #define	 SPCS_SPRUN	  0x00000100
    216  1.5      kent #define CS4280_FRMT	  0x30030	/* Frame Timer Register */
    217  1.5      kent #define	 FRMT_FTV	  0x00000adf
    218  1.5      kent 
    219  1.5      kent 
    220  1.5      kent #define CF_MONO		  0x01
    221  1.5      kent #define CF_8BIT		  0x02
    222  1.5      kent 
    223  1.5      kent #define CF_16BIT_STEREO	  0x00
    224  1.5      kent #define CF_16BIT_MONO	  0x01
    225  1.5      kent #define CF_8BIT_STEREO	  0x02
    226  1.5      kent #define CF_8BIT_MONO	  0x03
    227  1.1  augustss 
    228  1.1  augustss #define MIDI_BUSY_WAIT		100
    229  1.1  augustss #define MIDI_BUSY_DELAY		100	/* Delay when UART is busy */
    230  1.1  augustss 
    231  1.1  augustss /* 3*1024 parameter, 3.5*1024 sample, 2*3.5*1024 code */
    232  1.1  augustss #define BA1_DWORD_SIZE		(13 * 1024 + 512)
    233  1.1  augustss #define BA1_MEMORY_COUNT	3
    234  1.1  augustss 
    235  1.1  augustss struct BA1struct {
    236  1.1  augustss 	struct {
    237  1.5      kent 		uint32_t offset;
    238  1.5      kent 		uint32_t size;
    239  1.1  augustss 	} memory[BA1_MEMORY_COUNT];
    240  1.5      kent 	uint32_t map[BA1_DWORD_SIZE];
    241  1.1  augustss };
    242  1.1  augustss 
    243  1.1  augustss #define CS4280_ICHUNK	2048	/* Bytes between interrupts */
    244  1.1  augustss #define CS4280_DCHUNK	4096	/* Bytes of DMA memory */
    245  1.1  augustss #define CS4280_DALIGN	4096	/* Alignment of DMA memory */
    246  1.1  augustss 
    247  1.3   thorpej /* for AC97_REG_POWER */
    248  1.5      kent #define	  CS4280_POWER_DOWN_ALL	      0x7f0f
    249