Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.1
      1  1.1  augustss /*	$NetBSD: cs4281.c,v 1.1 2001/01/22 01:34:42 augustss Exp $	*/
      2  1.1  augustss 
      3  1.1  augustss /*
      4  1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5  1.1  augustss  *
      6  1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7  1.1  augustss  * modification, are permitted provided that the following conditions
      8  1.1  augustss  * are met:
      9  1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10  1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11  1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14  1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15  1.1  augustss  *    must display the following acknowledgement:
     16  1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17  1.1  augustss  *	for the NetBSD Project.
     18  1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19  1.1  augustss  *    derived from this software without specific prior written permission
     20  1.1  augustss  *
     21  1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.1  augustss  */
     32  1.1  augustss 
     33  1.1  augustss /*
     34  1.1  augustss  * Cirrus Logic CS4281 driver.
     35  1.1  augustss  * Data sheets can be found
     36  1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37  1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38  1.1  augustss  *
     39  1.1  augustss  * TODO:
     40  1.1  augustss  *   1: confirm this driver does work :-)
     41  1.1  augustss  *   2: midi and FM support
     42  1.1  augustss  *   3: ...
     43  1.1  augustss  *
     44  1.1  augustss  */
     45  1.1  augustss 
     46  1.1  augustss #include <sys/param.h>
     47  1.1  augustss #include <sys/systm.h>
     48  1.1  augustss #include <sys/kernel.h>
     49  1.1  augustss #include <sys/malloc.h>
     50  1.1  augustss #include <sys/fcntl.h>
     51  1.1  augustss #include <sys/device.h>
     52  1.1  augustss #include <sys/types.h>
     53  1.1  augustss #include <sys/systm.h>
     54  1.1  augustss 
     55  1.1  augustss #include <dev/pci/pcidevs.h>
     56  1.1  augustss #include <dev/pci/pcivar.h>
     57  1.1  augustss #include <dev/pci/cs4281reg.h>
     58  1.1  augustss #include <dev/pci/cs428xreg.h>
     59  1.1  augustss 
     60  1.1  augustss #include <sys/audioio.h>
     61  1.1  augustss #include <dev/audio_if.h>
     62  1.1  augustss #include <dev/midi_if.h>
     63  1.1  augustss #include <dev/mulaw.h>
     64  1.1  augustss #include <dev/auconv.h>
     65  1.1  augustss 
     66  1.1  augustss #include <dev/ic/ac97reg.h>
     67  1.1  augustss #include <dev/ic/ac97var.h>
     68  1.1  augustss 
     69  1.1  augustss #include <dev/pci/cs428x.h>
     70  1.1  augustss 
     71  1.1  augustss #include <machine/bus.h>
     72  1.1  augustss 
     73  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     74  1.1  augustss #define MAX_CHANNELS  (4)
     75  1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     76  1.1  augustss #else
     77  1.1  augustss #define MAX_CHANNELS  (2)
     78  1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     79  1.1  augustss #endif
     80  1.1  augustss 
     81  1.1  augustss /* XXX: now this is required only to support NetBSD-1.5.... */
     82  1.1  augustss #ifndef PCI_PRODUCT_CIRRUS_CS4281
     83  1.1  augustss #define PCI_PRODUCT_CIRRUS_CS4281 (0x6005)
     84  1.1  augustss #endif
     85  1.1  augustss 
     86  1.1  augustss /* IF functions for audio driver */
     87  1.1  augustss int	cs4281_match(struct device *, struct cfdata *, void *);
     88  1.1  augustss void	cs4281_attach(struct device *, struct device *, void *);
     89  1.1  augustss int	cs4281_intr(void *);
     90  1.1  augustss int	cs4281_query_encoding(void *, struct audio_encoding *);
     91  1.1  augustss int	cs4281_set_params(void *, int, int, struct audio_params *, struct audio_params *);
     92  1.1  augustss int	cs4281_halt_output(void *);
     93  1.1  augustss int	cs4281_halt_input(void *);
     94  1.1  augustss int	cs4281_getdev(void *, struct audio_device *);
     95  1.1  augustss int	cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
     96  1.1  augustss 			      void *, struct audio_params *);
     97  1.1  augustss int	cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
     98  1.1  augustss 			     void *, struct audio_params *);
     99  1.1  augustss 
    100  1.1  augustss /* Internal functions */
    101  1.1  augustss u_int8_t cs4281_sr2regval(int);
    102  1.1  augustss void	 cs4281_set_dac_rate(struct cs428x_softc *, int );
    103  1.1  augustss void	 cs4281_set_adc_rate(struct cs428x_softc *, int );
    104  1.1  augustss int      cs4281_init(struct cs428x_softc *);
    105  1.1  augustss 
    106  1.1  augustss /* Power Management */
    107  1.1  augustss void cs4281_power		__P((int, void *));
    108  1.1  augustss 
    109  1.1  augustss #define NOT_SHARED
    110  1.1  augustss 
    111  1.1  augustss #ifdef NOT_SHARED
    112  1.1  augustss /* These functions may shared with cs4280.c */
    113  1.1  augustss int  cs4281_open(void *, int);
    114  1.1  augustss void cs4281_close(void *);
    115  1.1  augustss int  cs4281_round_blocksize(void *, int);
    116  1.1  augustss int  cs4281_get_props(void *);
    117  1.1  augustss int  cs4281_attach_codec(void *, struct ac97_codec_if *);
    118  1.1  augustss int  cs4281_read_codec(void *, u_int8_t , u_int16_t *);
    119  1.1  augustss int  cs4281_write_codec(void *, u_int8_t, u_int16_t);
    120  1.1  augustss void cs4281_reset_codec(void *);
    121  1.1  augustss 
    122  1.1  augustss int  cs4281_mixer_set_port(void *, mixer_ctrl_t *);
    123  1.1  augustss int  cs4281_mixer_get_port(void *, mixer_ctrl_t *);
    124  1.1  augustss int  cs4281_query_devinfo(void *, mixer_devinfo_t *);
    125  1.1  augustss void *cs4281_malloc(void *, int, size_t, int, int);
    126  1.1  augustss size_t cs4281_round_buffersize(void *, int, size_t);
    127  1.1  augustss void cs4281_free(void *, void *, int);
    128  1.1  augustss paddr_t cs4281_mappage(void *, void *, off_t, int);
    129  1.1  augustss 
    130  1.1  augustss /* internal functions */
    131  1.1  augustss int cs4281_allocmem(struct cs428x_softc*, size_t, int, int, struct cs428x_dma *);
    132  1.1  augustss int cs4281_src_wait(struct cs428x_softc *);
    133  1.1  augustss 
    134  1.1  augustss #if defined(CS4281_DEBUG)
    135  1.1  augustss #undef DPRINTF
    136  1.1  augustss #undef DPRINTFN
    137  1.1  augustss #define DPRINTF(x)	    if (cs4281_debug) printf x
    138  1.1  augustss #define DPRINTFN(n,x)	    if (cs4281_debug>(n)) printf x
    139  1.1  augustss int cs4281_debug = 5;
    140  1.1  augustss #endif
    141  1.1  augustss 
    142  1.1  augustss #endif /* NOT_SHARED */
    143  1.1  augustss 
    144  1.1  augustss struct audio_hw_if cs4281_hw_if = {
    145  1.1  augustss 	cs4281_open,
    146  1.1  augustss 	cs4281_close,
    147  1.1  augustss 	NULL,
    148  1.1  augustss 	cs4281_query_encoding,
    149  1.1  augustss 	cs4281_set_params,
    150  1.1  augustss 	cs4281_round_blocksize,
    151  1.1  augustss 	NULL,
    152  1.1  augustss 	NULL,
    153  1.1  augustss 	NULL,
    154  1.1  augustss 	NULL,
    155  1.1  augustss 	NULL,
    156  1.1  augustss 	cs4281_halt_output,
    157  1.1  augustss 	cs4281_halt_input,
    158  1.1  augustss 	NULL,
    159  1.1  augustss 	cs4281_getdev,
    160  1.1  augustss 	NULL,
    161  1.1  augustss 	cs4281_mixer_set_port,
    162  1.1  augustss 	cs4281_mixer_get_port,
    163  1.1  augustss 	cs4281_query_devinfo,
    164  1.1  augustss 	cs4281_malloc,
    165  1.1  augustss 	cs4281_free,
    166  1.1  augustss 	cs4281_round_buffersize,
    167  1.1  augustss 	cs4281_mappage,
    168  1.1  augustss 	cs4281_get_props,
    169  1.1  augustss 	cs4281_trigger_output,
    170  1.1  augustss 	cs4281_trigger_input,
    171  1.1  augustss };
    172  1.1  augustss 
    173  1.1  augustss #if NMIDI > 0
    174  1.1  augustss /* Midi Interface */
    175  1.1  augustss void	cs4281_midi_close(void*);
    176  1.1  augustss void	cs4281_midi_getinfo(void *, struct midi_info *);
    177  1.1  augustss int	cs4281_midi_open(void *, int, void (*)(void *, int),
    178  1.1  augustss 			      void (*)(void *), void *);
    179  1.1  augustss int	cs4281_midi_output(void *, int);
    180  1.1  augustss 
    181  1.1  augustss struct midi_hw_if cs4281_midi_hw_if = {
    182  1.1  augustss 	cs4281_midi_open,
    183  1.1  augustss 	cs4281_midi_close,
    184  1.1  augustss 	cs4281_midi_output,
    185  1.1  augustss 	cs4281_midi_getinfo,
    186  1.1  augustss 	0,
    187  1.1  augustss };
    188  1.1  augustss #endif
    189  1.1  augustss 
    190  1.1  augustss struct cfattach clct_ca = {
    191  1.1  augustss 	sizeof(struct cs428x_softc), cs4281_match, cs4281_attach
    192  1.1  augustss };
    193  1.1  augustss 
    194  1.1  augustss struct audio_device cs4281_device = {
    195  1.1  augustss 	"CS4281",
    196  1.1  augustss 	"",
    197  1.1  augustss 	"cs4281"
    198  1.1  augustss };
    199  1.1  augustss 
    200  1.1  augustss 
    201  1.1  augustss /* trivial */
    202  1.1  augustss int
    203  1.1  augustss cs4281_match(parent, match, aux)
    204  1.1  augustss 	struct device *parent;
    205  1.1  augustss 	struct cfdata *match;
    206  1.1  augustss 	void *aux;
    207  1.1  augustss {
    208  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    209  1.1  augustss 
    210  1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    211  1.1  augustss 		return 0;
    212  1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    213  1.1  augustss 		return 1;
    214  1.1  augustss 	return 0;
    215  1.1  augustss }
    216  1.1  augustss 
    217  1.1  augustss /* It seems to work */
    218  1.1  augustss void
    219  1.1  augustss cs4281_attach(parent, self, aux)
    220  1.1  augustss 	struct device *parent;
    221  1.1  augustss 	struct device *self;
    222  1.1  augustss 	void *aux;
    223  1.1  augustss {
    224  1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)self;
    225  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    226  1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    227  1.1  augustss 	char const *intrstr;
    228  1.1  augustss 	pci_intr_handle_t ih;
    229  1.1  augustss 	pcireg_t csr;
    230  1.1  augustss 	char devinfo[256];
    231  1.1  augustss 
    232  1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    233  1.1  augustss 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
    234  1.1  augustss 
    235  1.1  augustss 	/* Map I/O register */
    236  1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    237  1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    238  1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    239  1.1  augustss 		printf("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    240  1.1  augustss 		return;
    241  1.1  augustss 	}
    242  1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    243  1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    244  1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    245  1.1  augustss 		printf("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    246  1.1  augustss 		return;
    247  1.1  augustss 	}
    248  1.1  augustss 
    249  1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    250  1.1  augustss 
    251  1.1  augustss 	/* Enable the device (set bus master flag) */
    252  1.1  augustss 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    253  1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    254  1.1  augustss 	    csr | PCI_COMMAND_MASTER_ENABLE);
    255  1.1  augustss 
    256  1.1  augustss #if 0
    257  1.1  augustss 	/* LATENCY_TIMER setting */
    258  1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    259  1.1  augustss 	if ( PCI_LATTIMER(temp1) < 32 ) {
    260  1.1  augustss 		temp1 &= 0xffff00ff;
    261  1.1  augustss 		temp1 |= 0x00002000;
    262  1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    263  1.1  augustss 	}
    264  1.1  augustss #endif
    265  1.1  augustss 
    266  1.1  augustss 	/* Map and establish the interrupt. */
    267  1.1  augustss #if 1
    268  1.1  augustss 	if (pci_intr_map(pa, &ih)) {
    269  1.1  augustss #else /* old */
    270  1.1  augustss 	if (pci_intr_map(pc, pa->pa_intrtag, pa->pa_intrpin,
    271  1.1  augustss 			 pa->pa_intrline, &ih)) {
    272  1.1  augustss #endif
    273  1.1  augustss 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    274  1.1  augustss 		return;
    275  1.1  augustss 	}
    276  1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    277  1.1  augustss 
    278  1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
    279  1.1  augustss 	if (sc->sc_ih == NULL) {
    280  1.1  augustss 		printf("%s: couldn't establish interrupt",sc->sc_dev.dv_xname);
    281  1.1  augustss 		if (intrstr != NULL)
    282  1.1  augustss 			printf(" at %s", intrstr);
    283  1.1  augustss 		printf("\n");
    284  1.1  augustss 		return;
    285  1.1  augustss 	}
    286  1.1  augustss 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    287  1.1  augustss 
    288  1.1  augustss 	/*
    289  1.1  augustss 	 * Sound System start-up
    290  1.1  augustss 	 */
    291  1.1  augustss 	if (cs4281_init(sc) != 0)
    292  1.1  augustss 		return;
    293  1.1  augustss 
    294  1.1  augustss 	sc->type = TYPE_CS4281;
    295  1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    296  1.1  augustss 	sc->halt_output = cs4281_halt_output;
    297  1.1  augustss 
    298  1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    299  1.1  augustss 	sc->dma_align    = 0x10;
    300  1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    301  1.1  augustss 
    302  1.1  augustss 	/* AC 97 attachment */
    303  1.1  augustss 	sc->host_if.arg = sc;
    304  1.1  augustss 	sc->host_if.attach = cs4281_attach_codec;
    305  1.1  augustss 	sc->host_if.read   = cs4281_read_codec;
    306  1.1  augustss 	sc->host_if.write  = cs4281_write_codec;
    307  1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    308  1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    309  1.1  augustss 		printf("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    310  1.1  augustss 		return;
    311  1.1  augustss 	}
    312  1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    313  1.1  augustss 
    314  1.1  augustss #if NMIDI > 0
    315  1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    316  1.1  augustss #endif
    317  1.1  augustss 
    318  1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    319  1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
    320  1.1  augustss }
    321  1.1  augustss 
    322  1.1  augustss 
    323  1.1  augustss int
    324  1.1  augustss cs4281_intr(p)
    325  1.1  augustss 	void *p;
    326  1.1  augustss {
    327  1.1  augustss 	struct cs428x_softc *sc = p;
    328  1.1  augustss 	u_int32_t intr, hdsr0, hdsr1;
    329  1.1  augustss 	char *empty_dma;
    330  1.1  augustss 
    331  1.1  augustss 	hdsr0 = 0;
    332  1.1  augustss 	hdsr1 = 0;
    333  1.1  augustss 
    334  1.1  augustss 	/* grab interrupt register */
    335  1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    336  1.1  augustss 
    337  1.1  augustss 	DPRINTF(("cs4281_intr:"));
    338  1.1  augustss 	/* not for me */
    339  1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    340  1.1  augustss 		/* clear the interrupt register */
    341  1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    342  1.1  augustss 		return 0;
    343  1.1  augustss 	}
    344  1.1  augustss 
    345  1.1  augustss 	if (intr & HISR_DMA0)
    346  1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    347  1.1  augustss 	if (intr & HISR_DMA1)
    348  1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    349  1.1  augustss 	/* clear the interrupt register */
    350  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    351  1.1  augustss 
    352  1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    353  1.1  augustss 		 intr, hdsr0, hdsr1));
    354  1.1  augustss 
    355  1.1  augustss 	/* Playback Interrupt */
    356  1.1  augustss 	if (intr & HISR_DMA0) {
    357  1.1  augustss 		DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
    358  1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC0)));
    359  1.1  augustss 		if (sc->sc_pintr) {
    360  1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    361  1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    362  1.1  augustss 		} else {
    363  1.1  augustss 			printf("unexpected play intr\n");
    364  1.1  augustss 		}
    365  1.1  augustss 		/* copy buffer */
    366  1.1  augustss 		++sc->sc_pi;
    367  1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    368  1.1  augustss 		if (sc->sc_pi&1)
    369  1.1  augustss 			empty_dma += sc->hw_blocksize;
    370  1.1  augustss 		memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    371  1.1  augustss 		sc->sc_pn += sc->hw_blocksize;
    372  1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    373  1.1  augustss 			sc->sc_pn = sc->sc_ps;
    374  1.1  augustss 	}
    375  1.1  augustss 	if (intr & HISR_DMA1) {
    376  1.1  augustss 		/* copy from dma */
    377  1.1  augustss 		DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    378  1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC1)));
    379  1.1  augustss 		++sc->sc_ri;
    380  1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    381  1.1  augustss 		if ((sc->sc_ri & 1) == 0)
    382  1.1  augustss 			empty_dma += sc->hw_blocksize;
    383  1.1  augustss 		memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    384  1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    385  1.1  augustss 			sc->sc_rn = sc->sc_rs;
    386  1.1  augustss 		if (sc->sc_rintr) {
    387  1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    388  1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    389  1.1  augustss 		} else {
    390  1.1  augustss 			printf("unexpected record intr\n");
    391  1.1  augustss 		}
    392  1.1  augustss 	}
    393  1.1  augustss 	DPRINTF(("\n"));
    394  1.1  augustss 	return 1;
    395  1.1  augustss }
    396  1.1  augustss 
    397  1.1  augustss int
    398  1.1  augustss cs4281_query_encoding(addr, fp)
    399  1.1  augustss 	void *addr;
    400  1.1  augustss 	struct audio_encoding *fp;
    401  1.1  augustss {
    402  1.1  augustss 	switch (fp->index) {
    403  1.1  augustss 	case 0:
    404  1.1  augustss 		strcpy(fp->name, AudioEulinear);
    405  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    406  1.1  augustss 		fp->precision = 8;
    407  1.1  augustss 		fp->flags = 0;
    408  1.1  augustss 		break;
    409  1.1  augustss 	case 1:
    410  1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    411  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    412  1.1  augustss 		fp->precision = 8;
    413  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    414  1.1  augustss 		break;
    415  1.1  augustss 	case 2:
    416  1.1  augustss 		strcpy(fp->name, AudioEalaw);
    417  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    418  1.1  augustss 		fp->precision = 8;
    419  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    420  1.1  augustss 		break;
    421  1.1  augustss 	case 3:
    422  1.1  augustss 		strcpy(fp->name, AudioEslinear);
    423  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    424  1.1  augustss 		fp->precision = 8;
    425  1.1  augustss 		fp->flags = 0;
    426  1.1  augustss 		break;
    427  1.1  augustss 	case 4:
    428  1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    429  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    430  1.1  augustss 		fp->precision = 16;
    431  1.1  augustss 		fp->flags = 0;
    432  1.1  augustss 		break;
    433  1.1  augustss 	case 5:
    434  1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    435  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    436  1.1  augustss 		fp->precision = 16;
    437  1.1  augustss 		fp->flags = 0;
    438  1.1  augustss 		break;
    439  1.1  augustss 	case 6:
    440  1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    441  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    442  1.1  augustss 		fp->precision = 16;
    443  1.1  augustss 		fp->flags = 0;
    444  1.1  augustss 		break;
    445  1.1  augustss 	case 7:
    446  1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    447  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    448  1.1  augustss 		fp->precision = 16;
    449  1.1  augustss 		fp->flags = 0;
    450  1.1  augustss 		break;
    451  1.1  augustss 	default:
    452  1.1  augustss 		return EINVAL;
    453  1.1  augustss 	}
    454  1.1  augustss 	return 0;
    455  1.1  augustss }
    456  1.1  augustss 
    457  1.1  augustss int
    458  1.1  augustss cs4281_set_params(addr, setmode, usemode, play, rec)
    459  1.1  augustss 	void *addr;
    460  1.1  augustss 	int setmode, usemode;
    461  1.1  augustss 	struct audio_params *play, *rec;
    462  1.1  augustss {
    463  1.1  augustss 	struct cs428x_softc *sc = addr;
    464  1.1  augustss 	struct audio_params *p;
    465  1.1  augustss 	int mode;
    466  1.1  augustss 
    467  1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    468  1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    469  1.1  augustss 		if ((setmode & mode) == 0)
    470  1.1  augustss 			continue;
    471  1.1  augustss 
    472  1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    473  1.1  augustss 
    474  1.1  augustss 		if (p == play) {
    475  1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
    476  1.1  augustss 				p->sample_rate, p->precision, p->channels));
    477  1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    478  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    479  1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    480  1.1  augustss 				return (EINVAL);
    481  1.1  augustss 			}
    482  1.1  augustss 		} else {
    483  1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
    484  1.1  augustss 				p->sample_rate, p->precision, p->channels));
    485  1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    486  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    487  1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    488  1.1  augustss 				return (EINVAL);
    489  1.1  augustss 			}
    490  1.1  augustss 		}
    491  1.1  augustss 		p->factor  = 1;
    492  1.1  augustss 		p->sw_code = 0;
    493  1.1  augustss 
    494  1.1  augustss 		switch (p->encoding) {
    495  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    496  1.1  augustss 			break;
    497  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    498  1.1  augustss 			break;
    499  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    500  1.1  augustss 			break;
    501  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    502  1.1  augustss 			break;
    503  1.1  augustss 		case AUDIO_ENCODING_ULAW:
    504  1.1  augustss 			if (mode == AUMODE_PLAY) {
    505  1.1  augustss 				p->sw_code = mulaw_to_slinear8;
    506  1.1  augustss 			} else {
    507  1.1  augustss 				p->sw_code = slinear8_to_mulaw;
    508  1.1  augustss 			}
    509  1.1  augustss 			break;
    510  1.1  augustss 		case AUDIO_ENCODING_ALAW:
    511  1.1  augustss 			if (mode == AUMODE_PLAY) {
    512  1.1  augustss 				p->sw_code = alaw_to_slinear8;
    513  1.1  augustss 			} else {
    514  1.1  augustss 				p->sw_code = slinear8_to_alaw;
    515  1.1  augustss 			}
    516  1.1  augustss 			break;
    517  1.1  augustss 		default:
    518  1.1  augustss 			return (EINVAL);
    519  1.1  augustss 		}
    520  1.1  augustss 	}
    521  1.1  augustss 
    522  1.1  augustss 	/* set sample rate */
    523  1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    524  1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    525  1.1  augustss 	return 0;
    526  1.1  augustss }
    527  1.1  augustss 
    528  1.1  augustss /* Confirmed 2000/12/26 */
    529  1.1  augustss int
    530  1.1  augustss cs4281_halt_output(addr)
    531  1.1  augustss 	void *addr;
    532  1.1  augustss {
    533  1.1  augustss 	struct cs428x_softc *sc = addr;
    534  1.1  augustss 
    535  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    536  1.1  augustss #ifdef DIAGNOSTIC
    537  1.1  augustss 	sc->sc_prun = 0;
    538  1.1  augustss #endif
    539  1.1  augustss 	return 0;
    540  1.1  augustss }
    541  1.1  augustss 
    542  1.1  augustss /* Confirmed 2000/12/26 */
    543  1.1  augustss int
    544  1.1  augustss cs4281_halt_input(addr)
    545  1.1  augustss 	void *addr;
    546  1.1  augustss {
    547  1.1  augustss 	struct cs428x_softc *sc = addr;
    548  1.1  augustss 
    549  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    550  1.1  augustss #ifdef DIAGNOSTIC
    551  1.1  augustss 	sc->sc_rrun = 0;
    552  1.1  augustss #endif
    553  1.1  augustss 	return 0;
    554  1.1  augustss }
    555  1.1  augustss 
    556  1.1  augustss /* trivial */
    557  1.1  augustss int
    558  1.1  augustss cs4281_getdev(addr, retp)
    559  1.1  augustss      void *addr;
    560  1.1  augustss      struct audio_device *retp;
    561  1.1  augustss {
    562  1.1  augustss 	*retp = cs4281_device;
    563  1.1  augustss 	return 0;
    564  1.1  augustss }
    565  1.1  augustss 
    566  1.1  augustss 
    567  1.1  augustss int
    568  1.1  augustss cs4281_trigger_output(addr, start, end, blksize, intr, arg, param)
    569  1.1  augustss 	void *addr;
    570  1.1  augustss 	void *start, *end;
    571  1.1  augustss 	int blksize;
    572  1.1  augustss 	void (*intr) __P((void *));
    573  1.1  augustss 	void *arg;
    574  1.1  augustss 	struct audio_params *param;
    575  1.1  augustss {
    576  1.1  augustss 	struct cs428x_softc *sc = addr;
    577  1.1  augustss 	u_int32_t fmt=0;
    578  1.1  augustss 	struct cs428x_dma *p;
    579  1.1  augustss 	int dma_count;
    580  1.1  augustss 
    581  1.1  augustss #ifdef DIAGNOSTIC
    582  1.1  augustss 	if (sc->sc_prun)
    583  1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    584  1.1  augustss 	sc->sc_prun = 1;
    585  1.1  augustss #endif
    586  1.1  augustss 
    587  1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    588  1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    589  1.1  augustss 	sc->sc_pintr = intr;
    590  1.1  augustss 	sc->sc_parg  = arg;
    591  1.1  augustss 
    592  1.1  augustss 	/* stop playback DMA */
    593  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    594  1.1  augustss 
    595  1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
    596  1.1  augustss 	       param->precision, param->factor, param->channels,
    597  1.1  augustss 	       param->encoding));
    598  1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    599  1.1  augustss 		;
    600  1.1  augustss 	if (p == NULL) {
    601  1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    602  1.1  augustss 		return (EINVAL);
    603  1.1  augustss 	}
    604  1.1  augustss 
    605  1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    606  1.1  augustss 	sc->sc_ps = (char *)start;
    607  1.1  augustss 	sc->sc_pe = (char *)end;
    608  1.1  augustss 	sc->sc_pdma = p;
    609  1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    610  1.1  augustss 	sc->sc_pi = 0;
    611  1.1  augustss 	sc->sc_pn = sc->sc_ps;
    612  1.1  augustss 	if (blksize >= sc->dma_size) {
    613  1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    614  1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    615  1.1  augustss 		++sc->sc_pi;
    616  1.1  augustss 	} else {
    617  1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    618  1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    619  1.1  augustss 	}
    620  1.1  augustss 
    621  1.1  augustss 	dma_count = sc->dma_size;
    622  1.1  augustss 	if (param->precision * param->factor != 8)
    623  1.1  augustss 		dma_count /= 2;   /* 16 bit */
    624  1.1  augustss 	if (param->channels > 1)
    625  1.1  augustss 		dma_count /= 2;   /* Stereo */
    626  1.1  augustss 
    627  1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    628  1.1  augustss 		 (int)DMAADDR(p), dma_count));
    629  1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    630  1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    631  1.1  augustss 
    632  1.1  augustss 	/* set playback format */
    633  1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    634  1.1  augustss 	if (param->precision * param->factor == 8)
    635  1.1  augustss 		fmt |= DMRn_SIZE8;
    636  1.1  augustss 	if (param->channels == 1)
    637  1.1  augustss 		fmt |= DMRn_MONO;
    638  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    639  1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    640  1.1  augustss 		fmt |= DMRn_BEND;
    641  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    642  1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    643  1.1  augustss 		fmt |= DMRn_USIGN;
    644  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    645  1.1  augustss 
    646  1.1  augustss 	/* set sample rate */
    647  1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    648  1.1  augustss 
    649  1.1  augustss 	/* start DMA */
    650  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    651  1.1  augustss 	/* Enable interrupts */
    652  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    653  1.1  augustss 
    654  1.1  augustss #if 1
    655  1.1  augustss 	/* XXX
    656  1.1  augustss 	 * I think these BA0WRITE4 should not be here
    657  1.1  augustss 	 */
    658  1.1  augustss 	BA0WRITE4(sc, CS4281_PPRVC, 7);
    659  1.1  augustss 	BA0WRITE4(sc, CS4281_PPLVC, 7);
    660  1.1  augustss #endif
    661  1.1  augustss 
    662  1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    663  1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    664  1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    665  1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    666  1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    667  1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    668  1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    669  1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    670  1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    671  1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    672  1.1  augustss 
    673  1.1  augustss 	return 0;
    674  1.1  augustss }
    675  1.1  augustss 
    676  1.1  augustss int
    677  1.1  augustss cs4281_trigger_input(addr, start, end, blksize, intr, arg, param)
    678  1.1  augustss 	void *addr;
    679  1.1  augustss 	void *start, *end;
    680  1.1  augustss 	int blksize;
    681  1.1  augustss 	void (*intr) __P((void *));
    682  1.1  augustss 	void *arg;
    683  1.1  augustss 	struct audio_params *param;
    684  1.1  augustss {
    685  1.1  augustss 	struct cs428x_softc *sc = addr;
    686  1.1  augustss 	struct cs428x_dma *p;
    687  1.1  augustss 	u_int32_t fmt=0;
    688  1.1  augustss 	int dma_count;
    689  1.1  augustss 
    690  1.1  augustss 	printf("cs4281_trigger_input: not implemented yet\n");
    691  1.1  augustss #ifdef DIAGNOSTIC
    692  1.1  augustss 	if (sc->sc_rrun)
    693  1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    694  1.1  augustss 	sc->sc_rrun = 1;
    695  1.1  augustss #endif
    696  1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    697  1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    698  1.1  augustss 	sc->sc_rintr = intr;
    699  1.1  augustss 	sc->sc_rarg  = arg;
    700  1.1  augustss 
    701  1.1  augustss 	/* stop recording DMA */
    702  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    703  1.1  augustss 
    704  1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    705  1.1  augustss 		;
    706  1.1  augustss 	if (!p) {
    707  1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    708  1.1  augustss 		return (EINVAL);
    709  1.1  augustss 	}
    710  1.1  augustss 
    711  1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    712  1.1  augustss 	sc->sc_rs = (char *)start;
    713  1.1  augustss 	sc->sc_re = (char *)end;
    714  1.1  augustss 	sc->sc_rdma = p;
    715  1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    716  1.1  augustss 	sc->sc_ri = 0;
    717  1.1  augustss 	sc->sc_rn = sc->sc_rs;
    718  1.1  augustss 
    719  1.1  augustss 	dma_count = sc->dma_size;
    720  1.1  augustss 	if (param->precision * param->factor == 8)
    721  1.1  augustss 		dma_count /= 2;
    722  1.1  augustss 	if (param->channels > 1)
    723  1.1  augustss 		dma_count /= 2;
    724  1.1  augustss 
    725  1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    726  1.1  augustss 		 (int)DMAADDR(p), dma_count));
    727  1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    728  1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    729  1.1  augustss 
    730  1.1  augustss 	/* set recording format */
    731  1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    732  1.1  augustss 	if (param->precision * param->factor == 8)
    733  1.1  augustss 		fmt |= DMRn_SIZE8;
    734  1.1  augustss 	if (param->channels == 1)
    735  1.1  augustss 		fmt |= DMRn_MONO;
    736  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    737  1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    738  1.1  augustss 		fmt |= DMRn_BEND;
    739  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    740  1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    741  1.1  augustss 		fmt |= DMRn_USIGN;
    742  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    743  1.1  augustss 
    744  1.1  augustss 	/* set sample rate */
    745  1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    746  1.1  augustss 
    747  1.1  augustss 	/* Start DMA */
    748  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    749  1.1  augustss 	/* Enable interrupts */
    750  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    751  1.1  augustss 
    752  1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    753  1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    754  1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    755  1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    756  1.1  augustss 
    757  1.1  augustss 	return 0;
    758  1.1  augustss }
    759  1.1  augustss 
    760  1.1  augustss /* convert sample rate to register value */
    761  1.1  augustss /* Confirmed 2000/12/26 */
    762  1.1  augustss u_int8_t
    763  1.1  augustss cs4281_sr2regval(rate)
    764  1.1  augustss      int rate;
    765  1.1  augustss {
    766  1.1  augustss 	u_int8_t retval;
    767  1.1  augustss 
    768  1.1  augustss 	/* We don't have to change here. but anyway ... */
    769  1.1  augustss 	if (rate > 48000)
    770  1.1  augustss 		rate = 48000;
    771  1.1  augustss 	if (rate < 6023)
    772  1.1  augustss 		rate = 6023;
    773  1.1  augustss 
    774  1.1  augustss 	switch (rate) {
    775  1.1  augustss 	case 8000:
    776  1.1  augustss 		retval = 5;
    777  1.1  augustss 		break;
    778  1.1  augustss 	case 11025:
    779  1.1  augustss 		retval = 4;
    780  1.1  augustss 		break;
    781  1.1  augustss 	case 16000:
    782  1.1  augustss 		retval = 3;
    783  1.1  augustss 		break;
    784  1.1  augustss 	case 22050:
    785  1.1  augustss 		retval = 2;
    786  1.1  augustss 		break;
    787  1.1  augustss 	case 44100:
    788  1.1  augustss 		retval = 1;
    789  1.1  augustss 		break;
    790  1.1  augustss 	case 48000:
    791  1.1  augustss 		retval = 0;
    792  1.1  augustss 		break;
    793  1.1  augustss 	default:
    794  1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    795  1.1  augustss 	}
    796  1.1  augustss 	return retval;
    797  1.1  augustss }
    798  1.1  augustss 
    799  1.1  augustss 
    800  1.1  augustss /* Confirmed 2000/12/26 */
    801  1.1  augustss void
    802  1.1  augustss cs4281_set_dac_rate(sc, rate)
    803  1.1  augustss 	struct cs428x_softc *sc;
    804  1.1  augustss 	int rate;
    805  1.1  augustss {
    806  1.1  augustss 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    807  1.1  augustss }
    808  1.1  augustss 
    809  1.1  augustss /* Confirmed 2000/12/26 */
    810  1.1  augustss void
    811  1.1  augustss cs4281_set_adc_rate(sc, rate)
    812  1.1  augustss 	struct cs428x_softc *sc;
    813  1.1  augustss 	int rate;
    814  1.1  augustss {
    815  1.1  augustss 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    816  1.1  augustss }
    817  1.1  augustss 
    818  1.1  augustss /* Confirmed 2000/12/26 */
    819  1.1  augustss int
    820  1.1  augustss cs4281_init(sc)
    821  1.1  augustss      struct cs428x_softc *sc;
    822  1.1  augustss {
    823  1.1  augustss 	int n;
    824  1.1  augustss 	u_int16_t data;
    825  1.1  augustss 	u_int32_t dat32;
    826  1.1  augustss 
    827  1.1  augustss 	/* set "Configuration Write Protect" register to
    828  1.1  augustss 	 * 0x4281 to allow to write */
    829  1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    830  1.1  augustss 
    831  1.1  augustss 	/* Start PLL out in known state */
    832  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    833  1.1  augustss 	/* Start serial ports out in known state */
    834  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    835  1.1  augustss 
    836  1.1  augustss 	/* Reset codec */
    837  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    838  1.1  augustss 	delay(50);	/* delay 50us */
    839  1.1  augustss 
    840  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    841  1.1  augustss 	delay(100);	/* delay 100us */
    842  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    843  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    844  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    845  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    846  1.1  augustss #endif
    847  1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    848  1.1  augustss 
    849  1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
    850  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
    851  1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    852  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
    853  1.1  augustss 
    854  1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
    855  1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
    856  1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
    857  1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
    858  1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
    859  1.1  augustss 		  SSPM_JSEN |		/* Joystick */
    860  1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
    861  1.1  augustss 		  SSPM_FMEN		/* FM */
    862  1.1  augustss 		  );
    863  1.1  augustss 
    864  1.1  augustss 	/* Wait for clock stabilization */
    865  1.1  augustss 	n = 0;
    866  1.1  augustss #if 1
    867  1.1  augustss 	/* what document says */
    868  1.1  augustss 	while (  ( BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
    869  1.1  augustss 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON )) {
    870  1.1  augustss 		delay(100);
    871  1.1  augustss 		if ( ++n > 1000 )
    872  1.1  augustss 			return -1;
    873  1.1  augustss 	}
    874  1.1  augustss #else
    875  1.1  augustss 	/* Cirrus driver for Linux does */
    876  1.1  augustss 	while ( !(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
    877  1.1  augustss 		delay(1000);
    878  1.1  augustss 		if ( ++n > 1000 )
    879  1.1  augustss 			return -1;
    880  1.1  augustss 	}
    881  1.1  augustss #endif
    882  1.1  augustss 
    883  1.1  augustss 	/* Enable ASYNC generation */
    884  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    885  1.1  augustss 
    886  1.1  augustss 	/* Wait for Codec ready. Linux driver wait 50ms here */
    887  1.1  augustss 	n = 0;
    888  1.1  augustss 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    889  1.1  augustss 		delay(100);
    890  1.1  augustss 		if (++n > 1000)
    891  1.1  augustss 			return -1;
    892  1.1  augustss 	}
    893  1.1  augustss 
    894  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    895  1.1  augustss 	/* secondary codec ready*/
    896  1.1  augustss 	n = 0;
    897  1.1  augustss 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    898  1.1  augustss 		delay(100);
    899  1.1  augustss 		if (++n > 1000)
    900  1.1  augustss 			return -1;
    901  1.1  augustss 	}
    902  1.1  augustss #endif
    903  1.1  augustss 
    904  1.1  augustss 	/* Set the serial timing configuration */
    905  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
    906  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    907  1.1  augustss 
    908  1.1  augustss 	/* Wait for Codec ready signal */
    909  1.1  augustss 	n = 0;
    910  1.1  augustss 	do {
    911  1.1  augustss 		delay(1000);
    912  1.1  augustss 		if (++n > 1000) {
    913  1.1  augustss 			printf("%s: Timeout waiting for Codec ready\n",
    914  1.1  augustss 			       sc->sc_dev.dv_xname);
    915  1.1  augustss 			return -1;
    916  1.1  augustss 		}
    917  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    918  1.1  augustss 	} while (dat32 == 0);
    919  1.1  augustss 
    920  1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
    921  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    922  1.1  augustss 
    923  1.1  augustss 	/* Wait until Codec Calibration is finished. Codec register 26h */
    924  1.1  augustss 	n = 0;
    925  1.1  augustss 	do {
    926  1.1  augustss 		delay(1);
    927  1.1  augustss 		if (++n > 1000) {
    928  1.1  augustss 			printf("%s: Timeout waiting for Codec calibration\n",
    929  1.1  augustss 			       sc->sc_dev.dv_xname);
    930  1.1  augustss 			return -1;
    931  1.1  augustss 		}
    932  1.1  augustss 		cs4281_read_codec(sc, AC97_REG_POWER, &data);
    933  1.1  augustss 	} while ((data & 0x0f) != 0x0f);
    934  1.1  augustss 
    935  1.1  augustss 	/* Set the serial timing configuration again */
    936  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
    937  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    938  1.1  augustss 
    939  1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
    940  1.1  augustss 	n = 0;
    941  1.1  augustss 	do {
    942  1.1  augustss 		delay(1000);
    943  1.1  augustss 		if (++n > 1000) {
    944  1.1  augustss 			printf("%s: Timeout waiting for sampled input slots as valid\n",
    945  1.1  augustss 			       sc->sc_dev.dv_xname);
    946  1.1  augustss 			return -1;
    947  1.1  augustss 		}
    948  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
    949  1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    950  1.1  augustss 
    951  1.1  augustss 	/* Start digital data transfer of audio data to the codec */
    952  1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    953  1.1  augustss 
    954  1.1  augustss 	cs4281_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
    955  1.1  augustss 	cs4281_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
    956  1.1  augustss 
    957  1.1  augustss 	/* Power on the DAC */
    958  1.1  augustss 	cs4281_read_codec(sc, AC97_REG_POWER, &data);
    959  1.1  augustss 	cs4281_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
    960  1.1  augustss 
    961  1.1  augustss 	/* Wait until we sample a DAC ready state.
    962  1.1  augustss 	 * Not documented, but Linux driver does.
    963  1.1  augustss 	 */
    964  1.1  augustss 	for (n = 0; n < 32; ++n) {
    965  1.1  augustss 		delay(1000);
    966  1.1  augustss 		cs4281_read_codec(sc, AC97_REG_POWER, &data);
    967  1.1  augustss 		if (data & 0x02)
    968  1.1  augustss 			break;
    969  1.1  augustss 	}
    970  1.1  augustss 
    971  1.1  augustss 	/* Power on the ADC */
    972  1.1  augustss 	cs4281_read_codec(sc, AC97_REG_POWER, &data);
    973  1.1  augustss 	cs4281_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
    974  1.1  augustss 
    975  1.1  augustss 	/* Wait until we sample ADC ready state.
    976  1.1  augustss 	 * Not documented, but Linux driver does.
    977  1.1  augustss 	 */
    978  1.1  augustss 	for (n = 0; n < 32; ++n) {
    979  1.1  augustss 		delay(1000);
    980  1.1  augustss 		cs4281_read_codec(sc, AC97_REG_POWER, &data);
    981  1.1  augustss 		if (data & 0x01)
    982  1.1  augustss 			break;
    983  1.1  augustss 	}
    984  1.1  augustss 
    985  1.1  augustss #if 0
    986  1.1  augustss 	/* Initialize AC-Link features */
    987  1.1  augustss 	/* variable sample-rate support */
    988  1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
    989  1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
    990  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
    991  1.1  augustss 	/* XXX: more... */
    992  1.1  augustss 
    993  1.1  augustss 	/* Initialize SSCR register features */
    994  1.1  augustss 	/* XXX: hardware volume setting */
    995  1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
    996  1.1  augustss #endif
    997  1.1  augustss 
    998  1.1  augustss 	/* disable Sound Blaster Pro emulation */
    999  1.1  augustss 	/* XXX:
   1000  1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1001  1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1002  1.1  augustss 	 * we can ignore it.*/
   1003  1.1  augustss #if 0
   1004  1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1005  1.1  augustss #endif
   1006  1.1  augustss 
   1007  1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1008  1.1  augustss 	/* Reset FEN bit to setup first */
   1009  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc,CS4281_FCR0) & ~FCRn_FEN));
   1010  1.1  augustss 	/*
   1011  1.1  augustss 	 *| RS[4:0]/|        |
   1012  1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1013  1.1  augustss 	 *|---------+--------+--------------------
   1014  1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1015  1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1016  1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1017  1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1018  1.1  augustss 	 *....
   1019  1.1  augustss 	 *  quoted from Table 29(p109)
   1020  1.1  augustss 	 */
   1021  1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1022  1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1023  1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1024  1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1025  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1026  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1027  1.1  augustss 
   1028  1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1029  1.1  augustss 	/* Reset FEN bit to setup first */
   1030  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc,CS4281_FCR1) & ~FCRn_FEN));
   1031  1.1  augustss 	/*
   1032  1.1  augustss 	 *| RS[4:0]/|
   1033  1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1034  1.1  augustss 	 *|---------+------+-------------------
   1035  1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1036  1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1037  1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1038  1.1  augustss 	 *|   13    |   6  | Mic ADC
   1039  1.1  augustss 	 *....
   1040  1.1  augustss 	 * quoted from Table 30(p109)
   1041  1.1  augustss 	 */
   1042  1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1043  1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1044  1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1045  1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1046  1.1  augustss 
   1047  1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1048  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1049  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1050  1.1  augustss 
   1051  1.1  augustss #if 0
   1052  1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1053  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc,CS4281_FCR2) & ~FCRn_FEN));
   1054  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc,CS4281_FCR3) & ~FCRn_FEN));
   1055  1.1  augustss #endif
   1056  1.1  augustss 
   1057  1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1058  1.1  augustss 	/*| PLSS[4:0]/
   1059  1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1060  1.1  augustss 	 *|-----------+------+----------------
   1061  1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1062  1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1063  1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1064  1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1065  1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1066  1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1067  1.1  augustss 	 *......
   1068  1.1  augustss 	 *
   1069  1.1  augustss 	 *| CLSS[4:0]/
   1070  1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1071  1.1  augustss 	 *|-----------+------+-------+-----------------
   1072  1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1073  1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1074  1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1075  1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1076  1.1  augustss 	 *|.....
   1077  1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1078  1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1079  1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1080  1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1081  1.1  augustss 	 */
   1082  1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1083  1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1084  1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1085  1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1086  1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1087  1.1  augustss 
   1088  1.1  augustss 	/* Set interrupt to occured at Half and Full terminal
   1089  1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1090  1.1  augustss 	 * To keep DMA stop, set MSK.
   1091  1.1  augustss 	 */
   1092  1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1093  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1094  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1095  1.1  augustss 
   1096  1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1097  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1098  1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1099  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1100  1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1101  1.1  augustss 
   1102  1.1  augustss 	/* Clear DMA Mask in HIMR */
   1103  1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1104  1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1105  1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1106  1.1  augustss 	return 0;
   1107  1.1  augustss }
   1108  1.1  augustss 
   1109  1.1  augustss void
   1110  1.1  augustss cs4281_power(why, v)
   1111  1.1  augustss 	int why;
   1112  1.1  augustss 	void *v;
   1113  1.1  augustss {
   1114  1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)v;
   1115  1.1  augustss 
   1116  1.1  augustss 	DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
   1117  1.1  augustss 	switch (why) {
   1118  1.1  augustss 	case PWR_SUSPEND:
   1119  1.1  augustss 	case PWR_STANDBY:
   1120  1.1  augustss 		sc->sc_suspend = why;
   1121  1.1  augustss 
   1122  1.1  augustss 		cs4281_halt_output(sc);
   1123  1.1  augustss 		cs4281_halt_input(sc);
   1124  1.1  augustss 		/* should I powerdown here ? */
   1125  1.1  augustss 		cs4281_write_codec(sc, AC97_REG_POWER, CS4281_POWER_DOWN_ALL);
   1126  1.1  augustss 		break;
   1127  1.1  augustss 	case PWR_RESUME:
   1128  1.1  augustss 		if (sc->sc_suspend == PWR_RESUME) {
   1129  1.1  augustss 			printf("cs4281_power: odd, resume without suspend.\n");
   1130  1.1  augustss 			sc->sc_suspend = why;
   1131  1.1  augustss 			return;
   1132  1.1  augustss 		}
   1133  1.1  augustss 		sc->sc_suspend = why;
   1134  1.1  augustss 		cs4281_init(sc);
   1135  1.1  augustss 		cs4281_reset_codec(sc);
   1136  1.1  augustss 
   1137  1.1  augustss 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
   1138  1.1  augustss 		break;
   1139  1.1  augustss 	case PWR_SOFTSUSPEND:
   1140  1.1  augustss 	case PWR_SOFTSTANDBY:
   1141  1.1  augustss 	case PWR_SOFTRESUME:
   1142  1.1  augustss 		break;
   1143  1.1  augustss 	}
   1144  1.1  augustss }
   1145  1.1  augustss 
   1146  1.1  augustss void
   1147  1.1  augustss cs4281_reset_codec(void *addr)
   1148  1.1  augustss {
   1149  1.1  augustss 	struct cs428x_softc *sc;
   1150  1.1  augustss 	u_int16_t data;
   1151  1.1  augustss 	u_int32_t dat32;
   1152  1.1  augustss 	int n;
   1153  1.1  augustss 
   1154  1.1  augustss 	sc = addr;
   1155  1.1  augustss 
   1156  1.1  augustss 	DPRINTFN(3,("cs4281_reset_codec\n"));
   1157  1.1  augustss 
   1158  1.1  augustss 	/* Reset codec */
   1159  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
   1160  1.1  augustss 	delay(50);    /* delay 50us */
   1161  1.1  augustss 
   1162  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
   1163  1.1  augustss 	delay(100);	/* delay 100us */
   1164  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
   1165  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1166  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
   1167  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
   1168  1.1  augustss #endif
   1169  1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
   1170  1.1  augustss 
   1171  1.1  augustss 	/* Enable ASYNC generation */
   1172  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1173  1.1  augustss 
   1174  1.1  augustss 	/* Wait for Codec ready. Linux driver wait 50ms here */
   1175  1.1  augustss 	n = 0;
   1176  1.1  augustss 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1177  1.1  augustss 		delay(100);
   1178  1.1  augustss 		if (++n > 1000) {
   1179  1.1  augustss 			printf("reset_codec: AC97 codec ready timeout\n");
   1180  1.1  augustss 			return;
   1181  1.1  augustss 		}
   1182  1.1  augustss 	}
   1183  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1184  1.1  augustss 	/* secondary codec ready*/
   1185  1.1  augustss 	n = 0;
   1186  1.1  augustss 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1187  1.1  augustss 		delay(100);
   1188  1.1  augustss 		if (++n > 1000)
   1189  1.1  augustss 			return;
   1190  1.1  augustss 	}
   1191  1.1  augustss #endif
   1192  1.1  augustss 	/* Set the serial timing configuration */
   1193  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1194  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1195  1.1  augustss 
   1196  1.1  augustss 	/* Wait for Codec ready signal */
   1197  1.1  augustss 	n = 0;
   1198  1.1  augustss 	do {
   1199  1.1  augustss 		delay(1000);
   1200  1.1  augustss 		if (++n > 1000) {
   1201  1.1  augustss 			printf("%s: Timeout waiting for Codec ready\n",
   1202  1.1  augustss 			       sc->sc_dev.dv_xname);
   1203  1.1  augustss 			return;
   1204  1.1  augustss 		}
   1205  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1206  1.1  augustss 	} while (dat32 == 0);
   1207  1.1  augustss 
   1208  1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1209  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1210  1.1  augustss 
   1211  1.1  augustss 	/* Wait until Codec Calibration is finished. Codec register 26h */
   1212  1.1  augustss 	n = 0;
   1213  1.1  augustss 	do {
   1214  1.1  augustss 		delay(1);
   1215  1.1  augustss 		if (++n > 1000) {
   1216  1.1  augustss 			printf("%s: Timeout waiting for Codec calibration\n",
   1217  1.1  augustss 			       sc->sc_dev.dv_xname);
   1218  1.1  augustss 			return ;
   1219  1.1  augustss 		}
   1220  1.1  augustss 		cs4281_read_codec(sc, AC97_REG_POWER, &data);
   1221  1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1222  1.1  augustss 
   1223  1.1  augustss 	/* Set the serial timing configuration again */
   1224  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1225  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1226  1.1  augustss 
   1227  1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1228  1.1  augustss 	n = 0;
   1229  1.1  augustss 	do {
   1230  1.1  augustss 		delay(1000);
   1231  1.1  augustss 		if (++n > 1000) {
   1232  1.1  augustss 			printf("%s: Timeout waiting for sampled input slots as valid\n",
   1233  1.1  augustss 			       sc->sc_dev.dv_xname);
   1234  1.1  augustss 			return;
   1235  1.1  augustss 		}
   1236  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
   1237  1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1238  1.1  augustss 
   1239  1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1240  1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1241  1.1  augustss }
   1242  1.1  augustss 
   1243  1.1  augustss #ifdef NOT_SHARED
   1244  1.1  augustss /* From here to last, all functions may shared with cs4280.c */
   1245  1.1  augustss 
   1246  1.1  augustss int
   1247  1.1  augustss cs4281_open(void *addr, int flags)
   1248  1.1  augustss {
   1249  1.1  augustss 	return 0;
   1250  1.1  augustss }
   1251  1.1  augustss 
   1252  1.1  augustss void
   1253  1.1  augustss cs4281_close(void *addr)
   1254  1.1  augustss {
   1255  1.1  augustss 	struct cs428x_softc *sc;
   1256  1.1  augustss 
   1257  1.1  augustss 	sc = addr;
   1258  1.1  augustss 
   1259  1.1  augustss 	(*sc->halt_output)(sc);
   1260  1.1  augustss 	(*sc->halt_input)(sc);
   1261  1.1  augustss 
   1262  1.1  augustss 	sc->sc_pintr = 0;
   1263  1.1  augustss 	sc->sc_rintr = 0;
   1264  1.1  augustss }
   1265  1.1  augustss 
   1266  1.1  augustss int
   1267  1.1  augustss cs4281_round_blocksize(void *addr, int blk)
   1268  1.1  augustss {
   1269  1.1  augustss 	struct cs428x_softc *sc;
   1270  1.1  augustss 	int retval;
   1271  1.1  augustss 
   1272  1.1  augustss 	DPRINTFN(5,("cs4281_round_blocksize blk=%d -> ", blk));
   1273  1.1  augustss 
   1274  1.1  augustss 	sc=addr;
   1275  1.1  augustss 	if (blk < sc->hw_blocksize)
   1276  1.1  augustss 		retval = sc->hw_blocksize;
   1277  1.1  augustss 	else
   1278  1.1  augustss 		retval = blk & -(sc->hw_blocksize);
   1279  1.1  augustss 
   1280  1.1  augustss 	DPRINTFN(5,("%d\n", retval));
   1281  1.1  augustss 
   1282  1.1  augustss 	return retval;
   1283  1.1  augustss }
   1284  1.1  augustss 
   1285  1.1  augustss int
   1286  1.1  augustss cs4281_mixer_set_port(void *addr, mixer_ctrl_t *cp)
   1287  1.1  augustss {
   1288  1.1  augustss 	struct cs428x_softc *sc;
   1289  1.1  augustss 	int val;
   1290  1.1  augustss 
   1291  1.1  augustss 	sc = addr;
   1292  1.1  augustss 	val = sc->codec_if->vtbl->mixer_set_port(sc->codec_if, cp);
   1293  1.1  augustss 	DPRINTFN(3,("mixer_set_port: val=%d\n", val));
   1294  1.1  augustss 	return (val);
   1295  1.1  augustss }
   1296  1.1  augustss 
   1297  1.1  augustss int
   1298  1.1  augustss cs4281_mixer_get_port(void *addr, mixer_ctrl_t *cp)
   1299  1.1  augustss {
   1300  1.1  augustss 	struct cs428x_softc *sc;
   1301  1.1  augustss 
   1302  1.1  augustss 	sc = addr;
   1303  1.1  augustss 	return (sc->codec_if->vtbl->mixer_get_port(sc->codec_if, cp));
   1304  1.1  augustss }
   1305  1.1  augustss 
   1306  1.1  augustss 
   1307  1.1  augustss int
   1308  1.1  augustss cs4281_query_devinfo(void *addr, mixer_devinfo_t *dip)
   1309  1.1  augustss {
   1310  1.1  augustss 	struct cs428x_softc *sc;
   1311  1.1  augustss 
   1312  1.1  augustss 	sc = addr;
   1313  1.1  augustss 	return (sc->codec_if->vtbl->query_devinfo(sc->codec_if, dip));
   1314  1.1  augustss }
   1315  1.1  augustss 
   1316  1.1  augustss void *
   1317  1.1  augustss cs4281_malloc(void *addr, int direction, size_t size, int pool, int flags)
   1318  1.1  augustss {
   1319  1.1  augustss 	struct cs428x_softc *sc;
   1320  1.1  augustss 	struct cs428x_dma   *p;
   1321  1.1  augustss 	int error;
   1322  1.1  augustss 
   1323  1.1  augustss 	sc = addr;
   1324  1.1  augustss 
   1325  1.1  augustss 	p = malloc(sizeof(*p), pool, flags);
   1326  1.1  augustss 	if (!p)
   1327  1.1  augustss 		return 0;
   1328  1.1  augustss 
   1329  1.1  augustss 	error = cs4281_allocmem(sc, size, pool, flags, p);
   1330  1.1  augustss 
   1331  1.1  augustss 	if (error) {
   1332  1.1  augustss 		free(p, pool);
   1333  1.1  augustss 		return 0;
   1334  1.1  augustss 	}
   1335  1.1  augustss 
   1336  1.1  augustss 	p->next = sc->sc_dmas;
   1337  1.1  augustss 	sc->sc_dmas = p;
   1338  1.1  augustss 	return BUFADDR(p);
   1339  1.1  augustss }
   1340  1.1  augustss 
   1341  1.1  augustss 
   1342  1.1  augustss 
   1343  1.1  augustss void
   1344  1.1  augustss cs4281_free(void *addr, void *ptr, int pool)
   1345  1.1  augustss {
   1346  1.1  augustss 	struct cs428x_softc *sc;
   1347  1.1  augustss 	struct cs428x_dma **pp, *p;
   1348  1.1  augustss 
   1349  1.1  augustss 	sc = addr;
   1350  1.1  augustss 	for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
   1351  1.1  augustss 		if (BUFADDR(p) == ptr) {
   1352  1.1  augustss 			bus_dmamap_unload(sc->sc_dmatag, p->map);
   1353  1.1  augustss 			bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1354  1.1  augustss 			bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1355  1.1  augustss 			bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1356  1.1  augustss 			free(p->dum, pool);
   1357  1.1  augustss 			*pp = p->next;
   1358  1.1  augustss 			free(p, pool);
   1359  1.1  augustss 			return;
   1360  1.1  augustss 		}
   1361  1.1  augustss 	}
   1362  1.1  augustss }
   1363  1.1  augustss 
   1364  1.1  augustss size_t
   1365  1.1  augustss cs4281_round_buffersize(void *addr, int direction, size_t size)
   1366  1.1  augustss {
   1367  1.1  augustss 	/* The real dma buffersize are 4KB for CS4280
   1368  1.1  augustss 	 * and 64kB/MAX_CHANNELS for CS4281.
   1369  1.1  augustss 	 * But they are too small for high quality audio,
   1370  1.1  augustss 	 * let the upper layer(audio) use a larger buffer.
   1371  1.1  augustss 	 * (originally suggested by Lennart Augustsson.)
   1372  1.1  augustss 	 */
   1373  1.1  augustss 	return size;
   1374  1.1  augustss }
   1375  1.1  augustss 
   1376  1.1  augustss paddr_t
   1377  1.1  augustss cs4281_mappage(void *addr, void *mem, off_t off, int prot)
   1378  1.1  augustss {
   1379  1.1  augustss 	struct cs428x_softc *sc;
   1380  1.1  augustss 	struct cs428x_dma *p;
   1381  1.1  augustss 
   1382  1.1  augustss 	sc = addr;
   1383  1.1  augustss 	if (off < 0)
   1384  1.1  augustss 		return -1;
   1385  1.1  augustss 
   1386  1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != mem; p = p->next)
   1387  1.1  augustss 		;
   1388  1.1  augustss 
   1389  1.1  augustss 	if (!p) {
   1390  1.1  augustss 		DPRINTF(("cs4281_mappage: bad buffer address\n"));
   1391  1.1  augustss 		return -1;
   1392  1.1  augustss 	}
   1393  1.1  augustss 
   1394  1.1  augustss 	return (bus_dmamem_mmap(sc->sc_dmatag, p->segs, p->nsegs,
   1395  1.1  augustss 			       off, prot, BUS_DMA_WAITOK));
   1396  1.1  augustss }
   1397  1.1  augustss 
   1398  1.1  augustss 
   1399  1.1  augustss int
   1400  1.1  augustss cs4281_get_props(void *addr)
   1401  1.1  augustss {
   1402  1.1  augustss 	int retval;
   1403  1.1  augustss 
   1404  1.1  augustss 	retval = AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
   1405  1.1  augustss #ifdef MMAP_READY
   1406  1.1  augustss 	retval |= AUDIO_PROP_MMAP;
   1407  1.1  augustss #endif
   1408  1.1  augustss 	return retval;
   1409  1.1  augustss }
   1410  1.1  augustss 
   1411  1.1  augustss /* AC97 */
   1412  1.1  augustss int
   1413  1.1  augustss cs4281_attach_codec(void *addr, struct ac97_codec_if *codec_if)
   1414  1.1  augustss {
   1415  1.1  augustss 	struct cs428x_softc *sc;
   1416  1.1  augustss 
   1417  1.1  augustss 	DPRINTF(("cs4281_attach_codec:\n"));
   1418  1.1  augustss 	sc = addr;
   1419  1.1  augustss 	sc->codec_if = codec_if;
   1420  1.1  augustss 	return 0;
   1421  1.1  augustss }
   1422  1.1  augustss 
   1423  1.1  augustss 
   1424  1.1  augustss int
   1425  1.1  augustss cs4281_read_codec(void *addr, u_int8_t ac97_addr, u_int16_t *ac97_data)
   1426  1.1  augustss {
   1427  1.1  augustss 	struct cs428x_softc *sc;
   1428  1.1  augustss 	u_int32_t acctl;
   1429  1.1  augustss 	int n;
   1430  1.1  augustss 
   1431  1.1  augustss 	sc = addr;
   1432  1.1  augustss 
   1433  1.1  augustss 	DPRINTFN(5,("read_codec: add=0x%02x ", ac97_addr));
   1434  1.1  augustss 	/*
   1435  1.1  augustss 	 * Make sure that there is not data sitting around from a preivous
   1436  1.1  augustss 	 * uncompleted access.
   1437  1.1  augustss 	 */
   1438  1.1  augustss 	BA0READ4(sc, CS428X_ACSDA);
   1439  1.1  augustss 
   1440  1.1  augustss 	/* Set up AC97 control registers. */
   1441  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCAD, ac97_addr);
   1442  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCDA, 0);
   1443  1.1  augustss 
   1444  1.1  augustss 	acctl = ACCTL_ESYN | ACCTL_VFRM | ACCTL_CRW  | ACCTL_DCV;
   1445  1.1  augustss 	if ( sc->type == TYPE_CS4280 )
   1446  1.1  augustss 		acctl |= ACCTL_RSTN;
   1447  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, acctl);
   1448  1.1  augustss 
   1449  1.1  augustss 	if (cs4281_src_wait(sc) < 0) {
   1450  1.1  augustss 		printf("%s: AC97 read prob. (DCV!=0) for add=0x%0x\n",
   1451  1.1  augustss 		       sc->sc_dev.dv_xname, ac97_addr);
   1452  1.1  augustss 		return 1;
   1453  1.1  augustss 	}
   1454  1.1  augustss 
   1455  1.1  augustss 	/* wait for valid status bit is active */
   1456  1.1  augustss 	n = 0;
   1457  1.1  augustss 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_VSTS) == 0) {
   1458  1.1  augustss 		delay(1);
   1459  1.1  augustss 		while (++n > 1000) {
   1460  1.1  augustss 			printf("%s: AC97 read fail (VSTS==0) for add=0x%0x\n",
   1461  1.1  augustss 			       sc->sc_dev.dv_xname, ac97_addr);
   1462  1.1  augustss 			return 1;
   1463  1.1  augustss 		}
   1464  1.1  augustss 	}
   1465  1.1  augustss 	*ac97_data = BA0READ4(sc, CS428X_ACSDA);
   1466  1.1  augustss 	DPRINTFN(5,("data=0x%04x\n", *ac97_data));
   1467  1.1  augustss 	return 0;
   1468  1.1  augustss }
   1469  1.1  augustss 
   1470  1.1  augustss int
   1471  1.1  augustss cs4281_write_codec(void *addr, u_int8_t ac97_addr, u_int16_t ac97_data)
   1472  1.1  augustss {
   1473  1.1  augustss 	struct cs428x_softc *sc;
   1474  1.1  augustss 	u_int32_t acctl;
   1475  1.1  augustss 
   1476  1.1  augustss 	sc = addr;
   1477  1.1  augustss 
   1478  1.1  augustss 	DPRINTFN(5,("write_codec: add=0x%02x  data=0x%04x\n", ac97_addr, ac97_data));
   1479  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCAD, ac97_addr);
   1480  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCDA, ac97_data);
   1481  1.1  augustss 
   1482  1.1  augustss 	acctl = ACCTL_ESYN | ACCTL_VFRM | ACCTL_DCV;
   1483  1.1  augustss 	if ( sc->type == TYPE_CS4280 )
   1484  1.1  augustss 		acctl |= ACCTL_RSTN;
   1485  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, acctl);
   1486  1.1  augustss 
   1487  1.1  augustss 	if (cs4281_src_wait(sc) < 0) {
   1488  1.1  augustss 		printf("%s: AC97 write fail (DCV!=0) for add=0x%02x data="
   1489  1.1  augustss 		       "0x%04x\n", sc->sc_dev.dv_xname, ac97_addr, ac97_data);
   1490  1.1  augustss 		return 1;
   1491  1.1  augustss 	}
   1492  1.1  augustss 	return 0;
   1493  1.1  augustss }
   1494  1.1  augustss 
   1495  1.1  augustss /* Internal functions */
   1496  1.1  augustss int
   1497  1.1  augustss cs4281_allocmem(struct cs428x_softc *sc,
   1498  1.1  augustss 		size_t size, int pool, int flags,
   1499  1.1  augustss 		struct cs428x_dma *p)
   1500  1.1  augustss {
   1501  1.1  augustss 	int error;
   1502  1.1  augustss 	size_t align;
   1503  1.1  augustss 
   1504  1.1  augustss 	align   = sc->dma_align;
   1505  1.1  augustss 	p->size = sc->dma_size;
   1506  1.1  augustss 	/* allocate memory for upper audio driver */
   1507  1.1  augustss 	p->dum  = malloc(size, pool, flags);
   1508  1.1  augustss 	if (!p->dum)
   1509  1.1  augustss 		return 1;
   1510  1.1  augustss 	error = bus_dmamem_alloc(sc->sc_dmatag, p->size, align, 0,
   1511  1.1  augustss 				 p->segs, sizeof(p->segs)/sizeof(p->segs[0]),
   1512  1.1  augustss 				 &p->nsegs, BUS_DMA_NOWAIT);
   1513  1.1  augustss 	if (error) {
   1514  1.1  augustss 		printf("%s: unable to allocate dma. error=%d\n",
   1515  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1516  1.1  augustss 		return error;
   1517  1.1  augustss 	}
   1518  1.1  augustss 
   1519  1.1  augustss 	error = bus_dmamem_map(sc->sc_dmatag, p->segs, p->nsegs, p->size,
   1520  1.1  augustss 			       &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
   1521  1.1  augustss 	if (error) {
   1522  1.1  augustss 		printf("%s: unable to map dma, error=%d\n",
   1523  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1524  1.1  augustss 		goto free;
   1525  1.1  augustss 	}
   1526  1.1  augustss 
   1527  1.1  augustss 	error = bus_dmamap_create(sc->sc_dmatag, p->size, 1, p->size,
   1528  1.1  augustss 				  0, BUS_DMA_NOWAIT, &p->map);
   1529  1.1  augustss 	if (error) {
   1530  1.1  augustss 		printf("%s: unable to create dma map, error=%d\n",
   1531  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1532  1.1  augustss 		goto unmap;
   1533  1.1  augustss 	}
   1534  1.1  augustss 
   1535  1.1  augustss 	error = bus_dmamap_load(sc->sc_dmatag, p->map, p->addr, p->size, NULL,
   1536  1.1  augustss 				BUS_DMA_NOWAIT);
   1537  1.1  augustss 	if (error) {
   1538  1.1  augustss 		printf("%s: unable to load dma map, error=%d\n",
   1539  1.1  augustss 		       sc->sc_dev.dv_xname, error);
   1540  1.1  augustss 		goto destroy;
   1541  1.1  augustss 	}
   1542  1.1  augustss 	return 0;
   1543  1.1  augustss 
   1544  1.1  augustss destroy:
   1545  1.1  augustss 	bus_dmamap_destroy(sc->sc_dmatag, p->map);
   1546  1.1  augustss unmap:
   1547  1.1  augustss 	bus_dmamem_unmap(sc->sc_dmatag, p->addr, p->size);
   1548  1.1  augustss free:
   1549  1.1  augustss 	bus_dmamem_free(sc->sc_dmatag, p->segs, p->nsegs);
   1550  1.1  augustss 	return error;
   1551  1.1  augustss }
   1552  1.1  augustss 
   1553  1.1  augustss 
   1554  1.1  augustss int
   1555  1.1  augustss cs4281_src_wait(sc)
   1556  1.1  augustss 	struct cs428x_softc *sc;
   1557  1.1  augustss {
   1558  1.1  augustss 	int n;
   1559  1.1  augustss 
   1560  1.1  augustss 	n = 0;
   1561  1.1  augustss 	while ((BA0READ4(sc, CS428X_ACCTL) & ACCTL_DCV)) {
   1562  1.1  augustss 		delay(1000);
   1563  1.1  augustss 		while (++n > 1000)
   1564  1.1  augustss 			return -1;
   1565  1.1  augustss 	}
   1566  1.1  augustss 	return 0;
   1567  1.1  augustss }
   1568  1.1  augustss 
   1569  1.1  augustss #endif /* NOT_SHARED */
   1570