Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.16.4.1.2.1
      1  1.16.4.1.2.1        he /*	$NetBSD: cs4281.c,v 1.16.4.1.2.1 2005/01/30 13:39:36 he Exp $	*/
      2           1.1  augustss 
      3           1.1  augustss /*
      4           1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5           1.1  augustss  *
      6           1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7           1.1  augustss  * modification, are permitted provided that the following conditions
      8           1.1  augustss  * are met:
      9           1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10           1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11           1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12           1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13           1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14           1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15           1.1  augustss  *    must display the following acknowledgement:
     16           1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17           1.1  augustss  *	for the NetBSD Project.
     18           1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19           1.1  augustss  *    derived from this software without specific prior written permission
     20           1.1  augustss  *
     21           1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22           1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23           1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24           1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25           1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26           1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27           1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28           1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29           1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30           1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31           1.1  augustss  */
     32           1.1  augustss 
     33           1.1  augustss /*
     34           1.1  augustss  * Cirrus Logic CS4281 driver.
     35           1.1  augustss  * Data sheets can be found
     36           1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37           1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38           1.1  augustss  *
     39           1.1  augustss  * TODO:
     40           1.3     tacha  *   1: midi and FM support
     41           1.3     tacha  *   2: ...
     42           1.1  augustss  *
     43           1.1  augustss  */
     44           1.7     lukem 
     45           1.7     lukem #include <sys/cdefs.h>
     46  1.16.4.1.2.1        he __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.16.4.1.2.1 2005/01/30 13:39:36 he Exp $");
     47           1.1  augustss 
     48           1.1  augustss #include <sys/param.h>
     49           1.1  augustss #include <sys/systm.h>
     50           1.1  augustss #include <sys/kernel.h>
     51           1.1  augustss #include <sys/malloc.h>
     52           1.1  augustss #include <sys/fcntl.h>
     53           1.1  augustss #include <sys/device.h>
     54           1.1  augustss #include <sys/systm.h>
     55           1.1  augustss 
     56           1.1  augustss #include <dev/pci/pcidevs.h>
     57           1.1  augustss #include <dev/pci/pcivar.h>
     58           1.1  augustss #include <dev/pci/cs4281reg.h>
     59           1.1  augustss #include <dev/pci/cs428xreg.h>
     60           1.1  augustss 
     61           1.1  augustss #include <sys/audioio.h>
     62           1.1  augustss #include <dev/audio_if.h>
     63           1.1  augustss #include <dev/midi_if.h>
     64           1.1  augustss #include <dev/mulaw.h>
     65           1.1  augustss #include <dev/auconv.h>
     66           1.1  augustss 
     67           1.1  augustss #include <dev/ic/ac97reg.h>
     68           1.1  augustss #include <dev/ic/ac97var.h>
     69           1.1  augustss 
     70           1.1  augustss #include <dev/pci/cs428x.h>
     71           1.1  augustss 
     72           1.1  augustss #include <machine/bus.h>
     73           1.1  augustss 
     74           1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     75           1.1  augustss #define MAX_CHANNELS  (4)
     76           1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     77           1.1  augustss #else
     78           1.1  augustss #define MAX_CHANNELS  (2)
     79           1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     80           1.1  augustss #endif
     81           1.1  augustss 
     82           1.1  augustss /* IF functions for audio driver */
     83           1.1  augustss int	cs4281_match(struct device *, struct cfdata *, void *);
     84           1.1  augustss void	cs4281_attach(struct device *, struct device *, void *);
     85           1.1  augustss int	cs4281_intr(void *);
     86           1.1  augustss int	cs4281_query_encoding(void *, struct audio_encoding *);
     87           1.1  augustss int	cs4281_set_params(void *, int, int, struct audio_params *, struct audio_params *);
     88           1.1  augustss int	cs4281_halt_output(void *);
     89           1.1  augustss int	cs4281_halt_input(void *);
     90           1.1  augustss int	cs4281_getdev(void *, struct audio_device *);
     91           1.1  augustss int	cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
     92           1.1  augustss 			      void *, struct audio_params *);
     93           1.1  augustss int	cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
     94           1.1  augustss 			     void *, struct audio_params *);
     95           1.1  augustss 
     96      1.16.4.1       jmc int     cs4281_reset_codec(void *);
     97           1.3     tacha 
     98           1.1  augustss /* Internal functions */
     99           1.1  augustss u_int8_t cs4281_sr2regval(int);
    100           1.4     tacha void	 cs4281_set_dac_rate(struct cs428x_softc *, int);
    101           1.4     tacha void	 cs4281_set_adc_rate(struct cs428x_softc *, int);
    102           1.4     tacha int      cs4281_init(struct cs428x_softc *, int);
    103           1.1  augustss 
    104           1.1  augustss /* Power Management */
    105           1.2  augustss void cs4281_power(int, void *);
    106           1.1  augustss 
    107           1.1  augustss struct audio_hw_if cs4281_hw_if = {
    108           1.3     tacha 	cs428x_open,
    109           1.3     tacha 	cs428x_close,
    110           1.1  augustss 	NULL,
    111           1.1  augustss 	cs4281_query_encoding,
    112           1.1  augustss 	cs4281_set_params,
    113           1.3     tacha 	cs428x_round_blocksize,
    114           1.1  augustss 	NULL,
    115           1.1  augustss 	NULL,
    116           1.1  augustss 	NULL,
    117           1.1  augustss 	NULL,
    118           1.1  augustss 	NULL,
    119           1.1  augustss 	cs4281_halt_output,
    120           1.1  augustss 	cs4281_halt_input,
    121           1.1  augustss 	NULL,
    122           1.1  augustss 	cs4281_getdev,
    123           1.1  augustss 	NULL,
    124           1.3     tacha 	cs428x_mixer_set_port,
    125           1.3     tacha 	cs428x_mixer_get_port,
    126           1.3     tacha 	cs428x_query_devinfo,
    127           1.3     tacha 	cs428x_malloc,
    128           1.3     tacha 	cs428x_free,
    129           1.3     tacha 	cs428x_round_buffersize,
    130           1.3     tacha 	cs428x_mappage,
    131           1.3     tacha 	cs428x_get_props,
    132           1.1  augustss 	cs4281_trigger_output,
    133           1.1  augustss 	cs4281_trigger_input,
    134           1.6  augustss 	NULL,
    135           1.1  augustss };
    136           1.1  augustss 
    137           1.2  augustss #if NMIDI > 0 && 0
    138           1.1  augustss /* Midi Interface */
    139           1.1  augustss void	cs4281_midi_close(void*);
    140           1.1  augustss void	cs4281_midi_getinfo(void *, struct midi_info *);
    141           1.1  augustss int	cs4281_midi_open(void *, int, void (*)(void *, int),
    142           1.1  augustss 			      void (*)(void *), void *);
    143           1.1  augustss int	cs4281_midi_output(void *, int);
    144           1.1  augustss 
    145           1.1  augustss struct midi_hw_if cs4281_midi_hw_if = {
    146           1.1  augustss 	cs4281_midi_open,
    147           1.1  augustss 	cs4281_midi_close,
    148           1.1  augustss 	cs4281_midi_output,
    149           1.1  augustss 	cs4281_midi_getinfo,
    150           1.1  augustss 	0,
    151           1.1  augustss };
    152           1.1  augustss #endif
    153           1.1  augustss 
    154          1.12   thorpej CFATTACH_DECL(clct, sizeof(struct cs428x_softc),
    155          1.13   thorpej     cs4281_match, cs4281_attach, NULL, NULL);
    156           1.1  augustss 
    157           1.1  augustss struct audio_device cs4281_device = {
    158           1.1  augustss 	"CS4281",
    159           1.1  augustss 	"",
    160           1.1  augustss 	"cs4281"
    161           1.1  augustss };
    162           1.1  augustss 
    163           1.1  augustss 
    164           1.1  augustss int
    165           1.1  augustss cs4281_match(parent, match, aux)
    166           1.1  augustss 	struct device *parent;
    167           1.1  augustss 	struct cfdata *match;
    168           1.1  augustss 	void *aux;
    169           1.1  augustss {
    170           1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    171           1.1  augustss 
    172           1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    173           1.1  augustss 		return 0;
    174           1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    175           1.1  augustss 		return 1;
    176           1.1  augustss 	return 0;
    177           1.1  augustss }
    178           1.1  augustss 
    179           1.1  augustss void
    180           1.1  augustss cs4281_attach(parent, self, aux)
    181           1.1  augustss 	struct device *parent;
    182           1.1  augustss 	struct device *self;
    183           1.1  augustss 	void *aux;
    184           1.1  augustss {
    185           1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)self;
    186           1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    187           1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    188           1.1  augustss 	char const *intrstr;
    189           1.1  augustss 	pci_intr_handle_t ih;
    190           1.3     tacha 	pcireg_t reg;
    191           1.1  augustss 	char devinfo[256];
    192           1.3     tacha 	int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
    193           1.1  augustss 
    194          1.15   thorpej 	aprint_naive(": Audio controller\n");
    195          1.15   thorpej 
    196           1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    197          1.15   thorpej 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    198          1.15   thorpej 	    PCI_REVISION(pa->pa_class));
    199           1.1  augustss 
    200           1.1  augustss 	/* Map I/O register */
    201           1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    202           1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    203           1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    204          1.15   thorpej 		aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    205           1.1  augustss 		return;
    206           1.1  augustss 	}
    207           1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    208           1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    209           1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    210          1.15   thorpej 		aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    211           1.1  augustss 		return;
    212           1.1  augustss 	}
    213           1.1  augustss 
    214           1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    215           1.1  augustss 
    216           1.3     tacha 	/*
    217           1.3     tacha 	 * Set Power State D0.
    218           1.3     tacha 	 * Without do this, 0xffffffff is read from all registers after
    219           1.3     tacha 	 * using Windows.
    220           1.3     tacha 	 * On my IBM Thinkpad X20, it is set to D3 after using Windows2000.
    221           1.3     tacha 	 */
    222           1.3     tacha 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    223           1.3     tacha 			       &pci_pwrmgmt_cap_reg, 0)) {
    224           1.3     tacha 
    225          1.14   tsutsui 		pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
    226           1.3     tacha 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    227           1.3     tacha 				    pci_pwrmgmt_csr_reg);
    228           1.3     tacha 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    229           1.3     tacha 			pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    230           1.3     tacha 				       (reg & ~PCI_PMCSR_STATE_MASK) |
    231           1.3     tacha 				       PCI_PMCSR_STATE_D0);
    232           1.3     tacha 		}
    233           1.3     tacha 	}
    234           1.3     tacha 
    235           1.1  augustss 	/* Enable the device (set bus master flag) */
    236           1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    237           1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    238           1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    239           1.1  augustss 
    240           1.1  augustss #if 0
    241           1.1  augustss 	/* LATENCY_TIMER setting */
    242           1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    243          1.10    simonb 	if (PCI_LATTIMER(temp1) < 32) {
    244           1.1  augustss 		temp1 &= 0xffff00ff;
    245           1.1  augustss 		temp1 |= 0x00002000;
    246           1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    247           1.1  augustss 	}
    248           1.1  augustss #endif
    249           1.1  augustss 
    250           1.1  augustss 	/* Map and establish the interrupt. */
    251           1.1  augustss 	if (pci_intr_map(pa, &ih)) {
    252          1.15   thorpej 		aprint_error("%s: couldn't map interrupt\n",
    253          1.15   thorpej 		    sc->sc_dev.dv_xname);
    254           1.1  augustss 		return;
    255           1.1  augustss 	}
    256           1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    257           1.1  augustss 
    258           1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
    259           1.1  augustss 	if (sc->sc_ih == NULL) {
    260          1.15   thorpej 		aprint_error("%s: couldn't establish interrupt",
    261          1.15   thorpej 		    sc->sc_dev.dv_xname);
    262           1.1  augustss 		if (intrstr != NULL)
    263          1.15   thorpej 			aprint_normal(" at %s", intrstr);
    264          1.15   thorpej 		aprint_normal("\n");
    265           1.1  augustss 		return;
    266           1.1  augustss 	}
    267          1.15   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    268           1.1  augustss 
    269           1.1  augustss 	/*
    270           1.1  augustss 	 * Sound System start-up
    271           1.1  augustss 	 */
    272          1.10    simonb 	if (cs4281_init(sc, 1) != 0)
    273           1.1  augustss 		return;
    274           1.1  augustss 
    275           1.1  augustss 	sc->type = TYPE_CS4281;
    276           1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    277           1.1  augustss 	sc->halt_output = cs4281_halt_output;
    278           1.1  augustss 
    279           1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    280           1.1  augustss 	sc->dma_align    = 0x10;
    281           1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    282           1.1  augustss 
    283           1.1  augustss 	/* AC 97 attachment */
    284           1.1  augustss 	sc->host_if.arg = sc;
    285           1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    286           1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    287           1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    288           1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    289           1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    290          1.15   thorpej 		aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    291           1.1  augustss 		return;
    292           1.1  augustss 	}
    293           1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    294           1.1  augustss 
    295           1.2  augustss #if NMIDI > 0 && 0
    296           1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    297           1.1  augustss #endif
    298           1.1  augustss 
    299           1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    300           1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
    301           1.1  augustss }
    302           1.1  augustss 
    303           1.1  augustss int
    304           1.1  augustss cs4281_intr(p)
    305           1.1  augustss 	void *p;
    306           1.1  augustss {
    307           1.1  augustss 	struct cs428x_softc *sc = p;
    308           1.1  augustss 	u_int32_t intr, hdsr0, hdsr1;
    309           1.1  augustss 	char *empty_dma;
    310           1.3     tacha 	int handled = 0;
    311           1.1  augustss 
    312           1.1  augustss 	hdsr0 = 0;
    313           1.1  augustss 	hdsr1 = 0;
    314           1.1  augustss 
    315           1.1  augustss 	/* grab interrupt register */
    316           1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    317           1.1  augustss 
    318           1.1  augustss 	DPRINTF(("cs4281_intr:"));
    319           1.1  augustss 	/* not for me */
    320           1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    321           1.1  augustss 		/* clear the interrupt register */
    322           1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    323           1.1  augustss 		return 0;
    324           1.1  augustss 	}
    325           1.1  augustss 
    326           1.1  augustss 	if (intr & HISR_DMA0)
    327           1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    328           1.1  augustss 	if (intr & HISR_DMA1)
    329           1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    330           1.1  augustss 	/* clear the interrupt register */
    331           1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    332           1.1  augustss 
    333           1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    334           1.1  augustss 		 intr, hdsr0, hdsr1));
    335           1.1  augustss 
    336           1.1  augustss 	/* Playback Interrupt */
    337           1.1  augustss 	if (intr & HISR_DMA0) {
    338           1.3     tacha 		handled = 1;
    339           1.1  augustss 		DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
    340           1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC0)));
    341           1.1  augustss 		if (sc->sc_pintr) {
    342           1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    343           1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    344           1.1  augustss 		} else {
    345           1.1  augustss 			printf("unexpected play intr\n");
    346           1.1  augustss 		}
    347           1.1  augustss 		/* copy buffer */
    348           1.1  augustss 		++sc->sc_pi;
    349           1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    350           1.1  augustss 		if (sc->sc_pi&1)
    351           1.1  augustss 			empty_dma += sc->hw_blocksize;
    352           1.1  augustss 		memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    353           1.1  augustss 		sc->sc_pn += sc->hw_blocksize;
    354           1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    355           1.1  augustss 			sc->sc_pn = sc->sc_ps;
    356           1.1  augustss 	}
    357           1.1  augustss 	if (intr & HISR_DMA1) {
    358           1.3     tacha 		handled = 1;
    359          1.16       wiz 		/* copy from DMA */
    360           1.1  augustss 		DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    361           1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC1)));
    362           1.1  augustss 		++sc->sc_ri;
    363           1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    364           1.1  augustss 		if ((sc->sc_ri & 1) == 0)
    365           1.1  augustss 			empty_dma += sc->hw_blocksize;
    366           1.1  augustss 		memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    367  1.16.4.1.2.1        he 		sc->sc_rn += sc->hw_blocksize;
    368           1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    369           1.1  augustss 			sc->sc_rn = sc->sc_rs;
    370           1.1  augustss 		if (sc->sc_rintr) {
    371           1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    372           1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    373           1.1  augustss 		} else {
    374           1.1  augustss 			printf("unexpected record intr\n");
    375           1.1  augustss 		}
    376           1.1  augustss 	}
    377           1.1  augustss 	DPRINTF(("\n"));
    378           1.3     tacha 
    379           1.3     tacha 	return handled;
    380           1.1  augustss }
    381           1.1  augustss 
    382           1.1  augustss int
    383           1.1  augustss cs4281_query_encoding(addr, fp)
    384           1.1  augustss 	void *addr;
    385           1.1  augustss 	struct audio_encoding *fp;
    386           1.1  augustss {
    387          1.10    simonb 
    388           1.1  augustss 	switch (fp->index) {
    389           1.1  augustss 	case 0:
    390           1.1  augustss 		strcpy(fp->name, AudioEulinear);
    391           1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    392           1.1  augustss 		fp->precision = 8;
    393           1.1  augustss 		fp->flags = 0;
    394           1.1  augustss 		break;
    395           1.1  augustss 	case 1:
    396           1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    397           1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    398           1.1  augustss 		fp->precision = 8;
    399           1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    400           1.1  augustss 		break;
    401           1.1  augustss 	case 2:
    402           1.1  augustss 		strcpy(fp->name, AudioEalaw);
    403           1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    404           1.1  augustss 		fp->precision = 8;
    405           1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    406           1.1  augustss 		break;
    407           1.1  augustss 	case 3:
    408           1.1  augustss 		strcpy(fp->name, AudioEslinear);
    409           1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    410           1.1  augustss 		fp->precision = 8;
    411           1.1  augustss 		fp->flags = 0;
    412           1.1  augustss 		break;
    413           1.1  augustss 	case 4:
    414           1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    415           1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    416           1.1  augustss 		fp->precision = 16;
    417           1.1  augustss 		fp->flags = 0;
    418           1.1  augustss 		break;
    419           1.1  augustss 	case 5:
    420           1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    421           1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    422           1.1  augustss 		fp->precision = 16;
    423           1.1  augustss 		fp->flags = 0;
    424           1.1  augustss 		break;
    425           1.1  augustss 	case 6:
    426           1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    427           1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    428           1.1  augustss 		fp->precision = 16;
    429           1.1  augustss 		fp->flags = 0;
    430           1.1  augustss 		break;
    431           1.1  augustss 	case 7:
    432           1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    433           1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    434           1.1  augustss 		fp->precision = 16;
    435           1.1  augustss 		fp->flags = 0;
    436           1.1  augustss 		break;
    437           1.1  augustss 	default:
    438           1.1  augustss 		return EINVAL;
    439           1.1  augustss 	}
    440           1.1  augustss 	return 0;
    441           1.1  augustss }
    442           1.1  augustss 
    443           1.1  augustss int
    444           1.1  augustss cs4281_set_params(addr, setmode, usemode, play, rec)
    445           1.1  augustss 	void *addr;
    446           1.1  augustss 	int setmode, usemode;
    447           1.1  augustss 	struct audio_params *play, *rec;
    448           1.1  augustss {
    449           1.1  augustss 	struct cs428x_softc *sc = addr;
    450           1.1  augustss 	struct audio_params *p;
    451           1.1  augustss 	int mode;
    452           1.1  augustss 
    453           1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    454           1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    455           1.1  augustss 		if ((setmode & mode) == 0)
    456           1.1  augustss 			continue;
    457           1.1  augustss 
    458           1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    459           1.1  augustss 
    460           1.1  augustss 		if (p == play) {
    461          1.10    simonb 			DPRINTFN(5, ("play: sample=%ld precision=%d channels=%d\n",
    462           1.1  augustss 				p->sample_rate, p->precision, p->channels));
    463           1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    464           1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    465           1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    466           1.1  augustss 				return (EINVAL);
    467           1.1  augustss 			}
    468           1.1  augustss 		} else {
    469          1.10    simonb 			DPRINTFN(5, ("rec: sample=%ld precision=%d channels=%d\n",
    470           1.1  augustss 				p->sample_rate, p->precision, p->channels));
    471           1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    472           1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    473           1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    474           1.1  augustss 				return (EINVAL);
    475           1.1  augustss 			}
    476           1.1  augustss 		}
    477           1.1  augustss 		p->factor  = 1;
    478           1.1  augustss 		p->sw_code = 0;
    479           1.1  augustss 
    480           1.1  augustss 		switch (p->encoding) {
    481           1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    482           1.1  augustss 			break;
    483           1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    484           1.1  augustss 			break;
    485           1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    486           1.1  augustss 			break;
    487           1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    488           1.1  augustss 			break;
    489           1.1  augustss 		case AUDIO_ENCODING_ULAW:
    490           1.1  augustss 			if (mode == AUMODE_PLAY) {
    491           1.1  augustss 				p->sw_code = mulaw_to_slinear8;
    492           1.1  augustss 			} else {
    493           1.1  augustss 				p->sw_code = slinear8_to_mulaw;
    494           1.1  augustss 			}
    495           1.1  augustss 			break;
    496           1.1  augustss 		case AUDIO_ENCODING_ALAW:
    497           1.1  augustss 			if (mode == AUMODE_PLAY) {
    498           1.1  augustss 				p->sw_code = alaw_to_slinear8;
    499           1.1  augustss 			} else {
    500           1.1  augustss 				p->sw_code = slinear8_to_alaw;
    501           1.1  augustss 			}
    502           1.1  augustss 			break;
    503           1.1  augustss 		default:
    504           1.1  augustss 			return (EINVAL);
    505           1.1  augustss 		}
    506           1.1  augustss 	}
    507           1.1  augustss 
    508           1.1  augustss 	/* set sample rate */
    509           1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    510           1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    511           1.1  augustss 	return 0;
    512           1.1  augustss }
    513           1.1  augustss 
    514           1.1  augustss int
    515           1.1  augustss cs4281_halt_output(addr)
    516           1.1  augustss 	void *addr;
    517           1.1  augustss {
    518           1.1  augustss 	struct cs428x_softc *sc = addr;
    519           1.1  augustss 
    520           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    521           1.1  augustss 	sc->sc_prun = 0;
    522           1.1  augustss 	return 0;
    523           1.1  augustss }
    524           1.1  augustss 
    525           1.1  augustss int
    526           1.1  augustss cs4281_halt_input(addr)
    527           1.1  augustss 	void *addr;
    528           1.1  augustss {
    529           1.1  augustss 	struct cs428x_softc *sc = addr;
    530           1.1  augustss 
    531           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    532           1.1  augustss 	sc->sc_rrun = 0;
    533           1.1  augustss 	return 0;
    534           1.1  augustss }
    535           1.1  augustss 
    536           1.1  augustss int
    537           1.1  augustss cs4281_getdev(addr, retp)
    538           1.1  augustss      void *addr;
    539           1.1  augustss      struct audio_device *retp;
    540           1.1  augustss {
    541          1.10    simonb 
    542           1.1  augustss 	*retp = cs4281_device;
    543           1.1  augustss 	return 0;
    544           1.1  augustss }
    545           1.1  augustss 
    546           1.1  augustss int
    547           1.1  augustss cs4281_trigger_output(addr, start, end, blksize, intr, arg, param)
    548           1.1  augustss 	void *addr;
    549           1.1  augustss 	void *start, *end;
    550           1.1  augustss 	int blksize;
    551           1.1  augustss 	void (*intr) __P((void *));
    552           1.1  augustss 	void *arg;
    553           1.1  augustss 	struct audio_params *param;
    554           1.1  augustss {
    555           1.1  augustss 	struct cs428x_softc *sc = addr;
    556           1.1  augustss 	u_int32_t fmt=0;
    557           1.1  augustss 	struct cs428x_dma *p;
    558           1.1  augustss 	int dma_count;
    559           1.1  augustss 
    560           1.1  augustss #ifdef DIAGNOSTIC
    561           1.1  augustss 	if (sc->sc_prun)
    562           1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    563           1.4     tacha #endif
    564           1.1  augustss 	sc->sc_prun = 1;
    565           1.1  augustss 
    566           1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    567           1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    568           1.1  augustss 	sc->sc_pintr = intr;
    569           1.1  augustss 	sc->sc_parg  = arg;
    570           1.1  augustss 
    571           1.1  augustss 	/* stop playback DMA */
    572           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    573           1.1  augustss 
    574           1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
    575           1.1  augustss 	       param->precision, param->factor, param->channels,
    576           1.1  augustss 	       param->encoding));
    577           1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    578           1.1  augustss 		;
    579           1.1  augustss 	if (p == NULL) {
    580           1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    581           1.1  augustss 		return (EINVAL);
    582           1.1  augustss 	}
    583           1.1  augustss 
    584           1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    585           1.1  augustss 	sc->sc_ps = (char *)start;
    586           1.1  augustss 	sc->sc_pe = (char *)end;
    587           1.1  augustss 	sc->sc_pdma = p;
    588           1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    589           1.1  augustss 	sc->sc_pi = 0;
    590           1.1  augustss 	sc->sc_pn = sc->sc_ps;
    591           1.1  augustss 	if (blksize >= sc->dma_size) {
    592           1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    593           1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    594           1.1  augustss 		++sc->sc_pi;
    595           1.1  augustss 	} else {
    596           1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    597           1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    598           1.1  augustss 	}
    599           1.1  augustss 
    600           1.1  augustss 	dma_count = sc->dma_size;
    601           1.1  augustss 	if (param->precision * param->factor != 8)
    602           1.1  augustss 		dma_count /= 2;   /* 16 bit */
    603           1.1  augustss 	if (param->channels > 1)
    604           1.1  augustss 		dma_count /= 2;   /* Stereo */
    605           1.1  augustss 
    606           1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    607           1.1  augustss 		 (int)DMAADDR(p), dma_count));
    608           1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    609           1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    610           1.1  augustss 
    611           1.1  augustss 	/* set playback format */
    612           1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    613           1.1  augustss 	if (param->precision * param->factor == 8)
    614           1.1  augustss 		fmt |= DMRn_SIZE8;
    615           1.1  augustss 	if (param->channels == 1)
    616           1.1  augustss 		fmt |= DMRn_MONO;
    617           1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    618           1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    619           1.1  augustss 		fmt |= DMRn_BEND;
    620           1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    621           1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    622           1.1  augustss 		fmt |= DMRn_USIGN;
    623           1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    624           1.1  augustss 
    625           1.1  augustss 	/* set sample rate */
    626           1.4     tacha 	sc->sc_prate = param->sample_rate;
    627           1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    628           1.1  augustss 
    629           1.1  augustss 	/* start DMA */
    630           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    631           1.1  augustss 	/* Enable interrupts */
    632           1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    633           1.1  augustss 
    634           1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    635           1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    636           1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    637           1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    638           1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    639           1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    640           1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    641           1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    642           1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    643           1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    644           1.1  augustss 
    645           1.1  augustss 	return 0;
    646           1.1  augustss }
    647           1.1  augustss 
    648           1.1  augustss int
    649           1.1  augustss cs4281_trigger_input(addr, start, end, blksize, intr, arg, param)
    650           1.1  augustss 	void *addr;
    651           1.1  augustss 	void *start, *end;
    652           1.1  augustss 	int blksize;
    653           1.1  augustss 	void (*intr) __P((void *));
    654           1.1  augustss 	void *arg;
    655           1.1  augustss 	struct audio_params *param;
    656           1.1  augustss {
    657           1.1  augustss 	struct cs428x_softc *sc = addr;
    658           1.1  augustss 	struct cs428x_dma *p;
    659           1.1  augustss 	u_int32_t fmt=0;
    660           1.1  augustss 	int dma_count;
    661           1.1  augustss 
    662           1.1  augustss #ifdef DIAGNOSTIC
    663           1.1  augustss 	if (sc->sc_rrun)
    664           1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    665           1.4     tacha #endif
    666           1.1  augustss 	sc->sc_rrun = 1;
    667           1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    668           1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    669           1.1  augustss 	sc->sc_rintr = intr;
    670           1.1  augustss 	sc->sc_rarg  = arg;
    671           1.1  augustss 
    672           1.1  augustss 	/* stop recording DMA */
    673           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    674           1.1  augustss 
    675           1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    676           1.1  augustss 		;
    677           1.1  augustss 	if (!p) {
    678           1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    679           1.1  augustss 		return (EINVAL);
    680           1.1  augustss 	}
    681           1.1  augustss 
    682           1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    683           1.1  augustss 	sc->sc_rs = (char *)start;
    684           1.1  augustss 	sc->sc_re = (char *)end;
    685           1.1  augustss 	sc->sc_rdma = p;
    686           1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    687           1.1  augustss 	sc->sc_ri = 0;
    688           1.1  augustss 	sc->sc_rn = sc->sc_rs;
    689           1.1  augustss 
    690           1.1  augustss 	dma_count = sc->dma_size;
    691  1.16.4.1.2.1        he 	if (param->precision * param->factor != 8)
    692           1.1  augustss 		dma_count /= 2;
    693           1.1  augustss 	if (param->channels > 1)
    694           1.1  augustss 		dma_count /= 2;
    695           1.1  augustss 
    696           1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    697           1.1  augustss 		 (int)DMAADDR(p), dma_count));
    698           1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    699           1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    700           1.1  augustss 
    701           1.1  augustss 	/* set recording format */
    702           1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    703           1.1  augustss 	if (param->precision * param->factor == 8)
    704           1.1  augustss 		fmt |= DMRn_SIZE8;
    705           1.1  augustss 	if (param->channels == 1)
    706           1.1  augustss 		fmt |= DMRn_MONO;
    707           1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    708           1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    709           1.1  augustss 		fmt |= DMRn_BEND;
    710           1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    711           1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    712           1.1  augustss 		fmt |= DMRn_USIGN;
    713           1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    714           1.1  augustss 
    715           1.1  augustss 	/* set sample rate */
    716           1.4     tacha 	sc->sc_rrate = param->sample_rate;
    717           1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    718           1.1  augustss 
    719           1.1  augustss 	/* Start DMA */
    720           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    721           1.1  augustss 	/* Enable interrupts */
    722           1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    723           1.1  augustss 
    724           1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    725           1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    726           1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    727           1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    728           1.1  augustss 
    729           1.1  augustss 	return 0;
    730           1.1  augustss }
    731           1.1  augustss 
    732           1.3     tacha /* Power Hook */
    733           1.3     tacha void
    734           1.3     tacha cs4281_power(why, v)
    735           1.3     tacha 	int why;
    736           1.3     tacha 	void *v;
    737           1.3     tacha {
    738           1.3     tacha 	struct cs428x_softc *sc = (struct cs428x_softc *)v;
    739           1.4     tacha 	static u_int32_t dba0 = 0, dbc0 = 0, dmr0 = 0, dcr0 = 0;
    740           1.4     tacha 	static u_int32_t dba1 = 0, dbc1 = 0, dmr1 = 0, dcr1 = 0;
    741           1.3     tacha 
    742           1.3     tacha 	DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
    743           1.3     tacha 	switch (why) {
    744           1.3     tacha 	case PWR_SUSPEND:
    745           1.3     tacha 	case PWR_STANDBY:
    746           1.3     tacha 		sc->sc_suspend = why;
    747           1.3     tacha 
    748           1.4     tacha 		/* save current playback status */
    749           1.4     tacha 		if (sc->sc_prun) {
    750           1.4     tacha 			dcr0 = BA0READ4(sc, CS4281_DCR0);
    751           1.4     tacha 			dmr0 = BA0READ4(sc, CS4281_DMR0);
    752           1.4     tacha 			dbc0 = BA0READ4(sc, CS4281_DBC0);
    753           1.4     tacha 			dba0 = BA0READ4(sc, CS4281_DBA0);
    754           1.4     tacha 		}
    755           1.4     tacha 
    756           1.4     tacha 		/* save current capture status */
    757           1.4     tacha 		if (sc->sc_rrun) {
    758           1.4     tacha 			dcr1 = BA0READ4(sc, CS4281_DCR1);
    759           1.4     tacha 			dmr1 = BA0READ4(sc, CS4281_DMR1);
    760           1.4     tacha 			dbc1 = BA0READ4(sc, CS4281_DBC1);
    761           1.4     tacha 			dba1 = BA0READ4(sc, CS4281_DBA1);
    762           1.4     tacha 		}
    763           1.4     tacha 		/* Stop DMA */
    764           1.4     tacha 		BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    765           1.4     tacha 		BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    766           1.3     tacha 		break;
    767           1.3     tacha 	case PWR_RESUME:
    768           1.3     tacha 		if (sc->sc_suspend == PWR_RESUME) {
    769           1.3     tacha 			printf("cs4281_power: odd, resume without suspend.\n");
    770           1.3     tacha 			sc->sc_suspend = why;
    771           1.3     tacha 			return;
    772           1.3     tacha 		}
    773           1.3     tacha 		sc->sc_suspend = why;
    774          1.10    simonb 		cs4281_init(sc, 0);
    775           1.3     tacha 		cs4281_reset_codec(sc);
    776           1.3     tacha 
    777           1.4     tacha 		/* restore ac97 registers */
    778           1.3     tacha 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    779           1.4     tacha 
    780           1.4     tacha 		/* restore DMA related status */
    781           1.4     tacha 		if (sc->sc_prun) {
    782           1.4     tacha 			cs4281_set_dac_rate(sc, sc->sc_prate);
    783           1.4     tacha 			BA0WRITE4(sc, CS4281_DBA0, dba0);
    784           1.4     tacha 			BA0WRITE4(sc, CS4281_DBC0, dbc0);
    785           1.4     tacha 			BA0WRITE4(sc, CS4281_DMR0, dmr0);
    786           1.4     tacha 			BA0WRITE4(sc, CS4281_DCR0, dcr0);
    787           1.4     tacha 		}
    788           1.4     tacha 		if (sc->sc_rrun) {
    789           1.4     tacha 			cs4281_set_adc_rate(sc, sc->sc_rrate);
    790           1.4     tacha 			BA0WRITE4(sc, CS4281_DBA1, dba1);
    791           1.4     tacha 			BA0WRITE4(sc, CS4281_DBC1, dbc1);
    792           1.4     tacha 			BA0WRITE4(sc, CS4281_DMR1, dmr1);
    793           1.4     tacha 			BA0WRITE4(sc, CS4281_DCR1, dcr1);
    794           1.4     tacha 		}
    795           1.4     tacha 		/* enable intterupts */
    796           1.4     tacha 		if (sc->sc_prun || sc->sc_rrun)
    797           1.4     tacha 			BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    798           1.3     tacha 		break;
    799           1.3     tacha 	case PWR_SOFTSUSPEND:
    800           1.3     tacha 	case PWR_SOFTSTANDBY:
    801           1.3     tacha 	case PWR_SOFTRESUME:
    802           1.3     tacha 		break;
    803           1.3     tacha 	}
    804           1.3     tacha }
    805           1.3     tacha 
    806           1.3     tacha /* control AC97 codec */
    807      1.16.4.1       jmc int
    808           1.3     tacha cs4281_reset_codec(void *addr)
    809           1.3     tacha {
    810           1.3     tacha 	struct cs428x_softc *sc;
    811           1.3     tacha 	u_int16_t data;
    812           1.3     tacha 	u_int32_t dat32;
    813           1.3     tacha 	int n;
    814           1.3     tacha 
    815           1.3     tacha 	sc = addr;
    816           1.3     tacha 
    817          1.10    simonb 	DPRINTFN(3, ("cs4281_reset_codec\n"));
    818           1.3     tacha 
    819           1.3     tacha 	/* Reset codec */
    820           1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    821           1.3     tacha 	delay(50);    /* delay 50us */
    822           1.3     tacha 
    823           1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    824           1.3     tacha 	delay(100);	/* delay 100us */
    825           1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    826           1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    827           1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    828           1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    829           1.3     tacha #endif
    830           1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    831           1.3     tacha 
    832           1.3     tacha 	/* Enable ASYNC generation */
    833           1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    834           1.3     tacha 
    835          1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
    836           1.3     tacha 	n = 0;
    837          1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    838           1.3     tacha 		delay(100);
    839           1.3     tacha 		if (++n > 1000) {
    840           1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    841      1.16.4.1       jmc 			return ETIMEDOUT;
    842           1.3     tacha 		}
    843           1.3     tacha 	}
    844           1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    845           1.3     tacha 	/* secondary codec ready*/
    846           1.3     tacha 	n = 0;
    847          1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    848           1.3     tacha 		delay(100);
    849           1.3     tacha 		if (++n > 1000)
    850      1.16.4.1       jmc 			return 0;
    851           1.3     tacha 	}
    852           1.3     tacha #endif
    853           1.3     tacha 	/* Set the serial timing configuration */
    854           1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    855           1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    856           1.3     tacha 
    857          1.10    simonb 	/* Wait for codec ready signal */
    858           1.3     tacha 	n = 0;
    859           1.3     tacha 	do {
    860           1.3     tacha 		delay(1000);
    861           1.3     tacha 		if (++n > 1000) {
    862          1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
    863           1.3     tacha 			       sc->sc_dev.dv_xname);
    864      1.16.4.1       jmc 			return ETIMEDOUT;
    865           1.3     tacha 		}
    866           1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    867           1.3     tacha 	} while (dat32 == 0);
    868           1.3     tacha 
    869           1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    870           1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    871           1.3     tacha 
    872          1.10    simonb 	/* Wait until codec calibration is finished. Codec register 26h */
    873           1.3     tacha 	n = 0;
    874           1.3     tacha 	do {
    875           1.3     tacha 		delay(1);
    876           1.3     tacha 		if (++n > 1000) {
    877          1.10    simonb 			printf("%s: timeout waiting for codec calibration\n",
    878           1.3     tacha 			       sc->sc_dev.dv_xname);
    879      1.16.4.1       jmc 			return ETIMEDOUT;
    880           1.3     tacha 		}
    881           1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    882           1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    883           1.3     tacha 
    884           1.3     tacha 	/* Set the serial timing configuration again */
    885           1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    886           1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    887           1.3     tacha 
    888           1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    889           1.3     tacha 	n = 0;
    890           1.3     tacha 	do {
    891           1.3     tacha 		delay(1000);
    892           1.3     tacha 		if (++n > 1000) {
    893          1.10    simonb 			printf("%s: timeout waiting for sampled input slots as valid\n",
    894           1.3     tacha 			       sc->sc_dev.dv_xname);
    895      1.16.4.1       jmc 			return ETIMEDOUT;
    896           1.3     tacha 		}
    897           1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    898           1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    899           1.3     tacha 
    900           1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    901           1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    902      1.16.4.1       jmc 	return 0;
    903           1.3     tacha }
    904           1.3     tacha 
    905           1.3     tacha 
    906           1.3     tacha /* Internal functions */
    907           1.3     tacha 
    908           1.1  augustss /* convert sample rate to register value */
    909           1.1  augustss u_int8_t
    910           1.1  augustss cs4281_sr2regval(rate)
    911           1.1  augustss      int rate;
    912           1.1  augustss {
    913           1.1  augustss 	u_int8_t retval;
    914           1.1  augustss 
    915           1.1  augustss 	/* We don't have to change here. but anyway ... */
    916           1.1  augustss 	if (rate > 48000)
    917           1.1  augustss 		rate = 48000;
    918           1.1  augustss 	if (rate < 6023)
    919           1.1  augustss 		rate = 6023;
    920           1.1  augustss 
    921           1.1  augustss 	switch (rate) {
    922           1.1  augustss 	case 8000:
    923           1.1  augustss 		retval = 5;
    924           1.1  augustss 		break;
    925           1.1  augustss 	case 11025:
    926           1.1  augustss 		retval = 4;
    927           1.1  augustss 		break;
    928           1.1  augustss 	case 16000:
    929           1.1  augustss 		retval = 3;
    930           1.1  augustss 		break;
    931           1.1  augustss 	case 22050:
    932           1.1  augustss 		retval = 2;
    933           1.1  augustss 		break;
    934           1.1  augustss 	case 44100:
    935           1.1  augustss 		retval = 1;
    936           1.1  augustss 		break;
    937           1.1  augustss 	case 48000:
    938           1.1  augustss 		retval = 0;
    939           1.1  augustss 		break;
    940           1.1  augustss 	default:
    941           1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    942           1.1  augustss 	}
    943           1.1  augustss 	return retval;
    944           1.1  augustss }
    945           1.1  augustss 
    946           1.1  augustss void
    947           1.3     tacha cs4281_set_adc_rate(sc, rate)
    948           1.1  augustss 	struct cs428x_softc *sc;
    949           1.1  augustss 	int rate;
    950           1.1  augustss {
    951          1.10    simonb 
    952           1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    953           1.1  augustss }
    954           1.1  augustss 
    955           1.1  augustss void
    956           1.3     tacha cs4281_set_dac_rate(sc, rate)
    957           1.1  augustss 	struct cs428x_softc *sc;
    958           1.1  augustss 	int rate;
    959           1.1  augustss {
    960          1.10    simonb 
    961           1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    962           1.1  augustss }
    963           1.1  augustss 
    964           1.1  augustss int
    965           1.4     tacha cs4281_init(sc, init)
    966           1.1  augustss      struct cs428x_softc *sc;
    967           1.4     tacha      int init;
    968           1.1  augustss {
    969           1.1  augustss 	int n;
    970           1.1  augustss 	u_int16_t data;
    971           1.1  augustss 	u_int32_t dat32;
    972           1.1  augustss 
    973           1.1  augustss 	/* set "Configuration Write Protect" register to
    974           1.1  augustss 	 * 0x4281 to allow to write */
    975           1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    976           1.1  augustss 
    977           1.3     tacha 	/*
    978           1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    979           1.3     tacha 	 * Control" register to release the reset state.
    980           1.3     tacha 	 */
    981           1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    982           1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    983           1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    984           1.3     tacha 	}
    985           1.3     tacha 
    986           1.1  augustss 	/* Start PLL out in known state */
    987           1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    988           1.1  augustss 	/* Start serial ports out in known state */
    989           1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    990           1.1  augustss 
    991           1.1  augustss 	/* Reset codec */
    992           1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    993           1.1  augustss 	delay(50);	/* delay 50us */
    994           1.1  augustss 
    995           1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    996           1.1  augustss 	delay(100);	/* delay 100us */
    997           1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    998           1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    999           1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
   1000           1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
   1001           1.1  augustss #endif
   1002           1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
   1003           1.1  augustss 
   1004           1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
   1005           1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
   1006           1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
   1007           1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
   1008           1.1  augustss 
   1009           1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
   1010           1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
   1011           1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
   1012           1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
   1013           1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
   1014           1.1  augustss 		  SSPM_JSEN |		/* Joystick */
   1015           1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
   1016           1.1  augustss 		  SSPM_FMEN		/* FM */
   1017           1.1  augustss 		  );
   1018           1.1  augustss 
   1019           1.1  augustss 	/* Wait for clock stabilization */
   1020           1.1  augustss 	n = 0;
   1021           1.1  augustss #if 1
   1022           1.1  augustss 	/* what document says */
   1023          1.10    simonb 	while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
   1024          1.10    simonb 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
   1025           1.1  augustss 		delay(100);
   1026          1.10    simonb 		if (++n > 1000) {
   1027          1.10    simonb 			printf("%s: timeout waiting for clock stabilization\n",
   1028          1.10    simonb 			       sc->sc_dev.dv_xname);
   1029           1.1  augustss 			return -1;
   1030          1.10    simonb 		}
   1031           1.1  augustss 	}
   1032           1.1  augustss #else
   1033           1.1  augustss 	/* Cirrus driver for Linux does */
   1034          1.10    simonb 	while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
   1035           1.1  augustss 		delay(1000);
   1036          1.10    simonb 		if (++n > 1000) {
   1037          1.10    simonb 			printf("%s: timeout waiting for clock stabilization\n",
   1038          1.10    simonb 			       sc->sc_dev.dv_xname);
   1039           1.1  augustss 			return -1;
   1040          1.10    simonb 		}
   1041           1.1  augustss 	}
   1042           1.1  augustss #endif
   1043           1.1  augustss 
   1044           1.1  augustss 	/* Enable ASYNC generation */
   1045           1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1046           1.1  augustss 
   1047          1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
   1048           1.1  augustss 	n = 0;
   1049          1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1050           1.1  augustss 		delay(100);
   1051          1.10    simonb 		if (++n > 1000) {
   1052          1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
   1053          1.10    simonb 			       sc->sc_dev.dv_xname);
   1054           1.1  augustss 			return -1;
   1055          1.10    simonb 		}
   1056           1.1  augustss 	}
   1057           1.1  augustss 
   1058           1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1059           1.1  augustss 	/* secondary codec ready*/
   1060           1.1  augustss 	n = 0;
   1061          1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1062           1.1  augustss 		delay(100);
   1063          1.10    simonb 		if (++n > 1000) {
   1064          1.10    simonb 			printf("%s: timeout waiting for secondary codec ready\n",
   1065          1.10    simonb 			       sc->sc_dev.dv_xname);
   1066           1.1  augustss 			return -1;
   1067          1.10    simonb 		}
   1068           1.1  augustss 	}
   1069           1.1  augustss #endif
   1070           1.1  augustss 
   1071           1.1  augustss 	/* Set the serial timing configuration */
   1072           1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1073           1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1074           1.1  augustss 
   1075          1.10    simonb 	/* Wait for codec ready signal */
   1076           1.1  augustss 	n = 0;
   1077           1.1  augustss 	do {
   1078           1.1  augustss 		delay(1000);
   1079           1.1  augustss 		if (++n > 1000) {
   1080          1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
   1081           1.1  augustss 			       sc->sc_dev.dv_xname);
   1082           1.1  augustss 			return -1;
   1083           1.1  augustss 		}
   1084           1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1085           1.1  augustss 	} while (dat32 == 0);
   1086           1.1  augustss 
   1087           1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1088           1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1089           1.1  augustss 
   1090          1.10    simonb 	/* Wait until codec calibration is finished. codec register 26h */
   1091           1.1  augustss 	n = 0;
   1092           1.1  augustss 	do {
   1093           1.1  augustss 		delay(1);
   1094           1.1  augustss 		if (++n > 1000) {
   1095          1.10    simonb 			printf("%s: timeout waiting for codec calibration\n",
   1096           1.1  augustss 			       sc->sc_dev.dv_xname);
   1097           1.1  augustss 			return -1;
   1098           1.1  augustss 		}
   1099           1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1100           1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1101           1.1  augustss 
   1102           1.1  augustss 	/* Set the serial timing configuration again */
   1103           1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1104           1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1105           1.1  augustss 
   1106           1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1107           1.1  augustss 	n = 0;
   1108           1.1  augustss 	do {
   1109           1.1  augustss 		delay(1000);
   1110           1.1  augustss 		if (++n > 1000) {
   1111          1.10    simonb 			printf("%s: timeout waiting for sampled input slots as valid\n",
   1112           1.1  augustss 			       sc->sc_dev.dv_xname);
   1113           1.1  augustss 			return -1;
   1114           1.1  augustss 		}
   1115           1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
   1116           1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1117           1.1  augustss 
   1118           1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1119           1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1120           1.1  augustss 
   1121           1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
   1122           1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
   1123           1.1  augustss 
   1124           1.1  augustss 	/* Power on the DAC */
   1125           1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1126           1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1127           1.1  augustss 
   1128           1.1  augustss 	/* Wait until we sample a DAC ready state.
   1129           1.1  augustss 	 * Not documented, but Linux driver does.
   1130           1.1  augustss 	 */
   1131           1.1  augustss 	for (n = 0; n < 32; ++n) {
   1132           1.1  augustss 		delay(1000);
   1133           1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1134           1.1  augustss 		if (data & 0x02)
   1135           1.1  augustss 			break;
   1136           1.1  augustss 	}
   1137           1.1  augustss 
   1138           1.1  augustss 	/* Power on the ADC */
   1139           1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1140           1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1141           1.1  augustss 
   1142           1.1  augustss 	/* Wait until we sample ADC ready state.
   1143           1.1  augustss 	 * Not documented, but Linux driver does.
   1144           1.1  augustss 	 */
   1145           1.1  augustss 	for (n = 0; n < 32; ++n) {
   1146           1.1  augustss 		delay(1000);
   1147           1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1148           1.1  augustss 		if (data & 0x01)
   1149           1.1  augustss 			break;
   1150           1.1  augustss 	}
   1151           1.1  augustss 
   1152           1.1  augustss #if 0
   1153           1.1  augustss 	/* Initialize AC-Link features */
   1154           1.1  augustss 	/* variable sample-rate support */
   1155           1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1156           1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1157           1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1158           1.1  augustss 	/* XXX: more... */
   1159           1.1  augustss 
   1160           1.1  augustss 	/* Initialize SSCR register features */
   1161           1.1  augustss 	/* XXX: hardware volume setting */
   1162           1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1163           1.1  augustss #endif
   1164           1.1  augustss 
   1165           1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1166           1.1  augustss 	/* XXX:
   1167           1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1168           1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1169           1.1  augustss 	 * we can ignore it.*/
   1170           1.1  augustss #if 0
   1171           1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1172           1.1  augustss #endif
   1173           1.1  augustss 
   1174           1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1175           1.1  augustss 	/* Reset FEN bit to setup first */
   1176          1.10    simonb 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
   1177           1.1  augustss 	/*
   1178           1.1  augustss 	 *| RS[4:0]/|        |
   1179           1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1180           1.1  augustss 	 *|---------+--------+--------------------
   1181           1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1182           1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1183           1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1184           1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1185           1.1  augustss 	 *....
   1186           1.1  augustss 	 *  quoted from Table 29(p109)
   1187           1.1  augustss 	 */
   1188           1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1189           1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1190           1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1191           1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1192           1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1193           1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1194           1.1  augustss 
   1195           1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1196           1.1  augustss 	/* Reset FEN bit to setup first */
   1197          1.10    simonb 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
   1198           1.1  augustss 	/*
   1199           1.1  augustss 	 *| RS[4:0]/|
   1200           1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1201           1.1  augustss 	 *|---------+------+-------------------
   1202           1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1203           1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1204           1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1205           1.1  augustss 	 *|   13    |   6  | Mic ADC
   1206           1.1  augustss 	 *....
   1207           1.1  augustss 	 * quoted from Table 30(p109)
   1208           1.1  augustss 	 */
   1209           1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1210           1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1211           1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1212           1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1213           1.1  augustss 
   1214           1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1215           1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1216           1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1217           1.1  augustss 
   1218           1.1  augustss #if 0
   1219           1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1220          1.10    simonb 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
   1221          1.10    simonb 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
   1222           1.1  augustss #endif
   1223           1.1  augustss 
   1224           1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1225           1.1  augustss 	/*| PLSS[4:0]/
   1226           1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1227           1.1  augustss 	 *|-----------+------+----------------
   1228           1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1229           1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1230           1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1231           1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1232           1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1233           1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1234           1.1  augustss 	 *......
   1235           1.1  augustss 	 *
   1236           1.1  augustss 	 *| CLSS[4:0]/
   1237           1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1238           1.1  augustss 	 *|-----------+------+-------+-----------------
   1239           1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1240           1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1241           1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1242           1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1243           1.1  augustss 	 *|.....
   1244           1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1245           1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1246           1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1247           1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1248           1.1  augustss 	 */
   1249           1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1250           1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1251           1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1252           1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1253           1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1254           1.1  augustss 
   1255           1.5       wiz 	/* Set interrupt to occurred at Half and Full terminal
   1256           1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1257           1.1  augustss 	 * To keep DMA stop, set MSK.
   1258           1.1  augustss 	 */
   1259           1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1260           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1261           1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1262           1.1  augustss 
   1263           1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1264           1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1265           1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1266           1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1267           1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1268           1.1  augustss 
   1269           1.1  augustss 	/* Clear DMA Mask in HIMR */
   1270           1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1271           1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1272           1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1273           1.4     tacha 
   1274           1.4     tacha 	/* set current status */
   1275           1.4     tacha 	if (init != 0) {
   1276           1.4     tacha 		sc->sc_prun = 0;
   1277           1.4     tacha 		sc->sc_rrun = 0;
   1278           1.4     tacha 	}
   1279           1.4     tacha 
   1280           1.4     tacha 	/* setup playback volume */
   1281           1.4     tacha 	BA0WRITE4(sc, CS4281_PPRVC, 7);
   1282           1.4     tacha 	BA0WRITE4(sc, CS4281_PPLVC, 7);
   1283           1.4     tacha 
   1284           1.1  augustss 	return 0;
   1285           1.1  augustss }
   1286