Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.22
      1  1.22      kent /*	$NetBSD: cs4281.c,v 1.22 2005/01/10 22:01:37 kent Exp $	*/
      2   1.1  augustss 
      3   1.1  augustss /*
      4   1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5   1.1  augustss  *
      6   1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7   1.1  augustss  * modification, are permitted provided that the following conditions
      8   1.1  augustss  * are met:
      9   1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10   1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11   1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13   1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14   1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15   1.1  augustss  *    must display the following acknowledgement:
     16   1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17   1.1  augustss  *	for the NetBSD Project.
     18   1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19   1.1  augustss  *    derived from this software without specific prior written permission
     20   1.1  augustss  *
     21   1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1  augustss  */
     32   1.1  augustss 
     33   1.1  augustss /*
     34   1.1  augustss  * Cirrus Logic CS4281 driver.
     35   1.1  augustss  * Data sheets can be found
     36   1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37   1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38   1.1  augustss  *
     39   1.1  augustss  * TODO:
     40   1.3     tacha  *   1: midi and FM support
     41   1.3     tacha  *   2: ...
     42   1.1  augustss  *
     43   1.1  augustss  */
     44   1.7     lukem 
     45   1.7     lukem #include <sys/cdefs.h>
     46  1.22      kent __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.22 2005/01/10 22:01:37 kent Exp $");
     47   1.1  augustss 
     48   1.1  augustss #include <sys/param.h>
     49   1.1  augustss #include <sys/systm.h>
     50   1.1  augustss #include <sys/kernel.h>
     51   1.1  augustss #include <sys/malloc.h>
     52   1.1  augustss #include <sys/fcntl.h>
     53   1.1  augustss #include <sys/device.h>
     54   1.1  augustss #include <sys/systm.h>
     55   1.1  augustss 
     56   1.1  augustss #include <dev/pci/pcidevs.h>
     57   1.1  augustss #include <dev/pci/pcivar.h>
     58   1.1  augustss #include <dev/pci/cs4281reg.h>
     59   1.1  augustss #include <dev/pci/cs428xreg.h>
     60   1.1  augustss 
     61   1.1  augustss #include <sys/audioio.h>
     62   1.1  augustss #include <dev/audio_if.h>
     63   1.1  augustss #include <dev/midi_if.h>
     64   1.1  augustss #include <dev/mulaw.h>
     65   1.1  augustss #include <dev/auconv.h>
     66   1.1  augustss 
     67   1.1  augustss #include <dev/ic/ac97reg.h>
     68   1.1  augustss #include <dev/ic/ac97var.h>
     69   1.1  augustss 
     70   1.1  augustss #include <dev/pci/cs428x.h>
     71   1.1  augustss 
     72   1.1  augustss #include <machine/bus.h>
     73   1.1  augustss 
     74   1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     75   1.1  augustss #define MAX_CHANNELS  (4)
     76   1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     77   1.1  augustss #else
     78   1.1  augustss #define MAX_CHANNELS  (2)
     79   1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     80   1.1  augustss #endif
     81   1.1  augustss 
     82   1.1  augustss /* IF functions for audio driver */
     83   1.1  augustss int	cs4281_match(struct device *, struct cfdata *, void *);
     84   1.1  augustss void	cs4281_attach(struct device *, struct device *, void *);
     85   1.1  augustss int	cs4281_intr(void *);
     86   1.1  augustss int	cs4281_query_encoding(void *, struct audio_encoding *);
     87  1.22      kent int	cs4281_set_params(void *, int, int, audio_params_t *, audio_params_t *,
     88  1.22      kent 			  stream_filter_list_t *, stream_filter_list_t *);
     89   1.1  augustss int	cs4281_halt_output(void *);
     90   1.1  augustss int	cs4281_halt_input(void *);
     91   1.1  augustss int	cs4281_getdev(void *, struct audio_device *);
     92   1.1  augustss int	cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
     93  1.22      kent 			      void *, const audio_params_t *);
     94   1.1  augustss int	cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
     95  1.22      kent 			     void *, const audio_params_t *);
     96   1.1  augustss 
     97  1.19      kent int     cs4281_reset_codec(void *);
     98   1.3     tacha 
     99   1.1  augustss /* Internal functions */
    100   1.1  augustss u_int8_t cs4281_sr2regval(int);
    101   1.4     tacha void	 cs4281_set_dac_rate(struct cs428x_softc *, int);
    102   1.4     tacha void	 cs4281_set_adc_rate(struct cs428x_softc *, int);
    103   1.4     tacha int      cs4281_init(struct cs428x_softc *, int);
    104   1.1  augustss 
    105   1.1  augustss /* Power Management */
    106   1.2  augustss void cs4281_power(int, void *);
    107   1.1  augustss 
    108  1.20      yamt const struct audio_hw_if cs4281_hw_if = {
    109  1.22      kent 	NULL,			/* open */
    110  1.22      kent 	NULL,			/* close */
    111   1.1  augustss 	NULL,
    112   1.1  augustss 	cs4281_query_encoding,
    113   1.1  augustss 	cs4281_set_params,
    114   1.3     tacha 	cs428x_round_blocksize,
    115   1.1  augustss 	NULL,
    116   1.1  augustss 	NULL,
    117   1.1  augustss 	NULL,
    118   1.1  augustss 	NULL,
    119   1.1  augustss 	NULL,
    120   1.1  augustss 	cs4281_halt_output,
    121   1.1  augustss 	cs4281_halt_input,
    122   1.1  augustss 	NULL,
    123   1.1  augustss 	cs4281_getdev,
    124   1.1  augustss 	NULL,
    125   1.3     tacha 	cs428x_mixer_set_port,
    126   1.3     tacha 	cs428x_mixer_get_port,
    127   1.3     tacha 	cs428x_query_devinfo,
    128   1.3     tacha 	cs428x_malloc,
    129   1.3     tacha 	cs428x_free,
    130   1.3     tacha 	cs428x_round_buffersize,
    131   1.3     tacha 	cs428x_mappage,
    132   1.3     tacha 	cs428x_get_props,
    133   1.1  augustss 	cs4281_trigger_output,
    134   1.1  augustss 	cs4281_trigger_input,
    135   1.6  augustss 	NULL,
    136   1.1  augustss };
    137   1.1  augustss 
    138   1.2  augustss #if NMIDI > 0 && 0
    139   1.1  augustss /* Midi Interface */
    140   1.1  augustss void	cs4281_midi_close(void*);
    141   1.1  augustss void	cs4281_midi_getinfo(void *, struct midi_info *);
    142   1.1  augustss int	cs4281_midi_open(void *, int, void (*)(void *, int),
    143   1.1  augustss 			      void (*)(void *), void *);
    144   1.1  augustss int	cs4281_midi_output(void *, int);
    145   1.1  augustss 
    146  1.20      yamt const struct midi_hw_if cs4281_midi_hw_if = {
    147   1.1  augustss 	cs4281_midi_open,
    148   1.1  augustss 	cs4281_midi_close,
    149   1.1  augustss 	cs4281_midi_output,
    150   1.1  augustss 	cs4281_midi_getinfo,
    151   1.1  augustss 	0,
    152   1.1  augustss };
    153   1.1  augustss #endif
    154   1.1  augustss 
    155  1.12   thorpej CFATTACH_DECL(clct, sizeof(struct cs428x_softc),
    156  1.13   thorpej     cs4281_match, cs4281_attach, NULL, NULL);
    157   1.1  augustss 
    158   1.1  augustss struct audio_device cs4281_device = {
    159   1.1  augustss 	"CS4281",
    160   1.1  augustss 	"",
    161   1.1  augustss 	"cs4281"
    162   1.1  augustss };
    163   1.1  augustss 
    164   1.1  augustss 
    165   1.1  augustss int
    166   1.1  augustss cs4281_match(parent, match, aux)
    167   1.1  augustss 	struct device *parent;
    168   1.1  augustss 	struct cfdata *match;
    169   1.1  augustss 	void *aux;
    170   1.1  augustss {
    171   1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    172   1.1  augustss 
    173   1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    174   1.1  augustss 		return 0;
    175   1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    176   1.1  augustss 		return 1;
    177   1.1  augustss 	return 0;
    178   1.1  augustss }
    179   1.1  augustss 
    180   1.1  augustss void
    181   1.1  augustss cs4281_attach(parent, self, aux)
    182   1.1  augustss 	struct device *parent;
    183   1.1  augustss 	struct device *self;
    184   1.1  augustss 	void *aux;
    185   1.1  augustss {
    186   1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)self;
    187   1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    188   1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    189   1.1  augustss 	char const *intrstr;
    190   1.1  augustss 	pci_intr_handle_t ih;
    191   1.3     tacha 	pcireg_t reg;
    192   1.1  augustss 	char devinfo[256];
    193   1.3     tacha 	int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
    194   1.1  augustss 
    195  1.15   thorpej 	aprint_naive(": Audio controller\n");
    196  1.15   thorpej 
    197  1.17    itojun 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    198  1.15   thorpej 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    199  1.15   thorpej 	    PCI_REVISION(pa->pa_class));
    200   1.1  augustss 
    201   1.1  augustss 	/* Map I/O register */
    202   1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    203   1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    204   1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    205  1.15   thorpej 		aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    206   1.1  augustss 		return;
    207   1.1  augustss 	}
    208   1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    209   1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    210   1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    211  1.15   thorpej 		aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    212   1.1  augustss 		return;
    213   1.1  augustss 	}
    214   1.1  augustss 
    215   1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    216   1.1  augustss 
    217   1.3     tacha 	/*
    218   1.3     tacha 	 * Set Power State D0.
    219   1.3     tacha 	 * Without do this, 0xffffffff is read from all registers after
    220   1.3     tacha 	 * using Windows.
    221   1.3     tacha 	 * On my IBM Thinkpad X20, it is set to D3 after using Windows2000.
    222   1.3     tacha 	 */
    223   1.3     tacha 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    224   1.3     tacha 			       &pci_pwrmgmt_cap_reg, 0)) {
    225   1.3     tacha 
    226  1.14   tsutsui 		pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
    227   1.3     tacha 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    228   1.3     tacha 				    pci_pwrmgmt_csr_reg);
    229   1.3     tacha 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    230   1.3     tacha 			pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    231   1.3     tacha 				       (reg & ~PCI_PMCSR_STATE_MASK) |
    232   1.3     tacha 				       PCI_PMCSR_STATE_D0);
    233   1.3     tacha 		}
    234   1.3     tacha 	}
    235   1.3     tacha 
    236   1.1  augustss 	/* Enable the device (set bus master flag) */
    237   1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    238   1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    239   1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    240   1.1  augustss 
    241   1.1  augustss #if 0
    242   1.1  augustss 	/* LATENCY_TIMER setting */
    243   1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    244  1.10    simonb 	if (PCI_LATTIMER(temp1) < 32) {
    245   1.1  augustss 		temp1 &= 0xffff00ff;
    246   1.1  augustss 		temp1 |= 0x00002000;
    247   1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    248   1.1  augustss 	}
    249   1.1  augustss #endif
    250  1.22      kent 
    251   1.1  augustss 	/* Map and establish the interrupt. */
    252  1.22      kent 	if (pci_intr_map(pa, &ih)) {
    253  1.15   thorpej 		aprint_error("%s: couldn't map interrupt\n",
    254  1.15   thorpej 		    sc->sc_dev.dv_xname);
    255   1.1  augustss 		return;
    256   1.1  augustss 	}
    257   1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    258   1.1  augustss 
    259   1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
    260   1.1  augustss 	if (sc->sc_ih == NULL) {
    261  1.15   thorpej 		aprint_error("%s: couldn't establish interrupt",
    262  1.15   thorpej 		    sc->sc_dev.dv_xname);
    263   1.1  augustss 		if (intrstr != NULL)
    264  1.15   thorpej 			aprint_normal(" at %s", intrstr);
    265  1.15   thorpej 		aprint_normal("\n");
    266   1.1  augustss 		return;
    267   1.1  augustss 	}
    268  1.15   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    269   1.1  augustss 
    270   1.1  augustss 	/*
    271   1.1  augustss 	 * Sound System start-up
    272   1.1  augustss 	 */
    273  1.10    simonb 	if (cs4281_init(sc, 1) != 0)
    274   1.1  augustss 		return;
    275   1.1  augustss 
    276   1.1  augustss 	sc->type = TYPE_CS4281;
    277   1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    278   1.1  augustss 	sc->halt_output = cs4281_halt_output;
    279   1.1  augustss 
    280   1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    281   1.1  augustss 	sc->dma_align    = 0x10;
    282   1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    283  1.22      kent 
    284   1.1  augustss 	/* AC 97 attachment */
    285   1.1  augustss 	sc->host_if.arg = sc;
    286   1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    287   1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    288   1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    289   1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    290  1.22      kent 	if (ac97_attach(&sc->host_if, self) != 0) {
    291  1.15   thorpej 		aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    292   1.1  augustss 		return;
    293   1.1  augustss 	}
    294   1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    295   1.1  augustss 
    296   1.2  augustss #if NMIDI > 0 && 0
    297   1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    298   1.1  augustss #endif
    299   1.1  augustss 
    300   1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    301   1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
    302   1.1  augustss }
    303   1.1  augustss 
    304   1.1  augustss int
    305   1.1  augustss cs4281_intr(p)
    306   1.1  augustss 	void *p;
    307   1.1  augustss {
    308   1.1  augustss 	struct cs428x_softc *sc = p;
    309   1.1  augustss 	u_int32_t intr, hdsr0, hdsr1;
    310   1.1  augustss 	char *empty_dma;
    311   1.3     tacha 	int handled = 0;
    312   1.1  augustss 
    313   1.1  augustss 	hdsr0 = 0;
    314   1.1  augustss 	hdsr1 = 0;
    315   1.1  augustss 
    316   1.1  augustss 	/* grab interrupt register */
    317   1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    318   1.1  augustss 
    319   1.1  augustss 	DPRINTF(("cs4281_intr:"));
    320   1.1  augustss 	/* not for me */
    321   1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    322   1.1  augustss 		/* clear the interrupt register */
    323   1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    324   1.1  augustss 		return 0;
    325   1.1  augustss 	}
    326   1.1  augustss 
    327   1.1  augustss 	if (intr & HISR_DMA0)
    328   1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    329   1.1  augustss 	if (intr & HISR_DMA1)
    330   1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    331   1.1  augustss 	/* clear the interrupt register */
    332   1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    333   1.1  augustss 
    334   1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    335   1.1  augustss 		 intr, hdsr0, hdsr1));
    336   1.1  augustss 
    337   1.1  augustss 	/* Playback Interrupt */
    338   1.1  augustss 	if (intr & HISR_DMA0) {
    339   1.3     tacha 		handled = 1;
    340   1.1  augustss 		DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
    341   1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC0)));
    342  1.18   mycroft 		if (sc->sc_prun) {
    343   1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    344   1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    345   1.1  augustss 		} else {
    346   1.1  augustss 			printf("unexpected play intr\n");
    347   1.1  augustss 		}
    348   1.1  augustss 		/* copy buffer */
    349   1.1  augustss 		++sc->sc_pi;
    350   1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    351   1.1  augustss 		if (sc->sc_pi&1)
    352   1.1  augustss 			empty_dma += sc->hw_blocksize;
    353   1.1  augustss 		memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    354   1.1  augustss 		sc->sc_pn += sc->hw_blocksize;
    355   1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    356   1.1  augustss 			sc->sc_pn = sc->sc_ps;
    357   1.1  augustss 	}
    358   1.1  augustss 	if (intr & HISR_DMA1) {
    359   1.3     tacha 		handled = 1;
    360  1.16       wiz 		/* copy from DMA */
    361   1.1  augustss 		DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    362   1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC1)));
    363   1.1  augustss 		++sc->sc_ri;
    364   1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    365   1.1  augustss 		if ((sc->sc_ri & 1) == 0)
    366   1.1  augustss 			empty_dma += sc->hw_blocksize;
    367   1.1  augustss 		memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    368  1.21      yamt 		sc->sc_rn += sc->hw_blocksize;
    369   1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    370   1.1  augustss 			sc->sc_rn = sc->sc_rs;
    371  1.18   mycroft 		if (sc->sc_rrun) {
    372   1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    373   1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    374   1.1  augustss 		} else {
    375   1.1  augustss 			printf("unexpected record intr\n");
    376   1.1  augustss 		}
    377   1.1  augustss 	}
    378   1.1  augustss 	DPRINTF(("\n"));
    379   1.3     tacha 
    380   1.3     tacha 	return handled;
    381   1.1  augustss }
    382   1.1  augustss 
    383   1.1  augustss int
    384   1.1  augustss cs4281_query_encoding(addr, fp)
    385   1.1  augustss 	void *addr;
    386   1.1  augustss 	struct audio_encoding *fp;
    387   1.1  augustss {
    388  1.10    simonb 
    389   1.1  augustss 	switch (fp->index) {
    390   1.1  augustss 	case 0:
    391   1.1  augustss 		strcpy(fp->name, AudioEulinear);
    392   1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    393   1.1  augustss 		fp->precision = 8;
    394   1.1  augustss 		fp->flags = 0;
    395   1.1  augustss 		break;
    396   1.1  augustss 	case 1:
    397   1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    398   1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    399   1.1  augustss 		fp->precision = 8;
    400   1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    401   1.1  augustss 		break;
    402   1.1  augustss 	case 2:
    403   1.1  augustss 		strcpy(fp->name, AudioEalaw);
    404   1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    405   1.1  augustss 		fp->precision = 8;
    406   1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    407   1.1  augustss 		break;
    408   1.1  augustss 	case 3:
    409   1.1  augustss 		strcpy(fp->name, AudioEslinear);
    410   1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    411   1.1  augustss 		fp->precision = 8;
    412   1.1  augustss 		fp->flags = 0;
    413   1.1  augustss 		break;
    414   1.1  augustss 	case 4:
    415   1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    416   1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    417   1.1  augustss 		fp->precision = 16;
    418   1.1  augustss 		fp->flags = 0;
    419   1.1  augustss 		break;
    420   1.1  augustss 	case 5:
    421   1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    422   1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    423   1.1  augustss 		fp->precision = 16;
    424   1.1  augustss 		fp->flags = 0;
    425   1.1  augustss 		break;
    426   1.1  augustss 	case 6:
    427   1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    428   1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    429   1.1  augustss 		fp->precision = 16;
    430   1.1  augustss 		fp->flags = 0;
    431   1.1  augustss 		break;
    432   1.1  augustss 	case 7:
    433   1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    434   1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    435   1.1  augustss 		fp->precision = 16;
    436   1.1  augustss 		fp->flags = 0;
    437   1.1  augustss 		break;
    438   1.1  augustss 	default:
    439   1.1  augustss 		return EINVAL;
    440   1.1  augustss 	}
    441   1.1  augustss 	return 0;
    442   1.1  augustss }
    443   1.1  augustss 
    444   1.1  augustss int
    445  1.22      kent cs4281_set_params(void *addr, int setmode, int usemode,
    446  1.22      kent 		  audio_params_t *play, audio_params_t *rec,
    447  1.22      kent 		  stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    448   1.1  augustss {
    449  1.22      kent 	audio_params_t hw;
    450   1.1  augustss 	struct cs428x_softc *sc = addr;
    451  1.22      kent 	audio_params_t *p;
    452  1.22      kent 	stream_filter_list_t *fil;
    453   1.1  augustss 	int mode;
    454   1.1  augustss 
    455   1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    456   1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    457   1.1  augustss 		if ((setmode & mode) == 0)
    458   1.1  augustss 			continue;
    459  1.22      kent 
    460   1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    461  1.22      kent 
    462   1.1  augustss 		if (p == play) {
    463  1.10    simonb 			DPRINTFN(5, ("play: sample=%ld precision=%d channels=%d\n",
    464   1.1  augustss 				p->sample_rate, p->precision, p->channels));
    465   1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    466   1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    467   1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    468   1.1  augustss 				return (EINVAL);
    469   1.1  augustss 			}
    470   1.1  augustss 		} else {
    471  1.10    simonb 			DPRINTFN(5, ("rec: sample=%ld precision=%d channels=%d\n",
    472   1.1  augustss 				p->sample_rate, p->precision, p->channels));
    473   1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    474   1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    475   1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    476   1.1  augustss 				return (EINVAL);
    477   1.1  augustss 			}
    478   1.1  augustss 		}
    479  1.22      kent 		hw = *p;
    480  1.22      kent 		fil = mode == AUMODE_PLAY ? pfil : rfil;
    481   1.1  augustss 
    482   1.1  augustss 		switch (p->encoding) {
    483   1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    484   1.1  augustss 			break;
    485   1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    486   1.1  augustss 			break;
    487   1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    488   1.1  augustss 			break;
    489   1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    490   1.1  augustss 			break;
    491   1.1  augustss 		case AUDIO_ENCODING_ULAW:
    492  1.22      kent 			hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
    493  1.22      kent 			fil->append(fil, mode == AUMODE_PLAY ? mulaw_to_linear8
    494  1.22      kent 				    :  linear8_to_mulaw, &hw);
    495   1.1  augustss 			break;
    496   1.1  augustss 		case AUDIO_ENCODING_ALAW:
    497  1.22      kent 			hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
    498  1.22      kent 			fil->append(fil, mode == AUMODE_PLAY ? alaw_to_linear8
    499  1.22      kent 				    : linear8_to_alaw, &hw);
    500   1.1  augustss 			break;
    501   1.1  augustss 		default:
    502   1.1  augustss 			return (EINVAL);
    503   1.1  augustss 		}
    504   1.1  augustss 	}
    505   1.1  augustss 
    506   1.1  augustss 	/* set sample rate */
    507   1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    508   1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    509   1.1  augustss 	return 0;
    510   1.1  augustss }
    511   1.1  augustss 
    512   1.1  augustss int
    513   1.1  augustss cs4281_halt_output(addr)
    514   1.1  augustss 	void *addr;
    515   1.1  augustss {
    516   1.1  augustss 	struct cs428x_softc *sc = addr;
    517   1.1  augustss 
    518   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    519   1.1  augustss 	sc->sc_prun = 0;
    520   1.1  augustss 	return 0;
    521   1.1  augustss }
    522   1.1  augustss 
    523   1.1  augustss int
    524   1.1  augustss cs4281_halt_input(addr)
    525   1.1  augustss 	void *addr;
    526   1.1  augustss {
    527   1.1  augustss 	struct cs428x_softc *sc = addr;
    528   1.1  augustss 
    529   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    530   1.1  augustss 	sc->sc_rrun = 0;
    531   1.1  augustss 	return 0;
    532   1.1  augustss }
    533   1.1  augustss 
    534   1.1  augustss int
    535   1.1  augustss cs4281_getdev(addr, retp)
    536   1.1  augustss      void *addr;
    537   1.1  augustss      struct audio_device *retp;
    538   1.1  augustss {
    539  1.10    simonb 
    540   1.1  augustss 	*retp = cs4281_device;
    541   1.1  augustss 	return 0;
    542   1.1  augustss }
    543   1.1  augustss 
    544   1.1  augustss int
    545   1.1  augustss cs4281_trigger_output(addr, start, end, blksize, intr, arg, param)
    546   1.1  augustss 	void *addr;
    547   1.1  augustss 	void *start, *end;
    548   1.1  augustss 	int blksize;
    549   1.1  augustss 	void (*intr) __P((void *));
    550   1.1  augustss 	void *arg;
    551  1.22      kent 	const audio_params_t *param;
    552   1.1  augustss {
    553   1.1  augustss 	struct cs428x_softc *sc = addr;
    554   1.1  augustss 	u_int32_t fmt=0;
    555   1.1  augustss 	struct cs428x_dma *p;
    556   1.1  augustss 	int dma_count;
    557   1.1  augustss 
    558   1.1  augustss #ifdef DIAGNOSTIC
    559   1.1  augustss 	if (sc->sc_prun)
    560   1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    561   1.4     tacha #endif
    562   1.1  augustss 	sc->sc_prun = 1;
    563   1.1  augustss 
    564   1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    565   1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    566   1.1  augustss 	sc->sc_pintr = intr;
    567   1.1  augustss 	sc->sc_parg  = arg;
    568   1.1  augustss 
    569   1.1  augustss 	/* stop playback DMA */
    570   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    571   1.1  augustss 
    572  1.22      kent 	DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
    573  1.22      kent 	       param->precision, param->channels, param->encoding));
    574   1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    575   1.1  augustss 		;
    576   1.1  augustss 	if (p == NULL) {
    577   1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    578   1.1  augustss 		return (EINVAL);
    579   1.1  augustss 	}
    580   1.1  augustss 
    581   1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    582   1.1  augustss 	sc->sc_ps = (char *)start;
    583   1.1  augustss 	sc->sc_pe = (char *)end;
    584   1.1  augustss 	sc->sc_pdma = p;
    585   1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    586   1.1  augustss 	sc->sc_pi = 0;
    587   1.1  augustss 	sc->sc_pn = sc->sc_ps;
    588   1.1  augustss 	if (blksize >= sc->dma_size) {
    589   1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    590   1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    591   1.1  augustss 		++sc->sc_pi;
    592   1.1  augustss 	} else {
    593   1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    594   1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    595   1.1  augustss 	}
    596   1.1  augustss 
    597   1.1  augustss 	dma_count = sc->dma_size;
    598  1.22      kent 	if (param->precision != 8)
    599   1.1  augustss 		dma_count /= 2;   /* 16 bit */
    600   1.1  augustss 	if (param->channels > 1)
    601   1.1  augustss 		dma_count /= 2;   /* Stereo */
    602   1.1  augustss 
    603   1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    604   1.1  augustss 		 (int)DMAADDR(p), dma_count));
    605   1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    606   1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    607   1.1  augustss 
    608   1.1  augustss 	/* set playback format */
    609   1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    610  1.22      kent 	if (param->precision == 8)
    611   1.1  augustss 		fmt |= DMRn_SIZE8;
    612   1.1  augustss 	if (param->channels == 1)
    613   1.1  augustss 		fmt |= DMRn_MONO;
    614   1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    615   1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    616   1.1  augustss 		fmt |= DMRn_BEND;
    617   1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    618   1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    619   1.1  augustss 		fmt |= DMRn_USIGN;
    620   1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    621   1.1  augustss 
    622   1.1  augustss 	/* set sample rate */
    623   1.4     tacha 	sc->sc_prate = param->sample_rate;
    624   1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    625   1.1  augustss 
    626   1.1  augustss 	/* start DMA */
    627   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    628   1.1  augustss 	/* Enable interrupts */
    629   1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    630   1.1  augustss 
    631   1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    632   1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    633   1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    634   1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    635   1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    636   1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    637   1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    638   1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    639   1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    640   1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    641   1.1  augustss 
    642   1.1  augustss 	return 0;
    643   1.1  augustss }
    644   1.1  augustss 
    645   1.1  augustss int
    646   1.1  augustss cs4281_trigger_input(addr, start, end, blksize, intr, arg, param)
    647   1.1  augustss 	void *addr;
    648   1.1  augustss 	void *start, *end;
    649   1.1  augustss 	int blksize;
    650   1.1  augustss 	void (*intr) __P((void *));
    651   1.1  augustss 	void *arg;
    652  1.22      kent 	const audio_params_t *param;
    653   1.1  augustss {
    654   1.1  augustss 	struct cs428x_softc *sc = addr;
    655   1.1  augustss 	struct cs428x_dma *p;
    656   1.1  augustss 	u_int32_t fmt=0;
    657   1.1  augustss 	int dma_count;
    658   1.1  augustss 
    659   1.1  augustss #ifdef DIAGNOSTIC
    660   1.1  augustss 	if (sc->sc_rrun)
    661   1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    662   1.4     tacha #endif
    663   1.1  augustss 	sc->sc_rrun = 1;
    664   1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    665   1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    666   1.1  augustss 	sc->sc_rintr = intr;
    667   1.1  augustss 	sc->sc_rarg  = arg;
    668   1.1  augustss 
    669   1.1  augustss 	/* stop recording DMA */
    670   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    671   1.1  augustss 
    672   1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    673   1.1  augustss 		;
    674   1.1  augustss 	if (!p) {
    675   1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    676   1.1  augustss 		return (EINVAL);
    677   1.1  augustss 	}
    678   1.1  augustss 
    679   1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    680   1.1  augustss 	sc->sc_rs = (char *)start;
    681   1.1  augustss 	sc->sc_re = (char *)end;
    682   1.1  augustss 	sc->sc_rdma = p;
    683   1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    684   1.1  augustss 	sc->sc_ri = 0;
    685   1.1  augustss 	sc->sc_rn = sc->sc_rs;
    686   1.1  augustss 
    687   1.1  augustss 	dma_count = sc->dma_size;
    688  1.22      kent 	if (param->precision != 8)
    689   1.1  augustss 		dma_count /= 2;
    690   1.1  augustss 	if (param->channels > 1)
    691   1.1  augustss 		dma_count /= 2;
    692   1.1  augustss 
    693   1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    694   1.1  augustss 		 (int)DMAADDR(p), dma_count));
    695   1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    696   1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    697   1.1  augustss 
    698   1.1  augustss 	/* set recording format */
    699   1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    700  1.22      kent 	if (param->precision == 8)
    701   1.1  augustss 		fmt |= DMRn_SIZE8;
    702   1.1  augustss 	if (param->channels == 1)
    703   1.1  augustss 		fmt |= DMRn_MONO;
    704   1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    705   1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    706   1.1  augustss 		fmt |= DMRn_BEND;
    707   1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    708   1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    709   1.1  augustss 		fmt |= DMRn_USIGN;
    710   1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    711   1.1  augustss 
    712   1.1  augustss 	/* set sample rate */
    713   1.4     tacha 	sc->sc_rrate = param->sample_rate;
    714   1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    715   1.1  augustss 
    716   1.1  augustss 	/* Start DMA */
    717   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    718   1.1  augustss 	/* Enable interrupts */
    719   1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    720   1.1  augustss 
    721   1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    722   1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    723   1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    724   1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    725   1.1  augustss 
    726   1.1  augustss 	return 0;
    727   1.1  augustss }
    728   1.1  augustss 
    729   1.3     tacha /* Power Hook */
    730   1.3     tacha void
    731   1.3     tacha cs4281_power(why, v)
    732   1.3     tacha 	int why;
    733   1.3     tacha 	void *v;
    734   1.3     tacha {
    735   1.3     tacha 	struct cs428x_softc *sc = (struct cs428x_softc *)v;
    736   1.4     tacha 	static u_int32_t dba0 = 0, dbc0 = 0, dmr0 = 0, dcr0 = 0;
    737   1.4     tacha 	static u_int32_t dba1 = 0, dbc1 = 0, dmr1 = 0, dcr1 = 0;
    738   1.3     tacha 
    739   1.3     tacha 	DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
    740   1.3     tacha 	switch (why) {
    741   1.3     tacha 	case PWR_SUSPEND:
    742   1.3     tacha 	case PWR_STANDBY:
    743   1.3     tacha 		sc->sc_suspend = why;
    744   1.3     tacha 
    745   1.4     tacha 		/* save current playback status */
    746   1.4     tacha 		if (sc->sc_prun) {
    747   1.4     tacha 			dcr0 = BA0READ4(sc, CS4281_DCR0);
    748   1.4     tacha 			dmr0 = BA0READ4(sc, CS4281_DMR0);
    749   1.4     tacha 			dbc0 = BA0READ4(sc, CS4281_DBC0);
    750   1.4     tacha 			dba0 = BA0READ4(sc, CS4281_DBA0);
    751   1.4     tacha 		}
    752   1.4     tacha 
    753   1.4     tacha 		/* save current capture status */
    754   1.4     tacha 		if (sc->sc_rrun) {
    755   1.4     tacha 			dcr1 = BA0READ4(sc, CS4281_DCR1);
    756   1.4     tacha 			dmr1 = BA0READ4(sc, CS4281_DMR1);
    757   1.4     tacha 			dbc1 = BA0READ4(sc, CS4281_DBC1);
    758   1.4     tacha 			dba1 = BA0READ4(sc, CS4281_DBA1);
    759   1.4     tacha 		}
    760   1.4     tacha 		/* Stop DMA */
    761   1.4     tacha 		BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    762   1.4     tacha 		BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    763   1.3     tacha 		break;
    764   1.3     tacha 	case PWR_RESUME:
    765   1.3     tacha 		if (sc->sc_suspend == PWR_RESUME) {
    766   1.3     tacha 			printf("cs4281_power: odd, resume without suspend.\n");
    767   1.3     tacha 			sc->sc_suspend = why;
    768   1.3     tacha 			return;
    769   1.3     tacha 		}
    770   1.3     tacha 		sc->sc_suspend = why;
    771  1.10    simonb 		cs4281_init(sc, 0);
    772   1.3     tacha 		cs4281_reset_codec(sc);
    773   1.3     tacha 
    774   1.4     tacha 		/* restore ac97 registers */
    775   1.3     tacha 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    776   1.4     tacha 
    777   1.4     tacha 		/* restore DMA related status */
    778   1.4     tacha 		if (sc->sc_prun) {
    779   1.4     tacha 			cs4281_set_dac_rate(sc, sc->sc_prate);
    780   1.4     tacha 			BA0WRITE4(sc, CS4281_DBA0, dba0);
    781   1.4     tacha 			BA0WRITE4(sc, CS4281_DBC0, dbc0);
    782   1.4     tacha 			BA0WRITE4(sc, CS4281_DMR0, dmr0);
    783   1.4     tacha 			BA0WRITE4(sc, CS4281_DCR0, dcr0);
    784   1.4     tacha 		}
    785   1.4     tacha 		if (sc->sc_rrun) {
    786   1.4     tacha 			cs4281_set_adc_rate(sc, sc->sc_rrate);
    787   1.4     tacha 			BA0WRITE4(sc, CS4281_DBA1, dba1);
    788   1.4     tacha 			BA0WRITE4(sc, CS4281_DBC1, dbc1);
    789   1.4     tacha 			BA0WRITE4(sc, CS4281_DMR1, dmr1);
    790   1.4     tacha 			BA0WRITE4(sc, CS4281_DCR1, dcr1);
    791   1.4     tacha 		}
    792   1.4     tacha 		/* enable intterupts */
    793   1.4     tacha 		if (sc->sc_prun || sc->sc_rrun)
    794   1.4     tacha 			BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    795   1.3     tacha 		break;
    796   1.3     tacha 	case PWR_SOFTSUSPEND:
    797   1.3     tacha 	case PWR_SOFTSTANDBY:
    798   1.3     tacha 	case PWR_SOFTRESUME:
    799   1.3     tacha 		break;
    800   1.3     tacha 	}
    801   1.3     tacha }
    802   1.3     tacha 
    803   1.3     tacha /* control AC97 codec */
    804  1.19      kent int
    805   1.3     tacha cs4281_reset_codec(void *addr)
    806   1.3     tacha {
    807   1.3     tacha 	struct cs428x_softc *sc;
    808   1.3     tacha 	u_int16_t data;
    809   1.3     tacha 	u_int32_t dat32;
    810   1.3     tacha 	int n;
    811   1.3     tacha 
    812   1.3     tacha 	sc = addr;
    813   1.3     tacha 
    814  1.10    simonb 	DPRINTFN(3, ("cs4281_reset_codec\n"));
    815   1.3     tacha 
    816   1.3     tacha 	/* Reset codec */
    817   1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    818   1.3     tacha 	delay(50);    /* delay 50us */
    819   1.3     tacha 
    820   1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    821   1.3     tacha 	delay(100);	/* delay 100us */
    822   1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    823   1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    824   1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    825   1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    826   1.3     tacha #endif
    827   1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    828   1.3     tacha 
    829   1.3     tacha 	/* Enable ASYNC generation */
    830   1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    831   1.3     tacha 
    832  1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
    833   1.3     tacha 	n = 0;
    834  1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    835   1.3     tacha 		delay(100);
    836   1.3     tacha 		if (++n > 1000) {
    837   1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    838  1.19      kent 			return ETIMEDOUT;
    839   1.3     tacha 		}
    840   1.3     tacha 	}
    841   1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    842   1.3     tacha 	/* secondary codec ready*/
    843   1.3     tacha 	n = 0;
    844  1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    845   1.3     tacha 		delay(100);
    846   1.3     tacha 		if (++n > 1000)
    847  1.19      kent 			return 0;
    848   1.3     tacha 	}
    849   1.3     tacha #endif
    850   1.3     tacha 	/* Set the serial timing configuration */
    851   1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    852   1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    853   1.3     tacha 
    854  1.10    simonb 	/* Wait for codec ready signal */
    855   1.3     tacha 	n = 0;
    856   1.3     tacha 	do {
    857   1.3     tacha 		delay(1000);
    858   1.3     tacha 		if (++n > 1000) {
    859  1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
    860   1.3     tacha 			       sc->sc_dev.dv_xname);
    861  1.19      kent 			return ETIMEDOUT;
    862   1.3     tacha 		}
    863   1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    864   1.3     tacha 	} while (dat32 == 0);
    865   1.3     tacha 
    866   1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    867   1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    868   1.3     tacha 
    869  1.10    simonb 	/* Wait until codec calibration is finished. Codec register 26h */
    870   1.3     tacha 	n = 0;
    871   1.3     tacha 	do {
    872   1.3     tacha 		delay(1);
    873   1.3     tacha 		if (++n > 1000) {
    874  1.10    simonb 			printf("%s: timeout waiting for codec calibration\n",
    875   1.3     tacha 			       sc->sc_dev.dv_xname);
    876  1.19      kent 			return ETIMEDOUT;
    877   1.3     tacha 		}
    878   1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    879   1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    880   1.3     tacha 
    881   1.3     tacha 	/* Set the serial timing configuration again */
    882   1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    883   1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    884   1.3     tacha 
    885   1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    886   1.3     tacha 	n = 0;
    887   1.3     tacha 	do {
    888   1.3     tacha 		delay(1000);
    889   1.3     tacha 		if (++n > 1000) {
    890  1.10    simonb 			printf("%s: timeout waiting for sampled input slots as valid\n",
    891   1.3     tacha 			       sc->sc_dev.dv_xname);
    892  1.19      kent 			return ETIMEDOUT;
    893   1.3     tacha 		}
    894   1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    895   1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    896   1.3     tacha 
    897   1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    898   1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    899  1.19      kent 	return 0;
    900   1.3     tacha }
    901   1.3     tacha 
    902   1.3     tacha 
    903   1.3     tacha /* Internal functions */
    904   1.3     tacha 
    905   1.1  augustss /* convert sample rate to register value */
    906   1.1  augustss u_int8_t
    907   1.1  augustss cs4281_sr2regval(rate)
    908   1.1  augustss      int rate;
    909   1.1  augustss {
    910   1.1  augustss 	u_int8_t retval;
    911   1.1  augustss 
    912   1.1  augustss 	/* We don't have to change here. but anyway ... */
    913   1.1  augustss 	if (rate > 48000)
    914   1.1  augustss 		rate = 48000;
    915   1.1  augustss 	if (rate < 6023)
    916   1.1  augustss 		rate = 6023;
    917   1.1  augustss 
    918   1.1  augustss 	switch (rate) {
    919   1.1  augustss 	case 8000:
    920   1.1  augustss 		retval = 5;
    921   1.1  augustss 		break;
    922   1.1  augustss 	case 11025:
    923   1.1  augustss 		retval = 4;
    924   1.1  augustss 		break;
    925   1.1  augustss 	case 16000:
    926   1.1  augustss 		retval = 3;
    927   1.1  augustss 		break;
    928   1.1  augustss 	case 22050:
    929   1.1  augustss 		retval = 2;
    930   1.1  augustss 		break;
    931   1.1  augustss 	case 44100:
    932   1.1  augustss 		retval = 1;
    933   1.1  augustss 		break;
    934   1.1  augustss 	case 48000:
    935   1.1  augustss 		retval = 0;
    936   1.1  augustss 		break;
    937   1.1  augustss 	default:
    938   1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    939   1.1  augustss 	}
    940   1.1  augustss 	return retval;
    941   1.1  augustss }
    942   1.1  augustss 
    943   1.1  augustss void
    944   1.3     tacha cs4281_set_adc_rate(sc, rate)
    945   1.1  augustss 	struct cs428x_softc *sc;
    946   1.1  augustss 	int rate;
    947   1.1  augustss {
    948  1.10    simonb 
    949   1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    950   1.1  augustss }
    951   1.1  augustss 
    952   1.1  augustss void
    953   1.3     tacha cs4281_set_dac_rate(sc, rate)
    954   1.1  augustss 	struct cs428x_softc *sc;
    955   1.1  augustss 	int rate;
    956   1.1  augustss {
    957  1.10    simonb 
    958   1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    959   1.1  augustss }
    960   1.1  augustss 
    961   1.1  augustss int
    962   1.4     tacha cs4281_init(sc, init)
    963   1.1  augustss      struct cs428x_softc *sc;
    964   1.4     tacha      int init;
    965   1.1  augustss {
    966   1.1  augustss 	int n;
    967   1.1  augustss 	u_int16_t data;
    968   1.1  augustss 	u_int32_t dat32;
    969   1.1  augustss 
    970   1.1  augustss 	/* set "Configuration Write Protect" register to
    971   1.1  augustss 	 * 0x4281 to allow to write */
    972   1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    973   1.1  augustss 
    974   1.3     tacha 	/*
    975   1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    976   1.3     tacha 	 * Control" register to release the reset state.
    977   1.3     tacha 	 */
    978   1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    979   1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    980   1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    981   1.3     tacha 	}
    982   1.3     tacha 
    983   1.1  augustss 	/* Start PLL out in known state */
    984   1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    985   1.1  augustss 	/* Start serial ports out in known state */
    986   1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    987   1.1  augustss 
    988   1.1  augustss 	/* Reset codec */
    989   1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    990   1.1  augustss 	delay(50);	/* delay 50us */
    991   1.1  augustss 
    992   1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    993   1.1  augustss 	delay(100);	/* delay 100us */
    994   1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    995   1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    996   1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    997   1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    998   1.1  augustss #endif
    999   1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
   1000   1.1  augustss 
   1001   1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
   1002   1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
   1003   1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
   1004   1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
   1005   1.1  augustss 
   1006   1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
   1007   1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
   1008   1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
   1009   1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
   1010   1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
   1011   1.1  augustss 		  SSPM_JSEN |		/* Joystick */
   1012   1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
   1013   1.1  augustss 		  SSPM_FMEN		/* FM */
   1014   1.1  augustss 		  );
   1015   1.1  augustss 
   1016   1.1  augustss 	/* Wait for clock stabilization */
   1017   1.1  augustss 	n = 0;
   1018   1.1  augustss #if 1
   1019   1.1  augustss 	/* what document says */
   1020  1.10    simonb 	while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
   1021  1.10    simonb 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
   1022   1.1  augustss 		delay(100);
   1023  1.10    simonb 		if (++n > 1000) {
   1024  1.10    simonb 			printf("%s: timeout waiting for clock stabilization\n",
   1025  1.10    simonb 			       sc->sc_dev.dv_xname);
   1026   1.1  augustss 			return -1;
   1027  1.10    simonb 		}
   1028   1.1  augustss 	}
   1029   1.1  augustss #else
   1030   1.1  augustss 	/* Cirrus driver for Linux does */
   1031  1.10    simonb 	while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
   1032   1.1  augustss 		delay(1000);
   1033  1.10    simonb 		if (++n > 1000) {
   1034  1.10    simonb 			printf("%s: timeout waiting for clock stabilization\n",
   1035  1.10    simonb 			       sc->sc_dev.dv_xname);
   1036   1.1  augustss 			return -1;
   1037  1.10    simonb 		}
   1038   1.1  augustss 	}
   1039   1.1  augustss #endif
   1040   1.1  augustss 
   1041   1.1  augustss 	/* Enable ASYNC generation */
   1042   1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1043   1.1  augustss 
   1044  1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
   1045   1.1  augustss 	n = 0;
   1046  1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1047   1.1  augustss 		delay(100);
   1048  1.10    simonb 		if (++n > 1000) {
   1049  1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
   1050  1.10    simonb 			       sc->sc_dev.dv_xname);
   1051   1.1  augustss 			return -1;
   1052  1.10    simonb 		}
   1053   1.1  augustss 	}
   1054   1.1  augustss 
   1055   1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1056   1.1  augustss 	/* secondary codec ready*/
   1057   1.1  augustss 	n = 0;
   1058  1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1059   1.1  augustss 		delay(100);
   1060  1.10    simonb 		if (++n > 1000) {
   1061  1.10    simonb 			printf("%s: timeout waiting for secondary codec ready\n",
   1062  1.10    simonb 			       sc->sc_dev.dv_xname);
   1063   1.1  augustss 			return -1;
   1064  1.10    simonb 		}
   1065   1.1  augustss 	}
   1066   1.1  augustss #endif
   1067   1.1  augustss 
   1068   1.1  augustss 	/* Set the serial timing configuration */
   1069   1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1070   1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1071   1.1  augustss 
   1072  1.10    simonb 	/* Wait for codec ready signal */
   1073   1.1  augustss 	n = 0;
   1074   1.1  augustss 	do {
   1075   1.1  augustss 		delay(1000);
   1076   1.1  augustss 		if (++n > 1000) {
   1077  1.10    simonb 			printf("%s: timeout waiting for codec ready\n",
   1078   1.1  augustss 			       sc->sc_dev.dv_xname);
   1079   1.1  augustss 			return -1;
   1080   1.1  augustss 		}
   1081   1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1082   1.1  augustss 	} while (dat32 == 0);
   1083   1.1  augustss 
   1084   1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1085   1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1086   1.1  augustss 
   1087  1.10    simonb 	/* Wait until codec calibration is finished. codec register 26h */
   1088   1.1  augustss 	n = 0;
   1089   1.1  augustss 	do {
   1090   1.1  augustss 		delay(1);
   1091   1.1  augustss 		if (++n > 1000) {
   1092  1.10    simonb 			printf("%s: timeout waiting for codec calibration\n",
   1093   1.1  augustss 			       sc->sc_dev.dv_xname);
   1094   1.1  augustss 			return -1;
   1095   1.1  augustss 		}
   1096   1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1097   1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1098   1.1  augustss 
   1099   1.1  augustss 	/* Set the serial timing configuration again */
   1100   1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1101   1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1102   1.1  augustss 
   1103   1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1104   1.1  augustss 	n = 0;
   1105   1.1  augustss 	do {
   1106   1.1  augustss 		delay(1000);
   1107   1.1  augustss 		if (++n > 1000) {
   1108  1.10    simonb 			printf("%s: timeout waiting for sampled input slots as valid\n",
   1109   1.1  augustss 			       sc->sc_dev.dv_xname);
   1110   1.1  augustss 			return -1;
   1111   1.1  augustss 		}
   1112   1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
   1113   1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1114   1.1  augustss 
   1115   1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1116   1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1117   1.1  augustss 
   1118   1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
   1119   1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
   1120   1.1  augustss 
   1121   1.1  augustss 	/* Power on the DAC */
   1122   1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1123   1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1124   1.1  augustss 
   1125   1.1  augustss 	/* Wait until we sample a DAC ready state.
   1126   1.1  augustss 	 * Not documented, but Linux driver does.
   1127   1.1  augustss 	 */
   1128   1.1  augustss 	for (n = 0; n < 32; ++n) {
   1129   1.1  augustss 		delay(1000);
   1130   1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1131   1.1  augustss 		if (data & 0x02)
   1132   1.1  augustss 			break;
   1133   1.1  augustss 	}
   1134   1.1  augustss 
   1135   1.1  augustss 	/* Power on the ADC */
   1136   1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1137   1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1138   1.1  augustss 
   1139   1.1  augustss 	/* Wait until we sample ADC ready state.
   1140   1.1  augustss 	 * Not documented, but Linux driver does.
   1141   1.1  augustss 	 */
   1142   1.1  augustss 	for (n = 0; n < 32; ++n) {
   1143   1.1  augustss 		delay(1000);
   1144   1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1145   1.1  augustss 		if (data & 0x01)
   1146   1.1  augustss 			break;
   1147   1.1  augustss 	}
   1148   1.1  augustss 
   1149   1.1  augustss #if 0
   1150   1.1  augustss 	/* Initialize AC-Link features */
   1151   1.1  augustss 	/* variable sample-rate support */
   1152   1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1153   1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1154   1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1155   1.1  augustss 	/* XXX: more... */
   1156   1.1  augustss 
   1157   1.1  augustss 	/* Initialize SSCR register features */
   1158   1.1  augustss 	/* XXX: hardware volume setting */
   1159   1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1160   1.1  augustss #endif
   1161   1.1  augustss 
   1162   1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1163   1.1  augustss 	/* XXX:
   1164   1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1165   1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1166   1.1  augustss 	 * we can ignore it.*/
   1167   1.1  augustss #if 0
   1168   1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1169   1.1  augustss #endif
   1170   1.1  augustss 
   1171   1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1172   1.1  augustss 	/* Reset FEN bit to setup first */
   1173  1.10    simonb 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
   1174   1.1  augustss 	/*
   1175   1.1  augustss 	 *| RS[4:0]/|        |
   1176   1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1177   1.1  augustss 	 *|---------+--------+--------------------
   1178   1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1179   1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1180   1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1181   1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1182   1.1  augustss 	 *....
   1183   1.1  augustss 	 *  quoted from Table 29(p109)
   1184   1.1  augustss 	 */
   1185   1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1186   1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1187   1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1188   1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1189   1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1190   1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1191   1.1  augustss 
   1192   1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1193   1.1  augustss 	/* Reset FEN bit to setup first */
   1194  1.10    simonb 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
   1195   1.1  augustss 	/*
   1196   1.1  augustss 	 *| RS[4:0]/|
   1197   1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1198   1.1  augustss 	 *|---------+------+-------------------
   1199   1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1200   1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1201   1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1202   1.1  augustss 	 *|   13    |   6  | Mic ADC
   1203   1.1  augustss 	 *....
   1204   1.1  augustss 	 * quoted from Table 30(p109)
   1205   1.1  augustss 	 */
   1206   1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1207   1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1208   1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1209   1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1210   1.1  augustss 
   1211   1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1212   1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1213   1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1214   1.1  augustss 
   1215   1.1  augustss #if 0
   1216   1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1217  1.10    simonb 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
   1218  1.10    simonb 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
   1219   1.1  augustss #endif
   1220   1.1  augustss 
   1221   1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1222   1.1  augustss 	/*| PLSS[4:0]/
   1223   1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1224   1.1  augustss 	 *|-----------+------+----------------
   1225   1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1226   1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1227   1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1228   1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1229   1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1230   1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1231   1.1  augustss 	 *......
   1232   1.1  augustss 	 *
   1233   1.1  augustss 	 *| CLSS[4:0]/
   1234   1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1235   1.1  augustss 	 *|-----------+------+-------+-----------------
   1236   1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1237   1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1238   1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1239   1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1240   1.1  augustss 	 *|.....
   1241   1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1242   1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1243   1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1244   1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1245   1.1  augustss 	 */
   1246   1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1247   1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1248   1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1249   1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1250   1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1251   1.1  augustss 
   1252   1.5       wiz 	/* Set interrupt to occurred at Half and Full terminal
   1253   1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1254   1.1  augustss 	 * To keep DMA stop, set MSK.
   1255   1.1  augustss 	 */
   1256   1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1257   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1258   1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1259   1.1  augustss 
   1260   1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1261   1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1262   1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1263   1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1264   1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1265   1.1  augustss 
   1266   1.1  augustss 	/* Clear DMA Mask in HIMR */
   1267   1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1268   1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1269   1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1270   1.4     tacha 
   1271   1.4     tacha 	/* set current status */
   1272   1.4     tacha 	if (init != 0) {
   1273   1.4     tacha 		sc->sc_prun = 0;
   1274   1.4     tacha 		sc->sc_rrun = 0;
   1275   1.4     tacha 	}
   1276   1.4     tacha 
   1277   1.4     tacha 	/* setup playback volume */
   1278   1.4     tacha 	BA0WRITE4(sc, CS4281_PPRVC, 7);
   1279   1.4     tacha 	BA0WRITE4(sc, CS4281_PPLVC, 7);
   1280   1.4     tacha 
   1281   1.1  augustss 	return 0;
   1282   1.1  augustss }
   1283