cs4281.c revision 1.23 1 1.23 kent /* $NetBSD: cs4281.c,v 1.23 2005/01/15 15:19:52 kent Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.1 augustss * Copyright (c) 2000 Tatoku Ogaito. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * Redistribution and use in source and binary forms, with or without
7 1.1 augustss * modification, are permitted provided that the following conditions
8 1.1 augustss * are met:
9 1.1 augustss * 1. Redistributions of source code must retain the above copyright
10 1.1 augustss * notice, this list of conditions and the following disclaimer.
11 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 augustss * notice, this list of conditions and the following disclaimer in the
13 1.1 augustss * documentation and/or other materials provided with the distribution.
14 1.1 augustss * 3. All advertising materials mentioning features or use of this software
15 1.1 augustss * must display the following acknowledgement:
16 1.1 augustss * This product includes software developed by Tatoku Ogaito
17 1.1 augustss * for the NetBSD Project.
18 1.1 augustss * 4. The name of the author may not be used to endorse or promote products
19 1.1 augustss * derived from this software without specific prior written permission
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 augustss * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 augustss * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 augustss * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 augustss * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 augustss * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.1 augustss * Cirrus Logic CS4281 driver.
35 1.1 augustss * Data sheets can be found
36 1.1 augustss * http://www.cirrus.com/ftp/pub/4281.pdf
37 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
38 1.1 augustss *
39 1.1 augustss * TODO:
40 1.3 tacha * 1: midi and FM support
41 1.3 tacha * 2: ...
42 1.1 augustss *
43 1.1 augustss */
44 1.7 lukem
45 1.7 lukem #include <sys/cdefs.h>
46 1.23 kent __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.23 2005/01/15 15:19:52 kent Exp $");
47 1.1 augustss
48 1.1 augustss #include <sys/param.h>
49 1.1 augustss #include <sys/systm.h>
50 1.1 augustss #include <sys/kernel.h>
51 1.1 augustss #include <sys/malloc.h>
52 1.1 augustss #include <sys/fcntl.h>
53 1.1 augustss #include <sys/device.h>
54 1.1 augustss #include <sys/systm.h>
55 1.1 augustss
56 1.1 augustss #include <dev/pci/pcidevs.h>
57 1.1 augustss #include <dev/pci/pcivar.h>
58 1.1 augustss #include <dev/pci/cs4281reg.h>
59 1.1 augustss #include <dev/pci/cs428xreg.h>
60 1.1 augustss
61 1.1 augustss #include <sys/audioio.h>
62 1.1 augustss #include <dev/audio_if.h>
63 1.1 augustss #include <dev/midi_if.h>
64 1.1 augustss #include <dev/mulaw.h>
65 1.1 augustss #include <dev/auconv.h>
66 1.1 augustss
67 1.1 augustss #include <dev/ic/ac97reg.h>
68 1.1 augustss #include <dev/ic/ac97var.h>
69 1.1 augustss
70 1.1 augustss #include <dev/pci/cs428x.h>
71 1.1 augustss
72 1.1 augustss #include <machine/bus.h>
73 1.1 augustss
74 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
75 1.1 augustss #define MAX_CHANNELS (4)
76 1.1 augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
77 1.1 augustss #else
78 1.1 augustss #define MAX_CHANNELS (2)
79 1.1 augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
80 1.1 augustss #endif
81 1.1 augustss
82 1.1 augustss /* IF functions for audio driver */
83 1.1 augustss int cs4281_match(struct device *, struct cfdata *, void *);
84 1.1 augustss void cs4281_attach(struct device *, struct device *, void *);
85 1.1 augustss int cs4281_intr(void *);
86 1.1 augustss int cs4281_query_encoding(void *, struct audio_encoding *);
87 1.22 kent int cs4281_set_params(void *, int, int, audio_params_t *, audio_params_t *,
88 1.22 kent stream_filter_list_t *, stream_filter_list_t *);
89 1.1 augustss int cs4281_halt_output(void *);
90 1.1 augustss int cs4281_halt_input(void *);
91 1.1 augustss int cs4281_getdev(void *, struct audio_device *);
92 1.1 augustss int cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
93 1.22 kent void *, const audio_params_t *);
94 1.1 augustss int cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
95 1.22 kent void *, const audio_params_t *);
96 1.1 augustss
97 1.19 kent int cs4281_reset_codec(void *);
98 1.3 tacha
99 1.1 augustss /* Internal functions */
100 1.23 kent uint8_t cs4281_sr2regval(int);
101 1.4 tacha void cs4281_set_dac_rate(struct cs428x_softc *, int);
102 1.4 tacha void cs4281_set_adc_rate(struct cs428x_softc *, int);
103 1.4 tacha int cs4281_init(struct cs428x_softc *, int);
104 1.1 augustss
105 1.1 augustss /* Power Management */
106 1.2 augustss void cs4281_power(int, void *);
107 1.1 augustss
108 1.20 yamt const struct audio_hw_if cs4281_hw_if = {
109 1.22 kent NULL, /* open */
110 1.22 kent NULL, /* close */
111 1.1 augustss NULL,
112 1.1 augustss cs4281_query_encoding,
113 1.1 augustss cs4281_set_params,
114 1.3 tacha cs428x_round_blocksize,
115 1.1 augustss NULL,
116 1.1 augustss NULL,
117 1.1 augustss NULL,
118 1.1 augustss NULL,
119 1.1 augustss NULL,
120 1.1 augustss cs4281_halt_output,
121 1.1 augustss cs4281_halt_input,
122 1.1 augustss NULL,
123 1.1 augustss cs4281_getdev,
124 1.1 augustss NULL,
125 1.3 tacha cs428x_mixer_set_port,
126 1.3 tacha cs428x_mixer_get_port,
127 1.3 tacha cs428x_query_devinfo,
128 1.3 tacha cs428x_malloc,
129 1.3 tacha cs428x_free,
130 1.3 tacha cs428x_round_buffersize,
131 1.3 tacha cs428x_mappage,
132 1.3 tacha cs428x_get_props,
133 1.1 augustss cs4281_trigger_output,
134 1.1 augustss cs4281_trigger_input,
135 1.6 augustss NULL,
136 1.1 augustss };
137 1.1 augustss
138 1.2 augustss #if NMIDI > 0 && 0
139 1.1 augustss /* Midi Interface */
140 1.1 augustss void cs4281_midi_close(void*);
141 1.1 augustss void cs4281_midi_getinfo(void *, struct midi_info *);
142 1.1 augustss int cs4281_midi_open(void *, int, void (*)(void *, int),
143 1.23 kent void (*)(void *), void *);
144 1.1 augustss int cs4281_midi_output(void *, int);
145 1.1 augustss
146 1.20 yamt const struct midi_hw_if cs4281_midi_hw_if = {
147 1.1 augustss cs4281_midi_open,
148 1.1 augustss cs4281_midi_close,
149 1.1 augustss cs4281_midi_output,
150 1.1 augustss cs4281_midi_getinfo,
151 1.1 augustss 0,
152 1.1 augustss };
153 1.1 augustss #endif
154 1.1 augustss
155 1.12 thorpej CFATTACH_DECL(clct, sizeof(struct cs428x_softc),
156 1.13 thorpej cs4281_match, cs4281_attach, NULL, NULL);
157 1.1 augustss
158 1.1 augustss struct audio_device cs4281_device = {
159 1.1 augustss "CS4281",
160 1.1 augustss "",
161 1.1 augustss "cs4281"
162 1.1 augustss };
163 1.1 augustss
164 1.1 augustss
165 1.1 augustss int
166 1.23 kent cs4281_match(struct device *parent, struct cfdata *match, void *aux)
167 1.1 augustss {
168 1.23 kent struct pci_attach_args *pa;
169 1.23 kent
170 1.23 kent pa = (struct pci_attach_args *)aux;
171 1.1 augustss if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
172 1.1 augustss return 0;
173 1.1 augustss if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
174 1.1 augustss return 1;
175 1.1 augustss return 0;
176 1.1 augustss }
177 1.1 augustss
178 1.1 augustss void
179 1.23 kent cs4281_attach(struct device *parent, struct device *self, void *aux)
180 1.1 augustss {
181 1.23 kent struct cs428x_softc *sc;
182 1.23 kent struct pci_attach_args *pa;
183 1.23 kent pci_chipset_tag_t pc;
184 1.1 augustss char const *intrstr;
185 1.1 augustss pci_intr_handle_t ih;
186 1.3 tacha pcireg_t reg;
187 1.1 augustss char devinfo[256];
188 1.3 tacha int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
189 1.1 augustss
190 1.23 kent sc = (struct cs428x_softc *)self;
191 1.23 kent pa = (struct pci_attach_args *)aux;
192 1.23 kent pc = pa->pa_pc;
193 1.15 thorpej aprint_naive(": Audio controller\n");
194 1.15 thorpej
195 1.17 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
196 1.15 thorpej aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
197 1.15 thorpej PCI_REVISION(pa->pa_class));
198 1.1 augustss
199 1.1 augustss /* Map I/O register */
200 1.1 augustss if (pci_mapreg_map(pa, PCI_BA0,
201 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
202 1.1 augustss &sc->ba0t, &sc->ba0h, NULL, NULL)) {
203 1.15 thorpej aprint_error("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
204 1.1 augustss return;
205 1.1 augustss }
206 1.1 augustss if (pci_mapreg_map(pa, PCI_BA1,
207 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
208 1.1 augustss &sc->ba1t, &sc->ba1h, NULL, NULL)) {
209 1.15 thorpej aprint_error("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
210 1.1 augustss return;
211 1.1 augustss }
212 1.1 augustss
213 1.1 augustss sc->sc_dmatag = pa->pa_dmat;
214 1.1 augustss
215 1.3 tacha /*
216 1.3 tacha * Set Power State D0.
217 1.3 tacha * Without do this, 0xffffffff is read from all registers after
218 1.3 tacha * using Windows.
219 1.3 tacha * On my IBM Thinkpad X20, it is set to D3 after using Windows2000.
220 1.3 tacha */
221 1.3 tacha if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
222 1.3 tacha &pci_pwrmgmt_cap_reg, 0)) {
223 1.3 tacha
224 1.14 tsutsui pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + PCI_PMCSR;
225 1.3 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
226 1.3 tacha pci_pwrmgmt_csr_reg);
227 1.3 tacha if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
228 1.3 tacha pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
229 1.3 tacha (reg & ~PCI_PMCSR_STATE_MASK) |
230 1.3 tacha PCI_PMCSR_STATE_D0);
231 1.3 tacha }
232 1.3 tacha }
233 1.3 tacha
234 1.1 augustss /* Enable the device (set bus master flag) */
235 1.3 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
236 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
237 1.3 tacha reg | PCI_COMMAND_MASTER_ENABLE);
238 1.1 augustss
239 1.1 augustss #if 0
240 1.1 augustss /* LATENCY_TIMER setting */
241 1.1 augustss temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
242 1.10 simonb if (PCI_LATTIMER(temp1) < 32) {
243 1.1 augustss temp1 &= 0xffff00ff;
244 1.1 augustss temp1 |= 0x00002000;
245 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
246 1.1 augustss }
247 1.1 augustss #endif
248 1.22 kent
249 1.1 augustss /* Map and establish the interrupt. */
250 1.22 kent if (pci_intr_map(pa, &ih)) {
251 1.15 thorpej aprint_error("%s: couldn't map interrupt\n",
252 1.15 thorpej sc->sc_dev.dv_xname);
253 1.1 augustss return;
254 1.1 augustss }
255 1.1 augustss intrstr = pci_intr_string(pc, ih);
256 1.1 augustss
257 1.1 augustss sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
258 1.1 augustss if (sc->sc_ih == NULL) {
259 1.15 thorpej aprint_error("%s: couldn't establish interrupt",
260 1.15 thorpej sc->sc_dev.dv_xname);
261 1.1 augustss if (intrstr != NULL)
262 1.15 thorpej aprint_normal(" at %s", intrstr);
263 1.15 thorpej aprint_normal("\n");
264 1.1 augustss return;
265 1.1 augustss }
266 1.15 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
267 1.1 augustss
268 1.1 augustss /*
269 1.1 augustss * Sound System start-up
270 1.1 augustss */
271 1.10 simonb if (cs4281_init(sc, 1) != 0)
272 1.1 augustss return;
273 1.1 augustss
274 1.1 augustss sc->type = TYPE_CS4281;
275 1.1 augustss sc->halt_input = cs4281_halt_input;
276 1.1 augustss sc->halt_output = cs4281_halt_output;
277 1.1 augustss
278 1.1 augustss sc->dma_size = CS4281_BUFFER_SIZE / MAX_CHANNELS;
279 1.1 augustss sc->dma_align = 0x10;
280 1.1 augustss sc->hw_blocksize = sc->dma_size / 2;
281 1.22 kent
282 1.1 augustss /* AC 97 attachment */
283 1.1 augustss sc->host_if.arg = sc;
284 1.3 tacha sc->host_if.attach = cs428x_attach_codec;
285 1.3 tacha sc->host_if.read = cs428x_read_codec;
286 1.3 tacha sc->host_if.write = cs428x_write_codec;
287 1.1 augustss sc->host_if.reset = cs4281_reset_codec;
288 1.22 kent if (ac97_attach(&sc->host_if, self) != 0) {
289 1.15 thorpej aprint_error("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
290 1.1 augustss return;
291 1.1 augustss }
292 1.1 augustss audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
293 1.1 augustss
294 1.2 augustss #if NMIDI > 0 && 0
295 1.1 augustss midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
296 1.1 augustss #endif
297 1.1 augustss
298 1.1 augustss sc->sc_suspend = PWR_RESUME;
299 1.1 augustss sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
300 1.1 augustss }
301 1.1 augustss
302 1.1 augustss int
303 1.23 kent cs4281_intr(void *p)
304 1.1 augustss {
305 1.23 kent struct cs428x_softc *sc;
306 1.23 kent uint32_t intr, hdsr0, hdsr1;
307 1.1 augustss char *empty_dma;
308 1.23 kent int handled;
309 1.1 augustss
310 1.23 kent sc = p;
311 1.23 kent handled = 0;
312 1.1 augustss hdsr0 = 0;
313 1.1 augustss hdsr1 = 0;
314 1.23 kent
315 1.1 augustss /* grab interrupt register */
316 1.1 augustss intr = BA0READ4(sc, CS4281_HISR);
317 1.1 augustss
318 1.1 augustss DPRINTF(("cs4281_intr:"));
319 1.1 augustss /* not for me */
320 1.1 augustss if ((intr & HISR_INTENA) == 0) {
321 1.1 augustss /* clear the interrupt register */
322 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
323 1.1 augustss return 0;
324 1.1 augustss }
325 1.1 augustss
326 1.1 augustss if (intr & HISR_DMA0)
327 1.1 augustss hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
328 1.1 augustss if (intr & HISR_DMA1)
329 1.1 augustss hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
330 1.1 augustss /* clear the interrupt register */
331 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
332 1.23 kent
333 1.1 augustss DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
334 1.1 augustss intr, hdsr0, hdsr1));
335 1.23 kent
336 1.1 augustss /* Playback Interrupt */
337 1.1 augustss if (intr & HISR_DMA0) {
338 1.3 tacha handled = 1;
339 1.1 augustss DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
340 1.1 augustss (int)BA0READ4(sc, CS4281_DCC0)));
341 1.18 mycroft if (sc->sc_prun) {
342 1.1 augustss if ((sc->sc_pi%sc->sc_pcount) == 0)
343 1.1 augustss sc->sc_pintr(sc->sc_parg);
344 1.1 augustss } else {
345 1.1 augustss printf("unexpected play intr\n");
346 1.1 augustss }
347 1.1 augustss /* copy buffer */
348 1.1 augustss ++sc->sc_pi;
349 1.1 augustss empty_dma = sc->sc_pdma->addr;
350 1.1 augustss if (sc->sc_pi&1)
351 1.1 augustss empty_dma += sc->hw_blocksize;
352 1.1 augustss memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
353 1.1 augustss sc->sc_pn += sc->hw_blocksize;
354 1.1 augustss if (sc->sc_pn >= sc->sc_pe)
355 1.1 augustss sc->sc_pn = sc->sc_ps;
356 1.1 augustss }
357 1.1 augustss if (intr & HISR_DMA1) {
358 1.3 tacha handled = 1;
359 1.16 wiz /* copy from DMA */
360 1.1 augustss DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
361 1.1 augustss (int)BA0READ4(sc, CS4281_DCC1)));
362 1.1 augustss ++sc->sc_ri;
363 1.1 augustss empty_dma = sc->sc_rdma->addr;
364 1.1 augustss if ((sc->sc_ri & 1) == 0)
365 1.1 augustss empty_dma += sc->hw_blocksize;
366 1.1 augustss memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
367 1.21 yamt sc->sc_rn += sc->hw_blocksize;
368 1.1 augustss if (sc->sc_rn >= sc->sc_re)
369 1.1 augustss sc->sc_rn = sc->sc_rs;
370 1.18 mycroft if (sc->sc_rrun) {
371 1.1 augustss if ((sc->sc_ri % sc->sc_rcount) == 0)
372 1.1 augustss sc->sc_rintr(sc->sc_rarg);
373 1.1 augustss } else {
374 1.1 augustss printf("unexpected record intr\n");
375 1.1 augustss }
376 1.1 augustss }
377 1.1 augustss DPRINTF(("\n"));
378 1.3 tacha
379 1.3 tacha return handled;
380 1.1 augustss }
381 1.1 augustss
382 1.1 augustss int
383 1.23 kent cs4281_query_encoding(void *addr, struct audio_encoding *fp)
384 1.1 augustss {
385 1.10 simonb
386 1.1 augustss switch (fp->index) {
387 1.1 augustss case 0:
388 1.1 augustss strcpy(fp->name, AudioEulinear);
389 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR;
390 1.1 augustss fp->precision = 8;
391 1.1 augustss fp->flags = 0;
392 1.1 augustss break;
393 1.1 augustss case 1:
394 1.1 augustss strcpy(fp->name, AudioEmulaw);
395 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
396 1.1 augustss fp->precision = 8;
397 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
398 1.1 augustss break;
399 1.1 augustss case 2:
400 1.1 augustss strcpy(fp->name, AudioEalaw);
401 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
402 1.1 augustss fp->precision = 8;
403 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
404 1.1 augustss break;
405 1.1 augustss case 3:
406 1.1 augustss strcpy(fp->name, AudioEslinear);
407 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
408 1.1 augustss fp->precision = 8;
409 1.1 augustss fp->flags = 0;
410 1.1 augustss break;
411 1.1 augustss case 4:
412 1.1 augustss strcpy(fp->name, AudioEslinear_le);
413 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
414 1.1 augustss fp->precision = 16;
415 1.1 augustss fp->flags = 0;
416 1.1 augustss break;
417 1.1 augustss case 5:
418 1.1 augustss strcpy(fp->name, AudioEulinear_le);
419 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
420 1.1 augustss fp->precision = 16;
421 1.1 augustss fp->flags = 0;
422 1.1 augustss break;
423 1.1 augustss case 6:
424 1.1 augustss strcpy(fp->name, AudioEslinear_be);
425 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
426 1.1 augustss fp->precision = 16;
427 1.1 augustss fp->flags = 0;
428 1.1 augustss break;
429 1.1 augustss case 7:
430 1.1 augustss strcpy(fp->name, AudioEulinear_be);
431 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
432 1.1 augustss fp->precision = 16;
433 1.1 augustss fp->flags = 0;
434 1.1 augustss break;
435 1.1 augustss default:
436 1.1 augustss return EINVAL;
437 1.1 augustss }
438 1.1 augustss return 0;
439 1.1 augustss }
440 1.1 augustss
441 1.1 augustss int
442 1.22 kent cs4281_set_params(void *addr, int setmode, int usemode,
443 1.22 kent audio_params_t *play, audio_params_t *rec,
444 1.22 kent stream_filter_list_t *pfil, stream_filter_list_t *rfil)
445 1.1 augustss {
446 1.22 kent audio_params_t hw;
447 1.23 kent struct cs428x_softc *sc;
448 1.22 kent audio_params_t *p;
449 1.22 kent stream_filter_list_t *fil;
450 1.1 augustss int mode;
451 1.1 augustss
452 1.23 kent sc = addr;
453 1.1 augustss for (mode = AUMODE_RECORD; mode != -1;
454 1.1 augustss mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
455 1.1 augustss if ((setmode & mode) == 0)
456 1.1 augustss continue;
457 1.22 kent
458 1.1 augustss p = mode == AUMODE_PLAY ? play : rec;
459 1.22 kent
460 1.1 augustss if (p == play) {
461 1.10 simonb DPRINTFN(5, ("play: sample=%ld precision=%d channels=%d\n",
462 1.1 augustss p->sample_rate, p->precision, p->channels));
463 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
464 1.1 augustss (p->precision != 8 && p->precision != 16) ||
465 1.1 augustss (p->channels != 1 && p->channels != 2)) {
466 1.23 kent return EINVAL;
467 1.1 augustss }
468 1.1 augustss } else {
469 1.10 simonb DPRINTFN(5, ("rec: sample=%ld precision=%d channels=%d\n",
470 1.1 augustss p->sample_rate, p->precision, p->channels));
471 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
472 1.1 augustss (p->precision != 8 && p->precision != 16) ||
473 1.1 augustss (p->channels != 1 && p->channels != 2)) {
474 1.23 kent return EINVAL;
475 1.1 augustss }
476 1.1 augustss }
477 1.22 kent hw = *p;
478 1.22 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
479 1.1 augustss
480 1.1 augustss switch (p->encoding) {
481 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
482 1.1 augustss break;
483 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
484 1.1 augustss break;
485 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
486 1.1 augustss break;
487 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
488 1.1 augustss break;
489 1.1 augustss case AUDIO_ENCODING_ULAW:
490 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
491 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? mulaw_to_linear8
492 1.22 kent : linear8_to_mulaw, &hw);
493 1.1 augustss break;
494 1.1 augustss case AUDIO_ENCODING_ALAW:
495 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
496 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? alaw_to_linear8
497 1.22 kent : linear8_to_alaw, &hw);
498 1.1 augustss break;
499 1.1 augustss default:
500 1.23 kent return EINVAL;
501 1.1 augustss }
502 1.1 augustss }
503 1.1 augustss
504 1.1 augustss /* set sample rate */
505 1.1 augustss cs4281_set_dac_rate(sc, play->sample_rate);
506 1.1 augustss cs4281_set_adc_rate(sc, rec->sample_rate);
507 1.1 augustss return 0;
508 1.1 augustss }
509 1.1 augustss
510 1.1 augustss int
511 1.23 kent cs4281_halt_output(void *addr)
512 1.1 augustss {
513 1.23 kent struct cs428x_softc *sc;
514 1.23 kent
515 1.23 kent sc = addr;
516 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
517 1.1 augustss sc->sc_prun = 0;
518 1.1 augustss return 0;
519 1.1 augustss }
520 1.1 augustss
521 1.1 augustss int
522 1.23 kent cs4281_halt_input(void *addr)
523 1.1 augustss {
524 1.23 kent struct cs428x_softc *sc;
525 1.1 augustss
526 1.23 kent sc = addr;
527 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
528 1.1 augustss sc->sc_rrun = 0;
529 1.1 augustss return 0;
530 1.1 augustss }
531 1.1 augustss
532 1.1 augustss int
533 1.23 kent cs4281_getdev(void *addr, struct audio_device *retp)
534 1.1 augustss {
535 1.10 simonb
536 1.1 augustss *retp = cs4281_device;
537 1.1 augustss return 0;
538 1.1 augustss }
539 1.1 augustss
540 1.1 augustss int
541 1.23 kent cs4281_trigger_output(void *addr, void *start, void *end, int blksize,
542 1.23 kent void (*intr)(void *), void *arg,
543 1.23 kent const audio_params_t *param)
544 1.1 augustss {
545 1.23 kent struct cs428x_softc *sc;
546 1.23 kent uint32_t fmt;
547 1.1 augustss struct cs428x_dma *p;
548 1.1 augustss int dma_count;
549 1.1 augustss
550 1.23 kent sc = addr;
551 1.23 kent fmt = 0;
552 1.1 augustss #ifdef DIAGNOSTIC
553 1.1 augustss if (sc->sc_prun)
554 1.1 augustss printf("cs4281_trigger_output: already running\n");
555 1.4 tacha #endif
556 1.1 augustss sc->sc_prun = 1;
557 1.1 augustss
558 1.1 augustss DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
559 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
560 1.1 augustss sc->sc_pintr = intr;
561 1.1 augustss sc->sc_parg = arg;
562 1.1 augustss
563 1.1 augustss /* stop playback DMA */
564 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
565 1.1 augustss
566 1.22 kent DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
567 1.22 kent param->precision, param->channels, param->encoding));
568 1.1 augustss for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
569 1.23 kent continue;
570 1.1 augustss if (p == NULL) {
571 1.1 augustss printf("cs4281_trigger_output: bad addr %p\n", start);
572 1.23 kent return EINVAL;
573 1.1 augustss }
574 1.1 augustss
575 1.1 augustss sc->sc_pcount = blksize / sc->hw_blocksize;
576 1.1 augustss sc->sc_ps = (char *)start;
577 1.1 augustss sc->sc_pe = (char *)end;
578 1.1 augustss sc->sc_pdma = p;
579 1.1 augustss sc->sc_pbuf = KERNADDR(p);
580 1.1 augustss sc->sc_pi = 0;
581 1.1 augustss sc->sc_pn = sc->sc_ps;
582 1.1 augustss if (blksize >= sc->dma_size) {
583 1.1 augustss sc->sc_pn = sc->sc_ps + sc->dma_size;
584 1.1 augustss memcpy(sc->sc_pbuf, start, sc->dma_size);
585 1.1 augustss ++sc->sc_pi;
586 1.1 augustss } else {
587 1.1 augustss sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
588 1.1 augustss memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
589 1.1 augustss }
590 1.1 augustss
591 1.1 augustss dma_count = sc->dma_size;
592 1.22 kent if (param->precision != 8)
593 1.1 augustss dma_count /= 2; /* 16 bit */
594 1.1 augustss if (param->channels > 1)
595 1.1 augustss dma_count /= 2; /* Stereo */
596 1.1 augustss
597 1.1 augustss DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
598 1.1 augustss (int)DMAADDR(p), dma_count));
599 1.1 augustss BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
600 1.1 augustss BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
601 1.1 augustss
602 1.1 augustss /* set playback format */
603 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
604 1.22 kent if (param->precision == 8)
605 1.1 augustss fmt |= DMRn_SIZE8;
606 1.1 augustss if (param->channels == 1)
607 1.1 augustss fmt |= DMRn_MONO;
608 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
609 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
610 1.1 augustss fmt |= DMRn_BEND;
611 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
612 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
613 1.1 augustss fmt |= DMRn_USIGN;
614 1.1 augustss BA0WRITE4(sc, CS4281_DMR0, fmt);
615 1.1 augustss
616 1.1 augustss /* set sample rate */
617 1.4 tacha sc->sc_prate = param->sample_rate;
618 1.1 augustss cs4281_set_dac_rate(sc, param->sample_rate);
619 1.1 augustss
620 1.1 augustss /* start DMA */
621 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
622 1.1 augustss /* Enable interrupts */
623 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
624 1.1 augustss
625 1.1 augustss DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
626 1.1 augustss DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
627 1.1 augustss DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
628 1.1 augustss DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
629 1.1 augustss DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
630 1.1 augustss DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
631 1.1 augustss BA0READ4(sc, CS4281_DACSR)));
632 1.1 augustss DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
633 1.1 augustss DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
634 1.1 augustss BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
635 1.1 augustss
636 1.1 augustss return 0;
637 1.1 augustss }
638 1.1 augustss
639 1.1 augustss int
640 1.23 kent cs4281_trigger_input(void *addr, void *start, void *end, int blksize,
641 1.23 kent void (*intr)(void *), void *arg,
642 1.23 kent const audio_params_t *param)
643 1.1 augustss {
644 1.23 kent struct cs428x_softc *sc;
645 1.1 augustss struct cs428x_dma *p;
646 1.23 kent uint32_t fmt;
647 1.1 augustss int dma_count;
648 1.1 augustss
649 1.23 kent sc = addr;
650 1.23 kent fmt = 0;
651 1.1 augustss #ifdef DIAGNOSTIC
652 1.1 augustss if (sc->sc_rrun)
653 1.1 augustss printf("cs4281_trigger_input: already running\n");
654 1.4 tacha #endif
655 1.1 augustss sc->sc_rrun = 1;
656 1.1 augustss DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
657 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
658 1.1 augustss sc->sc_rintr = intr;
659 1.1 augustss sc->sc_rarg = arg;
660 1.1 augustss
661 1.1 augustss /* stop recording DMA */
662 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
663 1.1 augustss
664 1.1 augustss for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
665 1.23 kent continue;
666 1.1 augustss if (!p) {
667 1.1 augustss printf("cs4281_trigger_input: bad addr %p\n", start);
668 1.23 kent return EINVAL;
669 1.1 augustss }
670 1.1 augustss
671 1.1 augustss sc->sc_rcount = blksize / sc->hw_blocksize;
672 1.1 augustss sc->sc_rs = (char *)start;
673 1.1 augustss sc->sc_re = (char *)end;
674 1.1 augustss sc->sc_rdma = p;
675 1.1 augustss sc->sc_rbuf = KERNADDR(p);
676 1.1 augustss sc->sc_ri = 0;
677 1.1 augustss sc->sc_rn = sc->sc_rs;
678 1.1 augustss
679 1.1 augustss dma_count = sc->dma_size;
680 1.22 kent if (param->precision != 8)
681 1.1 augustss dma_count /= 2;
682 1.1 augustss if (param->channels > 1)
683 1.1 augustss dma_count /= 2;
684 1.1 augustss
685 1.1 augustss DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
686 1.1 augustss (int)DMAADDR(p), dma_count));
687 1.1 augustss BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
688 1.1 augustss BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
689 1.1 augustss
690 1.1 augustss /* set recording format */
691 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
692 1.22 kent if (param->precision == 8)
693 1.1 augustss fmt |= DMRn_SIZE8;
694 1.1 augustss if (param->channels == 1)
695 1.1 augustss fmt |= DMRn_MONO;
696 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
697 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
698 1.1 augustss fmt |= DMRn_BEND;
699 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
700 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
701 1.1 augustss fmt |= DMRn_USIGN;
702 1.1 augustss BA0WRITE4(sc, CS4281_DMR1, fmt);
703 1.1 augustss
704 1.1 augustss /* set sample rate */
705 1.4 tacha sc->sc_rrate = param->sample_rate;
706 1.1 augustss cs4281_set_adc_rate(sc, param->sample_rate);
707 1.1 augustss
708 1.1 augustss /* Start DMA */
709 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
710 1.1 augustss /* Enable interrupts */
711 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
712 1.1 augustss
713 1.1 augustss DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
714 1.1 augustss DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
715 1.1 augustss DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
716 1.1 augustss DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
717 1.1 augustss
718 1.1 augustss return 0;
719 1.1 augustss }
720 1.1 augustss
721 1.3 tacha /* Power Hook */
722 1.3 tacha void
723 1.23 kent cs4281_power(int why, void *v)
724 1.3 tacha {
725 1.23 kent static uint32_t dba0 = 0, dbc0 = 0, dmr0 = 0, dcr0 = 0;
726 1.23 kent static uint32_t dba1 = 0, dbc1 = 0, dmr1 = 0, dcr1 = 0;
727 1.23 kent struct cs428x_softc *sc;
728 1.3 tacha
729 1.23 kent sc = (struct cs428x_softc *)v;
730 1.3 tacha DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
731 1.3 tacha switch (why) {
732 1.3 tacha case PWR_SUSPEND:
733 1.3 tacha case PWR_STANDBY:
734 1.3 tacha sc->sc_suspend = why;
735 1.3 tacha
736 1.4 tacha /* save current playback status */
737 1.4 tacha if (sc->sc_prun) {
738 1.4 tacha dcr0 = BA0READ4(sc, CS4281_DCR0);
739 1.4 tacha dmr0 = BA0READ4(sc, CS4281_DMR0);
740 1.4 tacha dbc0 = BA0READ4(sc, CS4281_DBC0);
741 1.4 tacha dba0 = BA0READ4(sc, CS4281_DBA0);
742 1.4 tacha }
743 1.4 tacha
744 1.4 tacha /* save current capture status */
745 1.4 tacha if (sc->sc_rrun) {
746 1.4 tacha dcr1 = BA0READ4(sc, CS4281_DCR1);
747 1.4 tacha dmr1 = BA0READ4(sc, CS4281_DMR1);
748 1.4 tacha dbc1 = BA0READ4(sc, CS4281_DBC1);
749 1.4 tacha dba1 = BA0READ4(sc, CS4281_DBA1);
750 1.4 tacha }
751 1.4 tacha /* Stop DMA */
752 1.4 tacha BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
753 1.4 tacha BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
754 1.3 tacha break;
755 1.3 tacha case PWR_RESUME:
756 1.3 tacha if (sc->sc_suspend == PWR_RESUME) {
757 1.3 tacha printf("cs4281_power: odd, resume without suspend.\n");
758 1.3 tacha sc->sc_suspend = why;
759 1.3 tacha return;
760 1.3 tacha }
761 1.3 tacha sc->sc_suspend = why;
762 1.10 simonb cs4281_init(sc, 0);
763 1.3 tacha cs4281_reset_codec(sc);
764 1.3 tacha
765 1.4 tacha /* restore ac97 registers */
766 1.3 tacha (*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
767 1.4 tacha
768 1.4 tacha /* restore DMA related status */
769 1.4 tacha if (sc->sc_prun) {
770 1.4 tacha cs4281_set_dac_rate(sc, sc->sc_prate);
771 1.4 tacha BA0WRITE4(sc, CS4281_DBA0, dba0);
772 1.4 tacha BA0WRITE4(sc, CS4281_DBC0, dbc0);
773 1.4 tacha BA0WRITE4(sc, CS4281_DMR0, dmr0);
774 1.4 tacha BA0WRITE4(sc, CS4281_DCR0, dcr0);
775 1.4 tacha }
776 1.4 tacha if (sc->sc_rrun) {
777 1.4 tacha cs4281_set_adc_rate(sc, sc->sc_rrate);
778 1.4 tacha BA0WRITE4(sc, CS4281_DBA1, dba1);
779 1.4 tacha BA0WRITE4(sc, CS4281_DBC1, dbc1);
780 1.4 tacha BA0WRITE4(sc, CS4281_DMR1, dmr1);
781 1.4 tacha BA0WRITE4(sc, CS4281_DCR1, dcr1);
782 1.4 tacha }
783 1.4 tacha /* enable intterupts */
784 1.4 tacha if (sc->sc_prun || sc->sc_rrun)
785 1.4 tacha BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
786 1.3 tacha break;
787 1.3 tacha case PWR_SOFTSUSPEND:
788 1.3 tacha case PWR_SOFTSTANDBY:
789 1.3 tacha case PWR_SOFTRESUME:
790 1.3 tacha break;
791 1.3 tacha }
792 1.3 tacha }
793 1.3 tacha
794 1.3 tacha /* control AC97 codec */
795 1.19 kent int
796 1.3 tacha cs4281_reset_codec(void *addr)
797 1.3 tacha {
798 1.3 tacha struct cs428x_softc *sc;
799 1.23 kent uint16_t data;
800 1.23 kent uint32_t dat32;
801 1.3 tacha int n;
802 1.3 tacha
803 1.3 tacha sc = addr;
804 1.3 tacha
805 1.10 simonb DPRINTFN(3, ("cs4281_reset_codec\n"));
806 1.3 tacha
807 1.3 tacha /* Reset codec */
808 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
809 1.3 tacha delay(50); /* delay 50us */
810 1.3 tacha
811 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, 0);
812 1.3 tacha delay(100); /* delay 100us */
813 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
814 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
815 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
816 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
817 1.3 tacha #endif
818 1.3 tacha delay(50000); /* XXX: delay 50ms */
819 1.3 tacha
820 1.3 tacha /* Enable ASYNC generation */
821 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
822 1.3 tacha
823 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
824 1.3 tacha n = 0;
825 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
826 1.3 tacha delay(100);
827 1.3 tacha if (++n > 1000) {
828 1.3 tacha printf("reset_codec: AC97 codec ready timeout\n");
829 1.19 kent return ETIMEDOUT;
830 1.3 tacha }
831 1.3 tacha }
832 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
833 1.3 tacha /* secondary codec ready*/
834 1.3 tacha n = 0;
835 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
836 1.3 tacha delay(100);
837 1.3 tacha if (++n > 1000)
838 1.19 kent return 0;
839 1.3 tacha }
840 1.3 tacha #endif
841 1.3 tacha /* Set the serial timing configuration */
842 1.3 tacha /* XXX: undocumented but the Linux driver do this */
843 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
844 1.23 kent
845 1.10 simonb /* Wait for codec ready signal */
846 1.3 tacha n = 0;
847 1.3 tacha do {
848 1.3 tacha delay(1000);
849 1.3 tacha if (++n > 1000) {
850 1.10 simonb printf("%s: timeout waiting for codec ready\n",
851 1.3 tacha sc->sc_dev.dv_xname);
852 1.19 kent return ETIMEDOUT;
853 1.3 tacha }
854 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
855 1.3 tacha } while (dat32 == 0);
856 1.3 tacha
857 1.3 tacha /* Enable Valid Frame output on ASDOUT */
858 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
859 1.23 kent
860 1.10 simonb /* Wait until codec calibration is finished. Codec register 26h */
861 1.3 tacha n = 0;
862 1.3 tacha do {
863 1.3 tacha delay(1);
864 1.3 tacha if (++n > 1000) {
865 1.10 simonb printf("%s: timeout waiting for codec calibration\n",
866 1.3 tacha sc->sc_dev.dv_xname);
867 1.19 kent return ETIMEDOUT;
868 1.3 tacha }
869 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
870 1.3 tacha } while ((data & 0x0f) != 0x0f);
871 1.3 tacha
872 1.3 tacha /* Set the serial timing configuration again */
873 1.3 tacha /* XXX: undocumented but the Linux driver do this */
874 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
875 1.3 tacha
876 1.3 tacha /* Wait until we've sampled input slots 3 & 4 as valid */
877 1.3 tacha n = 0;
878 1.3 tacha do {
879 1.3 tacha delay(1000);
880 1.3 tacha if (++n > 1000) {
881 1.10 simonb printf("%s: timeout waiting for sampled input slots as valid\n",
882 1.3 tacha sc->sc_dev.dv_xname);
883 1.19 kent return ETIMEDOUT;
884 1.3 tacha }
885 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
886 1.3 tacha } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
887 1.23 kent
888 1.3 tacha /* Start digital data transfer of audio data to the codec */
889 1.3 tacha BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
890 1.19 kent return 0;
891 1.3 tacha }
892 1.3 tacha
893 1.3 tacha
894 1.3 tacha /* Internal functions */
895 1.3 tacha
896 1.1 augustss /* convert sample rate to register value */
897 1.23 kent uint8_t
898 1.23 kent cs4281_sr2regval(int rate)
899 1.1 augustss {
900 1.23 kent uint8_t retval;
901 1.1 augustss
902 1.1 augustss /* We don't have to change here. but anyway ... */
903 1.1 augustss if (rate > 48000)
904 1.1 augustss rate = 48000;
905 1.1 augustss if (rate < 6023)
906 1.1 augustss rate = 6023;
907 1.1 augustss
908 1.1 augustss switch (rate) {
909 1.1 augustss case 8000:
910 1.1 augustss retval = 5;
911 1.1 augustss break;
912 1.1 augustss case 11025:
913 1.1 augustss retval = 4;
914 1.1 augustss break;
915 1.1 augustss case 16000:
916 1.1 augustss retval = 3;
917 1.1 augustss break;
918 1.1 augustss case 22050:
919 1.1 augustss retval = 2;
920 1.1 augustss break;
921 1.1 augustss case 44100:
922 1.1 augustss retval = 1;
923 1.1 augustss break;
924 1.1 augustss case 48000:
925 1.1 augustss retval = 0;
926 1.1 augustss break;
927 1.1 augustss default:
928 1.1 augustss retval = 1536000/rate; /* == 24576000/(rate*16) */
929 1.1 augustss }
930 1.1 augustss return retval;
931 1.1 augustss }
932 1.1 augustss
933 1.1 augustss void
934 1.23 kent cs4281_set_adc_rate(struct cs428x_softc *sc, int rate)
935 1.1 augustss {
936 1.10 simonb
937 1.3 tacha BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
938 1.1 augustss }
939 1.1 augustss
940 1.1 augustss void
941 1.23 kent cs4281_set_dac_rate(struct cs428x_softc *sc, int rate)
942 1.1 augustss {
943 1.10 simonb
944 1.3 tacha BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
945 1.1 augustss }
946 1.1 augustss
947 1.1 augustss int
948 1.23 kent cs4281_init(struct cs428x_softc *sc, int init)
949 1.1 augustss {
950 1.1 augustss int n;
951 1.23 kent uint16_t data;
952 1.23 kent uint32_t dat32;
953 1.1 augustss
954 1.1 augustss /* set "Configuration Write Protect" register to
955 1.1 augustss * 0x4281 to allow to write */
956 1.1 augustss BA0WRITE4(sc, CS4281_CWPR, 0x4281);
957 1.1 augustss
958 1.3 tacha /*
959 1.3 tacha * Unset "Full Power-Down bit of Extended PCI Power Management
960 1.3 tacha * Control" register to release the reset state.
961 1.3 tacha */
962 1.3 tacha dat32 = BA0READ4(sc, CS4281_EPPMC);
963 1.3 tacha if (dat32 & EPPMC_FPDN) {
964 1.3 tacha BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
965 1.3 tacha }
966 1.3 tacha
967 1.1 augustss /* Start PLL out in known state */
968 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, 0);
969 1.1 augustss /* Start serial ports out in known state */
970 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, 0);
971 1.23 kent
972 1.1 augustss /* Reset codec */
973 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, 0);
974 1.1 augustss delay(50); /* delay 50us */
975 1.1 augustss
976 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, 0);
977 1.1 augustss delay(100); /* delay 100us */
978 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
979 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
980 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
981 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
982 1.1 augustss #endif
983 1.1 augustss delay(50000); /* XXX: delay 50ms */
984 1.1 augustss
985 1.1 augustss /* Turn on Sound System clocks based on ABITCLK */
986 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
987 1.1 augustss delay(50000); /* XXX: delay 50ms */
988 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
989 1.1 augustss
990 1.1 augustss /* Set enables for sections that are needed in the SSPM registers */
991 1.1 augustss BA0WRITE4(sc, CS4281_SSPM,
992 1.1 augustss SSPM_MIXEN | /* Mixer */
993 1.1 augustss SSPM_CSRCEN | /* Capture SRC */
994 1.1 augustss SSPM_PSRCEN | /* Playback SRC */
995 1.1 augustss SSPM_JSEN | /* Joystick */
996 1.1 augustss SSPM_ACLEN | /* AC LINK */
997 1.1 augustss SSPM_FMEN /* FM */
998 1.1 augustss );
999 1.1 augustss
1000 1.1 augustss /* Wait for clock stabilization */
1001 1.1 augustss n = 0;
1002 1.1 augustss #if 1
1003 1.1 augustss /* what document says */
1004 1.10 simonb while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
1005 1.10 simonb != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
1006 1.1 augustss delay(100);
1007 1.10 simonb if (++n > 1000) {
1008 1.10 simonb printf("%s: timeout waiting for clock stabilization\n",
1009 1.10 simonb sc->sc_dev.dv_xname);
1010 1.1 augustss return -1;
1011 1.10 simonb }
1012 1.1 augustss }
1013 1.1 augustss #else
1014 1.1 augustss /* Cirrus driver for Linux does */
1015 1.10 simonb while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
1016 1.1 augustss delay(1000);
1017 1.10 simonb if (++n > 1000) {
1018 1.10 simonb printf("%s: timeout waiting for clock stabilization\n",
1019 1.10 simonb sc->sc_dev.dv_xname);
1020 1.1 augustss return -1;
1021 1.10 simonb }
1022 1.1 augustss }
1023 1.1 augustss #endif
1024 1.1 augustss
1025 1.1 augustss /* Enable ASYNC generation */
1026 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
1027 1.1 augustss
1028 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
1029 1.1 augustss n = 0;
1030 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
1031 1.1 augustss delay(100);
1032 1.10 simonb if (++n > 1000) {
1033 1.10 simonb printf("%s: timeout waiting for codec ready\n",
1034 1.10 simonb sc->sc_dev.dv_xname);
1035 1.1 augustss return -1;
1036 1.10 simonb }
1037 1.1 augustss }
1038 1.1 augustss
1039 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
1040 1.1 augustss /* secondary codec ready*/
1041 1.1 augustss n = 0;
1042 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
1043 1.1 augustss delay(100);
1044 1.10 simonb if (++n > 1000) {
1045 1.10 simonb printf("%s: timeout waiting for secondary codec ready\n",
1046 1.10 simonb sc->sc_dev.dv_xname);
1047 1.1 augustss return -1;
1048 1.10 simonb }
1049 1.1 augustss }
1050 1.1 augustss #endif
1051 1.1 augustss
1052 1.1 augustss /* Set the serial timing configuration */
1053 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1054 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1055 1.23 kent
1056 1.10 simonb /* Wait for codec ready signal */
1057 1.1 augustss n = 0;
1058 1.1 augustss do {
1059 1.1 augustss delay(1000);
1060 1.1 augustss if (++n > 1000) {
1061 1.10 simonb printf("%s: timeout waiting for codec ready\n",
1062 1.1 augustss sc->sc_dev.dv_xname);
1063 1.1 augustss return -1;
1064 1.1 augustss }
1065 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
1066 1.1 augustss } while (dat32 == 0);
1067 1.1 augustss
1068 1.1 augustss /* Enable Valid Frame output on ASDOUT */
1069 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
1070 1.23 kent
1071 1.10 simonb /* Wait until codec calibration is finished. codec register 26h */
1072 1.1 augustss n = 0;
1073 1.1 augustss do {
1074 1.1 augustss delay(1);
1075 1.1 augustss if (++n > 1000) {
1076 1.10 simonb printf("%s: timeout waiting for codec calibration\n",
1077 1.1 augustss sc->sc_dev.dv_xname);
1078 1.1 augustss return -1;
1079 1.1 augustss }
1080 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1081 1.1 augustss } while ((data & 0x0f) != 0x0f);
1082 1.1 augustss
1083 1.1 augustss /* Set the serial timing configuration again */
1084 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1085 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1086 1.1 augustss
1087 1.1 augustss /* Wait until we've sampled input slots 3 & 4 as valid */
1088 1.1 augustss n = 0;
1089 1.1 augustss do {
1090 1.1 augustss delay(1000);
1091 1.1 augustss if (++n > 1000) {
1092 1.10 simonb printf("%s: timeout waiting for sampled input slots as valid\n",
1093 1.1 augustss sc->sc_dev.dv_xname);
1094 1.1 augustss return -1;
1095 1.1 augustss }
1096 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
1097 1.1 augustss } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
1098 1.23 kent
1099 1.1 augustss /* Start digital data transfer of audio data to the codec */
1100 1.1 augustss BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
1101 1.23 kent
1102 1.3 tacha cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
1103 1.3 tacha cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
1104 1.23 kent
1105 1.1 augustss /* Power on the DAC */
1106 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1107 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
1108 1.1 augustss
1109 1.1 augustss /* Wait until we sample a DAC ready state.
1110 1.1 augustss * Not documented, but Linux driver does.
1111 1.1 augustss */
1112 1.1 augustss for (n = 0; n < 32; ++n) {
1113 1.1 augustss delay(1000);
1114 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1115 1.1 augustss if (data & 0x02)
1116 1.1 augustss break;
1117 1.1 augustss }
1118 1.23 kent
1119 1.1 augustss /* Power on the ADC */
1120 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1121 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
1122 1.1 augustss
1123 1.1 augustss /* Wait until we sample ADC ready state.
1124 1.1 augustss * Not documented, but Linux driver does.
1125 1.1 augustss */
1126 1.1 augustss for (n = 0; n < 32; ++n) {
1127 1.1 augustss delay(1000);
1128 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1129 1.1 augustss if (data & 0x01)
1130 1.1 augustss break;
1131 1.1 augustss }
1132 1.23 kent
1133 1.1 augustss #if 0
1134 1.1 augustss /* Initialize AC-Link features */
1135 1.1 augustss /* variable sample-rate support */
1136 1.1 augustss mem = BA0READ4(sc, CS4281_SERMC);
1137 1.1 augustss mem |= (SERMC_ODSEN1 | SERMC_ODSEN2);
1138 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, mem);
1139 1.1 augustss /* XXX: more... */
1140 1.23 kent
1141 1.1 augustss /* Initialize SSCR register features */
1142 1.1 augustss /* XXX: hardware volume setting */
1143 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
1144 1.1 augustss #endif
1145 1.1 augustss
1146 1.1 augustss /* disable Sound Blaster Pro emulation */
1147 1.1 augustss /* XXX:
1148 1.1 augustss * Cannot set since the documents does not describe which bit is
1149 1.1 augustss * correspond to SSCR_SB. Since the reset value of SSCR is 0,
1150 1.1 augustss * we can ignore it.*/
1151 1.1 augustss #if 0
1152 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
1153 1.1 augustss #endif
1154 1.1 augustss
1155 1.1 augustss /* map AC97 PCM playback to DMA Channel 0 */
1156 1.1 augustss /* Reset FEN bit to setup first */
1157 1.10 simonb BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
1158 1.1 augustss /*
1159 1.1 augustss *| RS[4:0]/| |
1160 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1161 1.1 augustss *|---------+--------+--------------------
1162 1.1 augustss *| 0 | 3 | Left PCM Playback
1163 1.1 augustss *| 1 | 4 | Right PCM Playback
1164 1.1 augustss *| 2 | 5 | Phone Line 1 DAC
1165 1.1 augustss *| 3 | 6 | Center PCM Playback
1166 1.1 augustss *....
1167 1.1 augustss * quoted from Table 29(p109)
1168 1.1 augustss */
1169 1.1 augustss dat32 = 0x01 << 24 | /* RS[4:0] = 1 see above */
1170 1.1 augustss 0x00 << 16 | /* LS[4:0] = 0 see above */
1171 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 size of buffer */
1172 1.1 augustss 0x00 << 0 ; /* OF[6:0] = 0 offset */
1173 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32);
1174 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
1175 1.1 augustss
1176 1.1 augustss /* map AC97 PCM record to DMA Channel 1 */
1177 1.1 augustss /* Reset FEN bit to setup first */
1178 1.10 simonb BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
1179 1.1 augustss /*
1180 1.1 augustss *| RS[4:0]/|
1181 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1182 1.1 augustss *|---------+------+-------------------
1183 1.1 augustss *| 10 | 3 | Left PCM Record
1184 1.1 augustss *| 11 | 4 | Right PCM Record
1185 1.1 augustss *| 12 | 5 | Phone Line 1 ADC
1186 1.1 augustss *| 13 | 6 | Mic ADC
1187 1.1 augustss *....
1188 1.1 augustss * quoted from Table 30(p109)
1189 1.1 augustss */
1190 1.1 augustss dat32 = 0x0b << 24 | /* RS[4:0] = 11 See above */
1191 1.1 augustss 0x0a << 16 | /* LS[4:0] = 10 See above */
1192 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 Size of buffer */
1193 1.1 augustss 0x10 << 0 ; /* OF[6:0] = 16 offset */
1194 1.1 augustss
1195 1.1 augustss /* XXX: I cannot understand why FCRn_PSH is needed here. */
1196 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
1197 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
1198 1.1 augustss
1199 1.1 augustss #if 0
1200 1.1 augustss /* Disable DMA Channel 2, 3 */
1201 1.10 simonb BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
1202 1.10 simonb BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
1203 1.1 augustss #endif
1204 1.1 augustss
1205 1.1 augustss /* Set the SRC Slot Assignment accordingly */
1206 1.1 augustss /*| PLSS[4:0]/
1207 1.1 augustss *| PRSS[4:0] | AC97 | Slot Function
1208 1.1 augustss *|-----------+------+----------------
1209 1.1 augustss *| 0 | 3 | Left PCM Playback
1210 1.1 augustss *| 1 | 4 | Right PCM Playback
1211 1.1 augustss *| 2 | 5 | phone line 1 DAC
1212 1.1 augustss *| 3 | 6 | Center PCM Playback
1213 1.1 augustss *| 4 | 7 | Left Surround PCM Playback
1214 1.1 augustss *| 5 | 8 | Right Surround PCM Playback
1215 1.1 augustss *......
1216 1.1 augustss *
1217 1.1 augustss *| CLSS[4:0]/
1218 1.1 augustss *| CRSS[4:0] | AC97 | Codec |Slot Function
1219 1.1 augustss *|-----------+------+-------+-----------------
1220 1.1 augustss *| 10 | 3 |Primary| Left PCM Record
1221 1.1 augustss *| 11 | 4 |Primary| Right PCM Record
1222 1.1 augustss *| 12 | 5 |Primary| Phone Line 1 ADC
1223 1.1 augustss *| 13 | 6 |Primary| Mic ADC
1224 1.1 augustss *|.....
1225 1.1 augustss *| 20 | 3 | Sec. | Left PCM Record
1226 1.1 augustss *| 21 | 4 | Sec. | Right PCM Record
1227 1.1 augustss *| 22 | 5 | Sec. | Phone Line 1 ADC
1228 1.1 augustss *| 23 | 6 | Sec. | Mic ADC
1229 1.1 augustss */
1230 1.1 augustss dat32 = 0x0b << 24 | /* CRSS[4:0] Right PCM Record(primary) */
1231 1.1 augustss 0x0a << 16 | /* CLSS[4:0] Left PCM Record(primary) */
1232 1.1 augustss 0x01 << 8 | /* PRSS[4:0] Right PCM Playback */
1233 1.1 augustss 0x00 << 0; /* PLSS[4:0] Left PCM Playback */
1234 1.1 augustss BA0WRITE4(sc, CS4281_SRCSA, dat32);
1235 1.23 kent
1236 1.5 wiz /* Set interrupt to occurred at Half and Full terminal
1237 1.1 augustss * count interrupt enable for DMA channel 0 and 1.
1238 1.1 augustss * To keep DMA stop, set MSK.
1239 1.1 augustss */
1240 1.1 augustss dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
1241 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, dat32);
1242 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, dat32);
1243 1.23 kent
1244 1.1 augustss /* Set Auto-Initialize Contorl enable */
1245 1.1 augustss BA0WRITE4(sc, CS4281_DMR0,
1246 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
1247 1.1 augustss BA0WRITE4(sc, CS4281_DMR1,
1248 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
1249 1.1 augustss
1250 1.1 augustss /* Clear DMA Mask in HIMR */
1251 1.1 augustss dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
1252 1.1 augustss BA0WRITE4(sc, CS4281_HIMR,
1253 1.1 augustss BA0READ4(sc, CS4281_HIMR) & dat32);
1254 1.4 tacha
1255 1.4 tacha /* set current status */
1256 1.4 tacha if (init != 0) {
1257 1.4 tacha sc->sc_prun = 0;
1258 1.4 tacha sc->sc_rrun = 0;
1259 1.4 tacha }
1260 1.4 tacha
1261 1.4 tacha /* setup playback volume */
1262 1.4 tacha BA0WRITE4(sc, CS4281_PPRVC, 7);
1263 1.4 tacha BA0WRITE4(sc, CS4281_PPLVC, 7);
1264 1.4 tacha
1265 1.1 augustss return 0;
1266 1.1 augustss }
1267