Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.26.2.7
      1  1.26.2.7      yamt /*	$NetBSD: cs4281.c,v 1.26.2.7 2008/03/24 09:38:50 yamt Exp $	*/
      2       1.1  augustss 
      3       1.1  augustss /*
      4       1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5       1.1  augustss  *
      6       1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7       1.1  augustss  * modification, are permitted provided that the following conditions
      8       1.1  augustss  * are met:
      9       1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10       1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11       1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14       1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15       1.1  augustss  *    must display the following acknowledgement:
     16       1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17       1.1  augustss  *	for the NetBSD Project.
     18       1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19       1.1  augustss  *    derived from this software without specific prior written permission
     20       1.1  augustss  *
     21       1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22       1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23       1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24       1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25       1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26       1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27       1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28       1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29       1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30       1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31       1.1  augustss  */
     32       1.1  augustss 
     33       1.1  augustss /*
     34       1.1  augustss  * Cirrus Logic CS4281 driver.
     35       1.1  augustss  * Data sheets can be found
     36       1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37       1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38       1.1  augustss  *
     39       1.1  augustss  * TODO:
     40       1.3     tacha  *   1: midi and FM support
     41       1.3     tacha  *   2: ...
     42       1.1  augustss  *
     43       1.1  augustss  */
     44       1.7     lukem 
     45       1.7     lukem #include <sys/cdefs.h>
     46  1.26.2.7      yamt __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.26.2.7 2008/03/24 09:38:50 yamt Exp $");
     47       1.1  augustss 
     48       1.1  augustss #include <sys/param.h>
     49       1.1  augustss #include <sys/systm.h>
     50       1.1  augustss #include <sys/kernel.h>
     51       1.1  augustss #include <sys/malloc.h>
     52       1.1  augustss #include <sys/fcntl.h>
     53       1.1  augustss #include <sys/device.h>
     54       1.1  augustss #include <sys/systm.h>
     55       1.1  augustss 
     56       1.1  augustss #include <dev/pci/pcidevs.h>
     57       1.1  augustss #include <dev/pci/pcivar.h>
     58       1.1  augustss #include <dev/pci/cs4281reg.h>
     59       1.1  augustss #include <dev/pci/cs428xreg.h>
     60       1.1  augustss 
     61       1.1  augustss #include <sys/audioio.h>
     62       1.1  augustss #include <dev/audio_if.h>
     63       1.1  augustss #include <dev/midi_if.h>
     64       1.1  augustss #include <dev/mulaw.h>
     65       1.1  augustss #include <dev/auconv.h>
     66       1.1  augustss 
     67       1.1  augustss #include <dev/ic/ac97reg.h>
     68       1.1  augustss #include <dev/ic/ac97var.h>
     69       1.1  augustss 
     70       1.1  augustss #include <dev/pci/cs428x.h>
     71       1.1  augustss 
     72  1.26.2.4      yamt #include <sys/bus.h>
     73       1.1  augustss 
     74       1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     75       1.1  augustss #define MAX_CHANNELS  (4)
     76       1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     77       1.1  augustss #else
     78       1.1  augustss #define MAX_CHANNELS  (2)
     79       1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     80       1.1  augustss #endif
     81       1.1  augustss 
     82       1.1  augustss /* IF functions for audio driver */
     83      1.26   thorpej static int	cs4281_match(struct device *, struct cfdata *, void *);
     84      1.26   thorpej static void	cs4281_attach(struct device *, struct device *, void *);
     85      1.26   thorpej static int	cs4281_intr(void *);
     86      1.26   thorpej static int	cs4281_query_encoding(void *, struct audio_encoding *);
     87      1.26   thorpej static int	cs4281_set_params(void *, int, int, audio_params_t *,
     88      1.26   thorpej 				  audio_params_t *, stream_filter_list_t *,
     89      1.26   thorpej 				  stream_filter_list_t *);
     90      1.26   thorpej static int	cs4281_halt_output(void *);
     91      1.26   thorpej static int	cs4281_halt_input(void *);
     92      1.26   thorpej static int	cs4281_getdev(void *, struct audio_device *);
     93      1.26   thorpej static int	cs4281_trigger_output(void *, void *, void *, int,
     94      1.26   thorpej 				      void (*)(void *), void *,
     95      1.26   thorpej 				      const audio_params_t *);
     96      1.26   thorpej static int	cs4281_trigger_input(void *, void *, void *, int,
     97      1.26   thorpej 				     void (*)(void *), void *,
     98      1.26   thorpej 				     const audio_params_t *);
     99       1.1  augustss 
    100      1.26   thorpej static int     cs4281_reset_codec(void *);
    101       1.3     tacha 
    102       1.1  augustss /* Internal functions */
    103      1.26   thorpej static uint8_t cs4281_sr2regval(int);
    104      1.26   thorpej static void	 cs4281_set_dac_rate(struct cs428x_softc *, int);
    105      1.26   thorpej static void	 cs4281_set_adc_rate(struct cs428x_softc *, int);
    106      1.26   thorpej static int      cs4281_init(struct cs428x_softc *, int);
    107       1.1  augustss 
    108       1.1  augustss /* Power Management */
    109  1.26.2.6      yamt static bool cs4281_suspend(device_t PMF_FN_PROTO);
    110  1.26.2.6      yamt static bool cs4281_resume(device_t PMF_FN_PROTO);
    111       1.1  augustss 
    112      1.26   thorpej static const struct audio_hw_if cs4281_hw_if = {
    113      1.22      kent 	NULL,			/* open */
    114      1.22      kent 	NULL,			/* close */
    115       1.1  augustss 	NULL,
    116       1.1  augustss 	cs4281_query_encoding,
    117       1.1  augustss 	cs4281_set_params,
    118       1.3     tacha 	cs428x_round_blocksize,
    119       1.1  augustss 	NULL,
    120       1.1  augustss 	NULL,
    121       1.1  augustss 	NULL,
    122       1.1  augustss 	NULL,
    123       1.1  augustss 	NULL,
    124       1.1  augustss 	cs4281_halt_output,
    125       1.1  augustss 	cs4281_halt_input,
    126       1.1  augustss 	NULL,
    127       1.1  augustss 	cs4281_getdev,
    128       1.1  augustss 	NULL,
    129       1.3     tacha 	cs428x_mixer_set_port,
    130       1.3     tacha 	cs428x_mixer_get_port,
    131       1.3     tacha 	cs428x_query_devinfo,
    132       1.3     tacha 	cs428x_malloc,
    133       1.3     tacha 	cs428x_free,
    134       1.3     tacha 	cs428x_round_buffersize,
    135       1.3     tacha 	cs428x_mappage,
    136       1.3     tacha 	cs428x_get_props,
    137       1.1  augustss 	cs4281_trigger_output,
    138       1.1  augustss 	cs4281_trigger_input,
    139       1.6  augustss 	NULL,
    140  1.26.2.2      yamt 	NULL,
    141       1.1  augustss };
    142       1.1  augustss 
    143       1.2  augustss #if NMIDI > 0 && 0
    144       1.1  augustss /* Midi Interface */
    145      1.26   thorpej static void	cs4281_midi_close(void*);
    146      1.26   thorpej static void	cs4281_midi_getinfo(void *, struct midi_info *);
    147      1.26   thorpej static int	cs4281_midi_open(void *, int, void (*)(void *, int),
    148      1.23      kent 			 void (*)(void *), void *);
    149      1.26   thorpej static int	cs4281_midi_output(void *, int);
    150       1.1  augustss 
    151      1.26   thorpej static const struct midi_hw_if cs4281_midi_hw_if = {
    152       1.1  augustss 	cs4281_midi_open,
    153       1.1  augustss 	cs4281_midi_close,
    154       1.1  augustss 	cs4281_midi_output,
    155       1.1  augustss 	cs4281_midi_getinfo,
    156       1.1  augustss 	0,
    157       1.1  augustss };
    158       1.1  augustss #endif
    159       1.1  augustss 
    160      1.12   thorpej CFATTACH_DECL(clct, sizeof(struct cs428x_softc),
    161      1.13   thorpej     cs4281_match, cs4281_attach, NULL, NULL);
    162       1.1  augustss 
    163      1.26   thorpej static struct audio_device cs4281_device = {
    164       1.1  augustss 	"CS4281",
    165       1.1  augustss 	"",
    166       1.1  augustss 	"cs4281"
    167       1.1  augustss };
    168       1.1  augustss 
    169       1.1  augustss 
    170      1.26   thorpej static int
    171  1.26.2.2      yamt cs4281_match(struct device *parent, struct cfdata *match,
    172  1.26.2.2      yamt     void *aux)
    173       1.1  augustss {
    174      1.23      kent 	struct pci_attach_args *pa;
    175      1.23      kent 
    176      1.23      kent 	pa = (struct pci_attach_args *)aux;
    177       1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    178       1.1  augustss 		return 0;
    179       1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    180       1.1  augustss 		return 1;
    181       1.1  augustss 	return 0;
    182       1.1  augustss }
    183       1.1  augustss 
    184      1.26   thorpej static void
    185      1.23      kent cs4281_attach(struct device *parent, struct device *self, void *aux)
    186       1.1  augustss {
    187      1.23      kent 	struct cs428x_softc *sc;
    188      1.23      kent 	struct pci_attach_args *pa;
    189      1.23      kent 	pci_chipset_tag_t pc;
    190       1.1  augustss 	char const *intrstr;
    191       1.3     tacha 	pcireg_t reg;
    192       1.1  augustss 	char devinfo[256];
    193  1.26.2.1      yamt 	int error;
    194       1.1  augustss 
    195      1.23      kent 	sc = (struct cs428x_softc *)self;
    196      1.23      kent 	pa = (struct pci_attach_args *)aux;
    197      1.23      kent 	pc = pa->pa_pc;
    198      1.15   thorpej 	aprint_naive(": Audio controller\n");
    199      1.15   thorpej 
    200      1.17    itojun 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    201      1.15   thorpej 	aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
    202      1.15   thorpej 	    PCI_REVISION(pa->pa_class));
    203       1.1  augustss 
    204  1.26.2.3      yamt 	sc->sc_pc = pa->pa_pc;
    205  1.26.2.3      yamt 	sc->sc_pt = pa->pa_tag;
    206  1.26.2.3      yamt 
    207       1.1  augustss 	/* Map I/O register */
    208       1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    209       1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    210       1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    211  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "can't map BA0 space\n");
    212       1.1  augustss 		return;
    213       1.1  augustss 	}
    214       1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    215       1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    216       1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    217  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "can't map BA1 space\n");
    218       1.1  augustss 		return;
    219       1.1  augustss 	}
    220       1.1  augustss 
    221       1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    222       1.1  augustss 
    223  1.26.2.1      yamt 	/* power up chip */
    224  1.26.2.7      yamt 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
    225  1.26.2.1      yamt 	    pci_activate_null)) && error != EOPNOTSUPP) {
    226  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "cannot activate %d\n", error);
    227  1.26.2.1      yamt 		return;
    228       1.3     tacha 	}
    229       1.3     tacha 
    230       1.1  augustss 	/* Enable the device (set bus master flag) */
    231       1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    232       1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    233       1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    234       1.1  augustss 
    235       1.1  augustss #if 0
    236       1.1  augustss 	/* LATENCY_TIMER setting */
    237       1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    238      1.10    simonb 	if (PCI_LATTIMER(temp1) < 32) {
    239       1.1  augustss 		temp1 &= 0xffff00ff;
    240       1.1  augustss 		temp1 |= 0x00002000;
    241       1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    242       1.1  augustss 	}
    243       1.1  augustss #endif
    244      1.22      kent 
    245       1.1  augustss 	/* Map and establish the interrupt. */
    246  1.26.2.3      yamt 	if (pci_intr_map(pa, &sc->intrh)) {
    247  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "couldn't map interrupt\n");
    248       1.1  augustss 		return;
    249       1.1  augustss 	}
    250  1.26.2.3      yamt 	intrstr = pci_intr_string(pc, sc->intrh);
    251       1.1  augustss 
    252  1.26.2.3      yamt 	sc->sc_ih = pci_intr_establish(sc->sc_pc, sc->intrh, IPL_AUDIO,
    253  1.26.2.3      yamt 	    cs4281_intr, sc);
    254       1.1  augustss 	if (sc->sc_ih == NULL) {
    255  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt");
    256       1.1  augustss 		if (intrstr != NULL)
    257  1.26.2.7      yamt 			aprint_error(" at %s", intrstr);
    258  1.26.2.7      yamt 		aprint_error("\n");
    259       1.1  augustss 		return;
    260       1.1  augustss 	}
    261  1.26.2.7      yamt 	aprint_normal_dev(&sc->sc_dev, "interrupting at %s\n", intrstr);
    262       1.1  augustss 
    263       1.1  augustss 	/*
    264       1.1  augustss 	 * Sound System start-up
    265       1.1  augustss 	 */
    266      1.10    simonb 	if (cs4281_init(sc, 1) != 0)
    267       1.1  augustss 		return;
    268       1.1  augustss 
    269       1.1  augustss 	sc->type = TYPE_CS4281;
    270       1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    271       1.1  augustss 	sc->halt_output = cs4281_halt_output;
    272       1.1  augustss 
    273       1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    274       1.1  augustss 	sc->dma_align    = 0x10;
    275       1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    276      1.22      kent 
    277       1.1  augustss 	/* AC 97 attachment */
    278       1.1  augustss 	sc->host_if.arg = sc;
    279       1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    280       1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    281       1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    282       1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    283      1.22      kent 	if (ac97_attach(&sc->host_if, self) != 0) {
    284  1.26.2.7      yamt 		aprint_error_dev(&sc->sc_dev, "ac97_attach failed\n");
    285       1.1  augustss 		return;
    286       1.1  augustss 	}
    287       1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    288       1.1  augustss 
    289       1.2  augustss #if NMIDI > 0 && 0
    290       1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    291       1.1  augustss #endif
    292       1.1  augustss 
    293  1.26.2.5      yamt 	if (!pmf_device_register(self, cs4281_suspend, cs4281_resume))
    294  1.26.2.5      yamt 		aprint_error_dev(self, "couldn't establish power handler\n");
    295       1.1  augustss }
    296       1.1  augustss 
    297      1.26   thorpej static int
    298      1.23      kent cs4281_intr(void *p)
    299       1.1  augustss {
    300      1.23      kent 	struct cs428x_softc *sc;
    301      1.23      kent 	uint32_t intr, hdsr0, hdsr1;
    302       1.1  augustss 	char *empty_dma;
    303      1.23      kent 	int handled;
    304       1.1  augustss 
    305      1.23      kent 	sc = p;
    306      1.23      kent 	handled = 0;
    307       1.1  augustss 	hdsr0 = 0;
    308       1.1  augustss 	hdsr1 = 0;
    309      1.23      kent 
    310       1.1  augustss 	/* grab interrupt register */
    311       1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    312       1.1  augustss 
    313       1.1  augustss 	DPRINTF(("cs4281_intr:"));
    314       1.1  augustss 	/* not for me */
    315       1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    316       1.1  augustss 		/* clear the interrupt register */
    317       1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    318       1.1  augustss 		return 0;
    319       1.1  augustss 	}
    320       1.1  augustss 
    321       1.1  augustss 	if (intr & HISR_DMA0)
    322       1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    323       1.1  augustss 	if (intr & HISR_DMA1)
    324       1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    325       1.1  augustss 	/* clear the interrupt register */
    326       1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    327      1.23      kent 
    328       1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    329       1.1  augustss 		 intr, hdsr0, hdsr1));
    330      1.23      kent 
    331       1.1  augustss 	/* Playback Interrupt */
    332       1.1  augustss 	if (intr & HISR_DMA0) {
    333       1.3     tacha 		handled = 1;
    334      1.18   mycroft 		if (sc->sc_prun) {
    335  1.26.2.1      yamt 			DPRINTF((" PB DMA 0x%x(%d)",
    336  1.26.2.1      yamt 				(int)BA0READ4(sc, CS4281_DCA0),
    337  1.26.2.1      yamt 				(int)BA0READ4(sc, CS4281_DCC0)));
    338       1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    339       1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    340  1.26.2.1      yamt 			/* copy buffer */
    341  1.26.2.1      yamt 			++sc->sc_pi;
    342  1.26.2.1      yamt 			empty_dma = sc->sc_pdma->addr;
    343  1.26.2.1      yamt 			if (sc->sc_pi&1)
    344  1.26.2.1      yamt 				empty_dma += sc->hw_blocksize;
    345  1.26.2.1      yamt 			memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    346  1.26.2.1      yamt 			sc->sc_pn += sc->hw_blocksize;
    347  1.26.2.1      yamt 			if (sc->sc_pn >= sc->sc_pe)
    348  1.26.2.1      yamt 				sc->sc_pn = sc->sc_ps;
    349       1.1  augustss 		} else {
    350  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev, "unexpected play intr\n");
    351       1.1  augustss 		}
    352       1.1  augustss 	}
    353       1.1  augustss 	if (intr & HISR_DMA1) {
    354       1.3     tacha 		handled = 1;
    355      1.18   mycroft 		if (sc->sc_rrun) {
    356  1.26.2.1      yamt 			/* copy from DMA */
    357  1.26.2.1      yamt 			DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    358  1.26.2.1      yamt 				(int)BA0READ4(sc, CS4281_DCC1)));
    359  1.26.2.1      yamt 			++sc->sc_ri;
    360  1.26.2.1      yamt 			empty_dma = sc->sc_rdma->addr;
    361  1.26.2.1      yamt 			if ((sc->sc_ri & 1) == 0)
    362  1.26.2.1      yamt 				empty_dma += sc->hw_blocksize;
    363  1.26.2.1      yamt 			memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    364  1.26.2.1      yamt 			sc->sc_rn += sc->hw_blocksize;
    365  1.26.2.1      yamt 			if (sc->sc_rn >= sc->sc_re)
    366  1.26.2.1      yamt 				sc->sc_rn = sc->sc_rs;
    367       1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    368       1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    369       1.1  augustss 		} else {
    370  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
    371  1.26.2.7      yamt 			    "unexpected record intr\n");
    372       1.1  augustss 		}
    373       1.1  augustss 	}
    374       1.1  augustss 	DPRINTF(("\n"));
    375       1.3     tacha 
    376       1.3     tacha 	return handled;
    377       1.1  augustss }
    378       1.1  augustss 
    379      1.26   thorpej static int
    380      1.23      kent cs4281_query_encoding(void *addr, struct audio_encoding *fp)
    381       1.1  augustss {
    382      1.10    simonb 
    383       1.1  augustss 	switch (fp->index) {
    384       1.1  augustss 	case 0:
    385       1.1  augustss 		strcpy(fp->name, AudioEulinear);
    386       1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    387       1.1  augustss 		fp->precision = 8;
    388       1.1  augustss 		fp->flags = 0;
    389       1.1  augustss 		break;
    390       1.1  augustss 	case 1:
    391       1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    392       1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    393       1.1  augustss 		fp->precision = 8;
    394       1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    395       1.1  augustss 		break;
    396       1.1  augustss 	case 2:
    397       1.1  augustss 		strcpy(fp->name, AudioEalaw);
    398       1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    399       1.1  augustss 		fp->precision = 8;
    400       1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    401       1.1  augustss 		break;
    402       1.1  augustss 	case 3:
    403       1.1  augustss 		strcpy(fp->name, AudioEslinear);
    404       1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    405       1.1  augustss 		fp->precision = 8;
    406       1.1  augustss 		fp->flags = 0;
    407       1.1  augustss 		break;
    408       1.1  augustss 	case 4:
    409       1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    410       1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    411       1.1  augustss 		fp->precision = 16;
    412       1.1  augustss 		fp->flags = 0;
    413       1.1  augustss 		break;
    414       1.1  augustss 	case 5:
    415       1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    416       1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    417       1.1  augustss 		fp->precision = 16;
    418       1.1  augustss 		fp->flags = 0;
    419       1.1  augustss 		break;
    420       1.1  augustss 	case 6:
    421       1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    422       1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    423       1.1  augustss 		fp->precision = 16;
    424       1.1  augustss 		fp->flags = 0;
    425       1.1  augustss 		break;
    426       1.1  augustss 	case 7:
    427       1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    428       1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    429       1.1  augustss 		fp->precision = 16;
    430       1.1  augustss 		fp->flags = 0;
    431       1.1  augustss 		break;
    432       1.1  augustss 	default:
    433       1.1  augustss 		return EINVAL;
    434       1.1  augustss 	}
    435       1.1  augustss 	return 0;
    436       1.1  augustss }
    437       1.1  augustss 
    438      1.26   thorpej static int
    439      1.22      kent cs4281_set_params(void *addr, int setmode, int usemode,
    440  1.26.2.2      yamt     audio_params_t *play, audio_params_t *rec, stream_filter_list_t *pfil,
    441  1.26.2.2      yamt     stream_filter_list_t *rfil)
    442       1.1  augustss {
    443      1.22      kent 	audio_params_t hw;
    444      1.23      kent 	struct cs428x_softc *sc;
    445      1.22      kent 	audio_params_t *p;
    446      1.22      kent 	stream_filter_list_t *fil;
    447       1.1  augustss 	int mode;
    448       1.1  augustss 
    449      1.23      kent 	sc = addr;
    450       1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    451       1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    452       1.1  augustss 		if ((setmode & mode) == 0)
    453       1.1  augustss 			continue;
    454      1.22      kent 
    455       1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    456      1.22      kent 
    457       1.1  augustss 		if (p == play) {
    458      1.25      yamt 			DPRINTFN(5,
    459      1.25      yamt 			    ("play: sample=%u precision=%u channels=%u\n",
    460      1.25      yamt 			    p->sample_rate, p->precision, p->channels));
    461       1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    462       1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    463       1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    464      1.23      kent 				return EINVAL;
    465       1.1  augustss 			}
    466       1.1  augustss 		} else {
    467      1.25      yamt 			DPRINTFN(5,
    468      1.25      yamt 			    ("rec: sample=%u precision=%u channels=%u\n",
    469      1.25      yamt 			    p->sample_rate, p->precision, p->channels));
    470       1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    471       1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    472       1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    473      1.23      kent 				return EINVAL;
    474       1.1  augustss 			}
    475       1.1  augustss 		}
    476      1.22      kent 		hw = *p;
    477      1.22      kent 		fil = mode == AUMODE_PLAY ? pfil : rfil;
    478       1.1  augustss 
    479       1.1  augustss 		switch (p->encoding) {
    480       1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    481       1.1  augustss 			break;
    482       1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    483       1.1  augustss 			break;
    484       1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    485       1.1  augustss 			break;
    486       1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    487       1.1  augustss 			break;
    488       1.1  augustss 		case AUDIO_ENCODING_ULAW:
    489      1.22      kent 			hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
    490      1.22      kent 			fil->append(fil, mode == AUMODE_PLAY ? mulaw_to_linear8
    491      1.22      kent 				    :  linear8_to_mulaw, &hw);
    492       1.1  augustss 			break;
    493       1.1  augustss 		case AUDIO_ENCODING_ALAW:
    494      1.22      kent 			hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
    495      1.22      kent 			fil->append(fil, mode == AUMODE_PLAY ? alaw_to_linear8
    496      1.22      kent 				    : linear8_to_alaw, &hw);
    497       1.1  augustss 			break;
    498       1.1  augustss 		default:
    499      1.23      kent 			return EINVAL;
    500       1.1  augustss 		}
    501       1.1  augustss 	}
    502       1.1  augustss 
    503       1.1  augustss 	/* set sample rate */
    504       1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    505       1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    506       1.1  augustss 	return 0;
    507       1.1  augustss }
    508       1.1  augustss 
    509      1.26   thorpej static int
    510      1.23      kent cs4281_halt_output(void *addr)
    511       1.1  augustss {
    512      1.23      kent 	struct cs428x_softc *sc;
    513      1.23      kent 
    514      1.23      kent 	sc = addr;
    515       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    516       1.1  augustss 	sc->sc_prun = 0;
    517       1.1  augustss 	return 0;
    518       1.1  augustss }
    519       1.1  augustss 
    520      1.26   thorpej static int
    521      1.23      kent cs4281_halt_input(void *addr)
    522       1.1  augustss {
    523      1.23      kent 	struct cs428x_softc *sc;
    524       1.1  augustss 
    525      1.23      kent 	sc = addr;
    526       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    527       1.1  augustss 	sc->sc_rrun = 0;
    528       1.1  augustss 	return 0;
    529       1.1  augustss }
    530       1.1  augustss 
    531      1.26   thorpej static int
    532      1.23      kent cs4281_getdev(void *addr, struct audio_device *retp)
    533       1.1  augustss {
    534      1.10    simonb 
    535       1.1  augustss 	*retp = cs4281_device;
    536       1.1  augustss 	return 0;
    537       1.1  augustss }
    538       1.1  augustss 
    539      1.26   thorpej static int
    540      1.23      kent cs4281_trigger_output(void *addr, void *start, void *end, int blksize,
    541      1.23      kent 		      void (*intr)(void *), void *arg,
    542      1.23      kent 		      const audio_params_t *param)
    543       1.1  augustss {
    544      1.23      kent 	struct cs428x_softc *sc;
    545      1.23      kent 	uint32_t fmt;
    546       1.1  augustss 	struct cs428x_dma *p;
    547       1.1  augustss 	int dma_count;
    548       1.1  augustss 
    549      1.23      kent 	sc = addr;
    550      1.23      kent 	fmt = 0;
    551       1.1  augustss #ifdef DIAGNOSTIC
    552       1.1  augustss 	if (sc->sc_prun)
    553       1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    554       1.4     tacha #endif
    555       1.1  augustss 	sc->sc_prun = 1;
    556       1.1  augustss 
    557       1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    558       1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    559       1.1  augustss 	sc->sc_pintr = intr;
    560       1.1  augustss 	sc->sc_parg  = arg;
    561       1.1  augustss 
    562       1.1  augustss 	/* stop playback DMA */
    563       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    564       1.1  augustss 
    565      1.22      kent 	DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
    566      1.22      kent 	       param->precision, param->channels, param->encoding));
    567       1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    568      1.23      kent 		continue;
    569       1.1  augustss 	if (p == NULL) {
    570       1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    571      1.23      kent 		return EINVAL;
    572       1.1  augustss 	}
    573       1.1  augustss 
    574       1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    575       1.1  augustss 	sc->sc_ps = (char *)start;
    576       1.1  augustss 	sc->sc_pe = (char *)end;
    577       1.1  augustss 	sc->sc_pdma = p;
    578       1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    579       1.1  augustss 	sc->sc_pi = 0;
    580       1.1  augustss 	sc->sc_pn = sc->sc_ps;
    581       1.1  augustss 	if (blksize >= sc->dma_size) {
    582       1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    583       1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    584       1.1  augustss 		++sc->sc_pi;
    585       1.1  augustss 	} else {
    586       1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    587       1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    588       1.1  augustss 	}
    589       1.1  augustss 
    590       1.1  augustss 	dma_count = sc->dma_size;
    591      1.22      kent 	if (param->precision != 8)
    592       1.1  augustss 		dma_count /= 2;   /* 16 bit */
    593       1.1  augustss 	if (param->channels > 1)
    594       1.1  augustss 		dma_count /= 2;   /* Stereo */
    595       1.1  augustss 
    596       1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    597       1.1  augustss 		 (int)DMAADDR(p), dma_count));
    598       1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    599       1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    600       1.1  augustss 
    601       1.1  augustss 	/* set playback format */
    602       1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    603      1.22      kent 	if (param->precision == 8)
    604       1.1  augustss 		fmt |= DMRn_SIZE8;
    605       1.1  augustss 	if (param->channels == 1)
    606       1.1  augustss 		fmt |= DMRn_MONO;
    607       1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    608       1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    609       1.1  augustss 		fmt |= DMRn_BEND;
    610       1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    611       1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    612       1.1  augustss 		fmt |= DMRn_USIGN;
    613       1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    614       1.1  augustss 
    615       1.1  augustss 	/* set sample rate */
    616       1.4     tacha 	sc->sc_prate = param->sample_rate;
    617       1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    618       1.1  augustss 
    619       1.1  augustss 	/* start DMA */
    620       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    621       1.1  augustss 	/* Enable interrupts */
    622       1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    623       1.1  augustss 
    624       1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    625       1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    626       1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    627       1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    628       1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    629       1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    630       1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    631       1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    632       1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    633       1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    634       1.1  augustss 
    635       1.1  augustss 	return 0;
    636       1.1  augustss }
    637       1.1  augustss 
    638      1.26   thorpej static int
    639      1.23      kent cs4281_trigger_input(void *addr, void *start, void *end, int blksize,
    640      1.23      kent 		     void (*intr)(void *), void *arg,
    641      1.23      kent 		     const audio_params_t *param)
    642       1.1  augustss {
    643      1.23      kent 	struct cs428x_softc *sc;
    644       1.1  augustss 	struct cs428x_dma *p;
    645      1.23      kent 	uint32_t fmt;
    646       1.1  augustss 	int dma_count;
    647       1.1  augustss 
    648      1.23      kent 	sc = addr;
    649      1.23      kent 	fmt = 0;
    650       1.1  augustss #ifdef DIAGNOSTIC
    651       1.1  augustss 	if (sc->sc_rrun)
    652       1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    653       1.4     tacha #endif
    654       1.1  augustss 	sc->sc_rrun = 1;
    655       1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    656       1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    657       1.1  augustss 	sc->sc_rintr = intr;
    658       1.1  augustss 	sc->sc_rarg  = arg;
    659       1.1  augustss 
    660       1.1  augustss 	/* stop recording DMA */
    661       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    662       1.1  augustss 
    663       1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    664      1.23      kent 		continue;
    665       1.1  augustss 	if (!p) {
    666       1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    667      1.23      kent 		return EINVAL;
    668       1.1  augustss 	}
    669       1.1  augustss 
    670       1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    671       1.1  augustss 	sc->sc_rs = (char *)start;
    672       1.1  augustss 	sc->sc_re = (char *)end;
    673       1.1  augustss 	sc->sc_rdma = p;
    674       1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    675       1.1  augustss 	sc->sc_ri = 0;
    676       1.1  augustss 	sc->sc_rn = sc->sc_rs;
    677       1.1  augustss 
    678       1.1  augustss 	dma_count = sc->dma_size;
    679      1.22      kent 	if (param->precision != 8)
    680       1.1  augustss 		dma_count /= 2;
    681       1.1  augustss 	if (param->channels > 1)
    682       1.1  augustss 		dma_count /= 2;
    683       1.1  augustss 
    684       1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    685       1.1  augustss 		 (int)DMAADDR(p), dma_count));
    686       1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    687       1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    688       1.1  augustss 
    689       1.1  augustss 	/* set recording format */
    690       1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    691      1.22      kent 	if (param->precision == 8)
    692       1.1  augustss 		fmt |= DMRn_SIZE8;
    693       1.1  augustss 	if (param->channels == 1)
    694       1.1  augustss 		fmt |= DMRn_MONO;
    695       1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    696       1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    697       1.1  augustss 		fmt |= DMRn_BEND;
    698       1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    699       1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    700       1.1  augustss 		fmt |= DMRn_USIGN;
    701       1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    702       1.1  augustss 
    703       1.1  augustss 	/* set sample rate */
    704       1.4     tacha 	sc->sc_rrate = param->sample_rate;
    705       1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    706       1.1  augustss 
    707       1.1  augustss 	/* Start DMA */
    708       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    709       1.1  augustss 	/* Enable interrupts */
    710       1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    711       1.1  augustss 
    712       1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    713       1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    714       1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    715       1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    716       1.1  augustss 
    717       1.1  augustss 	return 0;
    718       1.1  augustss }
    719       1.1  augustss 
    720  1.26.2.5      yamt static bool
    721  1.26.2.6      yamt cs4281_suspend(device_t dv PMF_FN_ARGS)
    722       1.3     tacha {
    723  1.26.2.5      yamt 	struct cs428x_softc *sc = device_private(dv);
    724       1.3     tacha 
    725  1.26.2.5      yamt 	/* save current playback status */
    726  1.26.2.5      yamt 	if (sc->sc_prun) {
    727  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dcr0 = BA0READ4(sc, CS4281_DCR0);
    728  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dmr0 = BA0READ4(sc, CS4281_DMR0);
    729  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dbc0 = BA0READ4(sc, CS4281_DBC0);
    730  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dba0 = BA0READ4(sc, CS4281_DBA0);
    731  1.26.2.5      yamt 	}
    732  1.26.2.5      yamt 
    733  1.26.2.5      yamt 	/* save current capture status */
    734  1.26.2.5      yamt 	if (sc->sc_rrun) {
    735  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dcr1 = BA0READ4(sc, CS4281_DCR1);
    736  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dmr1 = BA0READ4(sc, CS4281_DMR1);
    737  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dbc1 = BA0READ4(sc, CS4281_DBC1);
    738  1.26.2.5      yamt 		sc->sc_suspend_state.cs4281.dba1 = BA0READ4(sc, CS4281_DBA1);
    739  1.26.2.5      yamt 	}
    740  1.26.2.5      yamt 	/* Stop DMA */
    741  1.26.2.5      yamt 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    742  1.26.2.5      yamt 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    743       1.4     tacha 
    744  1.26.2.5      yamt 	return true;
    745  1.26.2.5      yamt }
    746  1.26.2.3      yamt 
    747  1.26.2.5      yamt static bool
    748  1.26.2.6      yamt cs4281_resume(device_t dv PMF_FN_ARGS)
    749  1.26.2.5      yamt {
    750  1.26.2.5      yamt 	struct cs428x_softc *sc = device_private(dv);
    751  1.26.2.3      yamt 
    752  1.26.2.5      yamt 	cs4281_init(sc, 0);
    753  1.26.2.5      yamt 	cs4281_reset_codec(sc);
    754  1.26.2.3      yamt 
    755  1.26.2.5      yamt 	/* restore ac97 registers */
    756  1.26.2.5      yamt 	(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    757       1.3     tacha 
    758  1.26.2.5      yamt 	/* restore DMA related status */
    759  1.26.2.5      yamt 	if (sc->sc_prun) {
    760  1.26.2.5      yamt 		cs4281_set_dac_rate(sc, sc->sc_prate);
    761  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DBA0, sc->sc_suspend_state.cs4281.dba0);
    762  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DBC0, sc->sc_suspend_state.cs4281.dbc0);
    763  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DMR0, sc->sc_suspend_state.cs4281.dmr0);
    764  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DCR0, sc->sc_suspend_state.cs4281.dcr0);
    765  1.26.2.5      yamt 	}
    766  1.26.2.5      yamt 	if (sc->sc_rrun) {
    767  1.26.2.5      yamt 		cs4281_set_adc_rate(sc, sc->sc_rrate);
    768  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DBA1, sc->sc_suspend_state.cs4281.dba1);
    769  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DBC1, sc->sc_suspend_state.cs4281.dbc1);
    770  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DMR1, sc->sc_suspend_state.cs4281.dmr1);
    771  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_DCR1, sc->sc_suspend_state.cs4281.dcr1);
    772  1.26.2.5      yamt 	}
    773  1.26.2.5      yamt 	/* enable intterupts */
    774  1.26.2.5      yamt 	if (sc->sc_prun || sc->sc_rrun)
    775  1.26.2.5      yamt 		BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    776       1.4     tacha 
    777  1.26.2.5      yamt 	return true;
    778       1.3     tacha }
    779       1.3     tacha 
    780       1.3     tacha /* control AC97 codec */
    781      1.26   thorpej static int
    782       1.3     tacha cs4281_reset_codec(void *addr)
    783       1.3     tacha {
    784       1.3     tacha 	struct cs428x_softc *sc;
    785      1.23      kent 	uint16_t data;
    786      1.23      kent 	uint32_t dat32;
    787       1.3     tacha 	int n;
    788       1.3     tacha 
    789       1.3     tacha 	sc = addr;
    790       1.3     tacha 
    791      1.10    simonb 	DPRINTFN(3, ("cs4281_reset_codec\n"));
    792       1.3     tacha 
    793       1.3     tacha 	/* Reset codec */
    794       1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    795       1.3     tacha 	delay(50);    /* delay 50us */
    796       1.3     tacha 
    797       1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    798       1.3     tacha 	delay(100);	/* delay 100us */
    799       1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    800       1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    801       1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    802       1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    803       1.3     tacha #endif
    804       1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    805       1.3     tacha 
    806       1.3     tacha 	/* Enable ASYNC generation */
    807       1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    808       1.3     tacha 
    809      1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
    810       1.3     tacha 	n = 0;
    811      1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    812       1.3     tacha 		delay(100);
    813       1.3     tacha 		if (++n > 1000) {
    814       1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    815      1.19      kent 			return ETIMEDOUT;
    816       1.3     tacha 		}
    817       1.3     tacha 	}
    818       1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    819       1.3     tacha 	/* secondary codec ready*/
    820       1.3     tacha 	n = 0;
    821      1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    822       1.3     tacha 		delay(100);
    823       1.3     tacha 		if (++n > 1000)
    824      1.19      kent 			return 0;
    825       1.3     tacha 	}
    826       1.3     tacha #endif
    827       1.3     tacha 	/* Set the serial timing configuration */
    828       1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    829       1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    830      1.23      kent 
    831      1.10    simonb 	/* Wait for codec ready signal */
    832       1.3     tacha 	n = 0;
    833       1.3     tacha 	do {
    834       1.3     tacha 		delay(1000);
    835       1.3     tacha 		if (++n > 1000) {
    836  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
    837  1.26.2.7      yamt 			    "timeout waiting for codec ready\n");
    838      1.19      kent 			return ETIMEDOUT;
    839       1.3     tacha 		}
    840       1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    841       1.3     tacha 	} while (dat32 == 0);
    842       1.3     tacha 
    843       1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    844       1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    845      1.23      kent 
    846      1.10    simonb 	/* Wait until codec calibration is finished. Codec register 26h */
    847       1.3     tacha 	n = 0;
    848       1.3     tacha 	do {
    849       1.3     tacha 		delay(1);
    850       1.3     tacha 		if (++n > 1000) {
    851  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
    852  1.26.2.7      yamt 			    "timeout waiting for codec calibration\n");
    853      1.19      kent 			return ETIMEDOUT;
    854       1.3     tacha 		}
    855       1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    856       1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    857       1.3     tacha 
    858       1.3     tacha 	/* Set the serial timing configuration again */
    859       1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    860       1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    861       1.3     tacha 
    862       1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    863       1.3     tacha 	n = 0;
    864       1.3     tacha 	do {
    865       1.3     tacha 		delay(1000);
    866       1.3     tacha 		if (++n > 1000) {
    867  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev, "timeout waiting for "
    868  1.26.2.7      yamt 			    "sampled input slots as valid\n");
    869      1.19      kent 			return ETIMEDOUT;
    870       1.3     tacha 		}
    871       1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    872       1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    873      1.23      kent 
    874       1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    875       1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    876      1.19      kent 	return 0;
    877       1.3     tacha }
    878       1.3     tacha 
    879       1.3     tacha 
    880       1.3     tacha /* Internal functions */
    881       1.3     tacha 
    882       1.1  augustss /* convert sample rate to register value */
    883      1.26   thorpej static uint8_t
    884      1.23      kent cs4281_sr2regval(int rate)
    885       1.1  augustss {
    886      1.23      kent 	uint8_t retval;
    887       1.1  augustss 
    888       1.1  augustss 	/* We don't have to change here. but anyway ... */
    889       1.1  augustss 	if (rate > 48000)
    890       1.1  augustss 		rate = 48000;
    891       1.1  augustss 	if (rate < 6023)
    892       1.1  augustss 		rate = 6023;
    893       1.1  augustss 
    894       1.1  augustss 	switch (rate) {
    895       1.1  augustss 	case 8000:
    896       1.1  augustss 		retval = 5;
    897       1.1  augustss 		break;
    898       1.1  augustss 	case 11025:
    899       1.1  augustss 		retval = 4;
    900       1.1  augustss 		break;
    901       1.1  augustss 	case 16000:
    902       1.1  augustss 		retval = 3;
    903       1.1  augustss 		break;
    904       1.1  augustss 	case 22050:
    905       1.1  augustss 		retval = 2;
    906       1.1  augustss 		break;
    907       1.1  augustss 	case 44100:
    908       1.1  augustss 		retval = 1;
    909       1.1  augustss 		break;
    910       1.1  augustss 	case 48000:
    911       1.1  augustss 		retval = 0;
    912       1.1  augustss 		break;
    913       1.1  augustss 	default:
    914       1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    915       1.1  augustss 	}
    916       1.1  augustss 	return retval;
    917       1.1  augustss }
    918       1.1  augustss 
    919      1.26   thorpej static void
    920      1.23      kent cs4281_set_adc_rate(struct cs428x_softc *sc, int rate)
    921       1.1  augustss {
    922      1.10    simonb 
    923       1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    924       1.1  augustss }
    925       1.1  augustss 
    926      1.26   thorpej static void
    927      1.23      kent cs4281_set_dac_rate(struct cs428x_softc *sc, int rate)
    928       1.1  augustss {
    929      1.10    simonb 
    930       1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    931       1.1  augustss }
    932       1.1  augustss 
    933      1.26   thorpej static int
    934      1.23      kent cs4281_init(struct cs428x_softc *sc, int init)
    935       1.1  augustss {
    936       1.1  augustss 	int n;
    937      1.23      kent 	uint16_t data;
    938      1.23      kent 	uint32_t dat32;
    939       1.1  augustss 
    940       1.1  augustss 	/* set "Configuration Write Protect" register to
    941       1.1  augustss 	 * 0x4281 to allow to write */
    942       1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    943       1.1  augustss 
    944       1.3     tacha 	/*
    945       1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    946       1.3     tacha 	 * Control" register to release the reset state.
    947       1.3     tacha 	 */
    948       1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    949       1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    950       1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    951       1.3     tacha 	}
    952       1.3     tacha 
    953       1.1  augustss 	/* Start PLL out in known state */
    954       1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    955       1.1  augustss 	/* Start serial ports out in known state */
    956       1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    957      1.23      kent 
    958       1.1  augustss 	/* Reset codec */
    959       1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    960       1.1  augustss 	delay(50);	/* delay 50us */
    961       1.1  augustss 
    962       1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    963       1.1  augustss 	delay(100);	/* delay 100us */
    964       1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    965       1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    966       1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    967       1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    968       1.1  augustss #endif
    969       1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    970       1.1  augustss 
    971       1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
    972       1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
    973       1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    974       1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
    975       1.1  augustss 
    976       1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
    977       1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
    978       1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
    979       1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
    980       1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
    981       1.1  augustss 		  SSPM_JSEN |		/* Joystick */
    982       1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
    983       1.1  augustss 		  SSPM_FMEN		/* FM */
    984       1.1  augustss 		  );
    985       1.1  augustss 
    986       1.1  augustss 	/* Wait for clock stabilization */
    987       1.1  augustss 	n = 0;
    988       1.1  augustss #if 1
    989       1.1  augustss 	/* what document says */
    990      1.10    simonb 	while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
    991      1.10    simonb 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
    992       1.1  augustss 		delay(100);
    993      1.10    simonb 		if (++n > 1000) {
    994  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
    995  1.26.2.7      yamt 			    "timeout waiting for clock stabilization\n");
    996       1.1  augustss 			return -1;
    997      1.10    simonb 		}
    998       1.1  augustss 	}
    999       1.1  augustss #else
   1000       1.1  augustss 	/* Cirrus driver for Linux does */
   1001      1.10    simonb 	while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
   1002       1.1  augustss 		delay(1000);
   1003      1.10    simonb 		if (++n > 1000) {
   1004  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
   1005  1.26.2.7      yamt 			    "timeout waiting for clock stabilization\n");
   1006       1.1  augustss 			return -1;
   1007      1.10    simonb 		}
   1008       1.1  augustss 	}
   1009       1.1  augustss #endif
   1010       1.1  augustss 
   1011       1.1  augustss 	/* Enable ASYNC generation */
   1012       1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1013       1.1  augustss 
   1014      1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
   1015       1.1  augustss 	n = 0;
   1016      1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1017       1.1  augustss 		delay(100);
   1018      1.10    simonb 		if (++n > 1000) {
   1019  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
   1020  1.26.2.7      yamt 			    "timeout waiting for codec ready\n");
   1021       1.1  augustss 			return -1;
   1022      1.10    simonb 		}
   1023       1.1  augustss 	}
   1024       1.1  augustss 
   1025       1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1026       1.1  augustss 	/* secondary codec ready*/
   1027       1.1  augustss 	n = 0;
   1028      1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1029       1.1  augustss 		delay(100);
   1030      1.10    simonb 		if (++n > 1000) {
   1031  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
   1032  1.26.2.7      yamt 			    "timeout waiting for secondary codec ready\n");
   1033       1.1  augustss 			return -1;
   1034      1.10    simonb 		}
   1035       1.1  augustss 	}
   1036       1.1  augustss #endif
   1037       1.1  augustss 
   1038       1.1  augustss 	/* Set the serial timing configuration */
   1039       1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1040       1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1041      1.23      kent 
   1042      1.10    simonb 	/* Wait for codec ready signal */
   1043       1.1  augustss 	n = 0;
   1044       1.1  augustss 	do {
   1045       1.1  augustss 		delay(1000);
   1046       1.1  augustss 		if (++n > 1000) {
   1047  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
   1048  1.26.2.7      yamt 			    "timeout waiting for codec ready\n");
   1049       1.1  augustss 			return -1;
   1050       1.1  augustss 		}
   1051       1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1052       1.1  augustss 	} while (dat32 == 0);
   1053       1.1  augustss 
   1054       1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1055       1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1056      1.23      kent 
   1057      1.10    simonb 	/* Wait until codec calibration is finished. codec register 26h */
   1058       1.1  augustss 	n = 0;
   1059       1.1  augustss 	do {
   1060       1.1  augustss 		delay(1);
   1061       1.1  augustss 		if (++n > 1000) {
   1062  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev,
   1063  1.26.2.7      yamt 			    "timeout waiting for codec calibration\n");
   1064       1.1  augustss 			return -1;
   1065       1.1  augustss 		}
   1066       1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1067       1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1068       1.1  augustss 
   1069       1.1  augustss 	/* Set the serial timing configuration again */
   1070       1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1071       1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1072       1.1  augustss 
   1073       1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1074       1.1  augustss 	n = 0;
   1075       1.1  augustss 	do {
   1076       1.1  augustss 		delay(1000);
   1077       1.1  augustss 		if (++n > 1000) {
   1078  1.26.2.7      yamt 			aprint_error_dev(&sc->sc_dev, "timeout waiting for "
   1079  1.26.2.7      yamt 			    "sampled input slots as valid\n");
   1080       1.1  augustss 			return -1;
   1081       1.1  augustss 		}
   1082       1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
   1083       1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1084      1.23      kent 
   1085       1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1086       1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1087      1.23      kent 
   1088       1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
   1089       1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
   1090      1.23      kent 
   1091       1.1  augustss 	/* Power on the DAC */
   1092       1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1093       1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1094       1.1  augustss 
   1095       1.1  augustss 	/* Wait until we sample a DAC ready state.
   1096       1.1  augustss 	 * Not documented, but Linux driver does.
   1097       1.1  augustss 	 */
   1098       1.1  augustss 	for (n = 0; n < 32; ++n) {
   1099       1.1  augustss 		delay(1000);
   1100       1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1101       1.1  augustss 		if (data & 0x02)
   1102       1.1  augustss 			break;
   1103       1.1  augustss 	}
   1104      1.23      kent 
   1105       1.1  augustss 	/* Power on the ADC */
   1106       1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1107       1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1108       1.1  augustss 
   1109       1.1  augustss 	/* Wait until we sample ADC ready state.
   1110       1.1  augustss 	 * Not documented, but Linux driver does.
   1111       1.1  augustss 	 */
   1112       1.1  augustss 	for (n = 0; n < 32; ++n) {
   1113       1.1  augustss 		delay(1000);
   1114       1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1115       1.1  augustss 		if (data & 0x01)
   1116       1.1  augustss 			break;
   1117       1.1  augustss 	}
   1118      1.23      kent 
   1119       1.1  augustss #if 0
   1120       1.1  augustss 	/* Initialize AC-Link features */
   1121       1.1  augustss 	/* variable sample-rate support */
   1122       1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1123       1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1124       1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1125       1.1  augustss 	/* XXX: more... */
   1126      1.23      kent 
   1127       1.1  augustss 	/* Initialize SSCR register features */
   1128       1.1  augustss 	/* XXX: hardware volume setting */
   1129       1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1130       1.1  augustss #endif
   1131       1.1  augustss 
   1132       1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1133      1.24     perry 	/* XXX:
   1134       1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1135       1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1136       1.1  augustss 	 * we can ignore it.*/
   1137       1.1  augustss #if 0
   1138       1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1139       1.1  augustss #endif
   1140       1.1  augustss 
   1141       1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1142       1.1  augustss 	/* Reset FEN bit to setup first */
   1143      1.10    simonb 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
   1144       1.1  augustss 	/*
   1145       1.1  augustss 	 *| RS[4:0]/|        |
   1146       1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1147       1.1  augustss 	 *|---------+--------+--------------------
   1148       1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1149       1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1150       1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1151       1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1152       1.1  augustss 	 *....
   1153       1.1  augustss 	 *  quoted from Table 29(p109)
   1154       1.1  augustss 	 */
   1155       1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1156       1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1157       1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1158       1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1159       1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1160       1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1161       1.1  augustss 
   1162       1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1163       1.1  augustss 	/* Reset FEN bit to setup first */
   1164      1.10    simonb 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
   1165       1.1  augustss 	/*
   1166       1.1  augustss 	 *| RS[4:0]/|
   1167       1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1168       1.1  augustss 	 *|---------+------+-------------------
   1169       1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1170       1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1171       1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1172       1.1  augustss 	 *|   13    |   6  | Mic ADC
   1173       1.1  augustss 	 *....
   1174       1.1  augustss 	 * quoted from Table 30(p109)
   1175       1.1  augustss 	 */
   1176       1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1177       1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1178       1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1179       1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1180       1.1  augustss 
   1181       1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1182       1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1183       1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1184       1.1  augustss 
   1185       1.1  augustss #if 0
   1186       1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1187      1.10    simonb 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
   1188      1.10    simonb 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
   1189       1.1  augustss #endif
   1190       1.1  augustss 
   1191       1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1192       1.1  augustss 	/*| PLSS[4:0]/
   1193       1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1194       1.1  augustss 	 *|-----------+------+----------------
   1195       1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1196       1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1197       1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1198       1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1199       1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1200       1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1201       1.1  augustss 	 *......
   1202       1.1  augustss 	 *
   1203       1.1  augustss 	 *| CLSS[4:0]/
   1204       1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1205       1.1  augustss 	 *|-----------+------+-------+-----------------
   1206       1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1207       1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1208       1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1209       1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1210       1.1  augustss 	 *|.....
   1211       1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1212       1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1213       1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1214       1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1215       1.1  augustss 	 */
   1216       1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1217       1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1218       1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1219       1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1220       1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1221      1.23      kent 
   1222       1.5       wiz 	/* Set interrupt to occurred at Half and Full terminal
   1223       1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1224       1.1  augustss 	 * To keep DMA stop, set MSK.
   1225       1.1  augustss 	 */
   1226       1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1227       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1228       1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1229      1.23      kent 
   1230       1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1231       1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1232       1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1233       1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1234       1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1235       1.1  augustss 
   1236       1.1  augustss 	/* Clear DMA Mask in HIMR */
   1237       1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1238       1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1239       1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1240       1.4     tacha 
   1241       1.4     tacha 	/* set current status */
   1242       1.4     tacha 	if (init != 0) {
   1243       1.4     tacha 		sc->sc_prun = 0;
   1244       1.4     tacha 		sc->sc_rrun = 0;
   1245       1.4     tacha 	}
   1246       1.4     tacha 
   1247       1.4     tacha 	/* setup playback volume */
   1248       1.4     tacha 	BA0WRITE4(sc, CS4281_PPRVC, 7);
   1249       1.4     tacha 	BA0WRITE4(sc, CS4281_PPLVC, 7);
   1250       1.4     tacha 
   1251       1.1  augustss 	return 0;
   1252       1.1  augustss }
   1253