Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.3
      1  1.3     tacha /*	$NetBSD: cs4281.c,v 1.3 2001/02/07 14:41:11 tacha Exp $	*/
      2  1.1  augustss 
      3  1.1  augustss /*
      4  1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5  1.1  augustss  *
      6  1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7  1.1  augustss  * modification, are permitted provided that the following conditions
      8  1.1  augustss  * are met:
      9  1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10  1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11  1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14  1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15  1.1  augustss  *    must display the following acknowledgement:
     16  1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17  1.1  augustss  *	for the NetBSD Project.
     18  1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19  1.1  augustss  *    derived from this software without specific prior written permission
     20  1.1  augustss  *
     21  1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.1  augustss  */
     32  1.1  augustss 
     33  1.1  augustss /*
     34  1.1  augustss  * Cirrus Logic CS4281 driver.
     35  1.1  augustss  * Data sheets can be found
     36  1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37  1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38  1.1  augustss  *
     39  1.1  augustss  * TODO:
     40  1.3     tacha  *   1: midi and FM support
     41  1.3     tacha  *   2: ...
     42  1.1  augustss  *
     43  1.1  augustss  */
     44  1.1  augustss 
     45  1.1  augustss #include <sys/param.h>
     46  1.1  augustss #include <sys/systm.h>
     47  1.1  augustss #include <sys/kernel.h>
     48  1.1  augustss #include <sys/malloc.h>
     49  1.1  augustss #include <sys/fcntl.h>
     50  1.1  augustss #include <sys/device.h>
     51  1.1  augustss #include <sys/types.h>
     52  1.1  augustss #include <sys/systm.h>
     53  1.1  augustss 
     54  1.1  augustss #include <dev/pci/pcidevs.h>
     55  1.1  augustss #include <dev/pci/pcivar.h>
     56  1.1  augustss #include <dev/pci/cs4281reg.h>
     57  1.1  augustss #include <dev/pci/cs428xreg.h>
     58  1.1  augustss 
     59  1.1  augustss #include <sys/audioio.h>
     60  1.1  augustss #include <dev/audio_if.h>
     61  1.1  augustss #include <dev/midi_if.h>
     62  1.1  augustss #include <dev/mulaw.h>
     63  1.1  augustss #include <dev/auconv.h>
     64  1.1  augustss 
     65  1.1  augustss #include <dev/ic/ac97reg.h>
     66  1.1  augustss #include <dev/ic/ac97var.h>
     67  1.1  augustss 
     68  1.1  augustss #include <dev/pci/cs428x.h>
     69  1.1  augustss 
     70  1.1  augustss #include <machine/bus.h>
     71  1.1  augustss 
     72  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     73  1.1  augustss #define MAX_CHANNELS  (4)
     74  1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     75  1.1  augustss #else
     76  1.1  augustss #define MAX_CHANNELS  (2)
     77  1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     78  1.1  augustss #endif
     79  1.1  augustss 
     80  1.1  augustss /* IF functions for audio driver */
     81  1.1  augustss int	cs4281_match(struct device *, struct cfdata *, void *);
     82  1.1  augustss void	cs4281_attach(struct device *, struct device *, void *);
     83  1.1  augustss int	cs4281_intr(void *);
     84  1.1  augustss int	cs4281_query_encoding(void *, struct audio_encoding *);
     85  1.1  augustss int	cs4281_set_params(void *, int, int, struct audio_params *, struct audio_params *);
     86  1.1  augustss int	cs4281_halt_output(void *);
     87  1.1  augustss int	cs4281_halt_input(void *);
     88  1.1  augustss int	cs4281_getdev(void *, struct audio_device *);
     89  1.1  augustss int	cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
     90  1.1  augustss 			      void *, struct audio_params *);
     91  1.1  augustss int	cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
     92  1.1  augustss 			     void *, struct audio_params *);
     93  1.1  augustss 
     94  1.3     tacha void    cs4281_reset_codec(void *);
     95  1.3     tacha 
     96  1.1  augustss /* Internal functions */
     97  1.1  augustss u_int8_t cs4281_sr2regval(int);
     98  1.1  augustss void	 cs4281_set_dac_rate(struct cs428x_softc *, int );
     99  1.1  augustss void	 cs4281_set_adc_rate(struct cs428x_softc *, int );
    100  1.1  augustss int      cs4281_init(struct cs428x_softc *);
    101  1.1  augustss 
    102  1.1  augustss /* Power Management */
    103  1.2  augustss void cs4281_power(int, void *);
    104  1.1  augustss 
    105  1.1  augustss struct audio_hw_if cs4281_hw_if = {
    106  1.3     tacha 	cs428x_open,
    107  1.3     tacha 	cs428x_close,
    108  1.1  augustss 	NULL,
    109  1.1  augustss 	cs4281_query_encoding,
    110  1.1  augustss 	cs4281_set_params,
    111  1.3     tacha 	cs428x_round_blocksize,
    112  1.1  augustss 	NULL,
    113  1.1  augustss 	NULL,
    114  1.1  augustss 	NULL,
    115  1.1  augustss 	NULL,
    116  1.1  augustss 	NULL,
    117  1.1  augustss 	cs4281_halt_output,
    118  1.1  augustss 	cs4281_halt_input,
    119  1.1  augustss 	NULL,
    120  1.1  augustss 	cs4281_getdev,
    121  1.1  augustss 	NULL,
    122  1.3     tacha 	cs428x_mixer_set_port,
    123  1.3     tacha 	cs428x_mixer_get_port,
    124  1.3     tacha 	cs428x_query_devinfo,
    125  1.3     tacha 	cs428x_malloc,
    126  1.3     tacha 	cs428x_free,
    127  1.3     tacha 	cs428x_round_buffersize,
    128  1.3     tacha 	cs428x_mappage,
    129  1.3     tacha 	cs428x_get_props,
    130  1.1  augustss 	cs4281_trigger_output,
    131  1.1  augustss 	cs4281_trigger_input,
    132  1.1  augustss };
    133  1.1  augustss 
    134  1.2  augustss #if NMIDI > 0 && 0
    135  1.1  augustss /* Midi Interface */
    136  1.1  augustss void	cs4281_midi_close(void*);
    137  1.1  augustss void	cs4281_midi_getinfo(void *, struct midi_info *);
    138  1.1  augustss int	cs4281_midi_open(void *, int, void (*)(void *, int),
    139  1.1  augustss 			      void (*)(void *), void *);
    140  1.1  augustss int	cs4281_midi_output(void *, int);
    141  1.1  augustss 
    142  1.1  augustss struct midi_hw_if cs4281_midi_hw_if = {
    143  1.1  augustss 	cs4281_midi_open,
    144  1.1  augustss 	cs4281_midi_close,
    145  1.1  augustss 	cs4281_midi_output,
    146  1.1  augustss 	cs4281_midi_getinfo,
    147  1.1  augustss 	0,
    148  1.1  augustss };
    149  1.1  augustss #endif
    150  1.1  augustss 
    151  1.1  augustss struct cfattach clct_ca = {
    152  1.1  augustss 	sizeof(struct cs428x_softc), cs4281_match, cs4281_attach
    153  1.1  augustss };
    154  1.1  augustss 
    155  1.1  augustss struct audio_device cs4281_device = {
    156  1.1  augustss 	"CS4281",
    157  1.1  augustss 	"",
    158  1.1  augustss 	"cs4281"
    159  1.1  augustss };
    160  1.1  augustss 
    161  1.1  augustss 
    162  1.1  augustss int
    163  1.1  augustss cs4281_match(parent, match, aux)
    164  1.1  augustss 	struct device *parent;
    165  1.1  augustss 	struct cfdata *match;
    166  1.1  augustss 	void *aux;
    167  1.1  augustss {
    168  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    169  1.1  augustss 
    170  1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    171  1.1  augustss 		return 0;
    172  1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    173  1.1  augustss 		return 1;
    174  1.1  augustss 	return 0;
    175  1.1  augustss }
    176  1.1  augustss 
    177  1.1  augustss void
    178  1.1  augustss cs4281_attach(parent, self, aux)
    179  1.1  augustss 	struct device *parent;
    180  1.1  augustss 	struct device *self;
    181  1.1  augustss 	void *aux;
    182  1.1  augustss {
    183  1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)self;
    184  1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    185  1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    186  1.1  augustss 	char const *intrstr;
    187  1.1  augustss 	pci_intr_handle_t ih;
    188  1.3     tacha 	pcireg_t reg;
    189  1.1  augustss 	char devinfo[256];
    190  1.3     tacha 	int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
    191  1.1  augustss 
    192  1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    193  1.1  augustss 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
    194  1.1  augustss 
    195  1.1  augustss 	/* Map I/O register */
    196  1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    197  1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    198  1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    199  1.1  augustss 		printf("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    200  1.1  augustss 		return;
    201  1.1  augustss 	}
    202  1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    203  1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    204  1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    205  1.1  augustss 		printf("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    206  1.1  augustss 		return;
    207  1.1  augustss 	}
    208  1.1  augustss 
    209  1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    210  1.1  augustss 
    211  1.3     tacha 	/*
    212  1.3     tacha 	 * Set Power State D0.
    213  1.3     tacha 	 * Without do this, 0xffffffff is read from all registers after
    214  1.3     tacha 	 * using Windows.
    215  1.3     tacha 	 * On my IBM Thinkpad X20, it is set to D3 after using Windows2000.
    216  1.3     tacha 	 */
    217  1.3     tacha 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    218  1.3     tacha 			       &pci_pwrmgmt_cap_reg, 0)) {
    219  1.3     tacha 
    220  1.3     tacha 		pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
    221  1.3     tacha 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    222  1.3     tacha 				    pci_pwrmgmt_csr_reg);
    223  1.3     tacha 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    224  1.3     tacha 			pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    225  1.3     tacha 				       (reg & ~PCI_PMCSR_STATE_MASK) |
    226  1.3     tacha 				       PCI_PMCSR_STATE_D0);
    227  1.3     tacha 		}
    228  1.3     tacha 	}
    229  1.3     tacha 
    230  1.1  augustss 	/* Enable the device (set bus master flag) */
    231  1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    232  1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    233  1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    234  1.1  augustss 
    235  1.1  augustss #if 0
    236  1.1  augustss 	/* LATENCY_TIMER setting */
    237  1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    238  1.1  augustss 	if ( PCI_LATTIMER(temp1) < 32 ) {
    239  1.1  augustss 		temp1 &= 0xffff00ff;
    240  1.1  augustss 		temp1 |= 0x00002000;
    241  1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    242  1.1  augustss 	}
    243  1.1  augustss #endif
    244  1.1  augustss 
    245  1.1  augustss 	/* Map and establish the interrupt. */
    246  1.1  augustss 	if (pci_intr_map(pa, &ih)) {
    247  1.1  augustss 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    248  1.1  augustss 		return;
    249  1.1  augustss 	}
    250  1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    251  1.1  augustss 
    252  1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
    253  1.1  augustss 	if (sc->sc_ih == NULL) {
    254  1.1  augustss 		printf("%s: couldn't establish interrupt",sc->sc_dev.dv_xname);
    255  1.1  augustss 		if (intrstr != NULL)
    256  1.1  augustss 			printf(" at %s", intrstr);
    257  1.1  augustss 		printf("\n");
    258  1.1  augustss 		return;
    259  1.1  augustss 	}
    260  1.1  augustss 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    261  1.1  augustss 
    262  1.1  augustss 	/*
    263  1.1  augustss 	 * Sound System start-up
    264  1.1  augustss 	 */
    265  1.1  augustss 	if (cs4281_init(sc) != 0)
    266  1.1  augustss 		return;
    267  1.1  augustss 
    268  1.1  augustss 	sc->type = TYPE_CS4281;
    269  1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    270  1.1  augustss 	sc->halt_output = cs4281_halt_output;
    271  1.1  augustss 
    272  1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    273  1.1  augustss 	sc->dma_align    = 0x10;
    274  1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    275  1.1  augustss 
    276  1.1  augustss 	/* AC 97 attachment */
    277  1.1  augustss 	sc->host_if.arg = sc;
    278  1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    279  1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    280  1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    281  1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    282  1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    283  1.1  augustss 		printf("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    284  1.1  augustss 		return;
    285  1.1  augustss 	}
    286  1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    287  1.1  augustss 
    288  1.2  augustss #if NMIDI > 0 && 0
    289  1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    290  1.1  augustss #endif
    291  1.1  augustss 
    292  1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    293  1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
    294  1.1  augustss }
    295  1.1  augustss 
    296  1.1  augustss int
    297  1.1  augustss cs4281_intr(p)
    298  1.1  augustss 	void *p;
    299  1.1  augustss {
    300  1.1  augustss 	struct cs428x_softc *sc = p;
    301  1.1  augustss 	u_int32_t intr, hdsr0, hdsr1;
    302  1.1  augustss 	char *empty_dma;
    303  1.3     tacha 	int handled = 0;
    304  1.1  augustss 
    305  1.1  augustss 	hdsr0 = 0;
    306  1.1  augustss 	hdsr1 = 0;
    307  1.1  augustss 
    308  1.1  augustss 	/* grab interrupt register */
    309  1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    310  1.1  augustss 
    311  1.1  augustss 	DPRINTF(("cs4281_intr:"));
    312  1.1  augustss 	/* not for me */
    313  1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    314  1.1  augustss 		/* clear the interrupt register */
    315  1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    316  1.1  augustss 		return 0;
    317  1.1  augustss 	}
    318  1.1  augustss 
    319  1.1  augustss 	if (intr & HISR_DMA0)
    320  1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    321  1.1  augustss 	if (intr & HISR_DMA1)
    322  1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    323  1.1  augustss 	/* clear the interrupt register */
    324  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    325  1.1  augustss 
    326  1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    327  1.1  augustss 		 intr, hdsr0, hdsr1));
    328  1.1  augustss 
    329  1.1  augustss 	/* Playback Interrupt */
    330  1.1  augustss 	if (intr & HISR_DMA0) {
    331  1.3     tacha 		handled = 1;
    332  1.1  augustss 		DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
    333  1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC0)));
    334  1.1  augustss 		if (sc->sc_pintr) {
    335  1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    336  1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    337  1.1  augustss 		} else {
    338  1.1  augustss 			printf("unexpected play intr\n");
    339  1.1  augustss 		}
    340  1.1  augustss 		/* copy buffer */
    341  1.1  augustss 		++sc->sc_pi;
    342  1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    343  1.1  augustss 		if (sc->sc_pi&1)
    344  1.1  augustss 			empty_dma += sc->hw_blocksize;
    345  1.1  augustss 		memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    346  1.1  augustss 		sc->sc_pn += sc->hw_blocksize;
    347  1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    348  1.1  augustss 			sc->sc_pn = sc->sc_ps;
    349  1.1  augustss 	}
    350  1.1  augustss 	if (intr & HISR_DMA1) {
    351  1.3     tacha 		handled = 1;
    352  1.1  augustss 		/* copy from dma */
    353  1.1  augustss 		DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    354  1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC1)));
    355  1.1  augustss 		++sc->sc_ri;
    356  1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    357  1.1  augustss 		if ((sc->sc_ri & 1) == 0)
    358  1.1  augustss 			empty_dma += sc->hw_blocksize;
    359  1.1  augustss 		memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    360  1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    361  1.1  augustss 			sc->sc_rn = sc->sc_rs;
    362  1.1  augustss 		if (sc->sc_rintr) {
    363  1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    364  1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    365  1.1  augustss 		} else {
    366  1.1  augustss 			printf("unexpected record intr\n");
    367  1.1  augustss 		}
    368  1.1  augustss 	}
    369  1.1  augustss 	DPRINTF(("\n"));
    370  1.3     tacha 
    371  1.3     tacha 	return handled;
    372  1.1  augustss }
    373  1.1  augustss 
    374  1.1  augustss int
    375  1.1  augustss cs4281_query_encoding(addr, fp)
    376  1.1  augustss 	void *addr;
    377  1.1  augustss 	struct audio_encoding *fp;
    378  1.1  augustss {
    379  1.1  augustss 	switch (fp->index) {
    380  1.1  augustss 	case 0:
    381  1.1  augustss 		strcpy(fp->name, AudioEulinear);
    382  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    383  1.1  augustss 		fp->precision = 8;
    384  1.1  augustss 		fp->flags = 0;
    385  1.1  augustss 		break;
    386  1.1  augustss 	case 1:
    387  1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    388  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    389  1.1  augustss 		fp->precision = 8;
    390  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    391  1.1  augustss 		break;
    392  1.1  augustss 	case 2:
    393  1.1  augustss 		strcpy(fp->name, AudioEalaw);
    394  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    395  1.1  augustss 		fp->precision = 8;
    396  1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    397  1.1  augustss 		break;
    398  1.1  augustss 	case 3:
    399  1.1  augustss 		strcpy(fp->name, AudioEslinear);
    400  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    401  1.1  augustss 		fp->precision = 8;
    402  1.1  augustss 		fp->flags = 0;
    403  1.1  augustss 		break;
    404  1.1  augustss 	case 4:
    405  1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    406  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    407  1.1  augustss 		fp->precision = 16;
    408  1.1  augustss 		fp->flags = 0;
    409  1.1  augustss 		break;
    410  1.1  augustss 	case 5:
    411  1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    412  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    413  1.1  augustss 		fp->precision = 16;
    414  1.1  augustss 		fp->flags = 0;
    415  1.1  augustss 		break;
    416  1.1  augustss 	case 6:
    417  1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    418  1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    419  1.1  augustss 		fp->precision = 16;
    420  1.1  augustss 		fp->flags = 0;
    421  1.1  augustss 		break;
    422  1.1  augustss 	case 7:
    423  1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    424  1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    425  1.1  augustss 		fp->precision = 16;
    426  1.1  augustss 		fp->flags = 0;
    427  1.1  augustss 		break;
    428  1.1  augustss 	default:
    429  1.1  augustss 		return EINVAL;
    430  1.1  augustss 	}
    431  1.1  augustss 	return 0;
    432  1.1  augustss }
    433  1.1  augustss 
    434  1.1  augustss int
    435  1.1  augustss cs4281_set_params(addr, setmode, usemode, play, rec)
    436  1.1  augustss 	void *addr;
    437  1.1  augustss 	int setmode, usemode;
    438  1.1  augustss 	struct audio_params *play, *rec;
    439  1.1  augustss {
    440  1.1  augustss 	struct cs428x_softc *sc = addr;
    441  1.1  augustss 	struct audio_params *p;
    442  1.1  augustss 	int mode;
    443  1.1  augustss 
    444  1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    445  1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    446  1.1  augustss 		if ((setmode & mode) == 0)
    447  1.1  augustss 			continue;
    448  1.1  augustss 
    449  1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    450  1.1  augustss 
    451  1.1  augustss 		if (p == play) {
    452  1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
    453  1.1  augustss 				p->sample_rate, p->precision, p->channels));
    454  1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    455  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    456  1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    457  1.1  augustss 				return (EINVAL);
    458  1.1  augustss 			}
    459  1.1  augustss 		} else {
    460  1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
    461  1.1  augustss 				p->sample_rate, p->precision, p->channels));
    462  1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    463  1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    464  1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    465  1.1  augustss 				return (EINVAL);
    466  1.1  augustss 			}
    467  1.1  augustss 		}
    468  1.1  augustss 		p->factor  = 1;
    469  1.1  augustss 		p->sw_code = 0;
    470  1.1  augustss 
    471  1.1  augustss 		switch (p->encoding) {
    472  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    473  1.1  augustss 			break;
    474  1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    475  1.1  augustss 			break;
    476  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    477  1.1  augustss 			break;
    478  1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    479  1.1  augustss 			break;
    480  1.1  augustss 		case AUDIO_ENCODING_ULAW:
    481  1.1  augustss 			if (mode == AUMODE_PLAY) {
    482  1.1  augustss 				p->sw_code = mulaw_to_slinear8;
    483  1.1  augustss 			} else {
    484  1.1  augustss 				p->sw_code = slinear8_to_mulaw;
    485  1.1  augustss 			}
    486  1.1  augustss 			break;
    487  1.1  augustss 		case AUDIO_ENCODING_ALAW:
    488  1.1  augustss 			if (mode == AUMODE_PLAY) {
    489  1.1  augustss 				p->sw_code = alaw_to_slinear8;
    490  1.1  augustss 			} else {
    491  1.1  augustss 				p->sw_code = slinear8_to_alaw;
    492  1.1  augustss 			}
    493  1.1  augustss 			break;
    494  1.1  augustss 		default:
    495  1.1  augustss 			return (EINVAL);
    496  1.1  augustss 		}
    497  1.1  augustss 	}
    498  1.1  augustss 
    499  1.1  augustss 	/* set sample rate */
    500  1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    501  1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    502  1.1  augustss 	return 0;
    503  1.1  augustss }
    504  1.1  augustss 
    505  1.1  augustss int
    506  1.1  augustss cs4281_halt_output(addr)
    507  1.1  augustss 	void *addr;
    508  1.1  augustss {
    509  1.1  augustss 	struct cs428x_softc *sc = addr;
    510  1.1  augustss 
    511  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    512  1.1  augustss #ifdef DIAGNOSTIC
    513  1.1  augustss 	sc->sc_prun = 0;
    514  1.1  augustss #endif
    515  1.1  augustss 	return 0;
    516  1.1  augustss }
    517  1.1  augustss 
    518  1.1  augustss int
    519  1.1  augustss cs4281_halt_input(addr)
    520  1.1  augustss 	void *addr;
    521  1.1  augustss {
    522  1.1  augustss 	struct cs428x_softc *sc = addr;
    523  1.1  augustss 
    524  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    525  1.1  augustss #ifdef DIAGNOSTIC
    526  1.1  augustss 	sc->sc_rrun = 0;
    527  1.1  augustss #endif
    528  1.1  augustss 	return 0;
    529  1.1  augustss }
    530  1.1  augustss 
    531  1.1  augustss int
    532  1.1  augustss cs4281_getdev(addr, retp)
    533  1.1  augustss      void *addr;
    534  1.1  augustss      struct audio_device *retp;
    535  1.1  augustss {
    536  1.1  augustss 	*retp = cs4281_device;
    537  1.1  augustss 	return 0;
    538  1.1  augustss }
    539  1.1  augustss 
    540  1.1  augustss int
    541  1.1  augustss cs4281_trigger_output(addr, start, end, blksize, intr, arg, param)
    542  1.1  augustss 	void *addr;
    543  1.1  augustss 	void *start, *end;
    544  1.1  augustss 	int blksize;
    545  1.1  augustss 	void (*intr) __P((void *));
    546  1.1  augustss 	void *arg;
    547  1.1  augustss 	struct audio_params *param;
    548  1.1  augustss {
    549  1.1  augustss 	struct cs428x_softc *sc = addr;
    550  1.1  augustss 	u_int32_t fmt=0;
    551  1.1  augustss 	struct cs428x_dma *p;
    552  1.1  augustss 	int dma_count;
    553  1.1  augustss 
    554  1.1  augustss #ifdef DIAGNOSTIC
    555  1.1  augustss 	if (sc->sc_prun)
    556  1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    557  1.1  augustss 	sc->sc_prun = 1;
    558  1.1  augustss #endif
    559  1.1  augustss 
    560  1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    561  1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    562  1.1  augustss 	sc->sc_pintr = intr;
    563  1.1  augustss 	sc->sc_parg  = arg;
    564  1.1  augustss 
    565  1.1  augustss 	/* stop playback DMA */
    566  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    567  1.1  augustss 
    568  1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
    569  1.1  augustss 	       param->precision, param->factor, param->channels,
    570  1.1  augustss 	       param->encoding));
    571  1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    572  1.1  augustss 		;
    573  1.1  augustss 	if (p == NULL) {
    574  1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    575  1.1  augustss 		return (EINVAL);
    576  1.1  augustss 	}
    577  1.1  augustss 
    578  1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    579  1.1  augustss 	sc->sc_ps = (char *)start;
    580  1.1  augustss 	sc->sc_pe = (char *)end;
    581  1.1  augustss 	sc->sc_pdma = p;
    582  1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    583  1.1  augustss 	sc->sc_pi = 0;
    584  1.1  augustss 	sc->sc_pn = sc->sc_ps;
    585  1.1  augustss 	if (blksize >= sc->dma_size) {
    586  1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    587  1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    588  1.1  augustss 		++sc->sc_pi;
    589  1.1  augustss 	} else {
    590  1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    591  1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    592  1.1  augustss 	}
    593  1.1  augustss 
    594  1.1  augustss 	dma_count = sc->dma_size;
    595  1.1  augustss 	if (param->precision * param->factor != 8)
    596  1.1  augustss 		dma_count /= 2;   /* 16 bit */
    597  1.1  augustss 	if (param->channels > 1)
    598  1.1  augustss 		dma_count /= 2;   /* Stereo */
    599  1.1  augustss 
    600  1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    601  1.1  augustss 		 (int)DMAADDR(p), dma_count));
    602  1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    603  1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    604  1.1  augustss 
    605  1.1  augustss 	/* set playback format */
    606  1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    607  1.1  augustss 	if (param->precision * param->factor == 8)
    608  1.1  augustss 		fmt |= DMRn_SIZE8;
    609  1.1  augustss 	if (param->channels == 1)
    610  1.1  augustss 		fmt |= DMRn_MONO;
    611  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    612  1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    613  1.1  augustss 		fmt |= DMRn_BEND;
    614  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    615  1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    616  1.1  augustss 		fmt |= DMRn_USIGN;
    617  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    618  1.1  augustss 
    619  1.1  augustss 	/* set sample rate */
    620  1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    621  1.1  augustss 
    622  1.1  augustss 	/* start DMA */
    623  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    624  1.1  augustss 	/* Enable interrupts */
    625  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    626  1.1  augustss 
    627  1.1  augustss #if 1
    628  1.1  augustss 	/* XXX
    629  1.1  augustss 	 * I think these BA0WRITE4 should not be here
    630  1.1  augustss 	 */
    631  1.1  augustss 	BA0WRITE4(sc, CS4281_PPRVC, 7);
    632  1.1  augustss 	BA0WRITE4(sc, CS4281_PPLVC, 7);
    633  1.1  augustss #endif
    634  1.1  augustss 
    635  1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    636  1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    637  1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    638  1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    639  1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    640  1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    641  1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    642  1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    643  1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    644  1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    645  1.1  augustss 
    646  1.1  augustss 	return 0;
    647  1.1  augustss }
    648  1.1  augustss 
    649  1.1  augustss int
    650  1.1  augustss cs4281_trigger_input(addr, start, end, blksize, intr, arg, param)
    651  1.1  augustss 	void *addr;
    652  1.1  augustss 	void *start, *end;
    653  1.1  augustss 	int blksize;
    654  1.1  augustss 	void (*intr) __P((void *));
    655  1.1  augustss 	void *arg;
    656  1.1  augustss 	struct audio_params *param;
    657  1.1  augustss {
    658  1.1  augustss 	struct cs428x_softc *sc = addr;
    659  1.1  augustss 	struct cs428x_dma *p;
    660  1.1  augustss 	u_int32_t fmt=0;
    661  1.1  augustss 	int dma_count;
    662  1.1  augustss 
    663  1.1  augustss 	printf("cs4281_trigger_input: not implemented yet\n");
    664  1.1  augustss #ifdef DIAGNOSTIC
    665  1.1  augustss 	if (sc->sc_rrun)
    666  1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    667  1.1  augustss 	sc->sc_rrun = 1;
    668  1.1  augustss #endif
    669  1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    670  1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    671  1.1  augustss 	sc->sc_rintr = intr;
    672  1.1  augustss 	sc->sc_rarg  = arg;
    673  1.1  augustss 
    674  1.1  augustss 	/* stop recording DMA */
    675  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    676  1.1  augustss 
    677  1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    678  1.1  augustss 		;
    679  1.1  augustss 	if (!p) {
    680  1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    681  1.1  augustss 		return (EINVAL);
    682  1.1  augustss 	}
    683  1.1  augustss 
    684  1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    685  1.1  augustss 	sc->sc_rs = (char *)start;
    686  1.1  augustss 	sc->sc_re = (char *)end;
    687  1.1  augustss 	sc->sc_rdma = p;
    688  1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    689  1.1  augustss 	sc->sc_ri = 0;
    690  1.1  augustss 	sc->sc_rn = sc->sc_rs;
    691  1.1  augustss 
    692  1.1  augustss 	dma_count = sc->dma_size;
    693  1.1  augustss 	if (param->precision * param->factor == 8)
    694  1.1  augustss 		dma_count /= 2;
    695  1.1  augustss 	if (param->channels > 1)
    696  1.1  augustss 		dma_count /= 2;
    697  1.1  augustss 
    698  1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    699  1.1  augustss 		 (int)DMAADDR(p), dma_count));
    700  1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    701  1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    702  1.1  augustss 
    703  1.1  augustss 	/* set recording format */
    704  1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    705  1.1  augustss 	if (param->precision * param->factor == 8)
    706  1.1  augustss 		fmt |= DMRn_SIZE8;
    707  1.1  augustss 	if (param->channels == 1)
    708  1.1  augustss 		fmt |= DMRn_MONO;
    709  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    710  1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    711  1.1  augustss 		fmt |= DMRn_BEND;
    712  1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    713  1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    714  1.1  augustss 		fmt |= DMRn_USIGN;
    715  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    716  1.1  augustss 
    717  1.1  augustss 	/* set sample rate */
    718  1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    719  1.1  augustss 
    720  1.1  augustss 	/* Start DMA */
    721  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    722  1.1  augustss 	/* Enable interrupts */
    723  1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    724  1.1  augustss 
    725  1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    726  1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    727  1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    728  1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    729  1.1  augustss 
    730  1.1  augustss 	return 0;
    731  1.1  augustss }
    732  1.1  augustss 
    733  1.3     tacha /* Power Hook */
    734  1.3     tacha void
    735  1.3     tacha cs4281_power(why, v)
    736  1.3     tacha 	int why;
    737  1.3     tacha 	void *v;
    738  1.3     tacha {
    739  1.3     tacha 	struct cs428x_softc *sc = (struct cs428x_softc *)v;
    740  1.3     tacha 
    741  1.3     tacha 	DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
    742  1.3     tacha 	switch (why) {
    743  1.3     tacha 	case PWR_SUSPEND:
    744  1.3     tacha 	case PWR_STANDBY:
    745  1.3     tacha 		sc->sc_suspend = why;
    746  1.3     tacha 
    747  1.3     tacha 		cs4281_halt_output(sc);
    748  1.3     tacha 		cs4281_halt_input(sc);
    749  1.3     tacha 		/* should I powerdown here ? */
    750  1.3     tacha 		cs428x_write_codec(sc, AC97_REG_POWER, CS4281_POWER_DOWN_ALL);
    751  1.3     tacha 		break;
    752  1.3     tacha 	case PWR_RESUME:
    753  1.3     tacha 		if (sc->sc_suspend == PWR_RESUME) {
    754  1.3     tacha 			printf("cs4281_power: odd, resume without suspend.\n");
    755  1.3     tacha 			sc->sc_suspend = why;
    756  1.3     tacha 			return;
    757  1.3     tacha 		}
    758  1.3     tacha 		sc->sc_suspend = why;
    759  1.3     tacha 		cs4281_init(sc);
    760  1.3     tacha 		cs4281_reset_codec(sc);
    761  1.3     tacha 
    762  1.3     tacha 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    763  1.3     tacha 		break;
    764  1.3     tacha 	case PWR_SOFTSUSPEND:
    765  1.3     tacha 	case PWR_SOFTSTANDBY:
    766  1.3     tacha 	case PWR_SOFTRESUME:
    767  1.3     tacha 		break;
    768  1.3     tacha 	}
    769  1.3     tacha }
    770  1.3     tacha 
    771  1.3     tacha /* control AC97 codec */
    772  1.3     tacha void
    773  1.3     tacha cs4281_reset_codec(void *addr)
    774  1.3     tacha {
    775  1.3     tacha 	struct cs428x_softc *sc;
    776  1.3     tacha 	u_int16_t data;
    777  1.3     tacha 	u_int32_t dat32;
    778  1.3     tacha 	int n;
    779  1.3     tacha 
    780  1.3     tacha 	sc = addr;
    781  1.3     tacha 
    782  1.3     tacha 	DPRINTFN(3,("cs4281_reset_codec\n"));
    783  1.3     tacha 
    784  1.3     tacha 	/* Reset codec */
    785  1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    786  1.3     tacha 	delay(50);    /* delay 50us */
    787  1.3     tacha 
    788  1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    789  1.3     tacha 	delay(100);	/* delay 100us */
    790  1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    791  1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    792  1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    793  1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    794  1.3     tacha #endif
    795  1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    796  1.3     tacha 
    797  1.3     tacha 	/* Enable ASYNC generation */
    798  1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    799  1.3     tacha 
    800  1.3     tacha 	/* Wait for Codec ready. Linux driver wait 50ms here */
    801  1.3     tacha 	n = 0;
    802  1.3     tacha 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    803  1.3     tacha 		delay(100);
    804  1.3     tacha 		if (++n > 1000) {
    805  1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    806  1.3     tacha 			return;
    807  1.3     tacha 		}
    808  1.3     tacha 	}
    809  1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    810  1.3     tacha 	/* secondary codec ready*/
    811  1.3     tacha 	n = 0;
    812  1.3     tacha 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    813  1.3     tacha 		delay(100);
    814  1.3     tacha 		if (++n > 1000)
    815  1.3     tacha 			return;
    816  1.3     tacha 	}
    817  1.3     tacha #endif
    818  1.3     tacha 	/* Set the serial timing configuration */
    819  1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    820  1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    821  1.3     tacha 
    822  1.3     tacha 	/* Wait for Codec ready signal */
    823  1.3     tacha 	n = 0;
    824  1.3     tacha 	do {
    825  1.3     tacha 		delay(1000);
    826  1.3     tacha 		if (++n > 1000) {
    827  1.3     tacha 			printf("%s: Timeout waiting for Codec ready\n",
    828  1.3     tacha 			       sc->sc_dev.dv_xname);
    829  1.3     tacha 			return;
    830  1.3     tacha 		}
    831  1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    832  1.3     tacha 	} while (dat32 == 0);
    833  1.3     tacha 
    834  1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    835  1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    836  1.3     tacha 
    837  1.3     tacha 	/* Wait until Codec Calibration is finished. Codec register 26h */
    838  1.3     tacha 	n = 0;
    839  1.3     tacha 	do {
    840  1.3     tacha 		delay(1);
    841  1.3     tacha 		if (++n > 1000) {
    842  1.3     tacha 			printf("%s: Timeout waiting for Codec calibration\n",
    843  1.3     tacha 			       sc->sc_dev.dv_xname);
    844  1.3     tacha 			return ;
    845  1.3     tacha 		}
    846  1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    847  1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    848  1.3     tacha 
    849  1.3     tacha 	/* Set the serial timing configuration again */
    850  1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    851  1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    852  1.3     tacha 
    853  1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    854  1.3     tacha 	n = 0;
    855  1.3     tacha 	do {
    856  1.3     tacha 		delay(1000);
    857  1.3     tacha 		if (++n > 1000) {
    858  1.3     tacha 			printf("%s: Timeout waiting for sampled input slots as valid\n",
    859  1.3     tacha 			       sc->sc_dev.dv_xname);
    860  1.3     tacha 			return;
    861  1.3     tacha 		}
    862  1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    863  1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    864  1.3     tacha 
    865  1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    866  1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    867  1.3     tacha }
    868  1.3     tacha 
    869  1.3     tacha 
    870  1.3     tacha /* Internal functions */
    871  1.3     tacha 
    872  1.1  augustss /* convert sample rate to register value */
    873  1.1  augustss u_int8_t
    874  1.1  augustss cs4281_sr2regval(rate)
    875  1.1  augustss      int rate;
    876  1.1  augustss {
    877  1.1  augustss 	u_int8_t retval;
    878  1.1  augustss 
    879  1.1  augustss 	/* We don't have to change here. but anyway ... */
    880  1.1  augustss 	if (rate > 48000)
    881  1.1  augustss 		rate = 48000;
    882  1.1  augustss 	if (rate < 6023)
    883  1.1  augustss 		rate = 6023;
    884  1.1  augustss 
    885  1.1  augustss 	switch (rate) {
    886  1.1  augustss 	case 8000:
    887  1.1  augustss 		retval = 5;
    888  1.1  augustss 		break;
    889  1.1  augustss 	case 11025:
    890  1.1  augustss 		retval = 4;
    891  1.1  augustss 		break;
    892  1.1  augustss 	case 16000:
    893  1.1  augustss 		retval = 3;
    894  1.1  augustss 		break;
    895  1.1  augustss 	case 22050:
    896  1.1  augustss 		retval = 2;
    897  1.1  augustss 		break;
    898  1.1  augustss 	case 44100:
    899  1.1  augustss 		retval = 1;
    900  1.1  augustss 		break;
    901  1.1  augustss 	case 48000:
    902  1.1  augustss 		retval = 0;
    903  1.1  augustss 		break;
    904  1.1  augustss 	default:
    905  1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    906  1.1  augustss 	}
    907  1.1  augustss 	return retval;
    908  1.1  augustss }
    909  1.1  augustss 
    910  1.1  augustss void
    911  1.3     tacha cs4281_set_adc_rate(sc, rate)
    912  1.1  augustss 	struct cs428x_softc *sc;
    913  1.1  augustss 	int rate;
    914  1.1  augustss {
    915  1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    916  1.1  augustss }
    917  1.1  augustss 
    918  1.1  augustss void
    919  1.3     tacha cs4281_set_dac_rate(sc, rate)
    920  1.1  augustss 	struct cs428x_softc *sc;
    921  1.1  augustss 	int rate;
    922  1.1  augustss {
    923  1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    924  1.1  augustss }
    925  1.1  augustss 
    926  1.1  augustss int
    927  1.1  augustss cs4281_init(sc)
    928  1.1  augustss      struct cs428x_softc *sc;
    929  1.1  augustss {
    930  1.1  augustss 	int n;
    931  1.1  augustss 	u_int16_t data;
    932  1.1  augustss 	u_int32_t dat32;
    933  1.1  augustss 
    934  1.1  augustss 	/* set "Configuration Write Protect" register to
    935  1.1  augustss 	 * 0x4281 to allow to write */
    936  1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    937  1.1  augustss 
    938  1.3     tacha 	/*
    939  1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    940  1.3     tacha 	 * Control" register to release the reset state.
    941  1.3     tacha 	 */
    942  1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    943  1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    944  1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    945  1.3     tacha 	}
    946  1.3     tacha 
    947  1.1  augustss 	/* Start PLL out in known state */
    948  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    949  1.1  augustss 	/* Start serial ports out in known state */
    950  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    951  1.1  augustss 
    952  1.1  augustss 	/* Reset codec */
    953  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    954  1.1  augustss 	delay(50);	/* delay 50us */
    955  1.1  augustss 
    956  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    957  1.1  augustss 	delay(100);	/* delay 100us */
    958  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    959  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    960  1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    961  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    962  1.1  augustss #endif
    963  1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    964  1.1  augustss 
    965  1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
    966  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
    967  1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    968  1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
    969  1.1  augustss 
    970  1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
    971  1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
    972  1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
    973  1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
    974  1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
    975  1.1  augustss 		  SSPM_JSEN |		/* Joystick */
    976  1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
    977  1.1  augustss 		  SSPM_FMEN		/* FM */
    978  1.1  augustss 		  );
    979  1.1  augustss 
    980  1.1  augustss 	/* Wait for clock stabilization */
    981  1.1  augustss 	n = 0;
    982  1.1  augustss #if 1
    983  1.1  augustss 	/* what document says */
    984  1.1  augustss 	while (  ( BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
    985  1.1  augustss 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON )) {
    986  1.1  augustss 		delay(100);
    987  1.1  augustss 		if ( ++n > 1000 )
    988  1.1  augustss 			return -1;
    989  1.1  augustss 	}
    990  1.1  augustss #else
    991  1.1  augustss 	/* Cirrus driver for Linux does */
    992  1.1  augustss 	while ( !(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
    993  1.1  augustss 		delay(1000);
    994  1.1  augustss 		if ( ++n > 1000 )
    995  1.1  augustss 			return -1;
    996  1.1  augustss 	}
    997  1.1  augustss #endif
    998  1.1  augustss 
    999  1.1  augustss 	/* Enable ASYNC generation */
   1000  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1001  1.1  augustss 
   1002  1.1  augustss 	/* Wait for Codec ready. Linux driver wait 50ms here */
   1003  1.1  augustss 	n = 0;
   1004  1.1  augustss 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1005  1.1  augustss 		delay(100);
   1006  1.1  augustss 		if (++n > 1000)
   1007  1.1  augustss 			return -1;
   1008  1.1  augustss 	}
   1009  1.1  augustss 
   1010  1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1011  1.1  augustss 	/* secondary codec ready*/
   1012  1.1  augustss 	n = 0;
   1013  1.1  augustss 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1014  1.1  augustss 		delay(100);
   1015  1.1  augustss 		if (++n > 1000)
   1016  1.1  augustss 			return -1;
   1017  1.1  augustss 	}
   1018  1.1  augustss #endif
   1019  1.1  augustss 
   1020  1.1  augustss 	/* Set the serial timing configuration */
   1021  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1022  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1023  1.1  augustss 
   1024  1.1  augustss 	/* Wait for Codec ready signal */
   1025  1.1  augustss 	n = 0;
   1026  1.1  augustss 	do {
   1027  1.1  augustss 		delay(1000);
   1028  1.1  augustss 		if (++n > 1000) {
   1029  1.1  augustss 			printf("%s: Timeout waiting for Codec ready\n",
   1030  1.1  augustss 			       sc->sc_dev.dv_xname);
   1031  1.1  augustss 			return -1;
   1032  1.1  augustss 		}
   1033  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1034  1.1  augustss 	} while (dat32 == 0);
   1035  1.1  augustss 
   1036  1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1037  1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1038  1.1  augustss 
   1039  1.1  augustss 	/* Wait until Codec Calibration is finished. Codec register 26h */
   1040  1.1  augustss 	n = 0;
   1041  1.1  augustss 	do {
   1042  1.1  augustss 		delay(1);
   1043  1.1  augustss 		if (++n > 1000) {
   1044  1.1  augustss 			printf("%s: Timeout waiting for Codec calibration\n",
   1045  1.1  augustss 			       sc->sc_dev.dv_xname);
   1046  1.1  augustss 			return -1;
   1047  1.1  augustss 		}
   1048  1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1049  1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1050  1.1  augustss 
   1051  1.1  augustss 	/* Set the serial timing configuration again */
   1052  1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1053  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1054  1.1  augustss 
   1055  1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1056  1.1  augustss 	n = 0;
   1057  1.1  augustss 	do {
   1058  1.1  augustss 		delay(1000);
   1059  1.1  augustss 		if (++n > 1000) {
   1060  1.1  augustss 			printf("%s: Timeout waiting for sampled input slots as valid\n",
   1061  1.1  augustss 			       sc->sc_dev.dv_xname);
   1062  1.1  augustss 			return -1;
   1063  1.1  augustss 		}
   1064  1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
   1065  1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1066  1.1  augustss 
   1067  1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1068  1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1069  1.1  augustss 
   1070  1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
   1071  1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
   1072  1.1  augustss 
   1073  1.1  augustss 	/* Power on the DAC */
   1074  1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1075  1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1076  1.1  augustss 
   1077  1.1  augustss 	/* Wait until we sample a DAC ready state.
   1078  1.1  augustss 	 * Not documented, but Linux driver does.
   1079  1.1  augustss 	 */
   1080  1.1  augustss 	for (n = 0; n < 32; ++n) {
   1081  1.1  augustss 		delay(1000);
   1082  1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1083  1.1  augustss 		if (data & 0x02)
   1084  1.1  augustss 			break;
   1085  1.1  augustss 	}
   1086  1.1  augustss 
   1087  1.1  augustss 	/* Power on the ADC */
   1088  1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1089  1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1090  1.1  augustss 
   1091  1.1  augustss 	/* Wait until we sample ADC ready state.
   1092  1.1  augustss 	 * Not documented, but Linux driver does.
   1093  1.1  augustss 	 */
   1094  1.1  augustss 	for (n = 0; n < 32; ++n) {
   1095  1.1  augustss 		delay(1000);
   1096  1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1097  1.1  augustss 		if (data & 0x01)
   1098  1.1  augustss 			break;
   1099  1.1  augustss 	}
   1100  1.1  augustss 
   1101  1.1  augustss #if 0
   1102  1.1  augustss 	/* Initialize AC-Link features */
   1103  1.1  augustss 	/* variable sample-rate support */
   1104  1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1105  1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1106  1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1107  1.1  augustss 	/* XXX: more... */
   1108  1.1  augustss 
   1109  1.1  augustss 	/* Initialize SSCR register features */
   1110  1.1  augustss 	/* XXX: hardware volume setting */
   1111  1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1112  1.1  augustss #endif
   1113  1.1  augustss 
   1114  1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1115  1.1  augustss 	/* XXX:
   1116  1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1117  1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1118  1.1  augustss 	 * we can ignore it.*/
   1119  1.1  augustss #if 0
   1120  1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1121  1.1  augustss #endif
   1122  1.1  augustss 
   1123  1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1124  1.1  augustss 	/* Reset FEN bit to setup first */
   1125  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc,CS4281_FCR0) & ~FCRn_FEN));
   1126  1.1  augustss 	/*
   1127  1.1  augustss 	 *| RS[4:0]/|        |
   1128  1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1129  1.1  augustss 	 *|---------+--------+--------------------
   1130  1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1131  1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1132  1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1133  1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1134  1.1  augustss 	 *....
   1135  1.1  augustss 	 *  quoted from Table 29(p109)
   1136  1.1  augustss 	 */
   1137  1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1138  1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1139  1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1140  1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1141  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1142  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1143  1.1  augustss 
   1144  1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1145  1.1  augustss 	/* Reset FEN bit to setup first */
   1146  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc,CS4281_FCR1) & ~FCRn_FEN));
   1147  1.1  augustss 	/*
   1148  1.1  augustss 	 *| RS[4:0]/|
   1149  1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1150  1.1  augustss 	 *|---------+------+-------------------
   1151  1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1152  1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1153  1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1154  1.1  augustss 	 *|   13    |   6  | Mic ADC
   1155  1.1  augustss 	 *....
   1156  1.1  augustss 	 * quoted from Table 30(p109)
   1157  1.1  augustss 	 */
   1158  1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1159  1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1160  1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1161  1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1162  1.1  augustss 
   1163  1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1164  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1165  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1166  1.1  augustss 
   1167  1.1  augustss #if 0
   1168  1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1169  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc,CS4281_FCR2) & ~FCRn_FEN));
   1170  1.1  augustss 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc,CS4281_FCR3) & ~FCRn_FEN));
   1171  1.1  augustss #endif
   1172  1.1  augustss 
   1173  1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1174  1.1  augustss 	/*| PLSS[4:0]/
   1175  1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1176  1.1  augustss 	 *|-----------+------+----------------
   1177  1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1178  1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1179  1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1180  1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1181  1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1182  1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1183  1.1  augustss 	 *......
   1184  1.1  augustss 	 *
   1185  1.1  augustss 	 *| CLSS[4:0]/
   1186  1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1187  1.1  augustss 	 *|-----------+------+-------+-----------------
   1188  1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1189  1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1190  1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1191  1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1192  1.1  augustss 	 *|.....
   1193  1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1194  1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1195  1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1196  1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1197  1.1  augustss 	 */
   1198  1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1199  1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1200  1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1201  1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1202  1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1203  1.1  augustss 
   1204  1.1  augustss 	/* Set interrupt to occured at Half and Full terminal
   1205  1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1206  1.1  augustss 	 * To keep DMA stop, set MSK.
   1207  1.1  augustss 	 */
   1208  1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1209  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1210  1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1211  1.1  augustss 
   1212  1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1213  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1214  1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1215  1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1216  1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1217  1.1  augustss 
   1218  1.1  augustss 	/* Clear DMA Mask in HIMR */
   1219  1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1220  1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1221  1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1222  1.1  augustss 	return 0;
   1223  1.1  augustss }
   1224