Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.4.6.2
      1  1.4.6.2      fvdl /*	$NetBSD: cs4281.c,v 1.4.6.2 2001/10/11 00:02:09 fvdl Exp $	*/
      2      1.1  augustss 
      3      1.1  augustss /*
      4      1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5      1.1  augustss  *
      6      1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7      1.1  augustss  * modification, are permitted provided that the following conditions
      8      1.1  augustss  * are met:
      9      1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10      1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11      1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13      1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14      1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15      1.1  augustss  *    must display the following acknowledgement:
     16      1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17      1.1  augustss  *	for the NetBSD Project.
     18      1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19      1.1  augustss  *    derived from this software without specific prior written permission
     20      1.1  augustss  *
     21      1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22      1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23      1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24      1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25      1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26      1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27      1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28      1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29      1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30      1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31      1.1  augustss  */
     32      1.1  augustss 
     33      1.1  augustss /*
     34      1.1  augustss  * Cirrus Logic CS4281 driver.
     35      1.1  augustss  * Data sheets can be found
     36      1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37      1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38      1.1  augustss  *
     39      1.1  augustss  * TODO:
     40      1.3     tacha  *   1: midi and FM support
     41      1.3     tacha  *   2: ...
     42      1.1  augustss  *
     43      1.1  augustss  */
     44      1.1  augustss 
     45      1.1  augustss #include <sys/param.h>
     46      1.1  augustss #include <sys/systm.h>
     47      1.1  augustss #include <sys/kernel.h>
     48      1.1  augustss #include <sys/malloc.h>
     49      1.1  augustss #include <sys/fcntl.h>
     50      1.1  augustss #include <sys/device.h>
     51      1.1  augustss #include <sys/types.h>
     52      1.1  augustss #include <sys/systm.h>
     53      1.1  augustss 
     54      1.1  augustss #include <dev/pci/pcidevs.h>
     55      1.1  augustss #include <dev/pci/pcivar.h>
     56      1.1  augustss #include <dev/pci/cs4281reg.h>
     57      1.1  augustss #include <dev/pci/cs428xreg.h>
     58      1.1  augustss 
     59      1.1  augustss #include <sys/audioio.h>
     60      1.1  augustss #include <dev/audio_if.h>
     61      1.1  augustss #include <dev/midi_if.h>
     62      1.1  augustss #include <dev/mulaw.h>
     63      1.1  augustss #include <dev/auconv.h>
     64      1.1  augustss 
     65      1.1  augustss #include <dev/ic/ac97reg.h>
     66      1.1  augustss #include <dev/ic/ac97var.h>
     67      1.1  augustss 
     68      1.1  augustss #include <dev/pci/cs428x.h>
     69      1.1  augustss 
     70      1.1  augustss #include <machine/bus.h>
     71      1.1  augustss 
     72      1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     73      1.1  augustss #define MAX_CHANNELS  (4)
     74      1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     75      1.1  augustss #else
     76      1.1  augustss #define MAX_CHANNELS  (2)
     77      1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     78      1.1  augustss #endif
     79      1.1  augustss 
     80      1.1  augustss /* IF functions for audio driver */
     81      1.1  augustss int	cs4281_match(struct device *, struct cfdata *, void *);
     82      1.1  augustss void	cs4281_attach(struct device *, struct device *, void *);
     83      1.1  augustss int	cs4281_intr(void *);
     84      1.1  augustss int	cs4281_query_encoding(void *, struct audio_encoding *);
     85      1.1  augustss int	cs4281_set_params(void *, int, int, struct audio_params *, struct audio_params *);
     86      1.1  augustss int	cs4281_halt_output(void *);
     87      1.1  augustss int	cs4281_halt_input(void *);
     88      1.1  augustss int	cs4281_getdev(void *, struct audio_device *);
     89      1.1  augustss int	cs4281_trigger_output(void *, void *, void *, int, void (*)(void *),
     90      1.1  augustss 			      void *, struct audio_params *);
     91      1.1  augustss int	cs4281_trigger_input(void *, void *, void *, int, void (*)(void *),
     92      1.1  augustss 			     void *, struct audio_params *);
     93      1.1  augustss 
     94      1.3     tacha void    cs4281_reset_codec(void *);
     95      1.3     tacha 
     96      1.1  augustss /* Internal functions */
     97      1.1  augustss u_int8_t cs4281_sr2regval(int);
     98      1.4     tacha void	 cs4281_set_dac_rate(struct cs428x_softc *, int);
     99      1.4     tacha void	 cs4281_set_adc_rate(struct cs428x_softc *, int);
    100      1.4     tacha int      cs4281_init(struct cs428x_softc *, int);
    101      1.1  augustss 
    102      1.1  augustss /* Power Management */
    103      1.2  augustss void cs4281_power(int, void *);
    104      1.1  augustss 
    105      1.1  augustss struct audio_hw_if cs4281_hw_if = {
    106      1.3     tacha 	cs428x_open,
    107      1.3     tacha 	cs428x_close,
    108      1.1  augustss 	NULL,
    109      1.1  augustss 	cs4281_query_encoding,
    110      1.1  augustss 	cs4281_set_params,
    111      1.3     tacha 	cs428x_round_blocksize,
    112      1.1  augustss 	NULL,
    113      1.1  augustss 	NULL,
    114      1.1  augustss 	NULL,
    115      1.1  augustss 	NULL,
    116      1.1  augustss 	NULL,
    117      1.1  augustss 	cs4281_halt_output,
    118      1.1  augustss 	cs4281_halt_input,
    119      1.1  augustss 	NULL,
    120      1.1  augustss 	cs4281_getdev,
    121      1.1  augustss 	NULL,
    122      1.3     tacha 	cs428x_mixer_set_port,
    123      1.3     tacha 	cs428x_mixer_get_port,
    124      1.3     tacha 	cs428x_query_devinfo,
    125      1.3     tacha 	cs428x_malloc,
    126      1.3     tacha 	cs428x_free,
    127      1.3     tacha 	cs428x_round_buffersize,
    128      1.3     tacha 	cs428x_mappage,
    129      1.3     tacha 	cs428x_get_props,
    130      1.1  augustss 	cs4281_trigger_output,
    131      1.1  augustss 	cs4281_trigger_input,
    132  1.4.6.2      fvdl 	NULL,
    133      1.1  augustss };
    134      1.1  augustss 
    135      1.2  augustss #if NMIDI > 0 && 0
    136      1.1  augustss /* Midi Interface */
    137      1.1  augustss void	cs4281_midi_close(void*);
    138      1.1  augustss void	cs4281_midi_getinfo(void *, struct midi_info *);
    139      1.1  augustss int	cs4281_midi_open(void *, int, void (*)(void *, int),
    140      1.1  augustss 			      void (*)(void *), void *);
    141      1.1  augustss int	cs4281_midi_output(void *, int);
    142      1.1  augustss 
    143      1.1  augustss struct midi_hw_if cs4281_midi_hw_if = {
    144      1.1  augustss 	cs4281_midi_open,
    145      1.1  augustss 	cs4281_midi_close,
    146      1.1  augustss 	cs4281_midi_output,
    147      1.1  augustss 	cs4281_midi_getinfo,
    148      1.1  augustss 	0,
    149      1.1  augustss };
    150      1.1  augustss #endif
    151      1.1  augustss 
    152      1.1  augustss struct cfattach clct_ca = {
    153      1.1  augustss 	sizeof(struct cs428x_softc), cs4281_match, cs4281_attach
    154      1.1  augustss };
    155      1.1  augustss 
    156      1.1  augustss struct audio_device cs4281_device = {
    157      1.1  augustss 	"CS4281",
    158      1.1  augustss 	"",
    159      1.1  augustss 	"cs4281"
    160      1.1  augustss };
    161      1.1  augustss 
    162      1.1  augustss 
    163      1.1  augustss int
    164      1.1  augustss cs4281_match(parent, match, aux)
    165      1.1  augustss 	struct device *parent;
    166      1.1  augustss 	struct cfdata *match;
    167      1.1  augustss 	void *aux;
    168      1.1  augustss {
    169      1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    170      1.1  augustss 
    171      1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    172      1.1  augustss 		return 0;
    173      1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    174      1.1  augustss 		return 1;
    175      1.1  augustss 	return 0;
    176      1.1  augustss }
    177      1.1  augustss 
    178      1.1  augustss void
    179      1.1  augustss cs4281_attach(parent, self, aux)
    180      1.1  augustss 	struct device *parent;
    181      1.1  augustss 	struct device *self;
    182      1.1  augustss 	void *aux;
    183      1.1  augustss {
    184      1.1  augustss 	struct cs428x_softc *sc = (struct cs428x_softc *)self;
    185      1.1  augustss 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    186      1.1  augustss 	pci_chipset_tag_t pc = pa->pa_pc;
    187      1.1  augustss 	char const *intrstr;
    188      1.1  augustss 	pci_intr_handle_t ih;
    189      1.3     tacha 	pcireg_t reg;
    190      1.1  augustss 	char devinfo[256];
    191      1.3     tacha 	int pci_pwrmgmt_cap_reg, pci_pwrmgmt_csr_reg;
    192      1.1  augustss 
    193      1.1  augustss 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    194      1.1  augustss 	printf(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
    195      1.1  augustss 
    196      1.1  augustss 	/* Map I/O register */
    197      1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    198      1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    199      1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    200      1.1  augustss 		printf("%s: can't map BA0 space\n", sc->sc_dev.dv_xname);
    201      1.1  augustss 		return;
    202      1.1  augustss 	}
    203      1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    204      1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    205      1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    206      1.1  augustss 		printf("%s: can't map BA1 space\n", sc->sc_dev.dv_xname);
    207      1.1  augustss 		return;
    208      1.1  augustss 	}
    209      1.1  augustss 
    210      1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    211      1.1  augustss 
    212      1.3     tacha 	/*
    213      1.3     tacha 	 * Set Power State D0.
    214      1.3     tacha 	 * Without do this, 0xffffffff is read from all registers after
    215      1.3     tacha 	 * using Windows.
    216      1.3     tacha 	 * On my IBM Thinkpad X20, it is set to D3 after using Windows2000.
    217      1.3     tacha 	 */
    218      1.3     tacha 	if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_PWRMGMT,
    219      1.3     tacha 			       &pci_pwrmgmt_cap_reg, 0)) {
    220      1.3     tacha 
    221      1.3     tacha 		pci_pwrmgmt_csr_reg = pci_pwrmgmt_cap_reg + 4;
    222      1.3     tacha 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag,
    223      1.3     tacha 				    pci_pwrmgmt_csr_reg);
    224      1.3     tacha 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
    225      1.3     tacha 			pci_conf_write(pc, pa->pa_tag, pci_pwrmgmt_csr_reg,
    226      1.3     tacha 				       (reg & ~PCI_PMCSR_STATE_MASK) |
    227      1.3     tacha 				       PCI_PMCSR_STATE_D0);
    228      1.3     tacha 		}
    229      1.3     tacha 	}
    230      1.3     tacha 
    231      1.1  augustss 	/* Enable the device (set bus master flag) */
    232      1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    233      1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    234      1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    235      1.1  augustss 
    236      1.1  augustss #if 0
    237      1.1  augustss 	/* LATENCY_TIMER setting */
    238      1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    239      1.1  augustss 	if ( PCI_LATTIMER(temp1) < 32 ) {
    240      1.1  augustss 		temp1 &= 0xffff00ff;
    241      1.1  augustss 		temp1 |= 0x00002000;
    242      1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    243      1.1  augustss 	}
    244      1.1  augustss #endif
    245      1.1  augustss 
    246      1.1  augustss 	/* Map and establish the interrupt. */
    247      1.1  augustss 	if (pci_intr_map(pa, &ih)) {
    248      1.1  augustss 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    249      1.1  augustss 		return;
    250      1.1  augustss 	}
    251      1.1  augustss 	intrstr = pci_intr_string(pc, ih);
    252      1.1  augustss 
    253      1.1  augustss 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_AUDIO, cs4281_intr, sc);
    254      1.1  augustss 	if (sc->sc_ih == NULL) {
    255      1.1  augustss 		printf("%s: couldn't establish interrupt",sc->sc_dev.dv_xname);
    256      1.1  augustss 		if (intrstr != NULL)
    257      1.1  augustss 			printf(" at %s", intrstr);
    258      1.1  augustss 		printf("\n");
    259      1.1  augustss 		return;
    260      1.1  augustss 	}
    261      1.1  augustss 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    262      1.1  augustss 
    263      1.1  augustss 	/*
    264      1.1  augustss 	 * Sound System start-up
    265      1.1  augustss 	 */
    266      1.4     tacha 	if (cs4281_init(sc,1) != 0)
    267      1.1  augustss 		return;
    268      1.1  augustss 
    269      1.1  augustss 	sc->type = TYPE_CS4281;
    270      1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    271      1.1  augustss 	sc->halt_output = cs4281_halt_output;
    272      1.1  augustss 
    273      1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    274      1.1  augustss 	sc->dma_align    = 0x10;
    275      1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    276      1.1  augustss 
    277      1.1  augustss 	/* AC 97 attachment */
    278      1.1  augustss 	sc->host_if.arg = sc;
    279      1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    280      1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    281      1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    282      1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    283      1.1  augustss 	if (ac97_attach(&sc->host_if) != 0) {
    284      1.1  augustss 		printf("%s: ac97_attach failed\n", sc->sc_dev.dv_xname);
    285      1.1  augustss 		return;
    286      1.1  augustss 	}
    287      1.1  augustss 	audio_attach_mi(&cs4281_hw_if, sc, &sc->sc_dev);
    288      1.1  augustss 
    289      1.2  augustss #if NMIDI > 0 && 0
    290      1.1  augustss 	midi_attach_mi(&cs4281_midi_hw_if, sc, &sc->sc_dev);
    291      1.1  augustss #endif
    292      1.1  augustss 
    293      1.1  augustss 	sc->sc_suspend = PWR_RESUME;
    294      1.1  augustss 	sc->sc_powerhook = powerhook_establish(cs4281_power, sc);
    295      1.1  augustss }
    296      1.1  augustss 
    297      1.1  augustss int
    298      1.1  augustss cs4281_intr(p)
    299      1.1  augustss 	void *p;
    300      1.1  augustss {
    301      1.1  augustss 	struct cs428x_softc *sc = p;
    302      1.1  augustss 	u_int32_t intr, hdsr0, hdsr1;
    303      1.1  augustss 	char *empty_dma;
    304      1.3     tacha 	int handled = 0;
    305      1.1  augustss 
    306      1.1  augustss 	hdsr0 = 0;
    307      1.1  augustss 	hdsr1 = 0;
    308      1.1  augustss 
    309      1.1  augustss 	/* grab interrupt register */
    310      1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    311      1.1  augustss 
    312      1.1  augustss 	DPRINTF(("cs4281_intr:"));
    313      1.1  augustss 	/* not for me */
    314      1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    315      1.1  augustss 		/* clear the interrupt register */
    316      1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    317      1.1  augustss 		return 0;
    318      1.1  augustss 	}
    319      1.1  augustss 
    320      1.1  augustss 	if (intr & HISR_DMA0)
    321      1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    322      1.1  augustss 	if (intr & HISR_DMA1)
    323      1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    324      1.1  augustss 	/* clear the interrupt register */
    325      1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    326      1.1  augustss 
    327      1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    328      1.1  augustss 		 intr, hdsr0, hdsr1));
    329      1.1  augustss 
    330      1.1  augustss 	/* Playback Interrupt */
    331      1.1  augustss 	if (intr & HISR_DMA0) {
    332      1.3     tacha 		handled = 1;
    333      1.1  augustss 		DPRINTF((" PB DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA0),
    334      1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC0)));
    335      1.1  augustss 		if (sc->sc_pintr) {
    336      1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    337      1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    338      1.1  augustss 		} else {
    339      1.1  augustss 			printf("unexpected play intr\n");
    340      1.1  augustss 		}
    341      1.1  augustss 		/* copy buffer */
    342      1.1  augustss 		++sc->sc_pi;
    343      1.1  augustss 		empty_dma = sc->sc_pdma->addr;
    344      1.1  augustss 		if (sc->sc_pi&1)
    345      1.1  augustss 			empty_dma += sc->hw_blocksize;
    346      1.1  augustss 		memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    347      1.1  augustss 		sc->sc_pn += sc->hw_blocksize;
    348      1.1  augustss 		if (sc->sc_pn >= sc->sc_pe)
    349      1.1  augustss 			sc->sc_pn = sc->sc_ps;
    350      1.1  augustss 	}
    351      1.1  augustss 	if (intr & HISR_DMA1) {
    352      1.3     tacha 		handled = 1;
    353      1.1  augustss 		/* copy from dma */
    354      1.1  augustss 		DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    355      1.1  augustss 			 (int)BA0READ4(sc, CS4281_DCC1)));
    356      1.1  augustss 		++sc->sc_ri;
    357      1.1  augustss 		empty_dma = sc->sc_rdma->addr;
    358      1.1  augustss 		if ((sc->sc_ri & 1) == 0)
    359      1.1  augustss 			empty_dma += sc->hw_blocksize;
    360      1.1  augustss 		memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    361      1.1  augustss 		if (sc->sc_rn >= sc->sc_re)
    362      1.1  augustss 			sc->sc_rn = sc->sc_rs;
    363      1.1  augustss 		if (sc->sc_rintr) {
    364      1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    365      1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    366      1.1  augustss 		} else {
    367      1.1  augustss 			printf("unexpected record intr\n");
    368      1.1  augustss 		}
    369      1.1  augustss 	}
    370      1.1  augustss 	DPRINTF(("\n"));
    371      1.3     tacha 
    372      1.3     tacha 	return handled;
    373      1.1  augustss }
    374      1.1  augustss 
    375      1.1  augustss int
    376      1.1  augustss cs4281_query_encoding(addr, fp)
    377      1.1  augustss 	void *addr;
    378      1.1  augustss 	struct audio_encoding *fp;
    379      1.1  augustss {
    380      1.1  augustss 	switch (fp->index) {
    381      1.1  augustss 	case 0:
    382      1.1  augustss 		strcpy(fp->name, AudioEulinear);
    383      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR;
    384      1.1  augustss 		fp->precision = 8;
    385      1.1  augustss 		fp->flags = 0;
    386      1.1  augustss 		break;
    387      1.1  augustss 	case 1:
    388      1.1  augustss 		strcpy(fp->name, AudioEmulaw);
    389      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULAW;
    390      1.1  augustss 		fp->precision = 8;
    391      1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    392      1.1  augustss 		break;
    393      1.1  augustss 	case 2:
    394      1.1  augustss 		strcpy(fp->name, AudioEalaw);
    395      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ALAW;
    396      1.1  augustss 		fp->precision = 8;
    397      1.1  augustss 		fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
    398      1.1  augustss 		break;
    399      1.1  augustss 	case 3:
    400      1.1  augustss 		strcpy(fp->name, AudioEslinear);
    401      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR;
    402      1.1  augustss 		fp->precision = 8;
    403      1.1  augustss 		fp->flags = 0;
    404      1.1  augustss 		break;
    405      1.1  augustss 	case 4:
    406      1.1  augustss 		strcpy(fp->name, AudioEslinear_le);
    407      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
    408      1.1  augustss 		fp->precision = 16;
    409      1.1  augustss 		fp->flags = 0;
    410      1.1  augustss 		break;
    411      1.1  augustss 	case 5:
    412      1.1  augustss 		strcpy(fp->name, AudioEulinear_le);
    413      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
    414      1.1  augustss 		fp->precision = 16;
    415      1.1  augustss 		fp->flags = 0;
    416      1.1  augustss 		break;
    417      1.1  augustss 	case 6:
    418      1.1  augustss 		strcpy(fp->name, AudioEslinear_be);
    419      1.1  augustss 		fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
    420      1.1  augustss 		fp->precision = 16;
    421      1.1  augustss 		fp->flags = 0;
    422      1.1  augustss 		break;
    423      1.1  augustss 	case 7:
    424      1.1  augustss 		strcpy(fp->name, AudioEulinear_be);
    425      1.1  augustss 		fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
    426      1.1  augustss 		fp->precision = 16;
    427      1.1  augustss 		fp->flags = 0;
    428      1.1  augustss 		break;
    429      1.1  augustss 	default:
    430      1.1  augustss 		return EINVAL;
    431      1.1  augustss 	}
    432      1.1  augustss 	return 0;
    433      1.1  augustss }
    434      1.1  augustss 
    435      1.1  augustss int
    436      1.1  augustss cs4281_set_params(addr, setmode, usemode, play, rec)
    437      1.1  augustss 	void *addr;
    438      1.1  augustss 	int setmode, usemode;
    439      1.1  augustss 	struct audio_params *play, *rec;
    440      1.1  augustss {
    441      1.1  augustss 	struct cs428x_softc *sc = addr;
    442      1.1  augustss 	struct audio_params *p;
    443      1.1  augustss 	int mode;
    444      1.1  augustss 
    445      1.1  augustss 	for (mode = AUMODE_RECORD; mode != -1;
    446      1.1  augustss 	    mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
    447      1.1  augustss 		if ((setmode & mode) == 0)
    448      1.1  augustss 			continue;
    449      1.1  augustss 
    450      1.1  augustss 		p = mode == AUMODE_PLAY ? play : rec;
    451      1.1  augustss 
    452      1.1  augustss 		if (p == play) {
    453      1.1  augustss 			DPRINTFN(5,("play: sample=%ld precision=%d channels=%d\n",
    454      1.1  augustss 				p->sample_rate, p->precision, p->channels));
    455      1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    456      1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    457      1.1  augustss 			    (p->channels != 1  && p->channels != 2)) {
    458      1.1  augustss 				return (EINVAL);
    459      1.1  augustss 			}
    460      1.1  augustss 		} else {
    461      1.1  augustss 			DPRINTFN(5,("rec: sample=%ld precision=%d channels=%d\n",
    462      1.1  augustss 				p->sample_rate, p->precision, p->channels));
    463      1.1  augustss 			if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
    464      1.1  augustss 			    (p->precision != 8 && p->precision != 16) ||
    465      1.1  augustss 			    (p->channels != 1 && p->channels != 2)) {
    466      1.1  augustss 				return (EINVAL);
    467      1.1  augustss 			}
    468      1.1  augustss 		}
    469      1.1  augustss 		p->factor  = 1;
    470      1.1  augustss 		p->sw_code = 0;
    471      1.1  augustss 
    472      1.1  augustss 		switch (p->encoding) {
    473      1.1  augustss 		case AUDIO_ENCODING_SLINEAR_BE:
    474      1.1  augustss 			break;
    475      1.1  augustss 		case AUDIO_ENCODING_SLINEAR_LE:
    476      1.1  augustss 			break;
    477      1.1  augustss 		case AUDIO_ENCODING_ULINEAR_BE:
    478      1.1  augustss 			break;
    479      1.1  augustss 		case AUDIO_ENCODING_ULINEAR_LE:
    480      1.1  augustss 			break;
    481      1.1  augustss 		case AUDIO_ENCODING_ULAW:
    482      1.1  augustss 			if (mode == AUMODE_PLAY) {
    483      1.1  augustss 				p->sw_code = mulaw_to_slinear8;
    484      1.1  augustss 			} else {
    485      1.1  augustss 				p->sw_code = slinear8_to_mulaw;
    486      1.1  augustss 			}
    487      1.1  augustss 			break;
    488      1.1  augustss 		case AUDIO_ENCODING_ALAW:
    489      1.1  augustss 			if (mode == AUMODE_PLAY) {
    490      1.1  augustss 				p->sw_code = alaw_to_slinear8;
    491      1.1  augustss 			} else {
    492      1.1  augustss 				p->sw_code = slinear8_to_alaw;
    493      1.1  augustss 			}
    494      1.1  augustss 			break;
    495      1.1  augustss 		default:
    496      1.1  augustss 			return (EINVAL);
    497      1.1  augustss 		}
    498      1.1  augustss 	}
    499      1.1  augustss 
    500      1.1  augustss 	/* set sample rate */
    501      1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    502      1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    503      1.1  augustss 	return 0;
    504      1.1  augustss }
    505      1.1  augustss 
    506      1.1  augustss int
    507      1.1  augustss cs4281_halt_output(addr)
    508      1.1  augustss 	void *addr;
    509      1.1  augustss {
    510      1.1  augustss 	struct cs428x_softc *sc = addr;
    511      1.1  augustss 
    512      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    513      1.1  augustss 	sc->sc_prun = 0;
    514      1.1  augustss 	return 0;
    515      1.1  augustss }
    516      1.1  augustss 
    517      1.1  augustss int
    518      1.1  augustss cs4281_halt_input(addr)
    519      1.1  augustss 	void *addr;
    520      1.1  augustss {
    521      1.1  augustss 	struct cs428x_softc *sc = addr;
    522      1.1  augustss 
    523      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    524      1.1  augustss 	sc->sc_rrun = 0;
    525      1.1  augustss 	return 0;
    526      1.1  augustss }
    527      1.1  augustss 
    528      1.1  augustss int
    529      1.1  augustss cs4281_getdev(addr, retp)
    530      1.1  augustss      void *addr;
    531      1.1  augustss      struct audio_device *retp;
    532      1.1  augustss {
    533      1.1  augustss 	*retp = cs4281_device;
    534      1.1  augustss 	return 0;
    535      1.1  augustss }
    536      1.1  augustss 
    537      1.1  augustss int
    538      1.1  augustss cs4281_trigger_output(addr, start, end, blksize, intr, arg, param)
    539      1.1  augustss 	void *addr;
    540      1.1  augustss 	void *start, *end;
    541      1.1  augustss 	int blksize;
    542      1.1  augustss 	void (*intr) __P((void *));
    543      1.1  augustss 	void *arg;
    544      1.1  augustss 	struct audio_params *param;
    545      1.1  augustss {
    546      1.1  augustss 	struct cs428x_softc *sc = addr;
    547      1.1  augustss 	u_int32_t fmt=0;
    548      1.1  augustss 	struct cs428x_dma *p;
    549      1.1  augustss 	int dma_count;
    550      1.1  augustss 
    551      1.1  augustss #ifdef DIAGNOSTIC
    552      1.1  augustss 	if (sc->sc_prun)
    553      1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    554      1.4     tacha #endif
    555      1.1  augustss 	sc->sc_prun = 1;
    556      1.1  augustss 
    557      1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    558      1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    559      1.1  augustss 	sc->sc_pintr = intr;
    560      1.1  augustss 	sc->sc_parg  = arg;
    561      1.1  augustss 
    562      1.1  augustss 	/* stop playback DMA */
    563      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    564      1.1  augustss 
    565      1.1  augustss 	DPRINTF(("param: precision=%d  factor=%d channels=%d encoding=%d\n",
    566      1.1  augustss 	       param->precision, param->factor, param->channels,
    567      1.1  augustss 	       param->encoding));
    568      1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    569      1.1  augustss 		;
    570      1.1  augustss 	if (p == NULL) {
    571      1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    572      1.1  augustss 		return (EINVAL);
    573      1.1  augustss 	}
    574      1.1  augustss 
    575      1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    576      1.1  augustss 	sc->sc_ps = (char *)start;
    577      1.1  augustss 	sc->sc_pe = (char *)end;
    578      1.1  augustss 	sc->sc_pdma = p;
    579      1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    580      1.1  augustss 	sc->sc_pi = 0;
    581      1.1  augustss 	sc->sc_pn = sc->sc_ps;
    582      1.1  augustss 	if (blksize >= sc->dma_size) {
    583      1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    584      1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    585      1.1  augustss 		++sc->sc_pi;
    586      1.1  augustss 	} else {
    587      1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    588      1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    589      1.1  augustss 	}
    590      1.1  augustss 
    591      1.1  augustss 	dma_count = sc->dma_size;
    592      1.1  augustss 	if (param->precision * param->factor != 8)
    593      1.1  augustss 		dma_count /= 2;   /* 16 bit */
    594      1.1  augustss 	if (param->channels > 1)
    595      1.1  augustss 		dma_count /= 2;   /* Stereo */
    596      1.1  augustss 
    597      1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    598      1.1  augustss 		 (int)DMAADDR(p), dma_count));
    599      1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    600      1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    601      1.1  augustss 
    602      1.1  augustss 	/* set playback format */
    603      1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    604      1.1  augustss 	if (param->precision * param->factor == 8)
    605      1.1  augustss 		fmt |= DMRn_SIZE8;
    606      1.1  augustss 	if (param->channels == 1)
    607      1.1  augustss 		fmt |= DMRn_MONO;
    608      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    609      1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    610      1.1  augustss 		fmt |= DMRn_BEND;
    611      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    612      1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    613      1.1  augustss 		fmt |= DMRn_USIGN;
    614      1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    615      1.1  augustss 
    616      1.1  augustss 	/* set sample rate */
    617      1.4     tacha 	sc->sc_prate = param->sample_rate;
    618      1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    619      1.1  augustss 
    620      1.1  augustss 	/* start DMA */
    621      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    622      1.1  augustss 	/* Enable interrupts */
    623      1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    624      1.1  augustss 
    625      1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    626      1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    627      1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    628      1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    629      1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    630      1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    631      1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    632      1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    633      1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    634      1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    635      1.1  augustss 
    636      1.1  augustss 	return 0;
    637      1.1  augustss }
    638      1.1  augustss 
    639      1.1  augustss int
    640      1.1  augustss cs4281_trigger_input(addr, start, end, blksize, intr, arg, param)
    641      1.1  augustss 	void *addr;
    642      1.1  augustss 	void *start, *end;
    643      1.1  augustss 	int blksize;
    644      1.1  augustss 	void (*intr) __P((void *));
    645      1.1  augustss 	void *arg;
    646      1.1  augustss 	struct audio_params *param;
    647      1.1  augustss {
    648      1.1  augustss 	struct cs428x_softc *sc = addr;
    649      1.1  augustss 	struct cs428x_dma *p;
    650      1.1  augustss 	u_int32_t fmt=0;
    651      1.1  augustss 	int dma_count;
    652      1.1  augustss 
    653      1.1  augustss 	printf("cs4281_trigger_input: not implemented yet\n");
    654      1.1  augustss #ifdef DIAGNOSTIC
    655      1.1  augustss 	if (sc->sc_rrun)
    656      1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    657      1.4     tacha #endif
    658      1.1  augustss 	sc->sc_rrun = 1;
    659      1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    660      1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    661      1.1  augustss 	sc->sc_rintr = intr;
    662      1.1  augustss 	sc->sc_rarg  = arg;
    663      1.1  augustss 
    664      1.1  augustss 	/* stop recording DMA */
    665      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    666      1.1  augustss 
    667      1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    668      1.1  augustss 		;
    669      1.1  augustss 	if (!p) {
    670      1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    671      1.1  augustss 		return (EINVAL);
    672      1.1  augustss 	}
    673      1.1  augustss 
    674      1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    675      1.1  augustss 	sc->sc_rs = (char *)start;
    676      1.1  augustss 	sc->sc_re = (char *)end;
    677      1.1  augustss 	sc->sc_rdma = p;
    678      1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    679      1.1  augustss 	sc->sc_ri = 0;
    680      1.1  augustss 	sc->sc_rn = sc->sc_rs;
    681      1.1  augustss 
    682      1.1  augustss 	dma_count = sc->dma_size;
    683      1.1  augustss 	if (param->precision * param->factor == 8)
    684      1.1  augustss 		dma_count /= 2;
    685      1.1  augustss 	if (param->channels > 1)
    686      1.1  augustss 		dma_count /= 2;
    687      1.1  augustss 
    688      1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    689      1.1  augustss 		 (int)DMAADDR(p), dma_count));
    690      1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    691      1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    692      1.1  augustss 
    693      1.1  augustss 	/* set recording format */
    694      1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    695      1.1  augustss 	if (param->precision * param->factor == 8)
    696      1.1  augustss 		fmt |= DMRn_SIZE8;
    697      1.1  augustss 	if (param->channels == 1)
    698      1.1  augustss 		fmt |= DMRn_MONO;
    699      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    700      1.1  augustss 	    param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    701      1.1  augustss 		fmt |= DMRn_BEND;
    702      1.1  augustss 	if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
    703      1.1  augustss 	    param->encoding == AUDIO_ENCODING_ULINEAR_LE)
    704      1.1  augustss 		fmt |= DMRn_USIGN;
    705      1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    706      1.1  augustss 
    707      1.1  augustss 	/* set sample rate */
    708      1.4     tacha 	sc->sc_rrate = param->sample_rate;
    709      1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    710      1.1  augustss 
    711      1.1  augustss 	/* Start DMA */
    712      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    713      1.1  augustss 	/* Enable interrupts */
    714      1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    715      1.1  augustss 
    716      1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    717      1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    718      1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    719      1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    720      1.1  augustss 
    721      1.1  augustss 	return 0;
    722      1.1  augustss }
    723      1.1  augustss 
    724      1.3     tacha /* Power Hook */
    725      1.3     tacha void
    726      1.3     tacha cs4281_power(why, v)
    727      1.3     tacha 	int why;
    728      1.3     tacha 	void *v;
    729      1.3     tacha {
    730      1.3     tacha 	struct cs428x_softc *sc = (struct cs428x_softc *)v;
    731      1.4     tacha 	static u_int32_t dba0 = 0, dbc0 = 0, dmr0 = 0, dcr0 = 0;
    732      1.4     tacha 	static u_int32_t dba1 = 0, dbc1 = 0, dmr1 = 0, dcr1 = 0;
    733      1.3     tacha 
    734      1.3     tacha 	DPRINTF(("%s: cs4281_power why=%d\n", sc->sc_dev.dv_xname, why));
    735      1.3     tacha 	switch (why) {
    736      1.3     tacha 	case PWR_SUSPEND:
    737      1.3     tacha 	case PWR_STANDBY:
    738      1.3     tacha 		sc->sc_suspend = why;
    739      1.3     tacha 
    740      1.4     tacha 		/* save current playback status */
    741      1.4     tacha 		if (sc->sc_prun) {
    742      1.4     tacha 			dcr0 = BA0READ4(sc, CS4281_DCR0);
    743      1.4     tacha 			dmr0 = BA0READ4(sc, CS4281_DMR0);
    744      1.4     tacha 			dbc0 = BA0READ4(sc, CS4281_DBC0);
    745      1.4     tacha 			dba0 = BA0READ4(sc, CS4281_DBA0);
    746      1.4     tacha 		}
    747      1.4     tacha 
    748      1.4     tacha 		/* save current capture status */
    749      1.4     tacha 		if (sc->sc_rrun) {
    750      1.4     tacha 			dcr1 = BA0READ4(sc, CS4281_DCR1);
    751      1.4     tacha 			dmr1 = BA0READ4(sc, CS4281_DMR1);
    752      1.4     tacha 			dbc1 = BA0READ4(sc, CS4281_DBC1);
    753      1.4     tacha 			dba1 = BA0READ4(sc, CS4281_DBA1);
    754      1.4     tacha 		}
    755      1.4     tacha 		/* Stop DMA */
    756      1.4     tacha 		BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    757      1.4     tacha 		BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    758      1.3     tacha 		break;
    759      1.3     tacha 	case PWR_RESUME:
    760      1.3     tacha 		if (sc->sc_suspend == PWR_RESUME) {
    761      1.3     tacha 			printf("cs4281_power: odd, resume without suspend.\n");
    762      1.3     tacha 			sc->sc_suspend = why;
    763      1.3     tacha 			return;
    764      1.3     tacha 		}
    765      1.3     tacha 		sc->sc_suspend = why;
    766      1.4     tacha 		cs4281_init(sc,0);
    767      1.3     tacha 		cs4281_reset_codec(sc);
    768      1.3     tacha 
    769      1.4     tacha 		/* restore ac97 registers */
    770      1.3     tacha 		(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    771      1.4     tacha 
    772      1.4     tacha 		/* restore DMA related status */
    773      1.4     tacha 		if (sc->sc_prun) {
    774      1.4     tacha 			cs4281_set_dac_rate(sc, sc->sc_prate);
    775      1.4     tacha 			BA0WRITE4(sc, CS4281_DBA0, dba0);
    776      1.4     tacha 			BA0WRITE4(sc, CS4281_DBC0, dbc0);
    777      1.4     tacha 			BA0WRITE4(sc, CS4281_DMR0, dmr0);
    778      1.4     tacha 			BA0WRITE4(sc, CS4281_DCR0, dcr0);
    779      1.4     tacha 		}
    780      1.4     tacha 		if (sc->sc_rrun) {
    781      1.4     tacha 			cs4281_set_adc_rate(sc, sc->sc_rrate);
    782      1.4     tacha 			BA0WRITE4(sc, CS4281_DBA1, dba1);
    783      1.4     tacha 			BA0WRITE4(sc, CS4281_DBC1, dbc1);
    784      1.4     tacha 			BA0WRITE4(sc, CS4281_DMR1, dmr1);
    785      1.4     tacha 			BA0WRITE4(sc, CS4281_DCR1, dcr1);
    786      1.4     tacha 		}
    787      1.4     tacha 		/* enable intterupts */
    788      1.4     tacha 		if (sc->sc_prun || sc->sc_rrun)
    789      1.4     tacha 			BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    790      1.3     tacha 		break;
    791      1.3     tacha 	case PWR_SOFTSUSPEND:
    792      1.3     tacha 	case PWR_SOFTSTANDBY:
    793      1.3     tacha 	case PWR_SOFTRESUME:
    794      1.3     tacha 		break;
    795      1.3     tacha 	}
    796      1.3     tacha }
    797      1.3     tacha 
    798      1.3     tacha /* control AC97 codec */
    799      1.3     tacha void
    800      1.3     tacha cs4281_reset_codec(void *addr)
    801      1.3     tacha {
    802      1.3     tacha 	struct cs428x_softc *sc;
    803      1.3     tacha 	u_int16_t data;
    804      1.3     tacha 	u_int32_t dat32;
    805      1.3     tacha 	int n;
    806      1.3     tacha 
    807      1.3     tacha 	sc = addr;
    808      1.3     tacha 
    809      1.3     tacha 	DPRINTFN(3,("cs4281_reset_codec\n"));
    810      1.3     tacha 
    811      1.3     tacha 	/* Reset codec */
    812      1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    813      1.3     tacha 	delay(50);    /* delay 50us */
    814      1.3     tacha 
    815      1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    816      1.3     tacha 	delay(100);	/* delay 100us */
    817      1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    818      1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    819      1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    820      1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    821      1.3     tacha #endif
    822      1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    823      1.3     tacha 
    824      1.3     tacha 	/* Enable ASYNC generation */
    825      1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    826      1.3     tacha 
    827      1.3     tacha 	/* Wait for Codec ready. Linux driver wait 50ms here */
    828      1.3     tacha 	n = 0;
    829      1.3     tacha 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    830      1.3     tacha 		delay(100);
    831      1.3     tacha 		if (++n > 1000) {
    832      1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    833      1.3     tacha 			return;
    834      1.3     tacha 		}
    835      1.3     tacha 	}
    836      1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    837      1.3     tacha 	/* secondary codec ready*/
    838      1.3     tacha 	n = 0;
    839      1.3     tacha 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    840      1.3     tacha 		delay(100);
    841      1.3     tacha 		if (++n > 1000)
    842      1.3     tacha 			return;
    843      1.3     tacha 	}
    844      1.3     tacha #endif
    845      1.3     tacha 	/* Set the serial timing configuration */
    846      1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    847      1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    848      1.3     tacha 
    849      1.3     tacha 	/* Wait for Codec ready signal */
    850      1.3     tacha 	n = 0;
    851      1.3     tacha 	do {
    852      1.3     tacha 		delay(1000);
    853      1.3     tacha 		if (++n > 1000) {
    854      1.3     tacha 			printf("%s: Timeout waiting for Codec ready\n",
    855      1.3     tacha 			       sc->sc_dev.dv_xname);
    856      1.3     tacha 			return;
    857      1.3     tacha 		}
    858      1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    859      1.3     tacha 	} while (dat32 == 0);
    860      1.3     tacha 
    861      1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    862      1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    863      1.3     tacha 
    864      1.3     tacha 	/* Wait until Codec Calibration is finished. Codec register 26h */
    865      1.3     tacha 	n = 0;
    866      1.3     tacha 	do {
    867      1.3     tacha 		delay(1);
    868      1.3     tacha 		if (++n > 1000) {
    869      1.3     tacha 			printf("%s: Timeout waiting for Codec calibration\n",
    870      1.3     tacha 			       sc->sc_dev.dv_xname);
    871      1.3     tacha 			return ;
    872      1.3     tacha 		}
    873      1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    874      1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    875      1.3     tacha 
    876      1.3     tacha 	/* Set the serial timing configuration again */
    877      1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    878      1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    879      1.3     tacha 
    880      1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    881      1.3     tacha 	n = 0;
    882      1.3     tacha 	do {
    883      1.3     tacha 		delay(1000);
    884      1.3     tacha 		if (++n > 1000) {
    885      1.3     tacha 			printf("%s: Timeout waiting for sampled input slots as valid\n",
    886      1.3     tacha 			       sc->sc_dev.dv_xname);
    887      1.3     tacha 			return;
    888      1.3     tacha 		}
    889      1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    890      1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    891      1.3     tacha 
    892      1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    893      1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    894      1.3     tacha }
    895      1.3     tacha 
    896      1.3     tacha 
    897      1.3     tacha /* Internal functions */
    898      1.3     tacha 
    899      1.1  augustss /* convert sample rate to register value */
    900      1.1  augustss u_int8_t
    901      1.1  augustss cs4281_sr2regval(rate)
    902      1.1  augustss      int rate;
    903      1.1  augustss {
    904      1.1  augustss 	u_int8_t retval;
    905      1.1  augustss 
    906      1.1  augustss 	/* We don't have to change here. but anyway ... */
    907      1.1  augustss 	if (rate > 48000)
    908      1.1  augustss 		rate = 48000;
    909      1.1  augustss 	if (rate < 6023)
    910      1.1  augustss 		rate = 6023;
    911      1.1  augustss 
    912      1.1  augustss 	switch (rate) {
    913      1.1  augustss 	case 8000:
    914      1.1  augustss 		retval = 5;
    915      1.1  augustss 		break;
    916      1.1  augustss 	case 11025:
    917      1.1  augustss 		retval = 4;
    918      1.1  augustss 		break;
    919      1.1  augustss 	case 16000:
    920      1.1  augustss 		retval = 3;
    921      1.1  augustss 		break;
    922      1.1  augustss 	case 22050:
    923      1.1  augustss 		retval = 2;
    924      1.1  augustss 		break;
    925      1.1  augustss 	case 44100:
    926      1.1  augustss 		retval = 1;
    927      1.1  augustss 		break;
    928      1.1  augustss 	case 48000:
    929      1.1  augustss 		retval = 0;
    930      1.1  augustss 		break;
    931      1.1  augustss 	default:
    932      1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    933      1.1  augustss 	}
    934      1.1  augustss 	return retval;
    935      1.1  augustss }
    936      1.1  augustss 
    937      1.1  augustss void
    938      1.3     tacha cs4281_set_adc_rate(sc, rate)
    939      1.1  augustss 	struct cs428x_softc *sc;
    940      1.1  augustss 	int rate;
    941      1.1  augustss {
    942      1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    943      1.1  augustss }
    944      1.1  augustss 
    945      1.1  augustss void
    946      1.3     tacha cs4281_set_dac_rate(sc, rate)
    947      1.1  augustss 	struct cs428x_softc *sc;
    948      1.1  augustss 	int rate;
    949      1.1  augustss {
    950      1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    951      1.1  augustss }
    952      1.1  augustss 
    953      1.1  augustss int
    954      1.4     tacha cs4281_init(sc, init)
    955      1.1  augustss      struct cs428x_softc *sc;
    956      1.4     tacha      int init;
    957      1.1  augustss {
    958      1.1  augustss 	int n;
    959      1.1  augustss 	u_int16_t data;
    960      1.1  augustss 	u_int32_t dat32;
    961      1.1  augustss 
    962      1.1  augustss 	/* set "Configuration Write Protect" register to
    963      1.1  augustss 	 * 0x4281 to allow to write */
    964      1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    965      1.1  augustss 
    966      1.3     tacha 	/*
    967      1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    968      1.3     tacha 	 * Control" register to release the reset state.
    969      1.3     tacha 	 */
    970      1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    971      1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    972      1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    973      1.3     tacha 	}
    974      1.3     tacha 
    975      1.1  augustss 	/* Start PLL out in known state */
    976      1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    977      1.1  augustss 	/* Start serial ports out in known state */
    978      1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    979      1.1  augustss 
    980      1.1  augustss 	/* Reset codec */
    981      1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    982      1.1  augustss 	delay(50);	/* delay 50us */
    983      1.1  augustss 
    984      1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    985      1.1  augustss 	delay(100);	/* delay 100us */
    986      1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    987      1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    988      1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    989      1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    990      1.1  augustss #endif
    991      1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    992      1.1  augustss 
    993      1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
    994      1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
    995      1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    996      1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
    997      1.1  augustss 
    998      1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
    999      1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
   1000      1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
   1001      1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
   1002      1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
   1003      1.1  augustss 		  SSPM_JSEN |		/* Joystick */
   1004      1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
   1005      1.1  augustss 		  SSPM_FMEN		/* FM */
   1006      1.1  augustss 		  );
   1007      1.1  augustss 
   1008      1.1  augustss 	/* Wait for clock stabilization */
   1009      1.1  augustss 	n = 0;
   1010      1.1  augustss #if 1
   1011      1.1  augustss 	/* what document says */
   1012      1.1  augustss 	while (  ( BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
   1013      1.1  augustss 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON )) {
   1014      1.1  augustss 		delay(100);
   1015      1.1  augustss 		if ( ++n > 1000 )
   1016      1.1  augustss 			return -1;
   1017      1.1  augustss 	}
   1018      1.1  augustss #else
   1019      1.1  augustss 	/* Cirrus driver for Linux does */
   1020      1.1  augustss 	while ( !(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
   1021      1.1  augustss 		delay(1000);
   1022      1.1  augustss 		if ( ++n > 1000 )
   1023      1.1  augustss 			return -1;
   1024      1.1  augustss 	}
   1025      1.1  augustss #endif
   1026      1.1  augustss 
   1027      1.1  augustss 	/* Enable ASYNC generation */
   1028      1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
   1029      1.1  augustss 
   1030      1.1  augustss 	/* Wait for Codec ready. Linux driver wait 50ms here */
   1031      1.1  augustss 	n = 0;
   1032      1.1  augustss 	while((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
   1033      1.1  augustss 		delay(100);
   1034      1.1  augustss 		if (++n > 1000)
   1035      1.1  augustss 			return -1;
   1036      1.1  augustss 	}
   1037      1.1  augustss 
   1038      1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
   1039      1.1  augustss 	/* secondary codec ready*/
   1040      1.1  augustss 	n = 0;
   1041      1.1  augustss 	while((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
   1042      1.1  augustss 		delay(100);
   1043      1.1  augustss 		if (++n > 1000)
   1044      1.1  augustss 			return -1;
   1045      1.1  augustss 	}
   1046      1.1  augustss #endif
   1047      1.1  augustss 
   1048      1.1  augustss 	/* Set the serial timing configuration */
   1049      1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1050      1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1051      1.1  augustss 
   1052      1.1  augustss 	/* Wait for Codec ready signal */
   1053      1.1  augustss 	n = 0;
   1054      1.1  augustss 	do {
   1055      1.1  augustss 		delay(1000);
   1056      1.1  augustss 		if (++n > 1000) {
   1057      1.1  augustss 			printf("%s: Timeout waiting for Codec ready\n",
   1058      1.1  augustss 			       sc->sc_dev.dv_xname);
   1059      1.1  augustss 			return -1;
   1060      1.1  augustss 		}
   1061      1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
   1062      1.1  augustss 	} while (dat32 == 0);
   1063      1.1  augustss 
   1064      1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
   1065      1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
   1066      1.1  augustss 
   1067      1.1  augustss 	/* Wait until Codec Calibration is finished. Codec register 26h */
   1068      1.1  augustss 	n = 0;
   1069      1.1  augustss 	do {
   1070      1.1  augustss 		delay(1);
   1071      1.1  augustss 		if (++n > 1000) {
   1072      1.1  augustss 			printf("%s: Timeout waiting for Codec calibration\n",
   1073      1.1  augustss 			       sc->sc_dev.dv_xname);
   1074      1.1  augustss 			return -1;
   1075      1.1  augustss 		}
   1076      1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1077      1.1  augustss 	} while ((data & 0x0f) != 0x0f);
   1078      1.1  augustss 
   1079      1.1  augustss 	/* Set the serial timing configuration again */
   1080      1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
   1081      1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
   1082      1.1  augustss 
   1083      1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
   1084      1.1  augustss 	n = 0;
   1085      1.1  augustss 	do {
   1086      1.1  augustss 		delay(1000);
   1087      1.1  augustss 		if (++n > 1000) {
   1088      1.1  augustss 			printf("%s: Timeout waiting for sampled input slots as valid\n",
   1089      1.1  augustss 			       sc->sc_dev.dv_xname);
   1090      1.1  augustss 			return -1;
   1091      1.1  augustss 		}
   1092      1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
   1093      1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
   1094      1.1  augustss 
   1095      1.1  augustss 	/* Start digital data transfer of audio data to the codec */
   1096      1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
   1097      1.1  augustss 
   1098      1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
   1099      1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
   1100      1.1  augustss 
   1101      1.1  augustss 	/* Power on the DAC */
   1102      1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1103      1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1104      1.1  augustss 
   1105      1.1  augustss 	/* Wait until we sample a DAC ready state.
   1106      1.1  augustss 	 * Not documented, but Linux driver does.
   1107      1.1  augustss 	 */
   1108      1.1  augustss 	for (n = 0; n < 32; ++n) {
   1109      1.1  augustss 		delay(1000);
   1110      1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1111      1.1  augustss 		if (data & 0x02)
   1112      1.1  augustss 			break;
   1113      1.1  augustss 	}
   1114      1.1  augustss 
   1115      1.1  augustss 	/* Power on the ADC */
   1116      1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1117      1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1118      1.1  augustss 
   1119      1.1  augustss 	/* Wait until we sample ADC ready state.
   1120      1.1  augustss 	 * Not documented, but Linux driver does.
   1121      1.1  augustss 	 */
   1122      1.1  augustss 	for (n = 0; n < 32; ++n) {
   1123      1.1  augustss 		delay(1000);
   1124      1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1125      1.1  augustss 		if (data & 0x01)
   1126      1.1  augustss 			break;
   1127      1.1  augustss 	}
   1128      1.1  augustss 
   1129      1.1  augustss #if 0
   1130      1.1  augustss 	/* Initialize AC-Link features */
   1131      1.1  augustss 	/* variable sample-rate support */
   1132      1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1133      1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1134      1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1135      1.1  augustss 	/* XXX: more... */
   1136      1.1  augustss 
   1137      1.1  augustss 	/* Initialize SSCR register features */
   1138      1.1  augustss 	/* XXX: hardware volume setting */
   1139      1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1140      1.1  augustss #endif
   1141      1.1  augustss 
   1142      1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1143      1.1  augustss 	/* XXX:
   1144      1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1145      1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1146      1.1  augustss 	 * we can ignore it.*/
   1147      1.1  augustss #if 0
   1148      1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1149      1.1  augustss #endif
   1150      1.1  augustss 
   1151      1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1152      1.1  augustss 	/* Reset FEN bit to setup first */
   1153      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc,CS4281_FCR0) & ~FCRn_FEN));
   1154      1.1  augustss 	/*
   1155      1.1  augustss 	 *| RS[4:0]/|        |
   1156      1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1157      1.1  augustss 	 *|---------+--------+--------------------
   1158      1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1159      1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1160      1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1161      1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1162      1.1  augustss 	 *....
   1163      1.1  augustss 	 *  quoted from Table 29(p109)
   1164      1.1  augustss 	 */
   1165      1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1166      1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1167      1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1168      1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1169      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1170      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1171      1.1  augustss 
   1172      1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1173      1.1  augustss 	/* Reset FEN bit to setup first */
   1174      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc,CS4281_FCR1) & ~FCRn_FEN));
   1175      1.1  augustss 	/*
   1176      1.1  augustss 	 *| RS[4:0]/|
   1177      1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1178      1.1  augustss 	 *|---------+------+-------------------
   1179      1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1180      1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1181      1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1182      1.1  augustss 	 *|   13    |   6  | Mic ADC
   1183      1.1  augustss 	 *....
   1184      1.1  augustss 	 * quoted from Table 30(p109)
   1185      1.1  augustss 	 */
   1186      1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1187      1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1188      1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1189      1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1190      1.1  augustss 
   1191      1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1192      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1193      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1194      1.1  augustss 
   1195      1.1  augustss #if 0
   1196      1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1197      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc,CS4281_FCR2) & ~FCRn_FEN));
   1198      1.1  augustss 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc,CS4281_FCR3) & ~FCRn_FEN));
   1199      1.1  augustss #endif
   1200      1.1  augustss 
   1201      1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1202      1.1  augustss 	/*| PLSS[4:0]/
   1203      1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1204      1.1  augustss 	 *|-----------+------+----------------
   1205      1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1206      1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1207      1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1208      1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1209      1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1210      1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1211      1.1  augustss 	 *......
   1212      1.1  augustss 	 *
   1213      1.1  augustss 	 *| CLSS[4:0]/
   1214      1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1215      1.1  augustss 	 *|-----------+------+-------+-----------------
   1216      1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1217      1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1218      1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1219      1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1220      1.1  augustss 	 *|.....
   1221      1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1222      1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1223      1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1224      1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1225      1.1  augustss 	 */
   1226      1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1227      1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1228      1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1229      1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1230      1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1231      1.1  augustss 
   1232  1.4.6.1      fvdl 	/* Set interrupt to occurred at Half and Full terminal
   1233      1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1234      1.1  augustss 	 * To keep DMA stop, set MSK.
   1235      1.1  augustss 	 */
   1236      1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1237      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1238      1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1239      1.1  augustss 
   1240      1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1241      1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1242      1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1243      1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1244      1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1245      1.1  augustss 
   1246      1.1  augustss 	/* Clear DMA Mask in HIMR */
   1247      1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1248      1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1249      1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1250      1.4     tacha 
   1251      1.4     tacha 	/* set current status */
   1252      1.4     tacha 	if (init != 0) {
   1253      1.4     tacha 		sc->sc_prun = 0;
   1254      1.4     tacha 		sc->sc_rrun = 0;
   1255      1.4     tacha 	}
   1256      1.4     tacha 
   1257      1.4     tacha 	/* setup playback volume */
   1258      1.4     tacha 	BA0WRITE4(sc, CS4281_PPRVC, 7);
   1259      1.4     tacha 	BA0WRITE4(sc, CS4281_PPLVC, 7);
   1260      1.4     tacha 
   1261      1.1  augustss 	return 0;
   1262      1.1  augustss }
   1263