cs4281.c revision 1.49 1 1.49 christos /* $NetBSD: cs4281.c,v 1.49 2013/10/16 18:18:54 christos Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.1 augustss * Copyright (c) 2000 Tatoku Ogaito. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * Redistribution and use in source and binary forms, with or without
7 1.1 augustss * modification, are permitted provided that the following conditions
8 1.1 augustss * are met:
9 1.1 augustss * 1. Redistributions of source code must retain the above copyright
10 1.1 augustss * notice, this list of conditions and the following disclaimer.
11 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 augustss * notice, this list of conditions and the following disclaimer in the
13 1.1 augustss * documentation and/or other materials provided with the distribution.
14 1.1 augustss * 3. All advertising materials mentioning features or use of this software
15 1.1 augustss * must display the following acknowledgement:
16 1.1 augustss * This product includes software developed by Tatoku Ogaito
17 1.1 augustss * for the NetBSD Project.
18 1.1 augustss * 4. The name of the author may not be used to endorse or promote products
19 1.1 augustss * derived from this software without specific prior written permission
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 augustss * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 augustss * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 augustss * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 augustss * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 augustss * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.1 augustss * Cirrus Logic CS4281 driver.
35 1.1 augustss * Data sheets can be found
36 1.1 augustss * http://www.cirrus.com/ftp/pub/4281.pdf
37 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
38 1.1 augustss *
39 1.1 augustss * TODO:
40 1.3 tacha * 1: midi and FM support
41 1.3 tacha * 2: ...
42 1.1 augustss *
43 1.1 augustss */
44 1.7 lukem
45 1.7 lukem #include <sys/cdefs.h>
46 1.49 christos __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.49 2013/10/16 18:18:54 christos Exp $");
47 1.1 augustss
48 1.1 augustss #include <sys/param.h>
49 1.1 augustss #include <sys/systm.h>
50 1.1 augustss #include <sys/kernel.h>
51 1.1 augustss #include <sys/malloc.h>
52 1.1 augustss #include <sys/fcntl.h>
53 1.1 augustss #include <sys/device.h>
54 1.1 augustss #include <sys/systm.h>
55 1.1 augustss
56 1.1 augustss #include <dev/pci/pcidevs.h>
57 1.1 augustss #include <dev/pci/pcivar.h>
58 1.1 augustss #include <dev/pci/cs4281reg.h>
59 1.1 augustss #include <dev/pci/cs428xreg.h>
60 1.1 augustss
61 1.1 augustss #include <sys/audioio.h>
62 1.1 augustss #include <dev/audio_if.h>
63 1.1 augustss #include <dev/midi_if.h>
64 1.1 augustss #include <dev/mulaw.h>
65 1.1 augustss #include <dev/auconv.h>
66 1.1 augustss
67 1.1 augustss #include <dev/ic/ac97reg.h>
68 1.1 augustss #include <dev/ic/ac97var.h>
69 1.1 augustss
70 1.1 augustss #include <dev/pci/cs428x.h>
71 1.1 augustss
72 1.35 ad #include <sys/bus.h>
73 1.1 augustss
74 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
75 1.1 augustss #define MAX_CHANNELS (4)
76 1.1 augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
77 1.1 augustss #else
78 1.1 augustss #define MAX_CHANNELS (2)
79 1.1 augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
80 1.1 augustss #endif
81 1.1 augustss
82 1.1 augustss /* IF functions for audio driver */
83 1.41 cegger static int cs4281_match(device_t, cfdata_t, void *);
84 1.41 cegger static void cs4281_attach(device_t, device_t, void *);
85 1.26 thorpej static int cs4281_intr(void *);
86 1.26 thorpej static int cs4281_query_encoding(void *, struct audio_encoding *);
87 1.26 thorpej static int cs4281_set_params(void *, int, int, audio_params_t *,
88 1.26 thorpej audio_params_t *, stream_filter_list_t *,
89 1.26 thorpej stream_filter_list_t *);
90 1.26 thorpej static int cs4281_halt_output(void *);
91 1.26 thorpej static int cs4281_halt_input(void *);
92 1.26 thorpej static int cs4281_getdev(void *, struct audio_device *);
93 1.26 thorpej static int cs4281_trigger_output(void *, void *, void *, int,
94 1.26 thorpej void (*)(void *), void *,
95 1.26 thorpej const audio_params_t *);
96 1.26 thorpej static int cs4281_trigger_input(void *, void *, void *, int,
97 1.26 thorpej void (*)(void *), void *,
98 1.26 thorpej const audio_params_t *);
99 1.1 augustss
100 1.26 thorpej static int cs4281_reset_codec(void *);
101 1.3 tacha
102 1.1 augustss /* Internal functions */
103 1.26 thorpej static uint8_t cs4281_sr2regval(int);
104 1.26 thorpej static void cs4281_set_dac_rate(struct cs428x_softc *, int);
105 1.26 thorpej static void cs4281_set_adc_rate(struct cs428x_softc *, int);
106 1.26 thorpej static int cs4281_init(struct cs428x_softc *, int);
107 1.1 augustss
108 1.1 augustss /* Power Management */
109 1.44 dyoung static bool cs4281_suspend(device_t, const pmf_qual_t *);
110 1.44 dyoung static bool cs4281_resume(device_t, const pmf_qual_t *);
111 1.1 augustss
112 1.26 thorpej static const struct audio_hw_if cs4281_hw_if = {
113 1.22 kent NULL, /* open */
114 1.22 kent NULL, /* close */
115 1.1 augustss NULL,
116 1.1 augustss cs4281_query_encoding,
117 1.1 augustss cs4281_set_params,
118 1.3 tacha cs428x_round_blocksize,
119 1.1 augustss NULL,
120 1.1 augustss NULL,
121 1.1 augustss NULL,
122 1.1 augustss NULL,
123 1.1 augustss NULL,
124 1.1 augustss cs4281_halt_output,
125 1.1 augustss cs4281_halt_input,
126 1.1 augustss NULL,
127 1.1 augustss cs4281_getdev,
128 1.1 augustss NULL,
129 1.3 tacha cs428x_mixer_set_port,
130 1.3 tacha cs428x_mixer_get_port,
131 1.3 tacha cs428x_query_devinfo,
132 1.3 tacha cs428x_malloc,
133 1.3 tacha cs428x_free,
134 1.3 tacha cs428x_round_buffersize,
135 1.3 tacha cs428x_mappage,
136 1.3 tacha cs428x_get_props,
137 1.1 augustss cs4281_trigger_output,
138 1.1 augustss cs4281_trigger_input,
139 1.6 augustss NULL,
140 1.45 jmcneill cs428x_get_locks,
141 1.1 augustss };
142 1.1 augustss
143 1.2 augustss #if NMIDI > 0 && 0
144 1.1 augustss /* Midi Interface */
145 1.26 thorpej static void cs4281_midi_close(void*);
146 1.26 thorpej static void cs4281_midi_getinfo(void *, struct midi_info *);
147 1.26 thorpej static int cs4281_midi_open(void *, int, void (*)(void *, int),
148 1.23 kent void (*)(void *), void *);
149 1.26 thorpej static int cs4281_midi_output(void *, int);
150 1.1 augustss
151 1.26 thorpej static const struct midi_hw_if cs4281_midi_hw_if = {
152 1.1 augustss cs4281_midi_open,
153 1.1 augustss cs4281_midi_close,
154 1.1 augustss cs4281_midi_output,
155 1.1 augustss cs4281_midi_getinfo,
156 1.1 augustss 0,
157 1.45 jmcneill cs428x_get_locks,
158 1.1 augustss };
159 1.1 augustss #endif
160 1.1 augustss
161 1.48 chs CFATTACH_DECL_NEW(clct, sizeof(struct cs428x_softc),
162 1.13 thorpej cs4281_match, cs4281_attach, NULL, NULL);
163 1.1 augustss
164 1.26 thorpej static struct audio_device cs4281_device = {
165 1.1 augustss "CS4281",
166 1.1 augustss "",
167 1.1 augustss "cs4281"
168 1.1 augustss };
169 1.1 augustss
170 1.1 augustss
171 1.26 thorpej static int
172 1.41 cegger cs4281_match(device_t parent, cfdata_t match, void *aux)
173 1.1 augustss {
174 1.23 kent struct pci_attach_args *pa;
175 1.23 kent
176 1.23 kent pa = (struct pci_attach_args *)aux;
177 1.1 augustss if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
178 1.1 augustss return 0;
179 1.1 augustss if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
180 1.1 augustss return 1;
181 1.1 augustss return 0;
182 1.1 augustss }
183 1.1 augustss
184 1.26 thorpej static void
185 1.41 cegger cs4281_attach(device_t parent, device_t self, void *aux)
186 1.1 augustss {
187 1.23 kent struct cs428x_softc *sc;
188 1.23 kent struct pci_attach_args *pa;
189 1.23 kent pci_chipset_tag_t pc;
190 1.1 augustss char const *intrstr;
191 1.3 tacha pcireg_t reg;
192 1.29 christos int error;
193 1.1 augustss
194 1.42 cegger sc = device_private(self);
195 1.48 chs sc->sc_dev = self;
196 1.23 kent pa = (struct pci_attach_args *)aux;
197 1.23 kent pc = pa->pa_pc;
198 1.15 thorpej
199 1.47 drochner pci_aprint_devinfo(pa, "Audio controller");
200 1.1 augustss
201 1.34 joerg sc->sc_pc = pa->pa_pc;
202 1.34 joerg sc->sc_pt = pa->pa_tag;
203 1.34 joerg
204 1.1 augustss /* Map I/O register */
205 1.1 augustss if (pci_mapreg_map(pa, PCI_BA0,
206 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
207 1.1 augustss &sc->ba0t, &sc->ba0h, NULL, NULL)) {
208 1.48 chs aprint_error_dev(sc->sc_dev, "can't map BA0 space\n");
209 1.1 augustss return;
210 1.1 augustss }
211 1.1 augustss if (pci_mapreg_map(pa, PCI_BA1,
212 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
213 1.1 augustss &sc->ba1t, &sc->ba1h, NULL, NULL)) {
214 1.48 chs aprint_error_dev(sc->sc_dev, "can't map BA1 space\n");
215 1.1 augustss return;
216 1.1 augustss }
217 1.1 augustss
218 1.1 augustss sc->sc_dmatag = pa->pa_dmat;
219 1.1 augustss
220 1.29 christos /* power up chip */
221 1.38 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
222 1.29 christos pci_activate_null)) && error != EOPNOTSUPP) {
223 1.48 chs aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
224 1.29 christos return;
225 1.3 tacha }
226 1.3 tacha
227 1.1 augustss /* Enable the device (set bus master flag) */
228 1.3 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
229 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
230 1.3 tacha reg | PCI_COMMAND_MASTER_ENABLE);
231 1.1 augustss
232 1.1 augustss #if 0
233 1.1 augustss /* LATENCY_TIMER setting */
234 1.1 augustss temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
235 1.10 simonb if (PCI_LATTIMER(temp1) < 32) {
236 1.1 augustss temp1 &= 0xffff00ff;
237 1.1 augustss temp1 |= 0x00002000;
238 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
239 1.1 augustss }
240 1.1 augustss #endif
241 1.22 kent
242 1.1 augustss /* Map and establish the interrupt. */
243 1.34 joerg if (pci_intr_map(pa, &sc->intrh)) {
244 1.48 chs aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
245 1.1 augustss return;
246 1.1 augustss }
247 1.34 joerg intrstr = pci_intr_string(pc, sc->intrh);
248 1.1 augustss
249 1.45 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NONE);
250 1.46 mrg mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_AUDIO);
251 1.45 jmcneill
252 1.46 mrg sc->sc_ih = pci_intr_establish(sc->sc_pc, sc->intrh, IPL_AUDIO,
253 1.34 joerg cs4281_intr, sc);
254 1.1 augustss if (sc->sc_ih == NULL) {
255 1.48 chs aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
256 1.1 augustss if (intrstr != NULL)
257 1.39 dyoung aprint_error(" at %s", intrstr);
258 1.39 dyoung aprint_error("\n");
259 1.45 jmcneill mutex_destroy(&sc->sc_lock);
260 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
261 1.1 augustss return;
262 1.1 augustss }
263 1.48 chs aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
264 1.1 augustss
265 1.1 augustss /*
266 1.1 augustss * Sound System start-up
267 1.1 augustss */
268 1.45 jmcneill if (cs4281_init(sc, 1) != 0) {
269 1.45 jmcneill mutex_destroy(&sc->sc_lock);
270 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
271 1.1 augustss return;
272 1.45 jmcneill }
273 1.1 augustss
274 1.1 augustss sc->type = TYPE_CS4281;
275 1.1 augustss sc->halt_input = cs4281_halt_input;
276 1.1 augustss sc->halt_output = cs4281_halt_output;
277 1.1 augustss
278 1.1 augustss sc->dma_size = CS4281_BUFFER_SIZE / MAX_CHANNELS;
279 1.1 augustss sc->dma_align = 0x10;
280 1.1 augustss sc->hw_blocksize = sc->dma_size / 2;
281 1.22 kent
282 1.1 augustss /* AC 97 attachment */
283 1.1 augustss sc->host_if.arg = sc;
284 1.3 tacha sc->host_if.attach = cs428x_attach_codec;
285 1.3 tacha sc->host_if.read = cs428x_read_codec;
286 1.3 tacha sc->host_if.write = cs428x_write_codec;
287 1.1 augustss sc->host_if.reset = cs4281_reset_codec;
288 1.45 jmcneill if (ac97_attach(&sc->host_if, self, &sc->sc_lock) != 0) {
289 1.48 chs aprint_error_dev(sc->sc_dev, "ac97_attach failed\n");
290 1.45 jmcneill mutex_destroy(&sc->sc_lock);
291 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
292 1.1 augustss return;
293 1.1 augustss }
294 1.48 chs audio_attach_mi(&cs4281_hw_if, sc, sc->sc_dev);
295 1.1 augustss
296 1.2 augustss #if NMIDI > 0 && 0
297 1.48 chs midi_attach_mi(&cs4281_midi_hw_if, sc, sc->sc_dev);
298 1.1 augustss #endif
299 1.1 augustss
300 1.36 jmcneill if (!pmf_device_register(self, cs4281_suspend, cs4281_resume))
301 1.36 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
302 1.1 augustss }
303 1.1 augustss
304 1.26 thorpej static int
305 1.23 kent cs4281_intr(void *p)
306 1.1 augustss {
307 1.23 kent struct cs428x_softc *sc;
308 1.23 kent uint32_t intr, hdsr0, hdsr1;
309 1.1 augustss char *empty_dma;
310 1.23 kent int handled;
311 1.1 augustss
312 1.23 kent sc = p;
313 1.23 kent handled = 0;
314 1.1 augustss hdsr0 = 0;
315 1.1 augustss hdsr1 = 0;
316 1.23 kent
317 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
318 1.45 jmcneill
319 1.1 augustss /* grab interrupt register */
320 1.1 augustss intr = BA0READ4(sc, CS4281_HISR);
321 1.1 augustss
322 1.1 augustss DPRINTF(("cs4281_intr:"));
323 1.1 augustss /* not for me */
324 1.1 augustss if ((intr & HISR_INTENA) == 0) {
325 1.1 augustss /* clear the interrupt register */
326 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
327 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
328 1.1 augustss return 0;
329 1.1 augustss }
330 1.1 augustss
331 1.1 augustss if (intr & HISR_DMA0)
332 1.1 augustss hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
333 1.1 augustss if (intr & HISR_DMA1)
334 1.1 augustss hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
335 1.1 augustss /* clear the interrupt register */
336 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
337 1.23 kent
338 1.49 christos #ifdef CS4280_DEBUG
339 1.1 augustss DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
340 1.1 augustss intr, hdsr0, hdsr1));
341 1.49 christos #else
342 1.49 christos (void)&hdsr0;
343 1.49 christos (void)&hdsr1;
344 1.49 christos #endif
345 1.23 kent
346 1.1 augustss /* Playback Interrupt */
347 1.1 augustss if (intr & HISR_DMA0) {
348 1.3 tacha handled = 1;
349 1.18 mycroft if (sc->sc_prun) {
350 1.28 jmcneill DPRINTF((" PB DMA 0x%x(%d)",
351 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCA0),
352 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCC0)));
353 1.1 augustss if ((sc->sc_pi%sc->sc_pcount) == 0)
354 1.1 augustss sc->sc_pintr(sc->sc_parg);
355 1.28 jmcneill /* copy buffer */
356 1.28 jmcneill ++sc->sc_pi;
357 1.28 jmcneill empty_dma = sc->sc_pdma->addr;
358 1.28 jmcneill if (sc->sc_pi&1)
359 1.28 jmcneill empty_dma += sc->hw_blocksize;
360 1.28 jmcneill memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
361 1.28 jmcneill sc->sc_pn += sc->hw_blocksize;
362 1.28 jmcneill if (sc->sc_pn >= sc->sc_pe)
363 1.28 jmcneill sc->sc_pn = sc->sc_ps;
364 1.1 augustss } else {
365 1.48 chs aprint_error_dev(sc->sc_dev, "unexpected play intr\n");
366 1.1 augustss }
367 1.1 augustss }
368 1.1 augustss if (intr & HISR_DMA1) {
369 1.3 tacha handled = 1;
370 1.18 mycroft if (sc->sc_rrun) {
371 1.28 jmcneill /* copy from DMA */
372 1.28 jmcneill DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
373 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCC1)));
374 1.28 jmcneill ++sc->sc_ri;
375 1.28 jmcneill empty_dma = sc->sc_rdma->addr;
376 1.28 jmcneill if ((sc->sc_ri & 1) == 0)
377 1.28 jmcneill empty_dma += sc->hw_blocksize;
378 1.28 jmcneill memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
379 1.28 jmcneill sc->sc_rn += sc->hw_blocksize;
380 1.28 jmcneill if (sc->sc_rn >= sc->sc_re)
381 1.28 jmcneill sc->sc_rn = sc->sc_rs;
382 1.1 augustss if ((sc->sc_ri % sc->sc_rcount) == 0)
383 1.1 augustss sc->sc_rintr(sc->sc_rarg);
384 1.1 augustss } else {
385 1.48 chs aprint_error_dev(sc->sc_dev,
386 1.39 dyoung "unexpected record intr\n");
387 1.1 augustss }
388 1.1 augustss }
389 1.1 augustss DPRINTF(("\n"));
390 1.3 tacha
391 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
392 1.45 jmcneill
393 1.3 tacha return handled;
394 1.1 augustss }
395 1.1 augustss
396 1.26 thorpej static int
397 1.33 christos cs4281_query_encoding(void *addr, struct audio_encoding *fp)
398 1.1 augustss {
399 1.10 simonb
400 1.1 augustss switch (fp->index) {
401 1.1 augustss case 0:
402 1.1 augustss strcpy(fp->name, AudioEulinear);
403 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR;
404 1.1 augustss fp->precision = 8;
405 1.1 augustss fp->flags = 0;
406 1.1 augustss break;
407 1.1 augustss case 1:
408 1.1 augustss strcpy(fp->name, AudioEmulaw);
409 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
410 1.1 augustss fp->precision = 8;
411 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
412 1.1 augustss break;
413 1.1 augustss case 2:
414 1.1 augustss strcpy(fp->name, AudioEalaw);
415 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
416 1.1 augustss fp->precision = 8;
417 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
418 1.1 augustss break;
419 1.1 augustss case 3:
420 1.1 augustss strcpy(fp->name, AudioEslinear);
421 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
422 1.1 augustss fp->precision = 8;
423 1.1 augustss fp->flags = 0;
424 1.1 augustss break;
425 1.1 augustss case 4:
426 1.1 augustss strcpy(fp->name, AudioEslinear_le);
427 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
428 1.1 augustss fp->precision = 16;
429 1.1 augustss fp->flags = 0;
430 1.1 augustss break;
431 1.1 augustss case 5:
432 1.1 augustss strcpy(fp->name, AudioEulinear_le);
433 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
434 1.1 augustss fp->precision = 16;
435 1.1 augustss fp->flags = 0;
436 1.1 augustss break;
437 1.1 augustss case 6:
438 1.1 augustss strcpy(fp->name, AudioEslinear_be);
439 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
440 1.1 augustss fp->precision = 16;
441 1.1 augustss fp->flags = 0;
442 1.1 augustss break;
443 1.1 augustss case 7:
444 1.1 augustss strcpy(fp->name, AudioEulinear_be);
445 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
446 1.1 augustss fp->precision = 16;
447 1.1 augustss fp->flags = 0;
448 1.1 augustss break;
449 1.1 augustss default:
450 1.1 augustss return EINVAL;
451 1.1 augustss }
452 1.1 augustss return 0;
453 1.1 augustss }
454 1.1 augustss
455 1.26 thorpej static int
456 1.33 christos cs4281_set_params(void *addr, int setmode, int usemode,
457 1.32 christos audio_params_t *play, audio_params_t *rec, stream_filter_list_t *pfil,
458 1.32 christos stream_filter_list_t *rfil)
459 1.1 augustss {
460 1.22 kent audio_params_t hw;
461 1.23 kent struct cs428x_softc *sc;
462 1.22 kent audio_params_t *p;
463 1.22 kent stream_filter_list_t *fil;
464 1.1 augustss int mode;
465 1.1 augustss
466 1.23 kent sc = addr;
467 1.1 augustss for (mode = AUMODE_RECORD; mode != -1;
468 1.1 augustss mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
469 1.1 augustss if ((setmode & mode) == 0)
470 1.1 augustss continue;
471 1.22 kent
472 1.1 augustss p = mode == AUMODE_PLAY ? play : rec;
473 1.22 kent
474 1.1 augustss if (p == play) {
475 1.25 yamt DPRINTFN(5,
476 1.25 yamt ("play: sample=%u precision=%u channels=%u\n",
477 1.25 yamt p->sample_rate, p->precision, p->channels));
478 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
479 1.1 augustss (p->precision != 8 && p->precision != 16) ||
480 1.1 augustss (p->channels != 1 && p->channels != 2)) {
481 1.23 kent return EINVAL;
482 1.1 augustss }
483 1.1 augustss } else {
484 1.25 yamt DPRINTFN(5,
485 1.25 yamt ("rec: sample=%u precision=%u channels=%u\n",
486 1.25 yamt p->sample_rate, p->precision, p->channels));
487 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
488 1.1 augustss (p->precision != 8 && p->precision != 16) ||
489 1.1 augustss (p->channels != 1 && p->channels != 2)) {
490 1.23 kent return EINVAL;
491 1.1 augustss }
492 1.1 augustss }
493 1.22 kent hw = *p;
494 1.22 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
495 1.1 augustss
496 1.1 augustss switch (p->encoding) {
497 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
498 1.1 augustss break;
499 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
500 1.1 augustss break;
501 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
502 1.1 augustss break;
503 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
504 1.1 augustss break;
505 1.1 augustss case AUDIO_ENCODING_ULAW:
506 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
507 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? mulaw_to_linear8
508 1.22 kent : linear8_to_mulaw, &hw);
509 1.1 augustss break;
510 1.1 augustss case AUDIO_ENCODING_ALAW:
511 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
512 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? alaw_to_linear8
513 1.22 kent : linear8_to_alaw, &hw);
514 1.1 augustss break;
515 1.1 augustss default:
516 1.23 kent return EINVAL;
517 1.1 augustss }
518 1.1 augustss }
519 1.1 augustss
520 1.1 augustss /* set sample rate */
521 1.1 augustss cs4281_set_dac_rate(sc, play->sample_rate);
522 1.1 augustss cs4281_set_adc_rate(sc, rec->sample_rate);
523 1.1 augustss return 0;
524 1.1 augustss }
525 1.1 augustss
526 1.26 thorpej static int
527 1.23 kent cs4281_halt_output(void *addr)
528 1.1 augustss {
529 1.23 kent struct cs428x_softc *sc;
530 1.23 kent
531 1.23 kent sc = addr;
532 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
533 1.1 augustss sc->sc_prun = 0;
534 1.1 augustss return 0;
535 1.1 augustss }
536 1.1 augustss
537 1.26 thorpej static int
538 1.23 kent cs4281_halt_input(void *addr)
539 1.1 augustss {
540 1.23 kent struct cs428x_softc *sc;
541 1.1 augustss
542 1.23 kent sc = addr;
543 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
544 1.1 augustss sc->sc_rrun = 0;
545 1.1 augustss return 0;
546 1.1 augustss }
547 1.1 augustss
548 1.26 thorpej static int
549 1.33 christos cs4281_getdev(void *addr, struct audio_device *retp)
550 1.1 augustss {
551 1.10 simonb
552 1.1 augustss *retp = cs4281_device;
553 1.1 augustss return 0;
554 1.1 augustss }
555 1.1 augustss
556 1.26 thorpej static int
557 1.23 kent cs4281_trigger_output(void *addr, void *start, void *end, int blksize,
558 1.23 kent void (*intr)(void *), void *arg,
559 1.23 kent const audio_params_t *param)
560 1.1 augustss {
561 1.23 kent struct cs428x_softc *sc;
562 1.23 kent uint32_t fmt;
563 1.1 augustss struct cs428x_dma *p;
564 1.1 augustss int dma_count;
565 1.1 augustss
566 1.23 kent sc = addr;
567 1.23 kent fmt = 0;
568 1.1 augustss #ifdef DIAGNOSTIC
569 1.1 augustss if (sc->sc_prun)
570 1.1 augustss printf("cs4281_trigger_output: already running\n");
571 1.4 tacha #endif
572 1.1 augustss sc->sc_prun = 1;
573 1.1 augustss
574 1.1 augustss DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
575 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
576 1.1 augustss sc->sc_pintr = intr;
577 1.1 augustss sc->sc_parg = arg;
578 1.1 augustss
579 1.1 augustss /* stop playback DMA */
580 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
581 1.1 augustss
582 1.22 kent DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
583 1.22 kent param->precision, param->channels, param->encoding));
584 1.1 augustss for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
585 1.23 kent continue;
586 1.1 augustss if (p == NULL) {
587 1.1 augustss printf("cs4281_trigger_output: bad addr %p\n", start);
588 1.23 kent return EINVAL;
589 1.1 augustss }
590 1.1 augustss
591 1.1 augustss sc->sc_pcount = blksize / sc->hw_blocksize;
592 1.1 augustss sc->sc_ps = (char *)start;
593 1.1 augustss sc->sc_pe = (char *)end;
594 1.1 augustss sc->sc_pdma = p;
595 1.1 augustss sc->sc_pbuf = KERNADDR(p);
596 1.1 augustss sc->sc_pi = 0;
597 1.1 augustss sc->sc_pn = sc->sc_ps;
598 1.1 augustss if (blksize >= sc->dma_size) {
599 1.1 augustss sc->sc_pn = sc->sc_ps + sc->dma_size;
600 1.1 augustss memcpy(sc->sc_pbuf, start, sc->dma_size);
601 1.1 augustss ++sc->sc_pi;
602 1.1 augustss } else {
603 1.1 augustss sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
604 1.1 augustss memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
605 1.1 augustss }
606 1.1 augustss
607 1.1 augustss dma_count = sc->dma_size;
608 1.22 kent if (param->precision != 8)
609 1.1 augustss dma_count /= 2; /* 16 bit */
610 1.1 augustss if (param->channels > 1)
611 1.1 augustss dma_count /= 2; /* Stereo */
612 1.1 augustss
613 1.1 augustss DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
614 1.1 augustss (int)DMAADDR(p), dma_count));
615 1.1 augustss BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
616 1.1 augustss BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
617 1.1 augustss
618 1.1 augustss /* set playback format */
619 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
620 1.22 kent if (param->precision == 8)
621 1.1 augustss fmt |= DMRn_SIZE8;
622 1.1 augustss if (param->channels == 1)
623 1.1 augustss fmt |= DMRn_MONO;
624 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
625 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
626 1.1 augustss fmt |= DMRn_BEND;
627 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
628 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
629 1.1 augustss fmt |= DMRn_USIGN;
630 1.1 augustss BA0WRITE4(sc, CS4281_DMR0, fmt);
631 1.1 augustss
632 1.1 augustss /* set sample rate */
633 1.4 tacha sc->sc_prate = param->sample_rate;
634 1.1 augustss cs4281_set_dac_rate(sc, param->sample_rate);
635 1.1 augustss
636 1.1 augustss /* start DMA */
637 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
638 1.1 augustss /* Enable interrupts */
639 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
640 1.1 augustss
641 1.1 augustss DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
642 1.1 augustss DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
643 1.1 augustss DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
644 1.1 augustss DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
645 1.1 augustss DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
646 1.1 augustss DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
647 1.1 augustss BA0READ4(sc, CS4281_DACSR)));
648 1.1 augustss DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
649 1.1 augustss DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
650 1.1 augustss BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
651 1.1 augustss
652 1.1 augustss return 0;
653 1.1 augustss }
654 1.1 augustss
655 1.26 thorpej static int
656 1.23 kent cs4281_trigger_input(void *addr, void *start, void *end, int blksize,
657 1.23 kent void (*intr)(void *), void *arg,
658 1.23 kent const audio_params_t *param)
659 1.1 augustss {
660 1.23 kent struct cs428x_softc *sc;
661 1.1 augustss struct cs428x_dma *p;
662 1.23 kent uint32_t fmt;
663 1.1 augustss int dma_count;
664 1.1 augustss
665 1.23 kent sc = addr;
666 1.23 kent fmt = 0;
667 1.1 augustss #ifdef DIAGNOSTIC
668 1.1 augustss if (sc->sc_rrun)
669 1.1 augustss printf("cs4281_trigger_input: already running\n");
670 1.4 tacha #endif
671 1.1 augustss sc->sc_rrun = 1;
672 1.1 augustss DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
673 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
674 1.1 augustss sc->sc_rintr = intr;
675 1.1 augustss sc->sc_rarg = arg;
676 1.1 augustss
677 1.1 augustss /* stop recording DMA */
678 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
679 1.1 augustss
680 1.1 augustss for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
681 1.23 kent continue;
682 1.1 augustss if (!p) {
683 1.1 augustss printf("cs4281_trigger_input: bad addr %p\n", start);
684 1.23 kent return EINVAL;
685 1.1 augustss }
686 1.1 augustss
687 1.1 augustss sc->sc_rcount = blksize / sc->hw_blocksize;
688 1.1 augustss sc->sc_rs = (char *)start;
689 1.1 augustss sc->sc_re = (char *)end;
690 1.1 augustss sc->sc_rdma = p;
691 1.1 augustss sc->sc_rbuf = KERNADDR(p);
692 1.1 augustss sc->sc_ri = 0;
693 1.1 augustss sc->sc_rn = sc->sc_rs;
694 1.1 augustss
695 1.1 augustss dma_count = sc->dma_size;
696 1.22 kent if (param->precision != 8)
697 1.1 augustss dma_count /= 2;
698 1.1 augustss if (param->channels > 1)
699 1.1 augustss dma_count /= 2;
700 1.1 augustss
701 1.1 augustss DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
702 1.1 augustss (int)DMAADDR(p), dma_count));
703 1.1 augustss BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
704 1.1 augustss BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
705 1.1 augustss
706 1.1 augustss /* set recording format */
707 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
708 1.22 kent if (param->precision == 8)
709 1.1 augustss fmt |= DMRn_SIZE8;
710 1.1 augustss if (param->channels == 1)
711 1.1 augustss fmt |= DMRn_MONO;
712 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
713 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
714 1.1 augustss fmt |= DMRn_BEND;
715 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
716 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
717 1.1 augustss fmt |= DMRn_USIGN;
718 1.1 augustss BA0WRITE4(sc, CS4281_DMR1, fmt);
719 1.1 augustss
720 1.1 augustss /* set sample rate */
721 1.4 tacha sc->sc_rrate = param->sample_rate;
722 1.1 augustss cs4281_set_adc_rate(sc, param->sample_rate);
723 1.1 augustss
724 1.1 augustss /* Start DMA */
725 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
726 1.1 augustss /* Enable interrupts */
727 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
728 1.1 augustss
729 1.1 augustss DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
730 1.1 augustss DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
731 1.1 augustss DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
732 1.1 augustss DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
733 1.1 augustss
734 1.1 augustss return 0;
735 1.1 augustss }
736 1.1 augustss
737 1.36 jmcneill static bool
738 1.44 dyoung cs4281_suspend(device_t dv, const pmf_qual_t *qual)
739 1.3 tacha {
740 1.36 jmcneill struct cs428x_softc *sc = device_private(dv);
741 1.3 tacha
742 1.45 jmcneill mutex_enter(&sc->sc_lock);
743 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
744 1.45 jmcneill
745 1.36 jmcneill /* save current playback status */
746 1.36 jmcneill if (sc->sc_prun) {
747 1.36 jmcneill sc->sc_suspend_state.cs4281.dcr0 = BA0READ4(sc, CS4281_DCR0);
748 1.36 jmcneill sc->sc_suspend_state.cs4281.dmr0 = BA0READ4(sc, CS4281_DMR0);
749 1.36 jmcneill sc->sc_suspend_state.cs4281.dbc0 = BA0READ4(sc, CS4281_DBC0);
750 1.36 jmcneill sc->sc_suspend_state.cs4281.dba0 = BA0READ4(sc, CS4281_DBA0);
751 1.36 jmcneill }
752 1.36 jmcneill
753 1.36 jmcneill /* save current capture status */
754 1.36 jmcneill if (sc->sc_rrun) {
755 1.36 jmcneill sc->sc_suspend_state.cs4281.dcr1 = BA0READ4(sc, CS4281_DCR1);
756 1.36 jmcneill sc->sc_suspend_state.cs4281.dmr1 = BA0READ4(sc, CS4281_DMR1);
757 1.36 jmcneill sc->sc_suspend_state.cs4281.dbc1 = BA0READ4(sc, CS4281_DBC1);
758 1.36 jmcneill sc->sc_suspend_state.cs4281.dba1 = BA0READ4(sc, CS4281_DBA1);
759 1.36 jmcneill }
760 1.36 jmcneill /* Stop DMA */
761 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
762 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
763 1.3 tacha
764 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
765 1.45 jmcneill mutex_exit(&sc->sc_lock);
766 1.45 jmcneill
767 1.36 jmcneill return true;
768 1.36 jmcneill }
769 1.4 tacha
770 1.36 jmcneill static bool
771 1.44 dyoung cs4281_resume(device_t dv, const pmf_qual_t *qual)
772 1.36 jmcneill {
773 1.36 jmcneill struct cs428x_softc *sc = device_private(dv);
774 1.34 joerg
775 1.45 jmcneill mutex_enter(&sc->sc_lock);
776 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
777 1.45 jmcneill
778 1.36 jmcneill cs4281_init(sc, 0);
779 1.36 jmcneill cs4281_reset_codec(sc);
780 1.34 joerg
781 1.36 jmcneill /* restore ac97 registers */
782 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
783 1.36 jmcneill (*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
784 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
785 1.3 tacha
786 1.36 jmcneill /* restore DMA related status */
787 1.36 jmcneill if (sc->sc_prun) {
788 1.36 jmcneill cs4281_set_dac_rate(sc, sc->sc_prate);
789 1.36 jmcneill BA0WRITE4(sc, CS4281_DBA0, sc->sc_suspend_state.cs4281.dba0);
790 1.36 jmcneill BA0WRITE4(sc, CS4281_DBC0, sc->sc_suspend_state.cs4281.dbc0);
791 1.36 jmcneill BA0WRITE4(sc, CS4281_DMR0, sc->sc_suspend_state.cs4281.dmr0);
792 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR0, sc->sc_suspend_state.cs4281.dcr0);
793 1.36 jmcneill }
794 1.36 jmcneill if (sc->sc_rrun) {
795 1.36 jmcneill cs4281_set_adc_rate(sc, sc->sc_rrate);
796 1.36 jmcneill BA0WRITE4(sc, CS4281_DBA1, sc->sc_suspend_state.cs4281.dba1);
797 1.36 jmcneill BA0WRITE4(sc, CS4281_DBC1, sc->sc_suspend_state.cs4281.dbc1);
798 1.36 jmcneill BA0WRITE4(sc, CS4281_DMR1, sc->sc_suspend_state.cs4281.dmr1);
799 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR1, sc->sc_suspend_state.cs4281.dcr1);
800 1.36 jmcneill }
801 1.36 jmcneill /* enable intterupts */
802 1.36 jmcneill if (sc->sc_prun || sc->sc_rrun)
803 1.36 jmcneill BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
804 1.4 tacha
805 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
806 1.45 jmcneill mutex_exit(&sc->sc_lock);
807 1.45 jmcneill
808 1.36 jmcneill return true;
809 1.3 tacha }
810 1.3 tacha
811 1.3 tacha /* control AC97 codec */
812 1.26 thorpej static int
813 1.3 tacha cs4281_reset_codec(void *addr)
814 1.3 tacha {
815 1.3 tacha struct cs428x_softc *sc;
816 1.23 kent uint16_t data;
817 1.23 kent uint32_t dat32;
818 1.3 tacha int n;
819 1.3 tacha
820 1.3 tacha sc = addr;
821 1.3 tacha
822 1.10 simonb DPRINTFN(3, ("cs4281_reset_codec\n"));
823 1.3 tacha
824 1.3 tacha /* Reset codec */
825 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
826 1.3 tacha delay(50); /* delay 50us */
827 1.3 tacha
828 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, 0);
829 1.3 tacha delay(100); /* delay 100us */
830 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
831 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
832 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
833 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
834 1.3 tacha #endif
835 1.3 tacha delay(50000); /* XXX: delay 50ms */
836 1.3 tacha
837 1.3 tacha /* Enable ASYNC generation */
838 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
839 1.3 tacha
840 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
841 1.3 tacha n = 0;
842 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
843 1.3 tacha delay(100);
844 1.3 tacha if (++n > 1000) {
845 1.3 tacha printf("reset_codec: AC97 codec ready timeout\n");
846 1.19 kent return ETIMEDOUT;
847 1.3 tacha }
848 1.3 tacha }
849 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
850 1.3 tacha /* secondary codec ready*/
851 1.3 tacha n = 0;
852 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
853 1.3 tacha delay(100);
854 1.3 tacha if (++n > 1000)
855 1.19 kent return 0;
856 1.3 tacha }
857 1.3 tacha #endif
858 1.3 tacha /* Set the serial timing configuration */
859 1.3 tacha /* XXX: undocumented but the Linux driver do this */
860 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
861 1.23 kent
862 1.10 simonb /* Wait for codec ready signal */
863 1.3 tacha n = 0;
864 1.3 tacha do {
865 1.3 tacha delay(1000);
866 1.3 tacha if (++n > 1000) {
867 1.48 chs aprint_error_dev(sc->sc_dev,
868 1.39 dyoung "timeout waiting for codec ready\n");
869 1.19 kent return ETIMEDOUT;
870 1.3 tacha }
871 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
872 1.3 tacha } while (dat32 == 0);
873 1.3 tacha
874 1.3 tacha /* Enable Valid Frame output on ASDOUT */
875 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
876 1.23 kent
877 1.10 simonb /* Wait until codec calibration is finished. Codec register 26h */
878 1.3 tacha n = 0;
879 1.3 tacha do {
880 1.3 tacha delay(1);
881 1.3 tacha if (++n > 1000) {
882 1.48 chs aprint_error_dev(sc->sc_dev,
883 1.39 dyoung "timeout waiting for codec calibration\n");
884 1.19 kent return ETIMEDOUT;
885 1.3 tacha }
886 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
887 1.3 tacha } while ((data & 0x0f) != 0x0f);
888 1.3 tacha
889 1.3 tacha /* Set the serial timing configuration again */
890 1.3 tacha /* XXX: undocumented but the Linux driver do this */
891 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
892 1.3 tacha
893 1.3 tacha /* Wait until we've sampled input slots 3 & 4 as valid */
894 1.3 tacha n = 0;
895 1.3 tacha do {
896 1.3 tacha delay(1000);
897 1.3 tacha if (++n > 1000) {
898 1.48 chs aprint_error_dev(sc->sc_dev, "timeout waiting for "
899 1.39 dyoung "sampled input slots as valid\n");
900 1.19 kent return ETIMEDOUT;
901 1.3 tacha }
902 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
903 1.3 tacha } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
904 1.23 kent
905 1.3 tacha /* Start digital data transfer of audio data to the codec */
906 1.3 tacha BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
907 1.19 kent return 0;
908 1.3 tacha }
909 1.3 tacha
910 1.3 tacha
911 1.3 tacha /* Internal functions */
912 1.3 tacha
913 1.1 augustss /* convert sample rate to register value */
914 1.26 thorpej static uint8_t
915 1.23 kent cs4281_sr2regval(int rate)
916 1.1 augustss {
917 1.23 kent uint8_t retval;
918 1.1 augustss
919 1.1 augustss /* We don't have to change here. but anyway ... */
920 1.1 augustss if (rate > 48000)
921 1.1 augustss rate = 48000;
922 1.1 augustss if (rate < 6023)
923 1.1 augustss rate = 6023;
924 1.1 augustss
925 1.1 augustss switch (rate) {
926 1.1 augustss case 8000:
927 1.1 augustss retval = 5;
928 1.1 augustss break;
929 1.1 augustss case 11025:
930 1.1 augustss retval = 4;
931 1.1 augustss break;
932 1.1 augustss case 16000:
933 1.1 augustss retval = 3;
934 1.1 augustss break;
935 1.1 augustss case 22050:
936 1.1 augustss retval = 2;
937 1.1 augustss break;
938 1.1 augustss case 44100:
939 1.1 augustss retval = 1;
940 1.1 augustss break;
941 1.1 augustss case 48000:
942 1.1 augustss retval = 0;
943 1.1 augustss break;
944 1.1 augustss default:
945 1.1 augustss retval = 1536000/rate; /* == 24576000/(rate*16) */
946 1.1 augustss }
947 1.1 augustss return retval;
948 1.1 augustss }
949 1.1 augustss
950 1.26 thorpej static void
951 1.23 kent cs4281_set_adc_rate(struct cs428x_softc *sc, int rate)
952 1.1 augustss {
953 1.10 simonb
954 1.3 tacha BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
955 1.1 augustss }
956 1.1 augustss
957 1.26 thorpej static void
958 1.23 kent cs4281_set_dac_rate(struct cs428x_softc *sc, int rate)
959 1.1 augustss {
960 1.10 simonb
961 1.3 tacha BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
962 1.1 augustss }
963 1.1 augustss
964 1.26 thorpej static int
965 1.23 kent cs4281_init(struct cs428x_softc *sc, int init)
966 1.1 augustss {
967 1.1 augustss int n;
968 1.23 kent uint16_t data;
969 1.23 kent uint32_t dat32;
970 1.1 augustss
971 1.1 augustss /* set "Configuration Write Protect" register to
972 1.1 augustss * 0x4281 to allow to write */
973 1.1 augustss BA0WRITE4(sc, CS4281_CWPR, 0x4281);
974 1.1 augustss
975 1.3 tacha /*
976 1.3 tacha * Unset "Full Power-Down bit of Extended PCI Power Management
977 1.3 tacha * Control" register to release the reset state.
978 1.3 tacha */
979 1.3 tacha dat32 = BA0READ4(sc, CS4281_EPPMC);
980 1.3 tacha if (dat32 & EPPMC_FPDN) {
981 1.3 tacha BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
982 1.3 tacha }
983 1.3 tacha
984 1.1 augustss /* Start PLL out in known state */
985 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, 0);
986 1.1 augustss /* Start serial ports out in known state */
987 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, 0);
988 1.23 kent
989 1.1 augustss /* Reset codec */
990 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, 0);
991 1.1 augustss delay(50); /* delay 50us */
992 1.1 augustss
993 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, 0);
994 1.1 augustss delay(100); /* delay 100us */
995 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
996 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
997 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
998 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
999 1.1 augustss #endif
1000 1.1 augustss delay(50000); /* XXX: delay 50ms */
1001 1.1 augustss
1002 1.1 augustss /* Turn on Sound System clocks based on ABITCLK */
1003 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
1004 1.1 augustss delay(50000); /* XXX: delay 50ms */
1005 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
1006 1.1 augustss
1007 1.1 augustss /* Set enables for sections that are needed in the SSPM registers */
1008 1.1 augustss BA0WRITE4(sc, CS4281_SSPM,
1009 1.1 augustss SSPM_MIXEN | /* Mixer */
1010 1.1 augustss SSPM_CSRCEN | /* Capture SRC */
1011 1.1 augustss SSPM_PSRCEN | /* Playback SRC */
1012 1.1 augustss SSPM_JSEN | /* Joystick */
1013 1.1 augustss SSPM_ACLEN | /* AC LINK */
1014 1.1 augustss SSPM_FMEN /* FM */
1015 1.1 augustss );
1016 1.1 augustss
1017 1.1 augustss /* Wait for clock stabilization */
1018 1.1 augustss n = 0;
1019 1.1 augustss #if 1
1020 1.1 augustss /* what document says */
1021 1.10 simonb while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
1022 1.10 simonb != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
1023 1.1 augustss delay(100);
1024 1.10 simonb if (++n > 1000) {
1025 1.48 chs aprint_error_dev(sc->sc_dev,
1026 1.39 dyoung "timeout waiting for clock stabilization\n");
1027 1.1 augustss return -1;
1028 1.10 simonb }
1029 1.1 augustss }
1030 1.1 augustss #else
1031 1.1 augustss /* Cirrus driver for Linux does */
1032 1.10 simonb while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
1033 1.1 augustss delay(1000);
1034 1.10 simonb if (++n > 1000) {
1035 1.48 chs aprint_error_dev(sc->sc_dev,
1036 1.39 dyoung "timeout waiting for clock stabilization\n");
1037 1.1 augustss return -1;
1038 1.10 simonb }
1039 1.1 augustss }
1040 1.1 augustss #endif
1041 1.1 augustss
1042 1.1 augustss /* Enable ASYNC generation */
1043 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
1044 1.1 augustss
1045 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
1046 1.1 augustss n = 0;
1047 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
1048 1.1 augustss delay(100);
1049 1.10 simonb if (++n > 1000) {
1050 1.48 chs aprint_error_dev(sc->sc_dev,
1051 1.39 dyoung "timeout waiting for codec ready\n");
1052 1.1 augustss return -1;
1053 1.10 simonb }
1054 1.1 augustss }
1055 1.1 augustss
1056 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
1057 1.1 augustss /* secondary codec ready*/
1058 1.1 augustss n = 0;
1059 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
1060 1.1 augustss delay(100);
1061 1.10 simonb if (++n > 1000) {
1062 1.48 chs aprint_error_dev(sc->sc_dev,
1063 1.39 dyoung "timeout waiting for secondary codec ready\n");
1064 1.1 augustss return -1;
1065 1.10 simonb }
1066 1.1 augustss }
1067 1.1 augustss #endif
1068 1.1 augustss
1069 1.1 augustss /* Set the serial timing configuration */
1070 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1071 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1072 1.23 kent
1073 1.10 simonb /* Wait for codec ready signal */
1074 1.1 augustss n = 0;
1075 1.1 augustss do {
1076 1.1 augustss delay(1000);
1077 1.1 augustss if (++n > 1000) {
1078 1.48 chs aprint_error_dev(sc->sc_dev,
1079 1.39 dyoung "timeout waiting for codec ready\n");
1080 1.1 augustss return -1;
1081 1.1 augustss }
1082 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
1083 1.1 augustss } while (dat32 == 0);
1084 1.1 augustss
1085 1.1 augustss /* Enable Valid Frame output on ASDOUT */
1086 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
1087 1.23 kent
1088 1.10 simonb /* Wait until codec calibration is finished. codec register 26h */
1089 1.1 augustss n = 0;
1090 1.1 augustss do {
1091 1.1 augustss delay(1);
1092 1.1 augustss if (++n > 1000) {
1093 1.48 chs aprint_error_dev(sc->sc_dev,
1094 1.39 dyoung "timeout waiting for codec calibration\n");
1095 1.1 augustss return -1;
1096 1.1 augustss }
1097 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1098 1.1 augustss } while ((data & 0x0f) != 0x0f);
1099 1.1 augustss
1100 1.1 augustss /* Set the serial timing configuration again */
1101 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1102 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1103 1.1 augustss
1104 1.1 augustss /* Wait until we've sampled input slots 3 & 4 as valid */
1105 1.1 augustss n = 0;
1106 1.1 augustss do {
1107 1.1 augustss delay(1000);
1108 1.1 augustss if (++n > 1000) {
1109 1.48 chs aprint_error_dev(sc->sc_dev, "timeout waiting for "
1110 1.39 dyoung "sampled input slots as valid\n");
1111 1.1 augustss return -1;
1112 1.1 augustss }
1113 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
1114 1.1 augustss } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
1115 1.23 kent
1116 1.1 augustss /* Start digital data transfer of audio data to the codec */
1117 1.1 augustss BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
1118 1.23 kent
1119 1.3 tacha cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
1120 1.3 tacha cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
1121 1.23 kent
1122 1.1 augustss /* Power on the DAC */
1123 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1124 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
1125 1.1 augustss
1126 1.1 augustss /* Wait until we sample a DAC ready state.
1127 1.1 augustss * Not documented, but Linux driver does.
1128 1.1 augustss */
1129 1.1 augustss for (n = 0; n < 32; ++n) {
1130 1.1 augustss delay(1000);
1131 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1132 1.1 augustss if (data & 0x02)
1133 1.1 augustss break;
1134 1.1 augustss }
1135 1.23 kent
1136 1.1 augustss /* Power on the ADC */
1137 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1138 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
1139 1.1 augustss
1140 1.1 augustss /* Wait until we sample ADC ready state.
1141 1.1 augustss * Not documented, but Linux driver does.
1142 1.1 augustss */
1143 1.1 augustss for (n = 0; n < 32; ++n) {
1144 1.1 augustss delay(1000);
1145 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1146 1.1 augustss if (data & 0x01)
1147 1.1 augustss break;
1148 1.1 augustss }
1149 1.23 kent
1150 1.1 augustss #if 0
1151 1.1 augustss /* Initialize AC-Link features */
1152 1.1 augustss /* variable sample-rate support */
1153 1.1 augustss mem = BA0READ4(sc, CS4281_SERMC);
1154 1.1 augustss mem |= (SERMC_ODSEN1 | SERMC_ODSEN2);
1155 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, mem);
1156 1.1 augustss /* XXX: more... */
1157 1.23 kent
1158 1.1 augustss /* Initialize SSCR register features */
1159 1.1 augustss /* XXX: hardware volume setting */
1160 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
1161 1.1 augustss #endif
1162 1.1 augustss
1163 1.1 augustss /* disable Sound Blaster Pro emulation */
1164 1.24 perry /* XXX:
1165 1.1 augustss * Cannot set since the documents does not describe which bit is
1166 1.1 augustss * correspond to SSCR_SB. Since the reset value of SSCR is 0,
1167 1.1 augustss * we can ignore it.*/
1168 1.1 augustss #if 0
1169 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
1170 1.1 augustss #endif
1171 1.1 augustss
1172 1.1 augustss /* map AC97 PCM playback to DMA Channel 0 */
1173 1.1 augustss /* Reset FEN bit to setup first */
1174 1.10 simonb BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
1175 1.1 augustss /*
1176 1.1 augustss *| RS[4:0]/| |
1177 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1178 1.1 augustss *|---------+--------+--------------------
1179 1.1 augustss *| 0 | 3 | Left PCM Playback
1180 1.1 augustss *| 1 | 4 | Right PCM Playback
1181 1.1 augustss *| 2 | 5 | Phone Line 1 DAC
1182 1.1 augustss *| 3 | 6 | Center PCM Playback
1183 1.1 augustss *....
1184 1.1 augustss * quoted from Table 29(p109)
1185 1.1 augustss */
1186 1.1 augustss dat32 = 0x01 << 24 | /* RS[4:0] = 1 see above */
1187 1.1 augustss 0x00 << 16 | /* LS[4:0] = 0 see above */
1188 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 size of buffer */
1189 1.1 augustss 0x00 << 0 ; /* OF[6:0] = 0 offset */
1190 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32);
1191 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
1192 1.1 augustss
1193 1.1 augustss /* map AC97 PCM record to DMA Channel 1 */
1194 1.1 augustss /* Reset FEN bit to setup first */
1195 1.10 simonb BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
1196 1.1 augustss /*
1197 1.1 augustss *| RS[4:0]/|
1198 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1199 1.1 augustss *|---------+------+-------------------
1200 1.1 augustss *| 10 | 3 | Left PCM Record
1201 1.1 augustss *| 11 | 4 | Right PCM Record
1202 1.1 augustss *| 12 | 5 | Phone Line 1 ADC
1203 1.1 augustss *| 13 | 6 | Mic ADC
1204 1.1 augustss *....
1205 1.1 augustss * quoted from Table 30(p109)
1206 1.1 augustss */
1207 1.1 augustss dat32 = 0x0b << 24 | /* RS[4:0] = 11 See above */
1208 1.1 augustss 0x0a << 16 | /* LS[4:0] = 10 See above */
1209 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 Size of buffer */
1210 1.1 augustss 0x10 << 0 ; /* OF[6:0] = 16 offset */
1211 1.1 augustss
1212 1.1 augustss /* XXX: I cannot understand why FCRn_PSH is needed here. */
1213 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
1214 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
1215 1.1 augustss
1216 1.1 augustss #if 0
1217 1.1 augustss /* Disable DMA Channel 2, 3 */
1218 1.10 simonb BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
1219 1.10 simonb BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
1220 1.1 augustss #endif
1221 1.1 augustss
1222 1.1 augustss /* Set the SRC Slot Assignment accordingly */
1223 1.1 augustss /*| PLSS[4:0]/
1224 1.1 augustss *| PRSS[4:0] | AC97 | Slot Function
1225 1.1 augustss *|-----------+------+----------------
1226 1.1 augustss *| 0 | 3 | Left PCM Playback
1227 1.1 augustss *| 1 | 4 | Right PCM Playback
1228 1.1 augustss *| 2 | 5 | phone line 1 DAC
1229 1.1 augustss *| 3 | 6 | Center PCM Playback
1230 1.1 augustss *| 4 | 7 | Left Surround PCM Playback
1231 1.1 augustss *| 5 | 8 | Right Surround PCM Playback
1232 1.1 augustss *......
1233 1.1 augustss *
1234 1.1 augustss *| CLSS[4:0]/
1235 1.1 augustss *| CRSS[4:0] | AC97 | Codec |Slot Function
1236 1.1 augustss *|-----------+------+-------+-----------------
1237 1.1 augustss *| 10 | 3 |Primary| Left PCM Record
1238 1.1 augustss *| 11 | 4 |Primary| Right PCM Record
1239 1.1 augustss *| 12 | 5 |Primary| Phone Line 1 ADC
1240 1.1 augustss *| 13 | 6 |Primary| Mic ADC
1241 1.1 augustss *|.....
1242 1.1 augustss *| 20 | 3 | Sec. | Left PCM Record
1243 1.1 augustss *| 21 | 4 | Sec. | Right PCM Record
1244 1.1 augustss *| 22 | 5 | Sec. | Phone Line 1 ADC
1245 1.1 augustss *| 23 | 6 | Sec. | Mic ADC
1246 1.1 augustss */
1247 1.1 augustss dat32 = 0x0b << 24 | /* CRSS[4:0] Right PCM Record(primary) */
1248 1.1 augustss 0x0a << 16 | /* CLSS[4:0] Left PCM Record(primary) */
1249 1.1 augustss 0x01 << 8 | /* PRSS[4:0] Right PCM Playback */
1250 1.1 augustss 0x00 << 0; /* PLSS[4:0] Left PCM Playback */
1251 1.1 augustss BA0WRITE4(sc, CS4281_SRCSA, dat32);
1252 1.23 kent
1253 1.5 wiz /* Set interrupt to occurred at Half and Full terminal
1254 1.1 augustss * count interrupt enable for DMA channel 0 and 1.
1255 1.1 augustss * To keep DMA stop, set MSK.
1256 1.1 augustss */
1257 1.1 augustss dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
1258 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, dat32);
1259 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, dat32);
1260 1.23 kent
1261 1.1 augustss /* Set Auto-Initialize Contorl enable */
1262 1.1 augustss BA0WRITE4(sc, CS4281_DMR0,
1263 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
1264 1.1 augustss BA0WRITE4(sc, CS4281_DMR1,
1265 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
1266 1.1 augustss
1267 1.1 augustss /* Clear DMA Mask in HIMR */
1268 1.1 augustss dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
1269 1.1 augustss BA0WRITE4(sc, CS4281_HIMR,
1270 1.1 augustss BA0READ4(sc, CS4281_HIMR) & dat32);
1271 1.4 tacha
1272 1.4 tacha /* set current status */
1273 1.4 tacha if (init != 0) {
1274 1.4 tacha sc->sc_prun = 0;
1275 1.4 tacha sc->sc_rrun = 0;
1276 1.4 tacha }
1277 1.4 tacha
1278 1.4 tacha /* setup playback volume */
1279 1.4 tacha BA0WRITE4(sc, CS4281_PPRVC, 7);
1280 1.4 tacha BA0WRITE4(sc, CS4281_PPLVC, 7);
1281 1.4 tacha
1282 1.1 augustss return 0;
1283 1.1 augustss }
1284