Home | History | Annotate | Line # | Download | only in pci
cs4281.c revision 1.52.18.1
      1  1.52.18.1  christos /*	$NetBSD: cs4281.c,v 1.52.18.1 2019/06/10 22:07:15 christos Exp $	*/
      2        1.1  augustss 
      3        1.1  augustss /*
      4        1.1  augustss  * Copyright (c) 2000 Tatoku Ogaito.  All rights reserved.
      5        1.1  augustss  *
      6        1.1  augustss  * Redistribution and use in source and binary forms, with or without
      7        1.1  augustss  * modification, are permitted provided that the following conditions
      8        1.1  augustss  * are met:
      9        1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     10        1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     11        1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     13        1.1  augustss  *    documentation and/or other materials provided with the distribution.
     14        1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     15        1.1  augustss  *    must display the following acknowledgement:
     16        1.1  augustss  *      This product includes software developed by Tatoku Ogaito
     17        1.1  augustss  *	for the NetBSD Project.
     18        1.1  augustss  * 4. The name of the author may not be used to endorse or promote products
     19        1.1  augustss  *    derived from this software without specific prior written permission
     20        1.1  augustss  *
     21        1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1  augustss  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1  augustss  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1  augustss  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1  augustss  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1  augustss  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1  augustss  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1  augustss  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1  augustss  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1  augustss  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1  augustss  */
     32        1.1  augustss 
     33        1.1  augustss /*
     34        1.1  augustss  * Cirrus Logic CS4281 driver.
     35        1.1  augustss  * Data sheets can be found
     36        1.1  augustss  * http://www.cirrus.com/ftp/pub/4281.pdf
     37        1.1  augustss  * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
     38        1.1  augustss  *
     39        1.1  augustss  * TODO:
     40        1.3     tacha  *   1: midi and FM support
     41        1.3     tacha  *   2: ...
     42        1.1  augustss  *
     43        1.1  augustss  */
     44        1.7     lukem 
     45        1.7     lukem #include <sys/cdefs.h>
     46  1.52.18.1  christos __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.52.18.1 2019/06/10 22:07:15 christos Exp $");
     47        1.1  augustss 
     48        1.1  augustss #include <sys/param.h>
     49        1.1  augustss #include <sys/systm.h>
     50        1.1  augustss #include <sys/kernel.h>
     51        1.1  augustss #include <sys/malloc.h>
     52        1.1  augustss #include <sys/fcntl.h>
     53        1.1  augustss #include <sys/device.h>
     54        1.1  augustss #include <sys/systm.h>
     55        1.1  augustss 
     56        1.1  augustss #include <dev/pci/pcidevs.h>
     57        1.1  augustss #include <dev/pci/pcivar.h>
     58        1.1  augustss #include <dev/pci/cs4281reg.h>
     59        1.1  augustss #include <dev/pci/cs428xreg.h>
     60        1.1  augustss 
     61        1.1  augustss #include <sys/audioio.h>
     62  1.52.18.1  christos #include <dev/audio/audio_if.h>
     63        1.1  augustss #include <dev/midi_if.h>
     64        1.1  augustss 
     65        1.1  augustss #include <dev/ic/ac97reg.h>
     66        1.1  augustss #include <dev/ic/ac97var.h>
     67        1.1  augustss 
     68        1.1  augustss #include <dev/pci/cs428x.h>
     69        1.1  augustss 
     70       1.35        ad #include <sys/bus.h>
     71        1.1  augustss 
     72        1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
     73        1.1  augustss #define MAX_CHANNELS  (4)
     74        1.1  augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
     75        1.1  augustss #else
     76        1.1  augustss #define MAX_CHANNELS  (2)
     77        1.1  augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
     78        1.1  augustss #endif
     79        1.1  augustss 
     80        1.1  augustss /* IF functions for audio driver */
     81       1.41    cegger static int	cs4281_match(device_t, cfdata_t, void *);
     82       1.41    cegger static void	cs4281_attach(device_t, device_t, void *);
     83       1.26   thorpej static int	cs4281_intr(void *);
     84  1.52.18.1  christos static int	cs4281_query_format(void *, audio_format_query_t *);
     85  1.52.18.1  christos static int	cs4281_set_format(void *, int,
     86  1.52.18.1  christos 				 const audio_params_t *, const audio_params_t *,
     87  1.52.18.1  christos 				 audio_filter_reg_t *, audio_filter_reg_t *);
     88       1.26   thorpej static int	cs4281_halt_output(void *);
     89       1.26   thorpej static int	cs4281_halt_input(void *);
     90       1.26   thorpej static int	cs4281_getdev(void *, struct audio_device *);
     91       1.26   thorpej static int	cs4281_trigger_output(void *, void *, void *, int,
     92       1.26   thorpej 				      void (*)(void *), void *,
     93       1.26   thorpej 				      const audio_params_t *);
     94       1.26   thorpej static int	cs4281_trigger_input(void *, void *, void *, int,
     95       1.26   thorpej 				     void (*)(void *), void *,
     96       1.26   thorpej 				     const audio_params_t *);
     97        1.1  augustss 
     98       1.52   msaitoh static int	cs4281_reset_codec(void *);
     99        1.3     tacha 
    100        1.1  augustss /* Internal functions */
    101       1.52   msaitoh static uint8_t	cs4281_sr2regval(int);
    102       1.52   msaitoh static void	cs4281_set_dac_rate(struct cs428x_softc *, int);
    103       1.52   msaitoh static void	cs4281_set_adc_rate(struct cs428x_softc *, int);
    104       1.26   thorpej static int      cs4281_init(struct cs428x_softc *, int);
    105        1.1  augustss 
    106        1.1  augustss /* Power Management */
    107       1.52   msaitoh static bool	cs4281_suspend(device_t, const pmf_qual_t *);
    108       1.52   msaitoh static bool	cs4281_resume(device_t, const pmf_qual_t *);
    109        1.1  augustss 
    110       1.26   thorpej static const struct audio_hw_if cs4281_hw_if = {
    111  1.52.18.1  christos 	.query_format		= cs4281_query_format,
    112  1.52.18.1  christos 	.set_format		= cs4281_set_format,
    113  1.52.18.1  christos 	.round_blocksize	= cs428x_round_blocksize,
    114  1.52.18.1  christos 	.halt_output		= cs4281_halt_output,
    115  1.52.18.1  christos 	.halt_input		= cs4281_halt_input,
    116  1.52.18.1  christos 	.getdev			= cs4281_getdev,
    117  1.52.18.1  christos 	.set_port		= cs428x_mixer_set_port,
    118  1.52.18.1  christos 	.get_port		= cs428x_mixer_get_port,
    119  1.52.18.1  christos 	.query_devinfo		= cs428x_query_devinfo,
    120  1.52.18.1  christos 	.allocm			= cs428x_malloc,
    121  1.52.18.1  christos 	.freem			= cs428x_free,
    122  1.52.18.1  christos 	.round_buffersize	= cs428x_round_buffersize,
    123  1.52.18.1  christos 	.get_props		= cs428x_get_props,
    124  1.52.18.1  christos 	.trigger_output		= cs4281_trigger_output,
    125  1.52.18.1  christos 	.trigger_input		= cs4281_trigger_input,
    126  1.52.18.1  christos 	.get_locks		= cs428x_get_locks,
    127        1.1  augustss };
    128        1.1  augustss 
    129        1.2  augustss #if NMIDI > 0 && 0
    130        1.1  augustss /* Midi Interface */
    131       1.26   thorpej static void	cs4281_midi_close(void*);
    132       1.26   thorpej static void	cs4281_midi_getinfo(void *, struct midi_info *);
    133       1.26   thorpej static int	cs4281_midi_open(void *, int, void (*)(void *, int),
    134       1.23      kent 			 void (*)(void *), void *);
    135       1.26   thorpej static int	cs4281_midi_output(void *, int);
    136        1.1  augustss 
    137       1.26   thorpej static const struct midi_hw_if cs4281_midi_hw_if = {
    138        1.1  augustss 	cs4281_midi_open,
    139        1.1  augustss 	cs4281_midi_close,
    140        1.1  augustss 	cs4281_midi_output,
    141        1.1  augustss 	cs4281_midi_getinfo,
    142        1.1  augustss 	0,
    143       1.45  jmcneill 	cs428x_get_locks,
    144        1.1  augustss };
    145        1.1  augustss #endif
    146        1.1  augustss 
    147       1.48       chs CFATTACH_DECL_NEW(clct, sizeof(struct cs428x_softc),
    148       1.13   thorpej     cs4281_match, cs4281_attach, NULL, NULL);
    149        1.1  augustss 
    150       1.26   thorpej static struct audio_device cs4281_device = {
    151        1.1  augustss 	"CS4281",
    152        1.1  augustss 	"",
    153        1.1  augustss 	"cs4281"
    154        1.1  augustss };
    155        1.1  augustss 
    156  1.52.18.1  christos static const struct audio_format cs4281_formats[] = {
    157  1.52.18.1  christos 	{
    158  1.52.18.1  christos 		.mode		= AUMODE_PLAY | AUMODE_RECORD,
    159  1.52.18.1  christos 		.encoding	= AUDIO_ENCODING_SLINEAR_NE,
    160  1.52.18.1  christos 		.validbits	= 16,
    161  1.52.18.1  christos 		.precision	= 16,
    162  1.52.18.1  christos 		.channels	= 2,
    163  1.52.18.1  christos 		.channel_mask	= AUFMT_STEREO,
    164  1.52.18.1  christos 		.frequency_type	= 6,
    165  1.52.18.1  christos 		.frequency	= { 8000, 11025, 16000, 22050, 44100, 48000 },
    166  1.52.18.1  christos 	},
    167  1.52.18.1  christos };
    168  1.52.18.1  christos #define CS4281_NFORMATS __arraycount(cs4281_formats)
    169        1.1  augustss 
    170       1.26   thorpej static int
    171       1.41    cegger cs4281_match(device_t parent, cfdata_t match, void *aux)
    172        1.1  augustss {
    173       1.23      kent 	struct pci_attach_args *pa;
    174       1.23      kent 
    175       1.23      kent 	pa = (struct pci_attach_args *)aux;
    176        1.1  augustss 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
    177        1.1  augustss 		return 0;
    178        1.1  augustss 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
    179        1.1  augustss 		return 1;
    180        1.1  augustss 	return 0;
    181        1.1  augustss }
    182        1.1  augustss 
    183       1.26   thorpej static void
    184       1.41    cegger cs4281_attach(device_t parent, device_t self, void *aux)
    185        1.1  augustss {
    186       1.23      kent 	struct cs428x_softc *sc;
    187       1.23      kent 	struct pci_attach_args *pa;
    188       1.23      kent 	pci_chipset_tag_t pc;
    189        1.1  augustss 	char const *intrstr;
    190        1.3     tacha 	pcireg_t reg;
    191       1.29  christos 	int error;
    192       1.51  christos 	char intrbuf[PCI_INTRSTR_LEN];
    193        1.1  augustss 
    194       1.42    cegger 	sc = device_private(self);
    195       1.48       chs 	sc->sc_dev = self;
    196       1.23      kent 	pa = (struct pci_attach_args *)aux;
    197       1.23      kent 	pc = pa->pa_pc;
    198       1.15   thorpej 
    199       1.47  drochner 	pci_aprint_devinfo(pa, "Audio controller");
    200        1.1  augustss 
    201       1.34     joerg 	sc->sc_pc = pa->pa_pc;
    202       1.34     joerg 	sc->sc_pt = pa->pa_tag;
    203       1.34     joerg 
    204        1.1  augustss 	/* Map I/O register */
    205        1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA0,
    206        1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    207        1.1  augustss 	    &sc->ba0t, &sc->ba0h, NULL, NULL)) {
    208       1.48       chs 		aprint_error_dev(sc->sc_dev, "can't map BA0 space\n");
    209        1.1  augustss 		return;
    210        1.1  augustss 	}
    211        1.1  augustss 	if (pci_mapreg_map(pa, PCI_BA1,
    212        1.1  augustss 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    213        1.1  augustss 	    &sc->ba1t, &sc->ba1h, NULL, NULL)) {
    214       1.48       chs 		aprint_error_dev(sc->sc_dev, "can't map BA1 space\n");
    215        1.1  augustss 		return;
    216        1.1  augustss 	}
    217        1.1  augustss 
    218        1.1  augustss 	sc->sc_dmatag = pa->pa_dmat;
    219        1.1  augustss 
    220       1.29  christos 	/* power up chip */
    221       1.38    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
    222       1.29  christos 	    pci_activate_null)) && error != EOPNOTSUPP) {
    223       1.48       chs 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
    224       1.29  christos 		return;
    225        1.3     tacha 	}
    226        1.3     tacha 
    227        1.1  augustss 	/* Enable the device (set bus master flag) */
    228        1.3     tacha 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    229        1.1  augustss 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    230        1.3     tacha 	    reg | PCI_COMMAND_MASTER_ENABLE);
    231        1.1  augustss 
    232        1.1  augustss #if 0
    233        1.1  augustss 	/* LATENCY_TIMER setting */
    234        1.1  augustss 	temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
    235       1.10    simonb 	if (PCI_LATTIMER(temp1) < 32) {
    236        1.1  augustss 		temp1 &= 0xffff00ff;
    237        1.1  augustss 		temp1 |= 0x00002000;
    238        1.1  augustss 		pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
    239        1.1  augustss 	}
    240        1.1  augustss #endif
    241       1.22      kent 
    242        1.1  augustss 	/* Map and establish the interrupt. */
    243       1.34     joerg 	if (pci_intr_map(pa, &sc->intrh)) {
    244       1.48       chs 		aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
    245        1.1  augustss 		return;
    246        1.1  augustss 	}
    247       1.51  christos 	intrstr = pci_intr_string(pc, sc->intrh, intrbuf, sizeof(intrbuf));
    248        1.1  augustss 
    249       1.45  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NONE);
    250       1.46       mrg 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_AUDIO);
    251       1.45  jmcneill 
    252  1.52.18.1  christos 	sc->sc_ih = pci_intr_establish_xname(sc->sc_pc, sc->intrh, IPL_AUDIO,
    253  1.52.18.1  christos 	    cs4281_intr, sc, device_xname(self));
    254        1.1  augustss 	if (sc->sc_ih == NULL) {
    255       1.48       chs 		aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
    256        1.1  augustss 		if (intrstr != NULL)
    257       1.39    dyoung 			aprint_error(" at %s", intrstr);
    258       1.39    dyoung 		aprint_error("\n");
    259       1.45  jmcneill 		mutex_destroy(&sc->sc_lock);
    260       1.45  jmcneill 		mutex_destroy(&sc->sc_intr_lock);
    261        1.1  augustss 		return;
    262        1.1  augustss 	}
    263       1.48       chs 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
    264        1.1  augustss 
    265        1.1  augustss 	/*
    266        1.1  augustss 	 * Sound System start-up
    267        1.1  augustss 	 */
    268       1.45  jmcneill 	if (cs4281_init(sc, 1) != 0) {
    269       1.45  jmcneill 		mutex_destroy(&sc->sc_lock);
    270       1.45  jmcneill 		mutex_destroy(&sc->sc_intr_lock);
    271        1.1  augustss 		return;
    272       1.45  jmcneill 	}
    273        1.1  augustss 
    274        1.1  augustss 	sc->type = TYPE_CS4281;
    275        1.1  augustss 	sc->halt_input  = cs4281_halt_input;
    276        1.1  augustss 	sc->halt_output = cs4281_halt_output;
    277        1.1  augustss 
    278        1.1  augustss 	sc->dma_size     = CS4281_BUFFER_SIZE / MAX_CHANNELS;
    279        1.1  augustss 	sc->dma_align    = 0x10;
    280        1.1  augustss 	sc->hw_blocksize = sc->dma_size / 2;
    281       1.22      kent 
    282        1.1  augustss 	/* AC 97 attachment */
    283        1.1  augustss 	sc->host_if.arg = sc;
    284        1.3     tacha 	sc->host_if.attach = cs428x_attach_codec;
    285        1.3     tacha 	sc->host_if.read   = cs428x_read_codec;
    286        1.3     tacha 	sc->host_if.write  = cs428x_write_codec;
    287        1.1  augustss 	sc->host_if.reset  = cs4281_reset_codec;
    288       1.45  jmcneill 	if (ac97_attach(&sc->host_if, self, &sc->sc_lock) != 0) {
    289       1.48       chs 		aprint_error_dev(sc->sc_dev, "ac97_attach failed\n");
    290       1.45  jmcneill 		mutex_destroy(&sc->sc_lock);
    291       1.45  jmcneill 		mutex_destroy(&sc->sc_intr_lock);
    292        1.1  augustss 		return;
    293        1.1  augustss 	}
    294       1.48       chs 	audio_attach_mi(&cs4281_hw_if, sc, sc->sc_dev);
    295        1.1  augustss 
    296        1.2  augustss #if NMIDI > 0 && 0
    297       1.48       chs 	midi_attach_mi(&cs4281_midi_hw_if, sc, sc->sc_dev);
    298        1.1  augustss #endif
    299        1.1  augustss 
    300       1.36  jmcneill 	if (!pmf_device_register(self, cs4281_suspend, cs4281_resume))
    301       1.36  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    302        1.1  augustss }
    303        1.1  augustss 
    304       1.26   thorpej static int
    305       1.23      kent cs4281_intr(void *p)
    306        1.1  augustss {
    307       1.23      kent 	struct cs428x_softc *sc;
    308       1.23      kent 	uint32_t intr, hdsr0, hdsr1;
    309        1.1  augustss 	char *empty_dma;
    310       1.23      kent 	int handled;
    311        1.1  augustss 
    312       1.23      kent 	sc = p;
    313       1.23      kent 	handled = 0;
    314        1.1  augustss 	hdsr0 = 0;
    315        1.1  augustss 	hdsr1 = 0;
    316       1.23      kent 
    317       1.45  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
    318       1.45  jmcneill 
    319        1.1  augustss 	/* grab interrupt register */
    320        1.1  augustss 	intr = BA0READ4(sc, CS4281_HISR);
    321        1.1  augustss 
    322        1.1  augustss 	DPRINTF(("cs4281_intr:"));
    323        1.1  augustss 	/* not for me */
    324        1.1  augustss 	if ((intr & HISR_INTENA) == 0) {
    325        1.1  augustss 		/* clear the interrupt register */
    326        1.1  augustss 		BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    327       1.45  jmcneill 		mutex_spin_exit(&sc->sc_intr_lock);
    328        1.1  augustss 		return 0;
    329        1.1  augustss 	}
    330        1.1  augustss 
    331        1.1  augustss 	if (intr & HISR_DMA0)
    332        1.1  augustss 		hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
    333        1.1  augustss 	if (intr & HISR_DMA1)
    334        1.1  augustss 		hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
    335        1.1  augustss 	/* clear the interrupt register */
    336        1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
    337       1.23      kent 
    338       1.49  christos #ifdef CS4280_DEBUG
    339        1.1  augustss 	DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
    340        1.1  augustss 		 intr, hdsr0, hdsr1));
    341       1.49  christos #else
    342       1.50  christos 	__USE(hdsr0);
    343       1.50  christos 	__USE(hdsr1);
    344       1.49  christos #endif
    345       1.23      kent 
    346        1.1  augustss 	/* Playback Interrupt */
    347        1.1  augustss 	if (intr & HISR_DMA0) {
    348        1.3     tacha 		handled = 1;
    349       1.18   mycroft 		if (sc->sc_prun) {
    350       1.28  jmcneill 			DPRINTF((" PB DMA 0x%x(%d)",
    351       1.28  jmcneill 				(int)BA0READ4(sc, CS4281_DCA0),
    352       1.28  jmcneill 				(int)BA0READ4(sc, CS4281_DCC0)));
    353        1.1  augustss 			if ((sc->sc_pi%sc->sc_pcount) == 0)
    354        1.1  augustss 				sc->sc_pintr(sc->sc_parg);
    355       1.28  jmcneill 			/* copy buffer */
    356       1.28  jmcneill 			++sc->sc_pi;
    357       1.28  jmcneill 			empty_dma = sc->sc_pdma->addr;
    358       1.28  jmcneill 			if (sc->sc_pi&1)
    359       1.28  jmcneill 				empty_dma += sc->hw_blocksize;
    360       1.28  jmcneill 			memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
    361       1.28  jmcneill 			sc->sc_pn += sc->hw_blocksize;
    362       1.28  jmcneill 			if (sc->sc_pn >= sc->sc_pe)
    363       1.28  jmcneill 				sc->sc_pn = sc->sc_ps;
    364        1.1  augustss 		} else {
    365       1.48       chs 			aprint_error_dev(sc->sc_dev, "unexpected play intr\n");
    366        1.1  augustss 		}
    367        1.1  augustss 	}
    368        1.1  augustss 	if (intr & HISR_DMA1) {
    369        1.3     tacha 		handled = 1;
    370       1.18   mycroft 		if (sc->sc_rrun) {
    371       1.28  jmcneill 			/* copy from DMA */
    372       1.28  jmcneill 			DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
    373       1.28  jmcneill 				(int)BA0READ4(sc, CS4281_DCC1)));
    374       1.28  jmcneill 			++sc->sc_ri;
    375       1.28  jmcneill 			empty_dma = sc->sc_rdma->addr;
    376       1.28  jmcneill 			if ((sc->sc_ri & 1) == 0)
    377       1.28  jmcneill 				empty_dma += sc->hw_blocksize;
    378       1.28  jmcneill 			memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
    379       1.28  jmcneill 			sc->sc_rn += sc->hw_blocksize;
    380       1.28  jmcneill 			if (sc->sc_rn >= sc->sc_re)
    381       1.28  jmcneill 				sc->sc_rn = sc->sc_rs;
    382        1.1  augustss 			if ((sc->sc_ri % sc->sc_rcount) == 0)
    383        1.1  augustss 				sc->sc_rintr(sc->sc_rarg);
    384        1.1  augustss 		} else {
    385       1.48       chs 			aprint_error_dev(sc->sc_dev,
    386       1.39    dyoung 			    "unexpected record intr\n");
    387        1.1  augustss 		}
    388        1.1  augustss 	}
    389        1.1  augustss 	DPRINTF(("\n"));
    390        1.3     tacha 
    391       1.45  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    392       1.45  jmcneill 
    393        1.3     tacha 	return handled;
    394        1.1  augustss }
    395        1.1  augustss 
    396       1.26   thorpej static int
    397  1.52.18.1  christos cs4281_query_format(void *addr, audio_format_query_t *afp)
    398        1.1  augustss {
    399       1.10    simonb 
    400  1.52.18.1  christos 	return audio_query_format(cs4281_formats, CS4281_NFORMATS, afp);
    401        1.1  augustss }
    402        1.1  augustss 
    403       1.26   thorpej static int
    404  1.52.18.1  christos cs4281_set_format(void *addr, int setmode,
    405  1.52.18.1  christos     const audio_params_t *play, const audio_params_t *rec,
    406  1.52.18.1  christos     audio_filter_reg_t *pfil, audio_filter_reg_t *rfil)
    407        1.1  augustss {
    408       1.23      kent 	struct cs428x_softc *sc;
    409        1.1  augustss 
    410       1.23      kent 	sc = addr;
    411        1.1  augustss 	/* set sample rate */
    412        1.1  augustss 	cs4281_set_dac_rate(sc, play->sample_rate);
    413        1.1  augustss 	cs4281_set_adc_rate(sc, rec->sample_rate);
    414        1.1  augustss 	return 0;
    415        1.1  augustss }
    416        1.1  augustss 
    417       1.26   thorpej static int
    418       1.23      kent cs4281_halt_output(void *addr)
    419        1.1  augustss {
    420       1.23      kent 	struct cs428x_softc *sc;
    421       1.23      kent 
    422       1.23      kent 	sc = addr;
    423        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    424        1.1  augustss 	sc->sc_prun = 0;
    425        1.1  augustss 	return 0;
    426        1.1  augustss }
    427        1.1  augustss 
    428       1.26   thorpej static int
    429       1.23      kent cs4281_halt_input(void *addr)
    430        1.1  augustss {
    431       1.23      kent 	struct cs428x_softc *sc;
    432        1.1  augustss 
    433       1.23      kent 	sc = addr;
    434        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    435        1.1  augustss 	sc->sc_rrun = 0;
    436        1.1  augustss 	return 0;
    437        1.1  augustss }
    438        1.1  augustss 
    439       1.26   thorpej static int
    440       1.33  christos cs4281_getdev(void *addr, struct audio_device *retp)
    441        1.1  augustss {
    442       1.10    simonb 
    443        1.1  augustss 	*retp = cs4281_device;
    444        1.1  augustss 	return 0;
    445        1.1  augustss }
    446        1.1  augustss 
    447       1.26   thorpej static int
    448       1.23      kent cs4281_trigger_output(void *addr, void *start, void *end, int blksize,
    449       1.23      kent 		      void (*intr)(void *), void *arg,
    450       1.23      kent 		      const audio_params_t *param)
    451        1.1  augustss {
    452       1.23      kent 	struct cs428x_softc *sc;
    453       1.23      kent 	uint32_t fmt;
    454        1.1  augustss 	struct cs428x_dma *p;
    455        1.1  augustss 	int dma_count;
    456        1.1  augustss 
    457       1.23      kent 	sc = addr;
    458       1.23      kent 	fmt = 0;
    459        1.1  augustss #ifdef DIAGNOSTIC
    460        1.1  augustss 	if (sc->sc_prun)
    461        1.1  augustss 		printf("cs4281_trigger_output: already running\n");
    462        1.4     tacha #endif
    463        1.1  augustss 	sc->sc_prun = 1;
    464        1.1  augustss 
    465        1.1  augustss 	DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
    466        1.1  augustss 		 "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    467        1.1  augustss 	sc->sc_pintr = intr;
    468        1.1  augustss 	sc->sc_parg  = arg;
    469        1.1  augustss 
    470        1.1  augustss 	/* stop playback DMA */
    471        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    472        1.1  augustss 
    473       1.22      kent 	DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
    474       1.22      kent 	       param->precision, param->channels, param->encoding));
    475        1.1  augustss 	for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
    476       1.23      kent 		continue;
    477        1.1  augustss 	if (p == NULL) {
    478        1.1  augustss 		printf("cs4281_trigger_output: bad addr %p\n", start);
    479       1.23      kent 		return EINVAL;
    480        1.1  augustss 	}
    481        1.1  augustss 
    482        1.1  augustss 	sc->sc_pcount = blksize / sc->hw_blocksize;
    483        1.1  augustss 	sc->sc_ps = (char *)start;
    484        1.1  augustss 	sc->sc_pe = (char *)end;
    485        1.1  augustss 	sc->sc_pdma = p;
    486        1.1  augustss 	sc->sc_pbuf = KERNADDR(p);
    487        1.1  augustss 	sc->sc_pi = 0;
    488        1.1  augustss 	sc->sc_pn = sc->sc_ps;
    489        1.1  augustss 	if (blksize >= sc->dma_size) {
    490        1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->dma_size;
    491        1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->dma_size);
    492        1.1  augustss 		++sc->sc_pi;
    493        1.1  augustss 	} else {
    494        1.1  augustss 		sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
    495        1.1  augustss 		memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
    496        1.1  augustss 	}
    497        1.1  augustss 
    498        1.1  augustss 	dma_count = sc->dma_size;
    499       1.22      kent 	if (param->precision != 8)
    500        1.1  augustss 		dma_count /= 2;   /* 16 bit */
    501        1.1  augustss 	if (param->channels > 1)
    502        1.1  augustss 		dma_count /= 2;   /* Stereo */
    503        1.1  augustss 
    504        1.1  augustss 	DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
    505        1.1  augustss 		 (int)DMAADDR(p), dma_count));
    506        1.1  augustss 	BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
    507        1.1  augustss 	BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
    508        1.1  augustss 
    509        1.1  augustss 	/* set playback format */
    510        1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
    511  1.52.18.1  christos 	if (param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    512        1.1  augustss 		fmt |= DMRn_BEND;
    513        1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0, fmt);
    514        1.1  augustss 
    515        1.1  augustss 	/* set sample rate */
    516        1.4     tacha 	sc->sc_prate = param->sample_rate;
    517        1.1  augustss 	cs4281_set_dac_rate(sc, param->sample_rate);
    518        1.1  augustss 
    519        1.1  augustss 	/* start DMA */
    520        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
    521        1.1  augustss 	/* Enable interrupts */
    522        1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    523        1.1  augustss 
    524        1.1  augustss 	DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
    525        1.1  augustss 	DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
    526        1.1  augustss 	DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
    527        1.1  augustss 	DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
    528        1.1  augustss 	DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
    529        1.1  augustss 	DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
    530        1.1  augustss 		 BA0READ4(sc, CS4281_DACSR)));
    531        1.1  augustss 	DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
    532        1.1  augustss 	DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
    533        1.1  augustss 		 BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
    534        1.1  augustss 
    535        1.1  augustss 	return 0;
    536        1.1  augustss }
    537        1.1  augustss 
    538       1.26   thorpej static int
    539       1.23      kent cs4281_trigger_input(void *addr, void *start, void *end, int blksize,
    540       1.23      kent 		     void (*intr)(void *), void *arg,
    541       1.23      kent 		     const audio_params_t *param)
    542        1.1  augustss {
    543       1.23      kent 	struct cs428x_softc *sc;
    544        1.1  augustss 	struct cs428x_dma *p;
    545       1.23      kent 	uint32_t fmt;
    546        1.1  augustss 	int dma_count;
    547        1.1  augustss 
    548       1.23      kent 	sc = addr;
    549       1.23      kent 	fmt = 0;
    550        1.1  augustss #ifdef DIAGNOSTIC
    551        1.1  augustss 	if (sc->sc_rrun)
    552        1.1  augustss 		printf("cs4281_trigger_input: already running\n");
    553        1.4     tacha #endif
    554        1.1  augustss 	sc->sc_rrun = 1;
    555        1.1  augustss 	DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
    556        1.1  augustss 	    "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
    557        1.1  augustss 	sc->sc_rintr = intr;
    558        1.1  augustss 	sc->sc_rarg  = arg;
    559        1.1  augustss 
    560        1.1  augustss 	/* stop recording DMA */
    561        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    562        1.1  augustss 
    563        1.1  augustss 	for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
    564       1.23      kent 		continue;
    565        1.1  augustss 	if (!p) {
    566        1.1  augustss 		printf("cs4281_trigger_input: bad addr %p\n", start);
    567       1.23      kent 		return EINVAL;
    568        1.1  augustss 	}
    569        1.1  augustss 
    570        1.1  augustss 	sc->sc_rcount = blksize / sc->hw_blocksize;
    571        1.1  augustss 	sc->sc_rs = (char *)start;
    572        1.1  augustss 	sc->sc_re = (char *)end;
    573        1.1  augustss 	sc->sc_rdma = p;
    574        1.1  augustss 	sc->sc_rbuf = KERNADDR(p);
    575        1.1  augustss 	sc->sc_ri = 0;
    576        1.1  augustss 	sc->sc_rn = sc->sc_rs;
    577        1.1  augustss 
    578        1.1  augustss 	dma_count = sc->dma_size;
    579       1.22      kent 	if (param->precision != 8)
    580        1.1  augustss 		dma_count /= 2;
    581        1.1  augustss 	if (param->channels > 1)
    582        1.1  augustss 		dma_count /= 2;
    583        1.1  augustss 
    584        1.1  augustss 	DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
    585        1.1  augustss 		 (int)DMAADDR(p), dma_count));
    586        1.1  augustss 	BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
    587        1.1  augustss 	BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
    588        1.1  augustss 
    589        1.1  augustss 	/* set recording format */
    590        1.1  augustss 	fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
    591  1.52.18.1  christos 	if (param->encoding == AUDIO_ENCODING_SLINEAR_BE)
    592        1.1  augustss 		fmt |= DMRn_BEND;
    593        1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1, fmt);
    594        1.1  augustss 
    595        1.1  augustss 	/* set sample rate */
    596        1.4     tacha 	sc->sc_rrate = param->sample_rate;
    597        1.1  augustss 	cs4281_set_adc_rate(sc, param->sample_rate);
    598        1.1  augustss 
    599        1.1  augustss 	/* Start DMA */
    600        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
    601        1.1  augustss 	/* Enable interrupts */
    602        1.1  augustss 	BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    603        1.1  augustss 
    604        1.1  augustss 	DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
    605        1.1  augustss 	DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
    606        1.1  augustss 	DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
    607        1.1  augustss 	DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
    608        1.1  augustss 
    609        1.1  augustss 	return 0;
    610        1.1  augustss }
    611        1.1  augustss 
    612       1.36  jmcneill static bool
    613       1.44    dyoung cs4281_suspend(device_t dv, const pmf_qual_t *qual)
    614        1.3     tacha {
    615       1.36  jmcneill 	struct cs428x_softc *sc = device_private(dv);
    616        1.3     tacha 
    617       1.45  jmcneill 	mutex_enter(&sc->sc_lock);
    618       1.45  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    619       1.45  jmcneill 
    620       1.36  jmcneill 	/* save current playback status */
    621       1.36  jmcneill 	if (sc->sc_prun) {
    622       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dcr0 = BA0READ4(sc, CS4281_DCR0);
    623       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dmr0 = BA0READ4(sc, CS4281_DMR0);
    624       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dbc0 = BA0READ4(sc, CS4281_DBC0);
    625       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dba0 = BA0READ4(sc, CS4281_DBA0);
    626       1.36  jmcneill 	}
    627       1.36  jmcneill 
    628       1.36  jmcneill 	/* save current capture status */
    629       1.36  jmcneill 	if (sc->sc_rrun) {
    630       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dcr1 = BA0READ4(sc, CS4281_DCR1);
    631       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dmr1 = BA0READ4(sc, CS4281_DMR1);
    632       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dbc1 = BA0READ4(sc, CS4281_DBC1);
    633       1.36  jmcneill 		sc->sc_suspend_state.cs4281.dba1 = BA0READ4(sc, CS4281_DBA1);
    634       1.36  jmcneill 	}
    635       1.36  jmcneill 	/* Stop DMA */
    636       1.36  jmcneill 	BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
    637       1.36  jmcneill 	BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
    638        1.3     tacha 
    639       1.45  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    640       1.45  jmcneill 	mutex_exit(&sc->sc_lock);
    641       1.45  jmcneill 
    642       1.36  jmcneill 	return true;
    643       1.36  jmcneill }
    644        1.4     tacha 
    645       1.36  jmcneill static bool
    646       1.44    dyoung cs4281_resume(device_t dv, const pmf_qual_t *qual)
    647       1.36  jmcneill {
    648       1.36  jmcneill 	struct cs428x_softc *sc = device_private(dv);
    649       1.34     joerg 
    650       1.45  jmcneill 	mutex_enter(&sc->sc_lock);
    651       1.45  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
    652       1.45  jmcneill 
    653       1.36  jmcneill 	cs4281_init(sc, 0);
    654       1.36  jmcneill 	cs4281_reset_codec(sc);
    655       1.34     joerg 
    656       1.36  jmcneill 	/* restore ac97 registers */
    657       1.45  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    658       1.36  jmcneill 	(*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
    659       1.45  jmcneill 	mutex_spin_enter(&sc->sc_intr_lock);
    660        1.3     tacha 
    661       1.36  jmcneill 	/* restore DMA related status */
    662       1.36  jmcneill 	if (sc->sc_prun) {
    663       1.36  jmcneill 		cs4281_set_dac_rate(sc, sc->sc_prate);
    664       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DBA0, sc->sc_suspend_state.cs4281.dba0);
    665       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DBC0, sc->sc_suspend_state.cs4281.dbc0);
    666       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DMR0, sc->sc_suspend_state.cs4281.dmr0);
    667       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DCR0, sc->sc_suspend_state.cs4281.dcr0);
    668       1.36  jmcneill 	}
    669       1.36  jmcneill 	if (sc->sc_rrun) {
    670       1.36  jmcneill 		cs4281_set_adc_rate(sc, sc->sc_rrate);
    671       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DBA1, sc->sc_suspend_state.cs4281.dba1);
    672       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DBC1, sc->sc_suspend_state.cs4281.dbc1);
    673       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DMR1, sc->sc_suspend_state.cs4281.dmr1);
    674       1.36  jmcneill 		BA0WRITE4(sc, CS4281_DCR1, sc->sc_suspend_state.cs4281.dcr1);
    675       1.36  jmcneill 	}
    676       1.36  jmcneill 	/* enable intterupts */
    677       1.36  jmcneill 	if (sc->sc_prun || sc->sc_rrun)
    678       1.36  jmcneill 		BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
    679        1.4     tacha 
    680       1.45  jmcneill 	mutex_spin_exit(&sc->sc_intr_lock);
    681       1.45  jmcneill 	mutex_exit(&sc->sc_lock);
    682       1.45  jmcneill 
    683       1.36  jmcneill 	return true;
    684        1.3     tacha }
    685        1.3     tacha 
    686        1.3     tacha /* control AC97 codec */
    687       1.26   thorpej static int
    688        1.3     tacha cs4281_reset_codec(void *addr)
    689        1.3     tacha {
    690        1.3     tacha 	struct cs428x_softc *sc;
    691       1.23      kent 	uint16_t data;
    692       1.23      kent 	uint32_t dat32;
    693        1.3     tacha 	int n;
    694        1.3     tacha 
    695        1.3     tacha 	sc = addr;
    696        1.3     tacha 
    697       1.10    simonb 	DPRINTFN(3, ("cs4281_reset_codec\n"));
    698        1.3     tacha 
    699        1.3     tacha 	/* Reset codec */
    700        1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    701        1.3     tacha 	delay(50);    /* delay 50us */
    702        1.3     tacha 
    703        1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, 0);
    704        1.3     tacha 	delay(100);	/* delay 100us */
    705        1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    706        1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    707        1.3     tacha 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    708        1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    709        1.3     tacha #endif
    710        1.3     tacha 	delay(50000);   /* XXX: delay 50ms */
    711        1.3     tacha 
    712        1.3     tacha 	/* Enable ASYNC generation */
    713        1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    714        1.3     tacha 
    715       1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
    716        1.3     tacha 	n = 0;
    717       1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    718        1.3     tacha 		delay(100);
    719        1.3     tacha 		if (++n > 1000) {
    720        1.3     tacha 			printf("reset_codec: AC97 codec ready timeout\n");
    721       1.19      kent 			return ETIMEDOUT;
    722        1.3     tacha 		}
    723        1.3     tacha 	}
    724        1.3     tacha #if defined(ENABLE_SECONDARY_CODEC)
    725        1.3     tacha 	/* secondary codec ready*/
    726        1.3     tacha 	n = 0;
    727       1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    728        1.3     tacha 		delay(100);
    729        1.3     tacha 		if (++n > 1000)
    730       1.19      kent 			return 0;
    731        1.3     tacha 	}
    732        1.3     tacha #endif
    733        1.3     tacha 	/* Set the serial timing configuration */
    734        1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    735        1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    736       1.23      kent 
    737       1.10    simonb 	/* Wait for codec ready signal */
    738        1.3     tacha 	n = 0;
    739        1.3     tacha 	do {
    740        1.3     tacha 		delay(1000);
    741        1.3     tacha 		if (++n > 1000) {
    742       1.48       chs 			aprint_error_dev(sc->sc_dev,
    743       1.39    dyoung 			    "timeout waiting for codec ready\n");
    744       1.19      kent 			return ETIMEDOUT;
    745        1.3     tacha 		}
    746        1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    747        1.3     tacha 	} while (dat32 == 0);
    748        1.3     tacha 
    749        1.3     tacha 	/* Enable Valid Frame output on ASDOUT */
    750        1.3     tacha 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    751       1.23      kent 
    752       1.10    simonb 	/* Wait until codec calibration is finished. Codec register 26h */
    753        1.3     tacha 	n = 0;
    754        1.3     tacha 	do {
    755        1.3     tacha 		delay(1);
    756        1.3     tacha 		if (++n > 1000) {
    757       1.48       chs 			aprint_error_dev(sc->sc_dev,
    758       1.39    dyoung 			    "timeout waiting for codec calibration\n");
    759       1.19      kent 			return ETIMEDOUT;
    760        1.3     tacha 		}
    761        1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    762        1.3     tacha 	} while ((data & 0x0f) != 0x0f);
    763        1.3     tacha 
    764        1.3     tacha 	/* Set the serial timing configuration again */
    765        1.3     tacha 	/* XXX: undocumented but the Linux driver do this */
    766        1.3     tacha 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    767        1.3     tacha 
    768        1.3     tacha 	/* Wait until we've sampled input slots 3 & 4 as valid */
    769        1.3     tacha 	n = 0;
    770        1.3     tacha 	do {
    771        1.3     tacha 		delay(1000);
    772        1.3     tacha 		if (++n > 1000) {
    773       1.48       chs 			aprint_error_dev(sc->sc_dev, "timeout waiting for "
    774       1.39    dyoung 			    "sampled input slots as valid\n");
    775       1.19      kent 			return ETIMEDOUT;
    776        1.3     tacha 		}
    777        1.3     tacha 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
    778        1.3     tacha 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    779       1.23      kent 
    780        1.3     tacha 	/* Start digital data transfer of audio data to the codec */
    781        1.3     tacha 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    782       1.19      kent 	return 0;
    783        1.3     tacha }
    784        1.3     tacha 
    785        1.3     tacha 
    786        1.3     tacha /* Internal functions */
    787        1.3     tacha 
    788        1.1  augustss /* convert sample rate to register value */
    789       1.26   thorpej static uint8_t
    790       1.23      kent cs4281_sr2regval(int rate)
    791        1.1  augustss {
    792       1.23      kent 	uint8_t retval;
    793        1.1  augustss 
    794        1.1  augustss 	/* We don't have to change here. but anyway ... */
    795        1.1  augustss 	if (rate > 48000)
    796        1.1  augustss 		rate = 48000;
    797        1.1  augustss 	if (rate < 6023)
    798        1.1  augustss 		rate = 6023;
    799        1.1  augustss 
    800        1.1  augustss 	switch (rate) {
    801        1.1  augustss 	case 8000:
    802        1.1  augustss 		retval = 5;
    803        1.1  augustss 		break;
    804        1.1  augustss 	case 11025:
    805        1.1  augustss 		retval = 4;
    806        1.1  augustss 		break;
    807        1.1  augustss 	case 16000:
    808        1.1  augustss 		retval = 3;
    809        1.1  augustss 		break;
    810        1.1  augustss 	case 22050:
    811        1.1  augustss 		retval = 2;
    812        1.1  augustss 		break;
    813        1.1  augustss 	case 44100:
    814        1.1  augustss 		retval = 1;
    815        1.1  augustss 		break;
    816        1.1  augustss 	case 48000:
    817        1.1  augustss 		retval = 0;
    818        1.1  augustss 		break;
    819        1.1  augustss 	default:
    820        1.1  augustss 		retval = 1536000/rate; /* == 24576000/(rate*16) */
    821        1.1  augustss 	}
    822        1.1  augustss 	return retval;
    823        1.1  augustss }
    824        1.1  augustss 
    825       1.26   thorpej static void
    826       1.23      kent cs4281_set_adc_rate(struct cs428x_softc *sc, int rate)
    827        1.1  augustss {
    828       1.10    simonb 
    829        1.3     tacha 	BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
    830        1.1  augustss }
    831        1.1  augustss 
    832       1.26   thorpej static void
    833       1.23      kent cs4281_set_dac_rate(struct cs428x_softc *sc, int rate)
    834        1.1  augustss {
    835       1.10    simonb 
    836        1.3     tacha 	BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
    837        1.1  augustss }
    838        1.1  augustss 
    839       1.26   thorpej static int
    840       1.23      kent cs4281_init(struct cs428x_softc *sc, int init)
    841        1.1  augustss {
    842        1.1  augustss 	int n;
    843       1.23      kent 	uint16_t data;
    844       1.23      kent 	uint32_t dat32;
    845        1.1  augustss 
    846        1.1  augustss 	/* set "Configuration Write Protect" register to
    847        1.1  augustss 	 * 0x4281 to allow to write */
    848        1.1  augustss 	BA0WRITE4(sc, CS4281_CWPR, 0x4281);
    849        1.1  augustss 
    850        1.3     tacha 	/*
    851        1.3     tacha 	 * Unset "Full Power-Down bit of Extended PCI Power Management
    852        1.3     tacha 	 * Control" register to release the reset state.
    853        1.3     tacha 	 */
    854        1.3     tacha 	dat32 = BA0READ4(sc, CS4281_EPPMC);
    855        1.3     tacha 	if (dat32 & EPPMC_FPDN) {
    856        1.3     tacha 		BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
    857        1.3     tacha 	}
    858        1.3     tacha 
    859        1.1  augustss 	/* Start PLL out in known state */
    860        1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, 0);
    861        1.1  augustss 	/* Start serial ports out in known state */
    862        1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, 0);
    863       1.23      kent 
    864        1.1  augustss 	/* Reset codec */
    865        1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, 0);
    866        1.1  augustss 	delay(50);	/* delay 50us */
    867        1.1  augustss 
    868        1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, 0);
    869        1.1  augustss 	delay(100);	/* delay 100us */
    870        1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
    871        1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    872        1.1  augustss 	BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
    873        1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
    874        1.1  augustss #endif
    875        1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    876        1.1  augustss 
    877        1.1  augustss 	/* Turn on Sound System clocks based on ABITCLK */
    878        1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
    879        1.1  augustss 	delay(50000);   /* XXX: delay 50ms */
    880        1.1  augustss 	BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
    881        1.1  augustss 
    882        1.1  augustss 	/* Set enables for sections that are needed in the SSPM registers */
    883        1.1  augustss 	BA0WRITE4(sc, CS4281_SSPM,
    884        1.1  augustss 		  SSPM_MIXEN |		/* Mixer */
    885        1.1  augustss 		  SSPM_CSRCEN |		/* Capture SRC */
    886        1.1  augustss 		  SSPM_PSRCEN |		/* Playback SRC */
    887        1.1  augustss 		  SSPM_JSEN |		/* Joystick */
    888        1.1  augustss 		  SSPM_ACLEN |		/* AC LINK */
    889        1.1  augustss 		  SSPM_FMEN		/* FM */
    890        1.1  augustss 		  );
    891        1.1  augustss 
    892        1.1  augustss 	/* Wait for clock stabilization */
    893        1.1  augustss 	n = 0;
    894        1.1  augustss #if 1
    895        1.1  augustss 	/* what document says */
    896       1.10    simonb 	while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
    897       1.10    simonb 		 != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
    898        1.1  augustss 		delay(100);
    899       1.10    simonb 		if (++n > 1000) {
    900       1.48       chs 			aprint_error_dev(sc->sc_dev,
    901       1.39    dyoung 			    "timeout waiting for clock stabilization\n");
    902        1.1  augustss 			return -1;
    903       1.10    simonb 		}
    904        1.1  augustss 	}
    905        1.1  augustss #else
    906        1.1  augustss 	/* Cirrus driver for Linux does */
    907       1.10    simonb 	while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
    908        1.1  augustss 		delay(1000);
    909       1.10    simonb 		if (++n > 1000) {
    910       1.48       chs 			aprint_error_dev(sc->sc_dev,
    911       1.39    dyoung 			    "timeout waiting for clock stabilization\n");
    912        1.1  augustss 			return -1;
    913       1.10    simonb 		}
    914        1.1  augustss 	}
    915        1.1  augustss #endif
    916        1.1  augustss 
    917        1.1  augustss 	/* Enable ASYNC generation */
    918        1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
    919        1.1  augustss 
    920       1.10    simonb 	/* Wait for codec ready. Linux driver waits 50ms here */
    921        1.1  augustss 	n = 0;
    922       1.10    simonb 	while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
    923        1.1  augustss 		delay(100);
    924       1.10    simonb 		if (++n > 1000) {
    925       1.48       chs 			aprint_error_dev(sc->sc_dev,
    926       1.39    dyoung 			    "timeout waiting for codec ready\n");
    927        1.1  augustss 			return -1;
    928       1.10    simonb 		}
    929        1.1  augustss 	}
    930        1.1  augustss 
    931        1.1  augustss #if defined(ENABLE_SECONDARY_CODEC)
    932        1.1  augustss 	/* secondary codec ready*/
    933        1.1  augustss 	n = 0;
    934       1.10    simonb 	while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
    935        1.1  augustss 		delay(100);
    936       1.10    simonb 		if (++n > 1000) {
    937       1.48       chs 			aprint_error_dev(sc->sc_dev,
    938       1.39    dyoung 			    "timeout waiting for secondary codec ready\n");
    939        1.1  augustss 			return -1;
    940       1.10    simonb 		}
    941        1.1  augustss 	}
    942        1.1  augustss #endif
    943        1.1  augustss 
    944        1.1  augustss 	/* Set the serial timing configuration */
    945        1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
    946        1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    947       1.23      kent 
    948       1.10    simonb 	/* Wait for codec ready signal */
    949        1.1  augustss 	n = 0;
    950        1.1  augustss 	do {
    951        1.1  augustss 		delay(1000);
    952        1.1  augustss 		if (++n > 1000) {
    953       1.48       chs 			aprint_error_dev(sc->sc_dev,
    954       1.39    dyoung 			    "timeout waiting for codec ready\n");
    955        1.1  augustss 			return -1;
    956        1.1  augustss 		}
    957        1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
    958        1.1  augustss 	} while (dat32 == 0);
    959        1.1  augustss 
    960        1.1  augustss 	/* Enable Valid Frame output on ASDOUT */
    961        1.1  augustss 	BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
    962       1.23      kent 
    963       1.10    simonb 	/* Wait until codec calibration is finished. codec register 26h */
    964        1.1  augustss 	n = 0;
    965        1.1  augustss 	do {
    966        1.1  augustss 		delay(1);
    967        1.1  augustss 		if (++n > 1000) {
    968       1.48       chs 			aprint_error_dev(sc->sc_dev,
    969       1.39    dyoung 			    "timeout waiting for codec calibration\n");
    970        1.1  augustss 			return -1;
    971        1.1  augustss 		}
    972        1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
    973        1.1  augustss 	} while ((data & 0x0f) != 0x0f);
    974        1.1  augustss 
    975        1.1  augustss 	/* Set the serial timing configuration again */
    976        1.1  augustss 	/* XXX: undocumented but the Linux driver do this */
    977        1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
    978        1.1  augustss 
    979        1.1  augustss 	/* Wait until we've sampled input slots 3 & 4 as valid */
    980        1.1  augustss 	n = 0;
    981        1.1  augustss 	do {
    982        1.1  augustss 		delay(1000);
    983        1.1  augustss 		if (++n > 1000) {
    984       1.48       chs 			aprint_error_dev(sc->sc_dev, "timeout waiting for "
    985       1.39    dyoung 			    "sampled input slots as valid\n");
    986        1.1  augustss 			return -1;
    987        1.1  augustss 		}
    988        1.1  augustss 		dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
    989        1.1  augustss 	} while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
    990       1.23      kent 
    991        1.1  augustss 	/* Start digital data transfer of audio data to the codec */
    992        1.1  augustss 	BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
    993       1.23      kent 
    994        1.3     tacha 	cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
    995        1.3     tacha 	cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
    996       1.23      kent 
    997        1.1  augustss 	/* Power on the DAC */
    998        1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
    999        1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
   1000        1.1  augustss 
   1001        1.1  augustss 	/* Wait until we sample a DAC ready state.
   1002        1.1  augustss 	 * Not documented, but Linux driver does.
   1003        1.1  augustss 	 */
   1004        1.1  augustss 	for (n = 0; n < 32; ++n) {
   1005        1.1  augustss 		delay(1000);
   1006        1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1007        1.1  augustss 		if (data & 0x02)
   1008        1.1  augustss 			break;
   1009        1.1  augustss 	}
   1010       1.23      kent 
   1011        1.1  augustss 	/* Power on the ADC */
   1012        1.3     tacha 	cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1013        1.3     tacha 	cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
   1014        1.1  augustss 
   1015        1.1  augustss 	/* Wait until we sample ADC ready state.
   1016        1.1  augustss 	 * Not documented, but Linux driver does.
   1017        1.1  augustss 	 */
   1018        1.1  augustss 	for (n = 0; n < 32; ++n) {
   1019        1.1  augustss 		delay(1000);
   1020        1.3     tacha 		cs428x_read_codec(sc, AC97_REG_POWER, &data);
   1021        1.1  augustss 		if (data & 0x01)
   1022        1.1  augustss 			break;
   1023        1.1  augustss 	}
   1024       1.23      kent 
   1025        1.1  augustss #if 0
   1026        1.1  augustss 	/* Initialize AC-Link features */
   1027        1.1  augustss 	/* variable sample-rate support */
   1028        1.1  augustss 	mem = BA0READ4(sc, CS4281_SERMC);
   1029        1.1  augustss 	mem |=  (SERMC_ODSEN1 | SERMC_ODSEN2);
   1030        1.1  augustss 	BA0WRITE4(sc, CS4281_SERMC, mem);
   1031        1.1  augustss 	/* XXX: more... */
   1032       1.23      kent 
   1033        1.1  augustss 	/* Initialize SSCR register features */
   1034        1.1  augustss 	/* XXX: hardware volume setting */
   1035        1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
   1036        1.1  augustss #endif
   1037        1.1  augustss 
   1038        1.1  augustss 	/* disable Sound Blaster Pro emulation */
   1039       1.24     perry 	/* XXX:
   1040        1.1  augustss 	 * Cannot set since the documents does not describe which bit is
   1041        1.1  augustss 	 * correspond to SSCR_SB. Since the reset value of SSCR is 0,
   1042        1.1  augustss 	 * we can ignore it.*/
   1043        1.1  augustss #if 0
   1044        1.1  augustss 	BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
   1045        1.1  augustss #endif
   1046        1.1  augustss 
   1047        1.1  augustss 	/* map AC97 PCM playback to DMA Channel 0 */
   1048        1.1  augustss 	/* Reset FEN bit to setup first */
   1049       1.10    simonb 	BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
   1050        1.1  augustss 	/*
   1051        1.1  augustss 	 *| RS[4:0]/|        |
   1052        1.1  augustss 	 *| LS[4:0] |  AC97  | Slot Function
   1053        1.1  augustss 	 *|---------+--------+--------------------
   1054        1.1  augustss 	 *|     0   |    3   | Left PCM Playback
   1055        1.1  augustss 	 *|     1   |    4   | Right PCM Playback
   1056        1.1  augustss 	 *|     2   |    5   | Phone Line 1 DAC
   1057        1.1  augustss 	 *|     3   |    6   | Center PCM Playback
   1058        1.1  augustss 	 *....
   1059        1.1  augustss 	 *  quoted from Table 29(p109)
   1060        1.1  augustss 	 */
   1061        1.1  augustss 	dat32 = 0x01 << 24 |   /* RS[4:0] =  1 see above */
   1062        1.1  augustss 		0x00 << 16 |   /* LS[4:0] =  0 see above */
   1063        1.1  augustss 		0x0f <<  8 |   /* SZ[6:0] = 15 size of buffer */
   1064        1.1  augustss 		0x00 <<  0 ;   /* OF[6:0] =  0 offset */
   1065        1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32);
   1066        1.1  augustss 	BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
   1067        1.1  augustss 
   1068        1.1  augustss 	/* map AC97 PCM record to DMA Channel 1 */
   1069        1.1  augustss 	/* Reset FEN bit to setup first */
   1070       1.10    simonb 	BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
   1071        1.1  augustss 	/*
   1072        1.1  augustss 	 *| RS[4:0]/|
   1073        1.1  augustss 	 *| LS[4:0] | AC97 | Slot Function
   1074        1.1  augustss 	 *|---------+------+-------------------
   1075        1.1  augustss 	 *|   10    |   3  | Left PCM Record
   1076        1.1  augustss 	 *|   11    |   4  | Right PCM Record
   1077        1.1  augustss 	 *|   12    |   5  | Phone Line 1 ADC
   1078        1.1  augustss 	 *|   13    |   6  | Mic ADC
   1079        1.1  augustss 	 *....
   1080        1.1  augustss 	 * quoted from Table 30(p109)
   1081        1.1  augustss 	 */
   1082        1.1  augustss 	dat32 = 0x0b << 24 |    /* RS[4:0] = 11 See above */
   1083        1.1  augustss 		0x0a << 16 |    /* LS[4:0] = 10 See above */
   1084        1.1  augustss 		0x0f <<  8 |    /* SZ[6:0] = 15 Size of buffer */
   1085        1.1  augustss 		0x10 <<  0 ;    /* OF[6:0] = 16 offset */
   1086        1.1  augustss 
   1087        1.1  augustss 	/* XXX: I cannot understand why FCRn_PSH is needed here. */
   1088        1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
   1089        1.1  augustss 	BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
   1090        1.1  augustss 
   1091        1.1  augustss #if 0
   1092        1.1  augustss 	/* Disable DMA Channel 2, 3 */
   1093       1.10    simonb 	BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
   1094       1.10    simonb 	BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
   1095        1.1  augustss #endif
   1096        1.1  augustss 
   1097        1.1  augustss 	/* Set the SRC Slot Assignment accordingly */
   1098        1.1  augustss 	/*| PLSS[4:0]/
   1099        1.1  augustss 	 *| PRSS[4:0] | AC97 | Slot Function
   1100        1.1  augustss 	 *|-----------+------+----------------
   1101        1.1  augustss 	 *|     0     |  3   | Left PCM Playback
   1102        1.1  augustss 	 *|     1     |  4   | Right PCM Playback
   1103        1.1  augustss 	 *|     2     |  5   | phone line 1 DAC
   1104        1.1  augustss 	 *|     3     |  6   | Center PCM Playback
   1105        1.1  augustss 	 *|     4     |  7   | Left Surround PCM Playback
   1106        1.1  augustss 	 *|     5     |  8   | Right Surround PCM Playback
   1107        1.1  augustss 	 *......
   1108        1.1  augustss 	 *
   1109        1.1  augustss 	 *| CLSS[4:0]/
   1110        1.1  augustss 	 *| CRSS[4:0] | AC97 | Codec |Slot Function
   1111        1.1  augustss 	 *|-----------+------+-------+-----------------
   1112        1.1  augustss 	 *|    10     |   3  |Primary| Left PCM Record
   1113        1.1  augustss 	 *|    11     |   4  |Primary| Right PCM Record
   1114        1.1  augustss 	 *|    12     |   5  |Primary| Phone Line 1 ADC
   1115        1.1  augustss 	 *|    13     |   6  |Primary| Mic ADC
   1116        1.1  augustss 	 *|.....
   1117        1.1  augustss 	 *|    20     |   3  |  Sec. | Left PCM Record
   1118        1.1  augustss 	 *|    21     |   4  |  Sec. | Right PCM Record
   1119        1.1  augustss 	 *|    22     |   5  |  Sec. | Phone Line 1 ADC
   1120        1.1  augustss 	 *|    23     |   6  |  Sec. | Mic ADC
   1121        1.1  augustss 	 */
   1122        1.1  augustss 	dat32 = 0x0b << 24 |   /* CRSS[4:0] Right PCM Record(primary) */
   1123        1.1  augustss 		0x0a << 16 |   /* CLSS[4:0] Left  PCM Record(primary) */
   1124        1.1  augustss 		0x01 <<  8 |   /* PRSS[4:0] Right PCM Playback */
   1125        1.1  augustss 		0x00 <<  0;    /* PLSS[4:0] Left  PCM Playback */
   1126        1.1  augustss 	BA0WRITE4(sc, CS4281_SRCSA, dat32);
   1127       1.23      kent 
   1128        1.5       wiz 	/* Set interrupt to occurred at Half and Full terminal
   1129        1.1  augustss 	 * count interrupt enable for DMA channel 0 and 1.
   1130        1.1  augustss 	 * To keep DMA stop, set MSK.
   1131        1.1  augustss 	 */
   1132        1.1  augustss 	dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
   1133        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR0, dat32);
   1134        1.1  augustss 	BA0WRITE4(sc, CS4281_DCR1, dat32);
   1135       1.23      kent 
   1136        1.1  augustss 	/* Set Auto-Initialize Contorl enable */
   1137        1.1  augustss 	BA0WRITE4(sc, CS4281_DMR0,
   1138        1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
   1139        1.1  augustss 	BA0WRITE4(sc, CS4281_DMR1,
   1140        1.1  augustss 		  DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
   1141        1.1  augustss 
   1142        1.1  augustss 	/* Clear DMA Mask in HIMR */
   1143        1.1  augustss 	dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
   1144        1.1  augustss 	BA0WRITE4(sc, CS4281_HIMR,
   1145        1.1  augustss 		  BA0READ4(sc, CS4281_HIMR) & dat32);
   1146        1.4     tacha 
   1147        1.4     tacha 	/* set current status */
   1148        1.4     tacha 	if (init != 0) {
   1149        1.4     tacha 		sc->sc_prun = 0;
   1150        1.4     tacha 		sc->sc_rrun = 0;
   1151        1.4     tacha 	}
   1152        1.4     tacha 
   1153        1.4     tacha 	/* setup playback volume */
   1154        1.4     tacha 	BA0WRITE4(sc, CS4281_PPRVC, 7);
   1155        1.4     tacha 	BA0WRITE4(sc, CS4281_PPLVC, 7);
   1156        1.4     tacha 
   1157        1.1  augustss 	return 0;
   1158        1.1  augustss }
   1159