cs4281.c revision 1.54 1 1.54 isaki /* $NetBSD: cs4281.c,v 1.54 2019/03/16 12:09:58 isaki Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.1 augustss * Copyright (c) 2000 Tatoku Ogaito. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * Redistribution and use in source and binary forms, with or without
7 1.1 augustss * modification, are permitted provided that the following conditions
8 1.1 augustss * are met:
9 1.1 augustss * 1. Redistributions of source code must retain the above copyright
10 1.1 augustss * notice, this list of conditions and the following disclaimer.
11 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 augustss * notice, this list of conditions and the following disclaimer in the
13 1.1 augustss * documentation and/or other materials provided with the distribution.
14 1.1 augustss * 3. All advertising materials mentioning features or use of this software
15 1.1 augustss * must display the following acknowledgement:
16 1.1 augustss * This product includes software developed by Tatoku Ogaito
17 1.1 augustss * for the NetBSD Project.
18 1.1 augustss * 4. The name of the author may not be used to endorse or promote products
19 1.1 augustss * derived from this software without specific prior written permission
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 augustss * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 augustss * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 augustss * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 augustss * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 augustss * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 augustss */
32 1.1 augustss
33 1.1 augustss /*
34 1.1 augustss * Cirrus Logic CS4281 driver.
35 1.1 augustss * Data sheets can be found
36 1.1 augustss * http://www.cirrus.com/ftp/pub/4281.pdf
37 1.1 augustss * ftp://ftp.alsa-project.org/pub/manuals/cirrus/cs4281tm.pdf
38 1.1 augustss *
39 1.1 augustss * TODO:
40 1.3 tacha * 1: midi and FM support
41 1.3 tacha * 2: ...
42 1.1 augustss *
43 1.1 augustss */
44 1.7 lukem
45 1.7 lukem #include <sys/cdefs.h>
46 1.54 isaki __KERNEL_RCSID(0, "$NetBSD: cs4281.c,v 1.54 2019/03/16 12:09:58 isaki Exp $");
47 1.1 augustss
48 1.1 augustss #include <sys/param.h>
49 1.1 augustss #include <sys/systm.h>
50 1.1 augustss #include <sys/kernel.h>
51 1.1 augustss #include <sys/malloc.h>
52 1.1 augustss #include <sys/fcntl.h>
53 1.1 augustss #include <sys/device.h>
54 1.1 augustss #include <sys/systm.h>
55 1.1 augustss
56 1.1 augustss #include <dev/pci/pcidevs.h>
57 1.1 augustss #include <dev/pci/pcivar.h>
58 1.1 augustss #include <dev/pci/cs4281reg.h>
59 1.1 augustss #include <dev/pci/cs428xreg.h>
60 1.1 augustss
61 1.1 augustss #include <sys/audioio.h>
62 1.1 augustss #include <dev/audio_if.h>
63 1.1 augustss #include <dev/midi_if.h>
64 1.1 augustss #include <dev/mulaw.h>
65 1.1 augustss #include <dev/auconv.h>
66 1.1 augustss
67 1.1 augustss #include <dev/ic/ac97reg.h>
68 1.1 augustss #include <dev/ic/ac97var.h>
69 1.1 augustss
70 1.1 augustss #include <dev/pci/cs428x.h>
71 1.1 augustss
72 1.35 ad #include <sys/bus.h>
73 1.1 augustss
74 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
75 1.1 augustss #define MAX_CHANNELS (4)
76 1.1 augustss #define MAX_FIFO_SIZE 32 /* 128/4channels */
77 1.1 augustss #else
78 1.1 augustss #define MAX_CHANNELS (2)
79 1.1 augustss #define MAX_FIFO_SIZE 64 /* 128/2channels */
80 1.1 augustss #endif
81 1.1 augustss
82 1.1 augustss /* IF functions for audio driver */
83 1.41 cegger static int cs4281_match(device_t, cfdata_t, void *);
84 1.41 cegger static void cs4281_attach(device_t, device_t, void *);
85 1.26 thorpej static int cs4281_intr(void *);
86 1.26 thorpej static int cs4281_query_encoding(void *, struct audio_encoding *);
87 1.26 thorpej static int cs4281_set_params(void *, int, int, audio_params_t *,
88 1.26 thorpej audio_params_t *, stream_filter_list_t *,
89 1.26 thorpej stream_filter_list_t *);
90 1.26 thorpej static int cs4281_halt_output(void *);
91 1.26 thorpej static int cs4281_halt_input(void *);
92 1.26 thorpej static int cs4281_getdev(void *, struct audio_device *);
93 1.26 thorpej static int cs4281_trigger_output(void *, void *, void *, int,
94 1.26 thorpej void (*)(void *), void *,
95 1.26 thorpej const audio_params_t *);
96 1.26 thorpej static int cs4281_trigger_input(void *, void *, void *, int,
97 1.26 thorpej void (*)(void *), void *,
98 1.26 thorpej const audio_params_t *);
99 1.1 augustss
100 1.52 msaitoh static int cs4281_reset_codec(void *);
101 1.3 tacha
102 1.1 augustss /* Internal functions */
103 1.52 msaitoh static uint8_t cs4281_sr2regval(int);
104 1.52 msaitoh static void cs4281_set_dac_rate(struct cs428x_softc *, int);
105 1.52 msaitoh static void cs4281_set_adc_rate(struct cs428x_softc *, int);
106 1.26 thorpej static int cs4281_init(struct cs428x_softc *, int);
107 1.1 augustss
108 1.1 augustss /* Power Management */
109 1.52 msaitoh static bool cs4281_suspend(device_t, const pmf_qual_t *);
110 1.52 msaitoh static bool cs4281_resume(device_t, const pmf_qual_t *);
111 1.1 augustss
112 1.26 thorpej static const struct audio_hw_if cs4281_hw_if = {
113 1.54 isaki .query_encoding = cs4281_query_encoding,
114 1.54 isaki .set_params = cs4281_set_params,
115 1.54 isaki .round_blocksize = cs428x_round_blocksize,
116 1.54 isaki .halt_output = cs4281_halt_output,
117 1.54 isaki .halt_input = cs4281_halt_input,
118 1.54 isaki .getdev = cs4281_getdev,
119 1.54 isaki .set_port = cs428x_mixer_set_port,
120 1.54 isaki .get_port = cs428x_mixer_get_port,
121 1.54 isaki .query_devinfo = cs428x_query_devinfo,
122 1.54 isaki .allocm = cs428x_malloc,
123 1.54 isaki .freem = cs428x_free,
124 1.54 isaki .round_buffersize = cs428x_round_buffersize,
125 1.54 isaki .mappage = cs428x_mappage,
126 1.54 isaki .get_props = cs428x_get_props,
127 1.54 isaki .trigger_output = cs4281_trigger_output,
128 1.54 isaki .trigger_input = cs4281_trigger_input,
129 1.54 isaki .get_locks = cs428x_get_locks,
130 1.1 augustss };
131 1.1 augustss
132 1.2 augustss #if NMIDI > 0 && 0
133 1.1 augustss /* Midi Interface */
134 1.26 thorpej static void cs4281_midi_close(void*);
135 1.26 thorpej static void cs4281_midi_getinfo(void *, struct midi_info *);
136 1.26 thorpej static int cs4281_midi_open(void *, int, void (*)(void *, int),
137 1.23 kent void (*)(void *), void *);
138 1.26 thorpej static int cs4281_midi_output(void *, int);
139 1.1 augustss
140 1.26 thorpej static const struct midi_hw_if cs4281_midi_hw_if = {
141 1.1 augustss cs4281_midi_open,
142 1.1 augustss cs4281_midi_close,
143 1.1 augustss cs4281_midi_output,
144 1.1 augustss cs4281_midi_getinfo,
145 1.1 augustss 0,
146 1.45 jmcneill cs428x_get_locks,
147 1.1 augustss };
148 1.1 augustss #endif
149 1.1 augustss
150 1.48 chs CFATTACH_DECL_NEW(clct, sizeof(struct cs428x_softc),
151 1.13 thorpej cs4281_match, cs4281_attach, NULL, NULL);
152 1.1 augustss
153 1.26 thorpej static struct audio_device cs4281_device = {
154 1.1 augustss "CS4281",
155 1.1 augustss "",
156 1.1 augustss "cs4281"
157 1.1 augustss };
158 1.1 augustss
159 1.1 augustss
160 1.26 thorpej static int
161 1.41 cegger cs4281_match(device_t parent, cfdata_t match, void *aux)
162 1.1 augustss {
163 1.23 kent struct pci_attach_args *pa;
164 1.23 kent
165 1.23 kent pa = (struct pci_attach_args *)aux;
166 1.1 augustss if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CIRRUS)
167 1.1 augustss return 0;
168 1.1 augustss if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_CIRRUS_CS4281)
169 1.1 augustss return 1;
170 1.1 augustss return 0;
171 1.1 augustss }
172 1.1 augustss
173 1.26 thorpej static void
174 1.41 cegger cs4281_attach(device_t parent, device_t self, void *aux)
175 1.1 augustss {
176 1.23 kent struct cs428x_softc *sc;
177 1.23 kent struct pci_attach_args *pa;
178 1.23 kent pci_chipset_tag_t pc;
179 1.1 augustss char const *intrstr;
180 1.3 tacha pcireg_t reg;
181 1.29 christos int error;
182 1.51 christos char intrbuf[PCI_INTRSTR_LEN];
183 1.1 augustss
184 1.42 cegger sc = device_private(self);
185 1.48 chs sc->sc_dev = self;
186 1.23 kent pa = (struct pci_attach_args *)aux;
187 1.23 kent pc = pa->pa_pc;
188 1.15 thorpej
189 1.47 drochner pci_aprint_devinfo(pa, "Audio controller");
190 1.1 augustss
191 1.34 joerg sc->sc_pc = pa->pa_pc;
192 1.34 joerg sc->sc_pt = pa->pa_tag;
193 1.34 joerg
194 1.1 augustss /* Map I/O register */
195 1.1 augustss if (pci_mapreg_map(pa, PCI_BA0,
196 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
197 1.1 augustss &sc->ba0t, &sc->ba0h, NULL, NULL)) {
198 1.48 chs aprint_error_dev(sc->sc_dev, "can't map BA0 space\n");
199 1.1 augustss return;
200 1.1 augustss }
201 1.1 augustss if (pci_mapreg_map(pa, PCI_BA1,
202 1.1 augustss PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
203 1.1 augustss &sc->ba1t, &sc->ba1h, NULL, NULL)) {
204 1.48 chs aprint_error_dev(sc->sc_dev, "can't map BA1 space\n");
205 1.1 augustss return;
206 1.1 augustss }
207 1.1 augustss
208 1.1 augustss sc->sc_dmatag = pa->pa_dmat;
209 1.1 augustss
210 1.29 christos /* power up chip */
211 1.38 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
212 1.29 christos pci_activate_null)) && error != EOPNOTSUPP) {
213 1.48 chs aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
214 1.29 christos return;
215 1.3 tacha }
216 1.3 tacha
217 1.1 augustss /* Enable the device (set bus master flag) */
218 1.3 tacha reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
219 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
220 1.3 tacha reg | PCI_COMMAND_MASTER_ENABLE);
221 1.1 augustss
222 1.1 augustss #if 0
223 1.1 augustss /* LATENCY_TIMER setting */
224 1.1 augustss temp1 = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
225 1.10 simonb if (PCI_LATTIMER(temp1) < 32) {
226 1.1 augustss temp1 &= 0xffff00ff;
227 1.1 augustss temp1 |= 0x00002000;
228 1.1 augustss pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, temp1);
229 1.1 augustss }
230 1.1 augustss #endif
231 1.22 kent
232 1.1 augustss /* Map and establish the interrupt. */
233 1.34 joerg if (pci_intr_map(pa, &sc->intrh)) {
234 1.48 chs aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
235 1.1 augustss return;
236 1.1 augustss }
237 1.51 christos intrstr = pci_intr_string(pc, sc->intrh, intrbuf, sizeof(intrbuf));
238 1.1 augustss
239 1.45 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NONE);
240 1.46 mrg mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_AUDIO);
241 1.45 jmcneill
242 1.53 jdolecek sc->sc_ih = pci_intr_establish_xname(sc->sc_pc, sc->intrh, IPL_AUDIO,
243 1.53 jdolecek cs4281_intr, sc, device_xname(self));
244 1.1 augustss if (sc->sc_ih == NULL) {
245 1.48 chs aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
246 1.1 augustss if (intrstr != NULL)
247 1.39 dyoung aprint_error(" at %s", intrstr);
248 1.39 dyoung aprint_error("\n");
249 1.45 jmcneill mutex_destroy(&sc->sc_lock);
250 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
251 1.1 augustss return;
252 1.1 augustss }
253 1.48 chs aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
254 1.1 augustss
255 1.1 augustss /*
256 1.1 augustss * Sound System start-up
257 1.1 augustss */
258 1.45 jmcneill if (cs4281_init(sc, 1) != 0) {
259 1.45 jmcneill mutex_destroy(&sc->sc_lock);
260 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
261 1.1 augustss return;
262 1.45 jmcneill }
263 1.1 augustss
264 1.1 augustss sc->type = TYPE_CS4281;
265 1.1 augustss sc->halt_input = cs4281_halt_input;
266 1.1 augustss sc->halt_output = cs4281_halt_output;
267 1.1 augustss
268 1.1 augustss sc->dma_size = CS4281_BUFFER_SIZE / MAX_CHANNELS;
269 1.1 augustss sc->dma_align = 0x10;
270 1.1 augustss sc->hw_blocksize = sc->dma_size / 2;
271 1.22 kent
272 1.1 augustss /* AC 97 attachment */
273 1.1 augustss sc->host_if.arg = sc;
274 1.3 tacha sc->host_if.attach = cs428x_attach_codec;
275 1.3 tacha sc->host_if.read = cs428x_read_codec;
276 1.3 tacha sc->host_if.write = cs428x_write_codec;
277 1.1 augustss sc->host_if.reset = cs4281_reset_codec;
278 1.45 jmcneill if (ac97_attach(&sc->host_if, self, &sc->sc_lock) != 0) {
279 1.48 chs aprint_error_dev(sc->sc_dev, "ac97_attach failed\n");
280 1.45 jmcneill mutex_destroy(&sc->sc_lock);
281 1.45 jmcneill mutex_destroy(&sc->sc_intr_lock);
282 1.1 augustss return;
283 1.1 augustss }
284 1.48 chs audio_attach_mi(&cs4281_hw_if, sc, sc->sc_dev);
285 1.1 augustss
286 1.2 augustss #if NMIDI > 0 && 0
287 1.48 chs midi_attach_mi(&cs4281_midi_hw_if, sc, sc->sc_dev);
288 1.1 augustss #endif
289 1.1 augustss
290 1.36 jmcneill if (!pmf_device_register(self, cs4281_suspend, cs4281_resume))
291 1.36 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
292 1.1 augustss }
293 1.1 augustss
294 1.26 thorpej static int
295 1.23 kent cs4281_intr(void *p)
296 1.1 augustss {
297 1.23 kent struct cs428x_softc *sc;
298 1.23 kent uint32_t intr, hdsr0, hdsr1;
299 1.1 augustss char *empty_dma;
300 1.23 kent int handled;
301 1.1 augustss
302 1.23 kent sc = p;
303 1.23 kent handled = 0;
304 1.1 augustss hdsr0 = 0;
305 1.1 augustss hdsr1 = 0;
306 1.23 kent
307 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
308 1.45 jmcneill
309 1.1 augustss /* grab interrupt register */
310 1.1 augustss intr = BA0READ4(sc, CS4281_HISR);
311 1.1 augustss
312 1.1 augustss DPRINTF(("cs4281_intr:"));
313 1.1 augustss /* not for me */
314 1.1 augustss if ((intr & HISR_INTENA) == 0) {
315 1.1 augustss /* clear the interrupt register */
316 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
317 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
318 1.1 augustss return 0;
319 1.1 augustss }
320 1.1 augustss
321 1.1 augustss if (intr & HISR_DMA0)
322 1.1 augustss hdsr0 = BA0READ4(sc, CS4281_HDSR0); /* clear intr condition */
323 1.1 augustss if (intr & HISR_DMA1)
324 1.1 augustss hdsr1 = BA0READ4(sc, CS4281_HDSR1); /* clear intr condition */
325 1.1 augustss /* clear the interrupt register */
326 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_CHGM | HICR_IEV);
327 1.23 kent
328 1.49 christos #ifdef CS4280_DEBUG
329 1.1 augustss DPRINTF(("intr = 0x%08x, hdsr0 = 0x%08x hdsr1 = 0x%08x\n",
330 1.1 augustss intr, hdsr0, hdsr1));
331 1.49 christos #else
332 1.50 christos __USE(hdsr0);
333 1.50 christos __USE(hdsr1);
334 1.49 christos #endif
335 1.23 kent
336 1.1 augustss /* Playback Interrupt */
337 1.1 augustss if (intr & HISR_DMA0) {
338 1.3 tacha handled = 1;
339 1.18 mycroft if (sc->sc_prun) {
340 1.28 jmcneill DPRINTF((" PB DMA 0x%x(%d)",
341 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCA0),
342 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCC0)));
343 1.1 augustss if ((sc->sc_pi%sc->sc_pcount) == 0)
344 1.1 augustss sc->sc_pintr(sc->sc_parg);
345 1.28 jmcneill /* copy buffer */
346 1.28 jmcneill ++sc->sc_pi;
347 1.28 jmcneill empty_dma = sc->sc_pdma->addr;
348 1.28 jmcneill if (sc->sc_pi&1)
349 1.28 jmcneill empty_dma += sc->hw_blocksize;
350 1.28 jmcneill memcpy(empty_dma, sc->sc_pn, sc->hw_blocksize);
351 1.28 jmcneill sc->sc_pn += sc->hw_blocksize;
352 1.28 jmcneill if (sc->sc_pn >= sc->sc_pe)
353 1.28 jmcneill sc->sc_pn = sc->sc_ps;
354 1.1 augustss } else {
355 1.48 chs aprint_error_dev(sc->sc_dev, "unexpected play intr\n");
356 1.1 augustss }
357 1.1 augustss }
358 1.1 augustss if (intr & HISR_DMA1) {
359 1.3 tacha handled = 1;
360 1.18 mycroft if (sc->sc_rrun) {
361 1.28 jmcneill /* copy from DMA */
362 1.28 jmcneill DPRINTF((" CP DMA 0x%x(%d)", (int)BA0READ4(sc, CS4281_DCA1),
363 1.28 jmcneill (int)BA0READ4(sc, CS4281_DCC1)));
364 1.28 jmcneill ++sc->sc_ri;
365 1.28 jmcneill empty_dma = sc->sc_rdma->addr;
366 1.28 jmcneill if ((sc->sc_ri & 1) == 0)
367 1.28 jmcneill empty_dma += sc->hw_blocksize;
368 1.28 jmcneill memcpy(sc->sc_rn, empty_dma, sc->hw_blocksize);
369 1.28 jmcneill sc->sc_rn += sc->hw_blocksize;
370 1.28 jmcneill if (sc->sc_rn >= sc->sc_re)
371 1.28 jmcneill sc->sc_rn = sc->sc_rs;
372 1.1 augustss if ((sc->sc_ri % sc->sc_rcount) == 0)
373 1.1 augustss sc->sc_rintr(sc->sc_rarg);
374 1.1 augustss } else {
375 1.48 chs aprint_error_dev(sc->sc_dev,
376 1.39 dyoung "unexpected record intr\n");
377 1.1 augustss }
378 1.1 augustss }
379 1.1 augustss DPRINTF(("\n"));
380 1.3 tacha
381 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
382 1.45 jmcneill
383 1.3 tacha return handled;
384 1.1 augustss }
385 1.1 augustss
386 1.26 thorpej static int
387 1.33 christos cs4281_query_encoding(void *addr, struct audio_encoding *fp)
388 1.1 augustss {
389 1.10 simonb
390 1.1 augustss switch (fp->index) {
391 1.1 augustss case 0:
392 1.1 augustss strcpy(fp->name, AudioEulinear);
393 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR;
394 1.1 augustss fp->precision = 8;
395 1.1 augustss fp->flags = 0;
396 1.1 augustss break;
397 1.1 augustss case 1:
398 1.1 augustss strcpy(fp->name, AudioEmulaw);
399 1.1 augustss fp->encoding = AUDIO_ENCODING_ULAW;
400 1.1 augustss fp->precision = 8;
401 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
402 1.1 augustss break;
403 1.1 augustss case 2:
404 1.1 augustss strcpy(fp->name, AudioEalaw);
405 1.1 augustss fp->encoding = AUDIO_ENCODING_ALAW;
406 1.1 augustss fp->precision = 8;
407 1.1 augustss fp->flags = AUDIO_ENCODINGFLAG_EMULATED;
408 1.1 augustss break;
409 1.1 augustss case 3:
410 1.1 augustss strcpy(fp->name, AudioEslinear);
411 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR;
412 1.1 augustss fp->precision = 8;
413 1.1 augustss fp->flags = 0;
414 1.1 augustss break;
415 1.1 augustss case 4:
416 1.1 augustss strcpy(fp->name, AudioEslinear_le);
417 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_LE;
418 1.1 augustss fp->precision = 16;
419 1.1 augustss fp->flags = 0;
420 1.1 augustss break;
421 1.1 augustss case 5:
422 1.1 augustss strcpy(fp->name, AudioEulinear_le);
423 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_LE;
424 1.1 augustss fp->precision = 16;
425 1.1 augustss fp->flags = 0;
426 1.1 augustss break;
427 1.1 augustss case 6:
428 1.1 augustss strcpy(fp->name, AudioEslinear_be);
429 1.1 augustss fp->encoding = AUDIO_ENCODING_SLINEAR_BE;
430 1.1 augustss fp->precision = 16;
431 1.1 augustss fp->flags = 0;
432 1.1 augustss break;
433 1.1 augustss case 7:
434 1.1 augustss strcpy(fp->name, AudioEulinear_be);
435 1.1 augustss fp->encoding = AUDIO_ENCODING_ULINEAR_BE;
436 1.1 augustss fp->precision = 16;
437 1.1 augustss fp->flags = 0;
438 1.1 augustss break;
439 1.1 augustss default:
440 1.1 augustss return EINVAL;
441 1.1 augustss }
442 1.1 augustss return 0;
443 1.1 augustss }
444 1.1 augustss
445 1.26 thorpej static int
446 1.33 christos cs4281_set_params(void *addr, int setmode, int usemode,
447 1.32 christos audio_params_t *play, audio_params_t *rec, stream_filter_list_t *pfil,
448 1.32 christos stream_filter_list_t *rfil)
449 1.1 augustss {
450 1.22 kent audio_params_t hw;
451 1.23 kent struct cs428x_softc *sc;
452 1.22 kent audio_params_t *p;
453 1.22 kent stream_filter_list_t *fil;
454 1.1 augustss int mode;
455 1.1 augustss
456 1.23 kent sc = addr;
457 1.1 augustss for (mode = AUMODE_RECORD; mode != -1;
458 1.1 augustss mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
459 1.1 augustss if ((setmode & mode) == 0)
460 1.1 augustss continue;
461 1.22 kent
462 1.1 augustss p = mode == AUMODE_PLAY ? play : rec;
463 1.22 kent
464 1.1 augustss if (p == play) {
465 1.25 yamt DPRINTFN(5,
466 1.25 yamt ("play: sample=%u precision=%u channels=%u\n",
467 1.25 yamt p->sample_rate, p->precision, p->channels));
468 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
469 1.1 augustss (p->precision != 8 && p->precision != 16) ||
470 1.1 augustss (p->channels != 1 && p->channels != 2)) {
471 1.23 kent return EINVAL;
472 1.1 augustss }
473 1.1 augustss } else {
474 1.25 yamt DPRINTFN(5,
475 1.25 yamt ("rec: sample=%u precision=%u channels=%u\n",
476 1.25 yamt p->sample_rate, p->precision, p->channels));
477 1.1 augustss if (p->sample_rate < 6023 || p->sample_rate > 48000 ||
478 1.1 augustss (p->precision != 8 && p->precision != 16) ||
479 1.1 augustss (p->channels != 1 && p->channels != 2)) {
480 1.23 kent return EINVAL;
481 1.1 augustss }
482 1.1 augustss }
483 1.22 kent hw = *p;
484 1.22 kent fil = mode == AUMODE_PLAY ? pfil : rfil;
485 1.1 augustss
486 1.1 augustss switch (p->encoding) {
487 1.1 augustss case AUDIO_ENCODING_SLINEAR_BE:
488 1.1 augustss break;
489 1.1 augustss case AUDIO_ENCODING_SLINEAR_LE:
490 1.1 augustss break;
491 1.1 augustss case AUDIO_ENCODING_ULINEAR_BE:
492 1.1 augustss break;
493 1.1 augustss case AUDIO_ENCODING_ULINEAR_LE:
494 1.1 augustss break;
495 1.1 augustss case AUDIO_ENCODING_ULAW:
496 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
497 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? mulaw_to_linear8
498 1.22 kent : linear8_to_mulaw, &hw);
499 1.1 augustss break;
500 1.1 augustss case AUDIO_ENCODING_ALAW:
501 1.22 kent hw.encoding = AUDIO_ENCODING_SLINEAR_LE;
502 1.22 kent fil->append(fil, mode == AUMODE_PLAY ? alaw_to_linear8
503 1.22 kent : linear8_to_alaw, &hw);
504 1.1 augustss break;
505 1.1 augustss default:
506 1.23 kent return EINVAL;
507 1.1 augustss }
508 1.1 augustss }
509 1.1 augustss
510 1.1 augustss /* set sample rate */
511 1.1 augustss cs4281_set_dac_rate(sc, play->sample_rate);
512 1.1 augustss cs4281_set_adc_rate(sc, rec->sample_rate);
513 1.1 augustss return 0;
514 1.1 augustss }
515 1.1 augustss
516 1.26 thorpej static int
517 1.23 kent cs4281_halt_output(void *addr)
518 1.1 augustss {
519 1.23 kent struct cs428x_softc *sc;
520 1.23 kent
521 1.23 kent sc = addr;
522 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
523 1.1 augustss sc->sc_prun = 0;
524 1.1 augustss return 0;
525 1.1 augustss }
526 1.1 augustss
527 1.26 thorpej static int
528 1.23 kent cs4281_halt_input(void *addr)
529 1.1 augustss {
530 1.23 kent struct cs428x_softc *sc;
531 1.1 augustss
532 1.23 kent sc = addr;
533 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
534 1.1 augustss sc->sc_rrun = 0;
535 1.1 augustss return 0;
536 1.1 augustss }
537 1.1 augustss
538 1.26 thorpej static int
539 1.33 christos cs4281_getdev(void *addr, struct audio_device *retp)
540 1.1 augustss {
541 1.10 simonb
542 1.1 augustss *retp = cs4281_device;
543 1.1 augustss return 0;
544 1.1 augustss }
545 1.1 augustss
546 1.26 thorpej static int
547 1.23 kent cs4281_trigger_output(void *addr, void *start, void *end, int blksize,
548 1.23 kent void (*intr)(void *), void *arg,
549 1.23 kent const audio_params_t *param)
550 1.1 augustss {
551 1.23 kent struct cs428x_softc *sc;
552 1.23 kent uint32_t fmt;
553 1.1 augustss struct cs428x_dma *p;
554 1.1 augustss int dma_count;
555 1.1 augustss
556 1.23 kent sc = addr;
557 1.23 kent fmt = 0;
558 1.1 augustss #ifdef DIAGNOSTIC
559 1.1 augustss if (sc->sc_prun)
560 1.1 augustss printf("cs4281_trigger_output: already running\n");
561 1.4 tacha #endif
562 1.1 augustss sc->sc_prun = 1;
563 1.1 augustss
564 1.1 augustss DPRINTF(("cs4281_trigger_output: sc=%p start=%p end=%p "
565 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
566 1.1 augustss sc->sc_pintr = intr;
567 1.1 augustss sc->sc_parg = arg;
568 1.1 augustss
569 1.1 augustss /* stop playback DMA */
570 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
571 1.1 augustss
572 1.22 kent DPRINTF(("param: precision=%d channels=%d encoding=%d\n",
573 1.22 kent param->precision, param->channels, param->encoding));
574 1.1 augustss for (p = sc->sc_dmas; p != NULL && BUFADDR(p) != start; p = p->next)
575 1.23 kent continue;
576 1.1 augustss if (p == NULL) {
577 1.1 augustss printf("cs4281_trigger_output: bad addr %p\n", start);
578 1.23 kent return EINVAL;
579 1.1 augustss }
580 1.1 augustss
581 1.1 augustss sc->sc_pcount = blksize / sc->hw_blocksize;
582 1.1 augustss sc->sc_ps = (char *)start;
583 1.1 augustss sc->sc_pe = (char *)end;
584 1.1 augustss sc->sc_pdma = p;
585 1.1 augustss sc->sc_pbuf = KERNADDR(p);
586 1.1 augustss sc->sc_pi = 0;
587 1.1 augustss sc->sc_pn = sc->sc_ps;
588 1.1 augustss if (blksize >= sc->dma_size) {
589 1.1 augustss sc->sc_pn = sc->sc_ps + sc->dma_size;
590 1.1 augustss memcpy(sc->sc_pbuf, start, sc->dma_size);
591 1.1 augustss ++sc->sc_pi;
592 1.1 augustss } else {
593 1.1 augustss sc->sc_pn = sc->sc_ps + sc->hw_blocksize;
594 1.1 augustss memcpy(sc->sc_pbuf, start, sc->hw_blocksize);
595 1.1 augustss }
596 1.1 augustss
597 1.1 augustss dma_count = sc->dma_size;
598 1.22 kent if (param->precision != 8)
599 1.1 augustss dma_count /= 2; /* 16 bit */
600 1.1 augustss if (param->channels > 1)
601 1.1 augustss dma_count /= 2; /* Stereo */
602 1.1 augustss
603 1.1 augustss DPRINTF(("cs4281_trigger_output: DMAADDR(p)=0x%x count=%d\n",
604 1.1 augustss (int)DMAADDR(p), dma_count));
605 1.1 augustss BA0WRITE4(sc, CS4281_DBA0, DMAADDR(p));
606 1.1 augustss BA0WRITE4(sc, CS4281_DBC0, dma_count-1);
607 1.1 augustss
608 1.1 augustss /* set playback format */
609 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR0) & ~DMRn_FMTMSK;
610 1.22 kent if (param->precision == 8)
611 1.1 augustss fmt |= DMRn_SIZE8;
612 1.1 augustss if (param->channels == 1)
613 1.1 augustss fmt |= DMRn_MONO;
614 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
615 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
616 1.1 augustss fmt |= DMRn_BEND;
617 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
618 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
619 1.1 augustss fmt |= DMRn_USIGN;
620 1.1 augustss BA0WRITE4(sc, CS4281_DMR0, fmt);
621 1.1 augustss
622 1.1 augustss /* set sample rate */
623 1.4 tacha sc->sc_prate = param->sample_rate;
624 1.1 augustss cs4281_set_dac_rate(sc, param->sample_rate);
625 1.1 augustss
626 1.1 augustss /* start DMA */
627 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) & ~DCRn_MSK);
628 1.1 augustss /* Enable interrupts */
629 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
630 1.1 augustss
631 1.1 augustss DPRINTF(("HICR =0x%08x(expected 0x00000001)\n", BA0READ4(sc, CS4281_HICR)));
632 1.1 augustss DPRINTF(("HIMR =0x%08x(expected 0x00f0fc3f)\n", BA0READ4(sc, CS4281_HIMR)));
633 1.1 augustss DPRINTF(("DMR0 =0x%08x(expected 0x2???0018)\n", BA0READ4(sc, CS4281_DMR0)));
634 1.1 augustss DPRINTF(("DCR0 =0x%08x(expected 0x00030000)\n", BA0READ4(sc, CS4281_DCR0)));
635 1.1 augustss DPRINTF(("FCR0 =0x%08x(expected 0x81000f00)\n", BA0READ4(sc, CS4281_FCR0)));
636 1.1 augustss DPRINTF(("DACSR=0x%08x(expected 1 for 44kHz 5 for 8kHz)\n",
637 1.1 augustss BA0READ4(sc, CS4281_DACSR)));
638 1.1 augustss DPRINTF(("SRCSA=0x%08x(expected 0x0b0a0100)\n", BA0READ4(sc, CS4281_SRCSA)));
639 1.1 augustss DPRINTF(("SSPM&SSPM_PSRCEN =0x%08x(expected 0x00000010)\n",
640 1.1 augustss BA0READ4(sc, CS4281_SSPM) & SSPM_PSRCEN));
641 1.1 augustss
642 1.1 augustss return 0;
643 1.1 augustss }
644 1.1 augustss
645 1.26 thorpej static int
646 1.23 kent cs4281_trigger_input(void *addr, void *start, void *end, int blksize,
647 1.23 kent void (*intr)(void *), void *arg,
648 1.23 kent const audio_params_t *param)
649 1.1 augustss {
650 1.23 kent struct cs428x_softc *sc;
651 1.1 augustss struct cs428x_dma *p;
652 1.23 kent uint32_t fmt;
653 1.1 augustss int dma_count;
654 1.1 augustss
655 1.23 kent sc = addr;
656 1.23 kent fmt = 0;
657 1.1 augustss #ifdef DIAGNOSTIC
658 1.1 augustss if (sc->sc_rrun)
659 1.1 augustss printf("cs4281_trigger_input: already running\n");
660 1.4 tacha #endif
661 1.1 augustss sc->sc_rrun = 1;
662 1.1 augustss DPRINTF(("cs4281_trigger_input: sc=%p start=%p end=%p "
663 1.1 augustss "blksize=%d intr=%p(%p)\n", addr, start, end, blksize, intr, arg));
664 1.1 augustss sc->sc_rintr = intr;
665 1.1 augustss sc->sc_rarg = arg;
666 1.1 augustss
667 1.1 augustss /* stop recording DMA */
668 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
669 1.1 augustss
670 1.1 augustss for (p = sc->sc_dmas; p && BUFADDR(p) != start; p = p->next)
671 1.23 kent continue;
672 1.1 augustss if (!p) {
673 1.1 augustss printf("cs4281_trigger_input: bad addr %p\n", start);
674 1.23 kent return EINVAL;
675 1.1 augustss }
676 1.1 augustss
677 1.1 augustss sc->sc_rcount = blksize / sc->hw_blocksize;
678 1.1 augustss sc->sc_rs = (char *)start;
679 1.1 augustss sc->sc_re = (char *)end;
680 1.1 augustss sc->sc_rdma = p;
681 1.1 augustss sc->sc_rbuf = KERNADDR(p);
682 1.1 augustss sc->sc_ri = 0;
683 1.1 augustss sc->sc_rn = sc->sc_rs;
684 1.1 augustss
685 1.1 augustss dma_count = sc->dma_size;
686 1.22 kent if (param->precision != 8)
687 1.1 augustss dma_count /= 2;
688 1.1 augustss if (param->channels > 1)
689 1.1 augustss dma_count /= 2;
690 1.1 augustss
691 1.1 augustss DPRINTF(("cs4281_trigger_input: DMAADDR(p)=0x%x count=%d\n",
692 1.1 augustss (int)DMAADDR(p), dma_count));
693 1.1 augustss BA0WRITE4(sc, CS4281_DBA1, DMAADDR(p));
694 1.1 augustss BA0WRITE4(sc, CS4281_DBC1, dma_count-1);
695 1.1 augustss
696 1.1 augustss /* set recording format */
697 1.1 augustss fmt = BA0READ4(sc, CS4281_DMR1) & ~DMRn_FMTMSK;
698 1.22 kent if (param->precision == 8)
699 1.1 augustss fmt |= DMRn_SIZE8;
700 1.1 augustss if (param->channels == 1)
701 1.1 augustss fmt |= DMRn_MONO;
702 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
703 1.1 augustss param->encoding == AUDIO_ENCODING_SLINEAR_BE)
704 1.1 augustss fmt |= DMRn_BEND;
705 1.1 augustss if (param->encoding == AUDIO_ENCODING_ULINEAR_BE ||
706 1.1 augustss param->encoding == AUDIO_ENCODING_ULINEAR_LE)
707 1.1 augustss fmt |= DMRn_USIGN;
708 1.1 augustss BA0WRITE4(sc, CS4281_DMR1, fmt);
709 1.1 augustss
710 1.1 augustss /* set sample rate */
711 1.4 tacha sc->sc_rrate = param->sample_rate;
712 1.1 augustss cs4281_set_adc_rate(sc, param->sample_rate);
713 1.1 augustss
714 1.1 augustss /* Start DMA */
715 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) & ~DCRn_MSK);
716 1.1 augustss /* Enable interrupts */
717 1.1 augustss BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
718 1.1 augustss
719 1.1 augustss DPRINTF(("HICR=0x%08x\n", BA0READ4(sc, CS4281_HICR)));
720 1.1 augustss DPRINTF(("HIMR=0x%08x\n", BA0READ4(sc, CS4281_HIMR)));
721 1.1 augustss DPRINTF(("DMR1=0x%08x\n", BA0READ4(sc, CS4281_DMR1)));
722 1.1 augustss DPRINTF(("DCR1=0x%08x\n", BA0READ4(sc, CS4281_DCR1)));
723 1.1 augustss
724 1.1 augustss return 0;
725 1.1 augustss }
726 1.1 augustss
727 1.36 jmcneill static bool
728 1.44 dyoung cs4281_suspend(device_t dv, const pmf_qual_t *qual)
729 1.3 tacha {
730 1.36 jmcneill struct cs428x_softc *sc = device_private(dv);
731 1.3 tacha
732 1.45 jmcneill mutex_enter(&sc->sc_lock);
733 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
734 1.45 jmcneill
735 1.36 jmcneill /* save current playback status */
736 1.36 jmcneill if (sc->sc_prun) {
737 1.36 jmcneill sc->sc_suspend_state.cs4281.dcr0 = BA0READ4(sc, CS4281_DCR0);
738 1.36 jmcneill sc->sc_suspend_state.cs4281.dmr0 = BA0READ4(sc, CS4281_DMR0);
739 1.36 jmcneill sc->sc_suspend_state.cs4281.dbc0 = BA0READ4(sc, CS4281_DBC0);
740 1.36 jmcneill sc->sc_suspend_state.cs4281.dba0 = BA0READ4(sc, CS4281_DBA0);
741 1.36 jmcneill }
742 1.36 jmcneill
743 1.36 jmcneill /* save current capture status */
744 1.36 jmcneill if (sc->sc_rrun) {
745 1.36 jmcneill sc->sc_suspend_state.cs4281.dcr1 = BA0READ4(sc, CS4281_DCR1);
746 1.36 jmcneill sc->sc_suspend_state.cs4281.dmr1 = BA0READ4(sc, CS4281_DMR1);
747 1.36 jmcneill sc->sc_suspend_state.cs4281.dbc1 = BA0READ4(sc, CS4281_DBC1);
748 1.36 jmcneill sc->sc_suspend_state.cs4281.dba1 = BA0READ4(sc, CS4281_DBA1);
749 1.36 jmcneill }
750 1.36 jmcneill /* Stop DMA */
751 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR0, BA0READ4(sc, CS4281_DCR0) | DCRn_MSK);
752 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR1, BA0READ4(sc, CS4281_DCR1) | DCRn_MSK);
753 1.3 tacha
754 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
755 1.45 jmcneill mutex_exit(&sc->sc_lock);
756 1.45 jmcneill
757 1.36 jmcneill return true;
758 1.36 jmcneill }
759 1.4 tacha
760 1.36 jmcneill static bool
761 1.44 dyoung cs4281_resume(device_t dv, const pmf_qual_t *qual)
762 1.36 jmcneill {
763 1.36 jmcneill struct cs428x_softc *sc = device_private(dv);
764 1.34 joerg
765 1.45 jmcneill mutex_enter(&sc->sc_lock);
766 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
767 1.45 jmcneill
768 1.36 jmcneill cs4281_init(sc, 0);
769 1.36 jmcneill cs4281_reset_codec(sc);
770 1.34 joerg
771 1.36 jmcneill /* restore ac97 registers */
772 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
773 1.36 jmcneill (*sc->codec_if->vtbl->restore_ports)(sc->codec_if);
774 1.45 jmcneill mutex_spin_enter(&sc->sc_intr_lock);
775 1.3 tacha
776 1.36 jmcneill /* restore DMA related status */
777 1.36 jmcneill if (sc->sc_prun) {
778 1.36 jmcneill cs4281_set_dac_rate(sc, sc->sc_prate);
779 1.36 jmcneill BA0WRITE4(sc, CS4281_DBA0, sc->sc_suspend_state.cs4281.dba0);
780 1.36 jmcneill BA0WRITE4(sc, CS4281_DBC0, sc->sc_suspend_state.cs4281.dbc0);
781 1.36 jmcneill BA0WRITE4(sc, CS4281_DMR0, sc->sc_suspend_state.cs4281.dmr0);
782 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR0, sc->sc_suspend_state.cs4281.dcr0);
783 1.36 jmcneill }
784 1.36 jmcneill if (sc->sc_rrun) {
785 1.36 jmcneill cs4281_set_adc_rate(sc, sc->sc_rrate);
786 1.36 jmcneill BA0WRITE4(sc, CS4281_DBA1, sc->sc_suspend_state.cs4281.dba1);
787 1.36 jmcneill BA0WRITE4(sc, CS4281_DBC1, sc->sc_suspend_state.cs4281.dbc1);
788 1.36 jmcneill BA0WRITE4(sc, CS4281_DMR1, sc->sc_suspend_state.cs4281.dmr1);
789 1.36 jmcneill BA0WRITE4(sc, CS4281_DCR1, sc->sc_suspend_state.cs4281.dcr1);
790 1.36 jmcneill }
791 1.36 jmcneill /* enable intterupts */
792 1.36 jmcneill if (sc->sc_prun || sc->sc_rrun)
793 1.36 jmcneill BA0WRITE4(sc, CS4281_HICR, HICR_IEV | HICR_CHGM);
794 1.4 tacha
795 1.45 jmcneill mutex_spin_exit(&sc->sc_intr_lock);
796 1.45 jmcneill mutex_exit(&sc->sc_lock);
797 1.45 jmcneill
798 1.36 jmcneill return true;
799 1.3 tacha }
800 1.3 tacha
801 1.3 tacha /* control AC97 codec */
802 1.26 thorpej static int
803 1.3 tacha cs4281_reset_codec(void *addr)
804 1.3 tacha {
805 1.3 tacha struct cs428x_softc *sc;
806 1.23 kent uint16_t data;
807 1.23 kent uint32_t dat32;
808 1.3 tacha int n;
809 1.3 tacha
810 1.3 tacha sc = addr;
811 1.3 tacha
812 1.10 simonb DPRINTFN(3, ("cs4281_reset_codec\n"));
813 1.3 tacha
814 1.3 tacha /* Reset codec */
815 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, 0);
816 1.3 tacha delay(50); /* delay 50us */
817 1.3 tacha
818 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, 0);
819 1.3 tacha delay(100); /* delay 100us */
820 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
821 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
822 1.3 tacha BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
823 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
824 1.3 tacha #endif
825 1.3 tacha delay(50000); /* XXX: delay 50ms */
826 1.3 tacha
827 1.3 tacha /* Enable ASYNC generation */
828 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
829 1.3 tacha
830 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
831 1.3 tacha n = 0;
832 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
833 1.3 tacha delay(100);
834 1.3 tacha if (++n > 1000) {
835 1.3 tacha printf("reset_codec: AC97 codec ready timeout\n");
836 1.19 kent return ETIMEDOUT;
837 1.3 tacha }
838 1.3 tacha }
839 1.3 tacha #if defined(ENABLE_SECONDARY_CODEC)
840 1.3 tacha /* secondary codec ready*/
841 1.3 tacha n = 0;
842 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
843 1.3 tacha delay(100);
844 1.3 tacha if (++n > 1000)
845 1.19 kent return 0;
846 1.3 tacha }
847 1.3 tacha #endif
848 1.3 tacha /* Set the serial timing configuration */
849 1.3 tacha /* XXX: undocumented but the Linux driver do this */
850 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
851 1.23 kent
852 1.10 simonb /* Wait for codec ready signal */
853 1.3 tacha n = 0;
854 1.3 tacha do {
855 1.3 tacha delay(1000);
856 1.3 tacha if (++n > 1000) {
857 1.48 chs aprint_error_dev(sc->sc_dev,
858 1.39 dyoung "timeout waiting for codec ready\n");
859 1.19 kent return ETIMEDOUT;
860 1.3 tacha }
861 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
862 1.3 tacha } while (dat32 == 0);
863 1.3 tacha
864 1.3 tacha /* Enable Valid Frame output on ASDOUT */
865 1.3 tacha BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
866 1.23 kent
867 1.10 simonb /* Wait until codec calibration is finished. Codec register 26h */
868 1.3 tacha n = 0;
869 1.3 tacha do {
870 1.3 tacha delay(1);
871 1.3 tacha if (++n > 1000) {
872 1.48 chs aprint_error_dev(sc->sc_dev,
873 1.39 dyoung "timeout waiting for codec calibration\n");
874 1.19 kent return ETIMEDOUT;
875 1.3 tacha }
876 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
877 1.3 tacha } while ((data & 0x0f) != 0x0f);
878 1.3 tacha
879 1.3 tacha /* Set the serial timing configuration again */
880 1.3 tacha /* XXX: undocumented but the Linux driver do this */
881 1.3 tacha BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
882 1.3 tacha
883 1.3 tacha /* Wait until we've sampled input slots 3 & 4 as valid */
884 1.3 tacha n = 0;
885 1.3 tacha do {
886 1.3 tacha delay(1000);
887 1.3 tacha if (++n > 1000) {
888 1.48 chs aprint_error_dev(sc->sc_dev, "timeout waiting for "
889 1.39 dyoung "sampled input slots as valid\n");
890 1.19 kent return ETIMEDOUT;
891 1.3 tacha }
892 1.3 tacha dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4) ;
893 1.3 tacha } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
894 1.23 kent
895 1.3 tacha /* Start digital data transfer of audio data to the codec */
896 1.3 tacha BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
897 1.19 kent return 0;
898 1.3 tacha }
899 1.3 tacha
900 1.3 tacha
901 1.3 tacha /* Internal functions */
902 1.3 tacha
903 1.1 augustss /* convert sample rate to register value */
904 1.26 thorpej static uint8_t
905 1.23 kent cs4281_sr2regval(int rate)
906 1.1 augustss {
907 1.23 kent uint8_t retval;
908 1.1 augustss
909 1.1 augustss /* We don't have to change here. but anyway ... */
910 1.1 augustss if (rate > 48000)
911 1.1 augustss rate = 48000;
912 1.1 augustss if (rate < 6023)
913 1.1 augustss rate = 6023;
914 1.1 augustss
915 1.1 augustss switch (rate) {
916 1.1 augustss case 8000:
917 1.1 augustss retval = 5;
918 1.1 augustss break;
919 1.1 augustss case 11025:
920 1.1 augustss retval = 4;
921 1.1 augustss break;
922 1.1 augustss case 16000:
923 1.1 augustss retval = 3;
924 1.1 augustss break;
925 1.1 augustss case 22050:
926 1.1 augustss retval = 2;
927 1.1 augustss break;
928 1.1 augustss case 44100:
929 1.1 augustss retval = 1;
930 1.1 augustss break;
931 1.1 augustss case 48000:
932 1.1 augustss retval = 0;
933 1.1 augustss break;
934 1.1 augustss default:
935 1.1 augustss retval = 1536000/rate; /* == 24576000/(rate*16) */
936 1.1 augustss }
937 1.1 augustss return retval;
938 1.1 augustss }
939 1.1 augustss
940 1.26 thorpej static void
941 1.23 kent cs4281_set_adc_rate(struct cs428x_softc *sc, int rate)
942 1.1 augustss {
943 1.10 simonb
944 1.3 tacha BA0WRITE4(sc, CS4281_ADCSR, cs4281_sr2regval(rate));
945 1.1 augustss }
946 1.1 augustss
947 1.26 thorpej static void
948 1.23 kent cs4281_set_dac_rate(struct cs428x_softc *sc, int rate)
949 1.1 augustss {
950 1.10 simonb
951 1.3 tacha BA0WRITE4(sc, CS4281_DACSR, cs4281_sr2regval(rate));
952 1.1 augustss }
953 1.1 augustss
954 1.26 thorpej static int
955 1.23 kent cs4281_init(struct cs428x_softc *sc, int init)
956 1.1 augustss {
957 1.1 augustss int n;
958 1.23 kent uint16_t data;
959 1.23 kent uint32_t dat32;
960 1.1 augustss
961 1.1 augustss /* set "Configuration Write Protect" register to
962 1.1 augustss * 0x4281 to allow to write */
963 1.1 augustss BA0WRITE4(sc, CS4281_CWPR, 0x4281);
964 1.1 augustss
965 1.3 tacha /*
966 1.3 tacha * Unset "Full Power-Down bit of Extended PCI Power Management
967 1.3 tacha * Control" register to release the reset state.
968 1.3 tacha */
969 1.3 tacha dat32 = BA0READ4(sc, CS4281_EPPMC);
970 1.3 tacha if (dat32 & EPPMC_FPDN) {
971 1.3 tacha BA0WRITE4(sc, CS4281_EPPMC, dat32 & ~EPPMC_FPDN);
972 1.3 tacha }
973 1.3 tacha
974 1.1 augustss /* Start PLL out in known state */
975 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, 0);
976 1.1 augustss /* Start serial ports out in known state */
977 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, 0);
978 1.23 kent
979 1.1 augustss /* Reset codec */
980 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, 0);
981 1.1 augustss delay(50); /* delay 50us */
982 1.1 augustss
983 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, 0);
984 1.1 augustss delay(100); /* delay 100us */
985 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN);
986 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
987 1.1 augustss BA0WRITE4(sc, CS4281_SPMC, SPMC_RSTN | SPCM_ASDIN2E);
988 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_TCID);
989 1.1 augustss #endif
990 1.1 augustss delay(50000); /* XXX: delay 50ms */
991 1.1 augustss
992 1.1 augustss /* Turn on Sound System clocks based on ABITCLK */
993 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_DLLP);
994 1.1 augustss delay(50000); /* XXX: delay 50ms */
995 1.1 augustss BA0WRITE4(sc, CS4281_CLKCR1, CLKCR1_SWCE | CLKCR1_DLLP);
996 1.1 augustss
997 1.1 augustss /* Set enables for sections that are needed in the SSPM registers */
998 1.1 augustss BA0WRITE4(sc, CS4281_SSPM,
999 1.1 augustss SSPM_MIXEN | /* Mixer */
1000 1.1 augustss SSPM_CSRCEN | /* Capture SRC */
1001 1.1 augustss SSPM_PSRCEN | /* Playback SRC */
1002 1.1 augustss SSPM_JSEN | /* Joystick */
1003 1.1 augustss SSPM_ACLEN | /* AC LINK */
1004 1.1 augustss SSPM_FMEN /* FM */
1005 1.1 augustss );
1006 1.1 augustss
1007 1.1 augustss /* Wait for clock stabilization */
1008 1.1 augustss n = 0;
1009 1.1 augustss #if 1
1010 1.1 augustss /* what document says */
1011 1.10 simonb while ((BA0READ4(sc, CS4281_CLKCR1)& (CLKCR1_DLLRDY | CLKCR1_CLKON))
1012 1.10 simonb != (CLKCR1_DLLRDY | CLKCR1_CLKON)) {
1013 1.1 augustss delay(100);
1014 1.10 simonb if (++n > 1000) {
1015 1.48 chs aprint_error_dev(sc->sc_dev,
1016 1.39 dyoung "timeout waiting for clock stabilization\n");
1017 1.1 augustss return -1;
1018 1.10 simonb }
1019 1.1 augustss }
1020 1.1 augustss #else
1021 1.1 augustss /* Cirrus driver for Linux does */
1022 1.10 simonb while (!(BA0READ4(sc, CS4281_CLKCR1) & CLKCR1_DLLRDY)) {
1023 1.1 augustss delay(1000);
1024 1.10 simonb if (++n > 1000) {
1025 1.48 chs aprint_error_dev(sc->sc_dev,
1026 1.39 dyoung "timeout waiting for clock stabilization\n");
1027 1.1 augustss return -1;
1028 1.10 simonb }
1029 1.1 augustss }
1030 1.1 augustss #endif
1031 1.1 augustss
1032 1.1 augustss /* Enable ASYNC generation */
1033 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN);
1034 1.1 augustss
1035 1.10 simonb /* Wait for codec ready. Linux driver waits 50ms here */
1036 1.1 augustss n = 0;
1037 1.10 simonb while ((BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY) == 0) {
1038 1.1 augustss delay(100);
1039 1.10 simonb if (++n > 1000) {
1040 1.48 chs aprint_error_dev(sc->sc_dev,
1041 1.39 dyoung "timeout waiting for codec ready\n");
1042 1.1 augustss return -1;
1043 1.10 simonb }
1044 1.1 augustss }
1045 1.1 augustss
1046 1.1 augustss #if defined(ENABLE_SECONDARY_CODEC)
1047 1.1 augustss /* secondary codec ready*/
1048 1.1 augustss n = 0;
1049 1.10 simonb while ((BA0READ4(sc, CS4281_ACSTS2) & ACSTS2_CRDY2) == 0) {
1050 1.1 augustss delay(100);
1051 1.10 simonb if (++n > 1000) {
1052 1.48 chs aprint_error_dev(sc->sc_dev,
1053 1.39 dyoung "timeout waiting for secondary codec ready\n");
1054 1.1 augustss return -1;
1055 1.10 simonb }
1056 1.1 augustss }
1057 1.1 augustss #endif
1058 1.1 augustss
1059 1.1 augustss /* Set the serial timing configuration */
1060 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1061 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1062 1.23 kent
1063 1.10 simonb /* Wait for codec ready signal */
1064 1.1 augustss n = 0;
1065 1.1 augustss do {
1066 1.1 augustss delay(1000);
1067 1.1 augustss if (++n > 1000) {
1068 1.48 chs aprint_error_dev(sc->sc_dev,
1069 1.39 dyoung "timeout waiting for codec ready\n");
1070 1.1 augustss return -1;
1071 1.1 augustss }
1072 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACSTS) & ACSTS_CRDY;
1073 1.1 augustss } while (dat32 == 0);
1074 1.1 augustss
1075 1.1 augustss /* Enable Valid Frame output on ASDOUT */
1076 1.1 augustss BA0WRITE4(sc, CS428X_ACCTL, ACCTL_ESYN | ACCTL_VFRM);
1077 1.23 kent
1078 1.10 simonb /* Wait until codec calibration is finished. codec register 26h */
1079 1.1 augustss n = 0;
1080 1.1 augustss do {
1081 1.1 augustss delay(1);
1082 1.1 augustss if (++n > 1000) {
1083 1.48 chs aprint_error_dev(sc->sc_dev,
1084 1.39 dyoung "timeout waiting for codec calibration\n");
1085 1.1 augustss return -1;
1086 1.1 augustss }
1087 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1088 1.1 augustss } while ((data & 0x0f) != 0x0f);
1089 1.1 augustss
1090 1.1 augustss /* Set the serial timing configuration again */
1091 1.1 augustss /* XXX: undocumented but the Linux driver do this */
1092 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, SERMC_PTCAC97);
1093 1.1 augustss
1094 1.1 augustss /* Wait until we've sampled input slots 3 & 4 as valid */
1095 1.1 augustss n = 0;
1096 1.1 augustss do {
1097 1.1 augustss delay(1000);
1098 1.1 augustss if (++n > 1000) {
1099 1.48 chs aprint_error_dev(sc->sc_dev, "timeout waiting for "
1100 1.39 dyoung "sampled input slots as valid\n");
1101 1.1 augustss return -1;
1102 1.1 augustss }
1103 1.1 augustss dat32 = BA0READ4(sc, CS428X_ACISV) & (ACISV_ISV3 | ACISV_ISV4);
1104 1.1 augustss } while (dat32 != (ACISV_ISV3 | ACISV_ISV4));
1105 1.23 kent
1106 1.1 augustss /* Start digital data transfer of audio data to the codec */
1107 1.1 augustss BA0WRITE4(sc, CS428X_ACOSV, (ACOSV_SLV3 | ACOSV_SLV4));
1108 1.23 kent
1109 1.3 tacha cs428x_write_codec(sc, AC97_REG_HEADPHONE_VOLUME, 0);
1110 1.3 tacha cs428x_write_codec(sc, AC97_REG_MASTER_VOLUME, 0);
1111 1.23 kent
1112 1.1 augustss /* Power on the DAC */
1113 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1114 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfdff);
1115 1.1 augustss
1116 1.1 augustss /* Wait until we sample a DAC ready state.
1117 1.1 augustss * Not documented, but Linux driver does.
1118 1.1 augustss */
1119 1.1 augustss for (n = 0; n < 32; ++n) {
1120 1.1 augustss delay(1000);
1121 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1122 1.1 augustss if (data & 0x02)
1123 1.1 augustss break;
1124 1.1 augustss }
1125 1.23 kent
1126 1.1 augustss /* Power on the ADC */
1127 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1128 1.3 tacha cs428x_write_codec(sc, AC97_REG_POWER, data & 0xfeff);
1129 1.1 augustss
1130 1.1 augustss /* Wait until we sample ADC ready state.
1131 1.1 augustss * Not documented, but Linux driver does.
1132 1.1 augustss */
1133 1.1 augustss for (n = 0; n < 32; ++n) {
1134 1.1 augustss delay(1000);
1135 1.3 tacha cs428x_read_codec(sc, AC97_REG_POWER, &data);
1136 1.1 augustss if (data & 0x01)
1137 1.1 augustss break;
1138 1.1 augustss }
1139 1.23 kent
1140 1.1 augustss #if 0
1141 1.1 augustss /* Initialize AC-Link features */
1142 1.1 augustss /* variable sample-rate support */
1143 1.1 augustss mem = BA0READ4(sc, CS4281_SERMC);
1144 1.1 augustss mem |= (SERMC_ODSEN1 | SERMC_ODSEN2);
1145 1.1 augustss BA0WRITE4(sc, CS4281_SERMC, mem);
1146 1.1 augustss /* XXX: more... */
1147 1.23 kent
1148 1.1 augustss /* Initialize SSCR register features */
1149 1.1 augustss /* XXX: hardware volume setting */
1150 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, ~SSCR_HVC); /* disable HW volume setting */
1151 1.1 augustss #endif
1152 1.1 augustss
1153 1.1 augustss /* disable Sound Blaster Pro emulation */
1154 1.24 perry /* XXX:
1155 1.1 augustss * Cannot set since the documents does not describe which bit is
1156 1.1 augustss * correspond to SSCR_SB. Since the reset value of SSCR is 0,
1157 1.1 augustss * we can ignore it.*/
1158 1.1 augustss #if 0
1159 1.1 augustss BA0WRITE4(sc, CS4281_SSCR, SSCR_SB);
1160 1.1 augustss #endif
1161 1.1 augustss
1162 1.1 augustss /* map AC97 PCM playback to DMA Channel 0 */
1163 1.1 augustss /* Reset FEN bit to setup first */
1164 1.10 simonb BA0WRITE4(sc, CS4281_FCR0, (BA0READ4(sc, CS4281_FCR0) & ~FCRn_FEN));
1165 1.1 augustss /*
1166 1.1 augustss *| RS[4:0]/| |
1167 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1168 1.1 augustss *|---------+--------+--------------------
1169 1.1 augustss *| 0 | 3 | Left PCM Playback
1170 1.1 augustss *| 1 | 4 | Right PCM Playback
1171 1.1 augustss *| 2 | 5 | Phone Line 1 DAC
1172 1.1 augustss *| 3 | 6 | Center PCM Playback
1173 1.1 augustss *....
1174 1.1 augustss * quoted from Table 29(p109)
1175 1.1 augustss */
1176 1.1 augustss dat32 = 0x01 << 24 | /* RS[4:0] = 1 see above */
1177 1.1 augustss 0x00 << 16 | /* LS[4:0] = 0 see above */
1178 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 size of buffer */
1179 1.1 augustss 0x00 << 0 ; /* OF[6:0] = 0 offset */
1180 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32);
1181 1.1 augustss BA0WRITE4(sc, CS4281_FCR0, dat32 | FCRn_FEN);
1182 1.1 augustss
1183 1.1 augustss /* map AC97 PCM record to DMA Channel 1 */
1184 1.1 augustss /* Reset FEN bit to setup first */
1185 1.10 simonb BA0WRITE4(sc, CS4281_FCR1, (BA0READ4(sc, CS4281_FCR1) & ~FCRn_FEN));
1186 1.1 augustss /*
1187 1.1 augustss *| RS[4:0]/|
1188 1.1 augustss *| LS[4:0] | AC97 | Slot Function
1189 1.1 augustss *|---------+------+-------------------
1190 1.1 augustss *| 10 | 3 | Left PCM Record
1191 1.1 augustss *| 11 | 4 | Right PCM Record
1192 1.1 augustss *| 12 | 5 | Phone Line 1 ADC
1193 1.1 augustss *| 13 | 6 | Mic ADC
1194 1.1 augustss *....
1195 1.1 augustss * quoted from Table 30(p109)
1196 1.1 augustss */
1197 1.1 augustss dat32 = 0x0b << 24 | /* RS[4:0] = 11 See above */
1198 1.1 augustss 0x0a << 16 | /* LS[4:0] = 10 See above */
1199 1.1 augustss 0x0f << 8 | /* SZ[6:0] = 15 Size of buffer */
1200 1.1 augustss 0x10 << 0 ; /* OF[6:0] = 16 offset */
1201 1.1 augustss
1202 1.1 augustss /* XXX: I cannot understand why FCRn_PSH is needed here. */
1203 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_PSH);
1204 1.1 augustss BA0WRITE4(sc, CS4281_FCR1, dat32 | FCRn_FEN);
1205 1.1 augustss
1206 1.1 augustss #if 0
1207 1.1 augustss /* Disable DMA Channel 2, 3 */
1208 1.10 simonb BA0WRITE4(sc, CS4281_FCR2, (BA0READ4(sc, CS4281_FCR2) & ~FCRn_FEN));
1209 1.10 simonb BA0WRITE4(sc, CS4281_FCR3, (BA0READ4(sc, CS4281_FCR3) & ~FCRn_FEN));
1210 1.1 augustss #endif
1211 1.1 augustss
1212 1.1 augustss /* Set the SRC Slot Assignment accordingly */
1213 1.1 augustss /*| PLSS[4:0]/
1214 1.1 augustss *| PRSS[4:0] | AC97 | Slot Function
1215 1.1 augustss *|-----------+------+----------------
1216 1.1 augustss *| 0 | 3 | Left PCM Playback
1217 1.1 augustss *| 1 | 4 | Right PCM Playback
1218 1.1 augustss *| 2 | 5 | phone line 1 DAC
1219 1.1 augustss *| 3 | 6 | Center PCM Playback
1220 1.1 augustss *| 4 | 7 | Left Surround PCM Playback
1221 1.1 augustss *| 5 | 8 | Right Surround PCM Playback
1222 1.1 augustss *......
1223 1.1 augustss *
1224 1.1 augustss *| CLSS[4:0]/
1225 1.1 augustss *| CRSS[4:0] | AC97 | Codec |Slot Function
1226 1.1 augustss *|-----------+------+-------+-----------------
1227 1.1 augustss *| 10 | 3 |Primary| Left PCM Record
1228 1.1 augustss *| 11 | 4 |Primary| Right PCM Record
1229 1.1 augustss *| 12 | 5 |Primary| Phone Line 1 ADC
1230 1.1 augustss *| 13 | 6 |Primary| Mic ADC
1231 1.1 augustss *|.....
1232 1.1 augustss *| 20 | 3 | Sec. | Left PCM Record
1233 1.1 augustss *| 21 | 4 | Sec. | Right PCM Record
1234 1.1 augustss *| 22 | 5 | Sec. | Phone Line 1 ADC
1235 1.1 augustss *| 23 | 6 | Sec. | Mic ADC
1236 1.1 augustss */
1237 1.1 augustss dat32 = 0x0b << 24 | /* CRSS[4:0] Right PCM Record(primary) */
1238 1.1 augustss 0x0a << 16 | /* CLSS[4:0] Left PCM Record(primary) */
1239 1.1 augustss 0x01 << 8 | /* PRSS[4:0] Right PCM Playback */
1240 1.1 augustss 0x00 << 0; /* PLSS[4:0] Left PCM Playback */
1241 1.1 augustss BA0WRITE4(sc, CS4281_SRCSA, dat32);
1242 1.23 kent
1243 1.5 wiz /* Set interrupt to occurred at Half and Full terminal
1244 1.1 augustss * count interrupt enable for DMA channel 0 and 1.
1245 1.1 augustss * To keep DMA stop, set MSK.
1246 1.1 augustss */
1247 1.1 augustss dat32 = DCRn_HTCIE | DCRn_TCIE | DCRn_MSK;
1248 1.1 augustss BA0WRITE4(sc, CS4281_DCR0, dat32);
1249 1.1 augustss BA0WRITE4(sc, CS4281_DCR1, dat32);
1250 1.23 kent
1251 1.1 augustss /* Set Auto-Initialize Contorl enable */
1252 1.1 augustss BA0WRITE4(sc, CS4281_DMR0,
1253 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_READ);
1254 1.1 augustss BA0WRITE4(sc, CS4281_DMR1,
1255 1.1 augustss DMRn_DMA | DMRn_AUTO | DMRn_TR_WRITE);
1256 1.1 augustss
1257 1.1 augustss /* Clear DMA Mask in HIMR */
1258 1.1 augustss dat32 = ~HIMR_DMAIM & ~HIMR_D1IM & ~HIMR_D0IM;
1259 1.1 augustss BA0WRITE4(sc, CS4281_HIMR,
1260 1.1 augustss BA0READ4(sc, CS4281_HIMR) & dat32);
1261 1.4 tacha
1262 1.4 tacha /* set current status */
1263 1.4 tacha if (init != 0) {
1264 1.4 tacha sc->sc_prun = 0;
1265 1.4 tacha sc->sc_rrun = 0;
1266 1.4 tacha }
1267 1.4 tacha
1268 1.4 tacha /* setup playback volume */
1269 1.4 tacha BA0WRITE4(sc, CS4281_PPRVC, 7);
1270 1.4 tacha BA0WRITE4(sc, CS4281_PPLVC, 7);
1271 1.4 tacha
1272 1.1 augustss return 0;
1273 1.1 augustss }
1274