cx23885reg.h revision 1.1 1 1.1 jakllsch /* $NetBSD: cx23885reg.h,v 1.1 2011/08/04 14:43:55 jakllsch Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2008, 2011 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #ifndef _DEV_PCI_CX23885REG_H
30 1.1 jakllsch #define _DEV_PCI_CX23885REG_H
31 1.1 jakllsch
32 1.1 jakllsch #include <dev/pci/pcireg.h>
33 1.1 jakllsch
34 1.1 jakllsch #define CX23885_MMBASE PCI_BAR(0)
35 1.1 jakllsch
36 1.1 jakllsch /* misc. registers */
37 1.1 jakllsch
38 1.1 jakllsch #define DEV_CNTRL2 0x040000
39 1.1 jakllsch #define PCI_INT_MSK 0x040010
40 1.1 jakllsch #define PCI_INT_STAT 0x040014
41 1.1 jakllsch #define PCI_INT_MSTAT 0x040018
42 1.1 jakllsch
43 1.1 jakllsch #define VID_C_INT_MSK 0x040040
44 1.1 jakllsch #define VID_C_INT_STAT 0x040044
45 1.1 jakllsch #define VID_C_INT_MSTAT 0x040048
46 1.1 jakllsch #define VID_C_INT_SSTAT 0x04004c
47 1.1 jakllsch
48 1.1 jakllsch #define DMA5_PTR1 0x100010
49 1.1 jakllsch #define DMA5_PTR2 0x100050
50 1.1 jakllsch #define DMA5_CNT1 0x100090
51 1.1 jakllsch #define DMA5_CNT2 0x1000d0
52 1.1 jakllsch
53 1.1 jakllsch /* GPIO */
54 1.1 jakllsch #define GP0_IO 0x110010
55 1.1 jakllsch #define GPIO_ISM 0x110014
56 1.1 jakllsch #define SOFT_RESET 0x11001c
57 1.1 jakllsch
58 1.1 jakllsch #define PAD_CTRL 0x11004c
59 1.1 jakllsch
60 1.1 jakllsch /* Video C Interface */
61 1.1 jakllsch #define VID_C_GPCNT 0x130220
62 1.1 jakllsch #define VID_C_GPCNT_CTL 0x130230
63 1.1 jakllsch #define VBI_C_GPCNT_CTL 0x130234
64 1.1 jakllsch #define VID_C_DMA_CTL 0x130240
65 1.1 jakllsch #define VID_C_LNGTH 0x130250
66 1.1 jakllsch #define VID_C_HW_SOP_CTL 0x130254
67 1.1 jakllsch #define VID_C_GEN_CTL 0x130258
68 1.1 jakllsch #define VID_C_BD_PKT_STATUS 0x13025c
69 1.1 jakllsch #define VID_C_SOP_STATUS 0x130260
70 1.1 jakllsch #define VID_C_FIFO_OVFL_STAT 0x130264
71 1.1 jakllsch #define VID_C_VLD_MISC 0x130268
72 1.1 jakllsch #define VID_C_TS_CLK_EN 0x13026c
73 1.1 jakllsch
74 1.1 jakllsch /* serial controllers */
75 1.1 jakllsch #define I2C_BASE 0x180000
76 1.1 jakllsch #define I2C_SIZE 0x010000
77 1.1 jakllsch #define I2C_NUM 3
78 1.1 jakllsch
79 1.1 jakllsch /* RISC instructions */
80 1.1 jakllsch
81 1.1 jakllsch #define CX_RISC_WRITECR 0xd0000000
82 1.1 jakllsch #define CX_RISC_WRITECM 0xc0000000
83 1.1 jakllsch #define CX_RISC_WRITERM 0xb0000000
84 1.1 jakllsch #define CX_RISC_READC 0xa0000000
85 1.1 jakllsch #define CX_RISC_READ 0x90000000
86 1.1 jakllsch #define CX_RISC_SYNC 0x80000000
87 1.1 jakllsch #define CX_RISC_JUMP 0x70000000
88 1.1 jakllsch #define CX_RISC_WRITEC 0x50000000
89 1.1 jakllsch #define CX_RISC_SKIP 0x20000000
90 1.1 jakllsch #define CX_RISC_WRITE 0x10000000
91 1.1 jakllsch #define CX_RISC_SOL 0x08000000
92 1.1 jakllsch #define CX_RISC_EOL 0x04000000
93 1.1 jakllsch #define CX_RISC_IRQ2 0x02000000
94 1.1 jakllsch #define CX_RISC_IRQ1 0x01000000
95 1.1 jakllsch #define CX_RISC_IMM 0x00000001
96 1.1 jakllsch #define CX_RISC_SRP 0x00000001
97 1.1 jakllsch
98 1.1 jakllsch #define CX_CNT_CTL_NOOP 0x0
99 1.1 jakllsch #define CX_CNT_CTL_INCR 0x1
100 1.1 jakllsch #define CX_CNT_CTL_ZERO 0x3
101 1.1 jakllsch #define CX_RISC_CNT_CTL __BITS(17,16)
102 1.1 jakllsch #define CX_RISC_CNT_CTL_NOOP __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_NOOP)
103 1.1 jakllsch #define CX_RISC_CNT_CTL_INCR __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_INCR)
104 1.1 jakllsch #define CX_RISC_CNT_CTL_ZERO __SHIFTIN(CX_RISC_CNT_CTL,CX_CNT_CTL_ZERO)
105 1.1 jakllsch
106 1.1 jakllsch /* Channel Management Data Structure */
107 1.1 jakllsch /* offsets */
108 1.1 jakllsch #define CMDS_O_IRPC 0x00
109 1.1 jakllsch #define CMDS_O_CDTB 0x08
110 1.1 jakllsch #define CMDS_O_CDTS 0x0c
111 1.1 jakllsch #define CMDS_O_IQB 0x10
112 1.1 jakllsch #define CMDS_O_IQS 0x14
113 1.1 jakllsch
114 1.1 jakllsch /* bits */
115 1.1 jakllsch #define CMDS_IQS_ISRP __BIT(31)
116 1.1 jakllsch
117 1.1 jakllsch #endif /* !_DEV_PCI_CX23885REG_H */
118