cxdtv.c revision 1.14 1 1.14 christos /* $NetBSD: cxdtv.c,v 1.14 2014/03/29 19:28:24 christos Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2008, 2011 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include <sys/cdefs.h>
30 1.14 christos __KERNEL_RCSID(0, "$NetBSD: cxdtv.c,v 1.14 2014/03/29 19:28:24 christos Exp $");
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/param.h>
33 1.1 jakllsch #include <sys/kernel.h>
34 1.1 jakllsch #include <sys/device.h>
35 1.1 jakllsch #include <sys/kmem.h>
36 1.1 jakllsch #include <sys/mutex.h>
37 1.6 jakllsch #include <sys/proc.h>
38 1.2 jmcneill #include <sys/module.h>
39 1.1 jakllsch #include <sys/bus.h>
40 1.1 jakllsch
41 1.1 jakllsch #include <dev/pci/pcivar.h>
42 1.1 jakllsch #include <dev/pci/pcireg.h>
43 1.1 jakllsch #include <dev/pci/pcidevs.h>
44 1.1 jakllsch #include <dev/i2c/i2cvar.h>
45 1.1 jakllsch #include <dev/i2c/i2c_bitbang.h>
46 1.1 jakllsch
47 1.1 jakllsch #include <dev/i2c/tvpllvar.h>
48 1.1 jakllsch #include <dev/i2c/tvpll_tuners.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/i2c/nxt2kvar.h>
51 1.2 jmcneill #include <dev/i2c/lg3303var.h>
52 1.1 jakllsch
53 1.7 jmcneill #include <dev/dtv/dtvif.h>
54 1.7 jmcneill
55 1.1 jakllsch #include <dev/pci/cxdtvreg.h>
56 1.1 jakllsch #include <dev/pci/cxdtvvar.h>
57 1.1 jakllsch #include <dev/pci/cxdtv_boards.h>
58 1.1 jakllsch
59 1.1 jakllsch #define CXDTV_MMBASE 0x10
60 1.1 jakllsch
61 1.1 jakllsch #define CXDTV_SRAM_CH_MPEG 0
62 1.1 jakllsch #define CXDTV_TS_PKTSIZE (188 * 8)
63 1.1 jakllsch
64 1.12 chs static int cxdtv_match(device_t, cfdata_t, void *);
65 1.12 chs static void cxdtv_attach(device_t, device_t, void *);
66 1.12 chs static int cxdtv_detach(device_t, int);
67 1.12 chs static int cxdtv_rescan(device_t, const char *, const int *);
68 1.12 chs static void cxdtv_childdet(device_t, device_t);
69 1.1 jakllsch static int cxdtv_intr(void *);
70 1.1 jakllsch
71 1.1 jakllsch static bool cxdtv_resume(device_t, const pmf_qual_t *);
72 1.1 jakllsch
73 1.1 jakllsch static int cxdtv_iic_acquire_bus(void *, int);
74 1.1 jakllsch static void cxdtv_iic_release_bus(void *, int);
75 1.1 jakllsch static int cxdtv_iic_send_start(void *, int);
76 1.1 jakllsch static int cxdtv_iic_send_stop(void *, int);
77 1.1 jakllsch static int cxdtv_iic_initiate_xfer(void *, i2c_addr_t, int);
78 1.1 jakllsch static int cxdtv_iic_read_byte(void *, uint8_t *, int);
79 1.1 jakllsch static int cxdtv_iic_write_byte(void *, uint8_t, int);
80 1.1 jakllsch
81 1.1 jakllsch static void cxdtv_i2cbb_set_bits(void *, uint32_t);
82 1.1 jakllsch static void cxdtv_i2cbb_set_dir(void *, uint32_t);
83 1.1 jakllsch static uint32_t cxdtv_i2cbb_read_bits(void *);
84 1.1 jakllsch
85 1.1 jakllsch static int cxdtv_sram_ch_setup(struct cxdtv_softc *,
86 1.1 jakllsch struct cxdtv_sram_ch *, uint32_t);
87 1.1 jakllsch static int cxdtv_allocmem(struct cxdtv_softc *, size_t, size_t,
88 1.1 jakllsch struct cxdtv_dma *);
89 1.1 jakllsch static int cxdtv_freemem(struct cxdtv_softc *, struct cxdtv_dma *);
90 1.1 jakllsch static int cxdtv_risc_buffer(struct cxdtv_softc *, uint32_t, uint32_t);
91 1.1 jakllsch static int cxdtv_risc_field(struct cxdtv_softc *, uint32_t *, uint32_t);
92 1.1 jakllsch
93 1.1 jakllsch static int cxdtv_mpeg_attach(struct cxdtv_softc *);
94 1.3 jmcneill static int cxdtv_mpeg_detach(struct cxdtv_softc *, int flags);
95 1.1 jakllsch static int cxdtv_mpeg_intr(struct cxdtv_softc *);
96 1.1 jakllsch static int cxdtv_mpeg_reset(struct cxdtv_softc *);
97 1.1 jakllsch
98 1.1 jakllsch static int cxdtv_mpeg_trigger(struct cxdtv_softc *, void *);
99 1.1 jakllsch static int cxdtv_mpeg_halt(struct cxdtv_softc *);
100 1.1 jakllsch static void * cxdtv_mpeg_malloc(struct cxdtv_softc *, size_t);
101 1.1 jakllsch static void cxdtv_mpeg_free(struct cxdtv_softc *, void *);
102 1.1 jakllsch
103 1.1 jakllsch static void cxdtv_card_init_hd5500(struct cxdtv_softc *);
104 1.1 jakllsch static void cxdtv_card_init_hdtvwonder(struct cxdtv_softc *);
105 1.1 jakllsch
106 1.7 jmcneill /* MPEG TS Port */
107 1.7 jmcneill static void cxdtv_dtv_get_devinfo(void *, struct dvb_frontend_info *);
108 1.7 jmcneill static int cxdtv_dtv_open(void *, int);
109 1.7 jmcneill static void cxdtv_dtv_close(void *);
110 1.7 jmcneill static int cxdtv_dtv_set_tuner(void *, const struct dvb_frontend_parameters *);
111 1.7 jmcneill static fe_status_t cxdtv_dtv_get_status(void *);
112 1.7 jmcneill static uint16_t cxdtv_dtv_get_signal_strength(void *);
113 1.7 jmcneill static uint16_t cxdtv_dtv_get_snr(void *);
114 1.7 jmcneill static int cxdtv_dtv_start_transfer(void *,
115 1.7 jmcneill void (*)(void *, const struct dtv_payload *), void *);
116 1.7 jmcneill static int cxdtv_dtv_stop_transfer(void *);
117 1.7 jmcneill
118 1.7 jmcneill static const struct dtv_hw_if cxdtv_dtv_if = {
119 1.7 jmcneill .get_devinfo = cxdtv_dtv_get_devinfo,
120 1.7 jmcneill .open = cxdtv_dtv_open,
121 1.7 jmcneill .close = cxdtv_dtv_close,
122 1.7 jmcneill .set_tuner = cxdtv_dtv_set_tuner,
123 1.7 jmcneill .get_status = cxdtv_dtv_get_status,
124 1.7 jmcneill .get_signal_strength = cxdtv_dtv_get_signal_strength,
125 1.7 jmcneill .get_snr = cxdtv_dtv_get_snr,
126 1.7 jmcneill .start_transfer = cxdtv_dtv_start_transfer,
127 1.7 jmcneill .stop_transfer = cxdtv_dtv_stop_transfer,
128 1.7 jmcneill };
129 1.7 jmcneill
130 1.1 jakllsch const struct i2c_bitbang_ops cxdtv_i2cbb_ops = {
131 1.1 jakllsch cxdtv_i2cbb_set_bits,
132 1.1 jakllsch cxdtv_i2cbb_set_dir,
133 1.1 jakllsch cxdtv_i2cbb_read_bits,
134 1.1 jakllsch { CXDTV_I2C_C_DATACONTROL_SDA, CXDTV_I2C_C_DATACONTROL_SCL, 0, 0 }
135 1.1 jakllsch };
136 1.1 jakllsch
137 1.1 jakllsch /* Maybe make this dynamically allocated. */
138 1.1 jakllsch static struct cxdtv_sram_ch cxdtv_sram_chs[] = {
139 1.1 jakllsch [CXDTV_SRAM_CH_MPEG] = {
140 1.1 jakllsch .csc_cmds = 0x180200, /* CMDS for ch. 28 */
141 1.1 jakllsch .csc_iq = 0x180340, /* after last CMDS */
142 1.1 jakllsch .csc_iqsz = 0x40, /* 16 dwords */
143 1.1 jakllsch .csc_cdt = 0x180380, /* after iq */
144 1.1 jakllsch .csc_cdtsz = 0x40, /* cluster discriptor space */
145 1.1 jakllsch .csc_fifo = 0x180400, /* after cdt */
146 1.1 jakllsch .csc_fifosz = 0x001C00, /* let's just align this up */
147 1.1 jakllsch .csc_risc = 0x182000, /* after fifo */
148 1.1 jakllsch .csc_riscsz = 0x6000, /* room for dma programs */
149 1.1 jakllsch .csc_ptr1 = CXDTV_DMA28_PTR1,
150 1.1 jakllsch .csc_ptr2 = CXDTV_DMA28_PTR2,
151 1.1 jakllsch .csc_cnt1 = CXDTV_DMA28_CNT1,
152 1.1 jakllsch .csc_cnt2 = CXDTV_DMA28_CNT2,
153 1.1 jakllsch },
154 1.1 jakllsch };
155 1.1 jakllsch
156 1.3 jmcneill CFATTACH_DECL2_NEW(cxdtv, sizeof(struct cxdtv_softc),
157 1.7 jmcneill cxdtv_match, cxdtv_attach, cxdtv_detach, NULL,
158 1.7 jmcneill cxdtv_rescan, cxdtv_childdet);
159 1.1 jakllsch
160 1.1 jakllsch static int
161 1.1 jakllsch cxdtv_match(device_t parent, cfdata_t match, void *aux)
162 1.1 jakllsch {
163 1.1 jakllsch const struct pci_attach_args *pa;
164 1.10 jmcneill pcireg_t reg;
165 1.1 jakllsch
166 1.1 jakllsch pa = aux;
167 1.1 jakllsch
168 1.1 jakllsch if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CONEXANT)
169 1.1 jakllsch return 0;
170 1.1 jakllsch
171 1.10 jmcneill if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_CONEXANT_CX2388XMPEG)
172 1.10 jmcneill return 0;
173 1.1 jakllsch
174 1.10 jmcneill reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
175 1.10 jmcneill if (cxdtv_board_lookup(PCI_VENDOR(reg), PCI_PRODUCT(reg)) == NULL)
176 1.10 jmcneill return 0;
177 1.1 jakllsch
178 1.10 jmcneill return 1;
179 1.1 jakllsch }
180 1.1 jakllsch
181 1.1 jakllsch static void
182 1.1 jakllsch cxdtv_attach(device_t parent, device_t self, void *aux)
183 1.1 jakllsch {
184 1.1 jakllsch struct cxdtv_softc *sc;
185 1.1 jakllsch const struct pci_attach_args *pa = aux;
186 1.1 jakllsch pci_intr_handle_t ih;
187 1.1 jakllsch pcireg_t reg;
188 1.1 jakllsch const char *intrstr;
189 1.1 jakllsch struct i2cbus_attach_args iba;
190 1.14 christos char intrbuf[PCI_INTRSTR_LEN];
191 1.1 jakllsch
192 1.1 jakllsch sc = device_private(self);
193 1.1 jakllsch
194 1.1 jakllsch sc->sc_dev = self;
195 1.3 jmcneill sc->sc_pc = pa->pa_pc;
196 1.1 jakllsch
197 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
198 1.1 jakllsch
199 1.1 jakllsch sc->sc_vendor = PCI_VENDOR(reg);
200 1.1 jakllsch sc->sc_product = PCI_PRODUCT(reg);
201 1.1 jakllsch
202 1.1 jakllsch sc->sc_board = cxdtv_board_lookup(sc->sc_vendor, sc->sc_product);
203 1.10 jmcneill KASSERT(sc->sc_board != NULL);
204 1.1 jakllsch
205 1.11 drochner pci_aprint_devinfo(pa, NULL);
206 1.1 jakllsch
207 1.1 jakllsch if (pci_mapreg_map(pa, CXDTV_MMBASE, PCI_MAPREG_TYPE_MEM, 0,
208 1.1 jakllsch &sc->sc_memt, &sc->sc_memh, NULL, &sc->sc_mems)) {
209 1.1 jakllsch aprint_error_dev(self, "couldn't map memory space\n");
210 1.1 jakllsch return;
211 1.1 jakllsch }
212 1.1 jakllsch
213 1.1 jakllsch sc->sc_dmat = pa->pa_dmat;
214 1.1 jakllsch
215 1.1 jakllsch if (pci_intr_map(pa, &ih)) {
216 1.1 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
217 1.1 jakllsch return;
218 1.1 jakllsch }
219 1.14 christos intrstr = pci_intr_string(pa->pa_pc, ih, intrbuf, sizeof(intrbuf));
220 1.1 jakllsch sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_VM, cxdtv_intr, sc);
221 1.1 jakllsch if (sc->sc_ih == NULL) {
222 1.1 jakllsch aprint_error_dev(self, "couldn't establish interrupt");
223 1.1 jakllsch if (intrstr != NULL)
224 1.1 jakllsch aprint_error(" at %s", intrstr);
225 1.1 jakllsch aprint_error("\n");
226 1.1 jakllsch return;
227 1.1 jakllsch }
228 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
229 1.1 jakllsch
230 1.1 jakllsch /* set master */
231 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
232 1.1 jakllsch reg |= PCI_COMMAND_MASTER_ENABLE;
233 1.1 jakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, reg);
234 1.1 jakllsch
235 1.1 jakllsch mutex_init(&sc->sc_i2c_buslock, MUTEX_DRIVER, IPL_NONE);
236 1.1 jakllsch sc->sc_i2c.ic_cookie = sc;
237 1.1 jakllsch sc->sc_i2c.ic_exec = NULL;
238 1.1 jakllsch sc->sc_i2c.ic_acquire_bus = cxdtv_iic_acquire_bus;
239 1.1 jakllsch sc->sc_i2c.ic_release_bus = cxdtv_iic_release_bus;
240 1.1 jakllsch sc->sc_i2c.ic_send_start = cxdtv_iic_send_start;
241 1.1 jakllsch sc->sc_i2c.ic_send_stop = cxdtv_iic_send_stop;
242 1.1 jakllsch sc->sc_i2c.ic_initiate_xfer = cxdtv_iic_initiate_xfer;
243 1.1 jakllsch sc->sc_i2c.ic_read_byte = cxdtv_iic_read_byte;
244 1.1 jakllsch sc->sc_i2c.ic_write_byte = cxdtv_iic_write_byte;
245 1.1 jakllsch
246 1.1 jakllsch #if notyet
247 1.1 jakllsch /* enable i2c compatible software mode */
248 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh,
249 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
250 1.1 jakllsch val = CXDTV_I2C_C_DATACONTROL_SCL | CXDTV_I2C_C_DATACONTROL_SDA;
251 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
252 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, val);
253 1.1 jakllsch #endif
254 1.1 jakllsch
255 1.1 jakllsch cxdtv_mpeg_attach(sc);
256 1.1 jakllsch
257 1.1 jakllsch /* attach other devices to iic(4) */
258 1.1 jakllsch memset(&iba, 0, sizeof(iba));
259 1.1 jakllsch iba.iba_tag = &sc->sc_i2c;
260 1.1 jakllsch config_found_ia(self, "i2cbus", &iba, iicbus_print);
261 1.1 jakllsch
262 1.1 jakllsch if (!pmf_device_register(self, NULL, cxdtv_resume))
263 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
264 1.1 jakllsch
265 1.1 jakllsch return;
266 1.1 jakllsch }
267 1.1 jakllsch
268 1.2 jmcneill static int
269 1.2 jmcneill cxdtv_detach(device_t self, int flags)
270 1.2 jmcneill {
271 1.3 jmcneill struct cxdtv_softc *sc = device_private(self);
272 1.3 jmcneill int error;
273 1.3 jmcneill
274 1.3 jmcneill error = cxdtv_mpeg_detach(sc, flags);
275 1.3 jmcneill if (error)
276 1.3 jmcneill return error;
277 1.3 jmcneill
278 1.3 jmcneill if (sc->sc_ih)
279 1.3 jmcneill pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
280 1.3 jmcneill
281 1.3 jmcneill if (sc->sc_mems)
282 1.3 jmcneill bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mems);
283 1.3 jmcneill
284 1.3 jmcneill mutex_destroy(&sc->sc_i2c_buslock);
285 1.3 jmcneill
286 1.3 jmcneill return 0;
287 1.3 jmcneill }
288 1.3 jmcneill
289 1.7 jmcneill static int
290 1.7 jmcneill cxdtv_rescan(device_t self, const char *ifattr, const int *locs)
291 1.7 jmcneill {
292 1.7 jmcneill struct cxdtv_softc *sc = device_private(self);
293 1.7 jmcneill struct dtv_attach_args daa;
294 1.7 jmcneill
295 1.7 jmcneill daa.hw = &cxdtv_dtv_if;
296 1.7 jmcneill daa.priv = sc;
297 1.7 jmcneill
298 1.7 jmcneill if (ifattr_match(ifattr, "dtvbus") && sc->sc_dtvdev == NULL)
299 1.7 jmcneill sc->sc_dtvdev = config_found_ia(sc->sc_dev, "dtvbus",
300 1.7 jmcneill &daa, dtv_print);
301 1.7 jmcneill
302 1.7 jmcneill return 0;
303 1.7 jmcneill }
304 1.7 jmcneill
305 1.3 jmcneill static void
306 1.3 jmcneill cxdtv_childdet(device_t self, device_t child)
307 1.3 jmcneill {
308 1.3 jmcneill struct cxdtv_softc *sc = device_private(self);
309 1.3 jmcneill
310 1.3 jmcneill if (child == sc->sc_dtvdev)
311 1.3 jmcneill sc->sc_dtvdev = NULL;
312 1.2 jmcneill }
313 1.2 jmcneill
314 1.1 jakllsch static bool
315 1.1 jakllsch cxdtv_resume(device_t dv, const pmf_qual_t *qual)
316 1.1 jakllsch {
317 1.1 jakllsch /* XXX revisit */
318 1.1 jakllsch
319 1.1 jakllsch aprint_debug_dev(dv, "%s\n", __func__);
320 1.1 jakllsch
321 1.1 jakllsch return true;
322 1.1 jakllsch }
323 1.1 jakllsch
324 1.1 jakllsch static int
325 1.1 jakllsch cxdtv_intr(void *intarg)
326 1.1 jakllsch {
327 1.1 jakllsch struct cxdtv_softc *sc = intarg;
328 1.1 jakllsch uint32_t val;
329 1.1 jakllsch
330 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MSTAT);
331 1.1 jakllsch if (val == 0) {
332 1.1 jakllsch return 0; /* not ours */
333 1.1 jakllsch }
334 1.1 jakllsch
335 1.1 jakllsch if (val & CXT_PI_TS_INT) {
336 1.1 jakllsch cxdtv_mpeg_intr(sc);
337 1.1 jakllsch }
338 1.1 jakllsch
339 1.1 jakllsch if (val & ~CXT_PI_TS_INT) {
340 1.1 jakllsch device_printf(sc->sc_dev, "%s, %08x\n", __func__, val);
341 1.1 jakllsch }
342 1.1 jakllsch
343 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, val);
344 1.1 jakllsch
345 1.1 jakllsch return 1;
346 1.1 jakllsch }
347 1.1 jakllsch
348 1.1 jakllsch /* I2C interface */
349 1.1 jakllsch
350 1.1 jakllsch static void
351 1.1 jakllsch cxdtv_i2cbb_set_bits(void *cookie, uint32_t bits)
352 1.1 jakllsch {
353 1.1 jakllsch struct cxdtv_softc *sc = cookie;
354 1.1 jakllsch
355 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
356 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, bits);
357 1.13 christos (void)bus_space_read_4(sc->sc_memt, sc->sc_memh,
358 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
359 1.1 jakllsch
360 1.1 jakllsch return;
361 1.1 jakllsch }
362 1.1 jakllsch
363 1.1 jakllsch static void
364 1.1 jakllsch cxdtv_i2cbb_set_dir(void *cookie, uint32_t bits)
365 1.1 jakllsch {
366 1.1 jakllsch return;
367 1.1 jakllsch }
368 1.1 jakllsch
369 1.1 jakllsch static uint32_t
370 1.1 jakllsch cxdtv_i2cbb_read_bits(void *cookie)
371 1.1 jakllsch {
372 1.1 jakllsch struct cxdtv_softc *sc = cookie;
373 1.1 jakllsch uint32_t value;
374 1.1 jakllsch
375 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh,
376 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
377 1.1 jakllsch
378 1.1 jakllsch return value;
379 1.1 jakllsch }
380 1.1 jakllsch
381 1.1 jakllsch static int
382 1.1 jakllsch cxdtv_iic_acquire_bus(void *cookie, int flags)
383 1.1 jakllsch {
384 1.1 jakllsch struct cxdtv_softc *sc = cookie;
385 1.1 jakllsch
386 1.1 jakllsch mutex_enter(&sc->sc_i2c_buslock);
387 1.1 jakllsch
388 1.1 jakllsch return 0;
389 1.1 jakllsch }
390 1.1 jakllsch
391 1.1 jakllsch static void
392 1.1 jakllsch cxdtv_iic_release_bus(void *cookie, int flags)
393 1.1 jakllsch {
394 1.1 jakllsch struct cxdtv_softc *sc = cookie;
395 1.1 jakllsch
396 1.1 jakllsch mutex_exit(&sc->sc_i2c_buslock);
397 1.1 jakllsch
398 1.1 jakllsch return;
399 1.1 jakllsch }
400 1.1 jakllsch
401 1.1 jakllsch static int
402 1.1 jakllsch cxdtv_iic_send_start(void *cookie, int flags)
403 1.1 jakllsch {
404 1.1 jakllsch return i2c_bitbang_send_start(cookie, flags, &cxdtv_i2cbb_ops);
405 1.1 jakllsch }
406 1.1 jakllsch
407 1.1 jakllsch static int
408 1.1 jakllsch cxdtv_iic_send_stop(void *cookie, int flags)
409 1.1 jakllsch {
410 1.1 jakllsch return i2c_bitbang_send_stop(cookie, flags, &cxdtv_i2cbb_ops);
411 1.1 jakllsch }
412 1.1 jakllsch
413 1.1 jakllsch static int
414 1.1 jakllsch cxdtv_iic_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
415 1.1 jakllsch {
416 1.1 jakllsch return i2c_bitbang_initiate_xfer(cookie, addr, flags, &cxdtv_i2cbb_ops);
417 1.1 jakllsch }
418 1.1 jakllsch
419 1.1 jakllsch static int
420 1.1 jakllsch cxdtv_iic_read_byte(void *cookie, uint8_t *data, int flags)
421 1.1 jakllsch {
422 1.1 jakllsch return i2c_bitbang_read_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
423 1.1 jakllsch }
424 1.1 jakllsch
425 1.1 jakllsch static int
426 1.1 jakllsch cxdtv_iic_write_byte(void *cookie, uint8_t data, int flags)
427 1.1 jakllsch {
428 1.1 jakllsch return i2c_bitbang_write_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
429 1.1 jakllsch }
430 1.1 jakllsch
431 1.1 jakllsch int
432 1.1 jakllsch cxdtv_mpeg_attach(struct cxdtv_softc *sc)
433 1.1 jakllsch {
434 1.1 jakllsch struct cxdtv_sram_ch *ch;
435 1.1 jakllsch
436 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_attach\n"));
437 1.1 jakllsch
438 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
439 1.1 jakllsch
440 1.1 jakllsch sc->sc_riscbufsz = ch->csc_riscsz;
441 1.1 jakllsch sc->sc_riscbuf = kmem_alloc(ch->csc_riscsz, KM_SLEEP);
442 1.1 jakllsch
443 1.1 jakllsch if ( sc->sc_riscbuf == NULL )
444 1.1 jakllsch panic("riscbuf null");
445 1.1 jakllsch
446 1.1 jakllsch aprint_debug_dev(sc->sc_dev, "attaching frontend...\n");
447 1.1 jakllsch
448 1.1 jakllsch switch(sc->sc_vendor) {
449 1.1 jakllsch case PCI_VENDOR_ATI:
450 1.1 jakllsch cxdtv_card_init_hdtvwonder(sc);
451 1.1 jakllsch break;
452 1.1 jakllsch case PCI_VENDOR_PCHDTV:
453 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
454 1.1 jakllsch cxdtv_card_init_hd5500(sc);
455 1.1 jakllsch }
456 1.1 jakllsch break;
457 1.1 jakllsch }
458 1.1 jakllsch
459 1.1 jakllsch KASSERT(sc->sc_tuner == NULL);
460 1.1 jakllsch KASSERT(sc->sc_demod == NULL);
461 1.1 jakllsch
462 1.1 jakllsch switch(sc->sc_board->cb_demod) {
463 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
464 1.1 jakllsch sc->sc_demod = nxt2k_open(sc->sc_dev, &sc->sc_i2c, 0x0a, 0);
465 1.1 jakllsch break;
466 1.2 jmcneill case CXDTV_DEMOD_LG3303:
467 1.2 jmcneill sc->sc_demod = lg3303_open(sc->sc_dev, &sc->sc_i2c, 0x59,
468 1.2 jmcneill LG3303_CFG_SERIAL_INPUT);
469 1.2 jmcneill break;
470 1.1 jakllsch default:
471 1.1 jakllsch break;
472 1.1 jakllsch }
473 1.1 jakllsch
474 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
475 1.1 jakllsch case CXDTV_TUNER_PLL:
476 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_ATI)
477 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tuv1236d_pll);
478 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_PCHDTV)
479 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tdvs_h06xf_pll);
480 1.1 jakllsch break;
481 1.1 jakllsch default:
482 1.1 jakllsch break;
483 1.1 jakllsch }
484 1.1 jakllsch
485 1.1 jakllsch KASSERT(sc->sc_tuner != NULL);
486 1.1 jakllsch KASSERT(sc->sc_demod != NULL);
487 1.1 jakllsch
488 1.7 jmcneill cxdtv_rescan(sc->sc_dev, NULL, NULL);
489 1.1 jakllsch
490 1.1 jakllsch return (sc->sc_dtvdev != NULL);
491 1.1 jakllsch }
492 1.1 jakllsch
493 1.3 jmcneill int
494 1.3 jmcneill cxdtv_mpeg_detach(struct cxdtv_softc *sc, int flags)
495 1.3 jmcneill {
496 1.3 jmcneill int error = 0;
497 1.3 jmcneill
498 1.3 jmcneill if (sc->sc_dtvdev) {
499 1.3 jmcneill error = config_detach(sc->sc_dtvdev, flags);
500 1.3 jmcneill if (error)
501 1.3 jmcneill return error;
502 1.3 jmcneill }
503 1.3 jmcneill
504 1.3 jmcneill if (sc->sc_demod) {
505 1.3 jmcneill switch (sc->sc_board->cb_demod) {
506 1.3 jmcneill case CXDTV_DEMOD_NXT2004:
507 1.3 jmcneill nxt2k_close(sc->sc_demod);
508 1.3 jmcneill break;
509 1.3 jmcneill case CXDTV_DEMOD_LG3303:
510 1.3 jmcneill lg3303_close(sc->sc_demod);
511 1.3 jmcneill break;
512 1.3 jmcneill default:
513 1.3 jmcneill break;
514 1.3 jmcneill }
515 1.3 jmcneill sc->sc_demod = NULL;
516 1.3 jmcneill }
517 1.3 jmcneill if (sc->sc_tuner) {
518 1.3 jmcneill switch (sc->sc_board->cb_tuner) {
519 1.3 jmcneill case CXDTV_TUNER_PLL:
520 1.3 jmcneill tvpll_close(sc->sc_tuner);
521 1.3 jmcneill break;
522 1.3 jmcneill default:
523 1.3 jmcneill break;
524 1.3 jmcneill }
525 1.3 jmcneill sc->sc_tuner = NULL;
526 1.3 jmcneill }
527 1.3 jmcneill
528 1.3 jmcneill if (sc->sc_riscbuf) {
529 1.3 jmcneill kmem_free(sc->sc_riscbuf, sc->sc_riscbufsz);
530 1.3 jmcneill sc->sc_riscbuf = NULL;
531 1.3 jmcneill sc->sc_riscbufsz = 0;
532 1.3 jmcneill }
533 1.3 jmcneill
534 1.3 jmcneill return error;
535 1.3 jmcneill }
536 1.3 jmcneill
537 1.1 jakllsch static void
538 1.1 jakllsch cxdtv_dtv_get_devinfo(void *priv, struct dvb_frontend_info *info)
539 1.1 jakllsch {
540 1.1 jakllsch memset(info, 0, sizeof(*info));
541 1.1 jakllsch strlcpy(info->name, "CX23880", sizeof(info->name));
542 1.1 jakllsch info->type = FE_ATSC;
543 1.1 jakllsch info->frequency_min = 54000000;
544 1.1 jakllsch info->frequency_max = 858000000;
545 1.1 jakllsch info->frequency_stepsize = 62500;
546 1.1 jakllsch info->caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB;
547 1.1 jakllsch }
548 1.1 jakllsch
549 1.1 jakllsch static int
550 1.1 jakllsch cxdtv_dtv_open(void *priv, int flags)
551 1.1 jakllsch {
552 1.1 jakllsch struct cxdtv_softc *sc = priv;
553 1.1 jakllsch
554 1.1 jakllsch KASSERT(sc->sc_tsbuf == NULL);
555 1.1 jakllsch
556 1.1 jakllsch cxdtv_mpeg_reset(sc);
557 1.1 jakllsch
558 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
559 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
560 1.1 jakllsch
561 1.1 jakllsch if (sc->sc_tsbuf == NULL)
562 1.6 jakllsch return ENOMEM;
563 1.1 jakllsch
564 1.1 jakllsch return 0;
565 1.1 jakllsch }
566 1.1 jakllsch
567 1.1 jakllsch static void
568 1.1 jakllsch cxdtv_dtv_close(void *priv)
569 1.1 jakllsch {
570 1.1 jakllsch struct cxdtv_softc *sc = priv;
571 1.1 jakllsch
572 1.1 jakllsch cxdtv_dtv_stop_transfer(sc);
573 1.1 jakllsch
574 1.1 jakllsch if (sc->sc_tsbuf != NULL) {
575 1.1 jakllsch cxdtv_mpeg_free(sc, sc->sc_tsbuf);
576 1.1 jakllsch sc->sc_tsbuf = NULL;
577 1.1 jakllsch }
578 1.1 jakllsch }
579 1.1 jakllsch
580 1.1 jakllsch static int
581 1.1 jakllsch cxdtv_dtv_set_tuner(void *priv, const struct dvb_frontend_parameters *params)
582 1.1 jakllsch {
583 1.1 jakllsch struct cxdtv_softc *sc = priv;
584 1.1 jakllsch int error = -1;
585 1.1 jakllsch
586 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
587 1.1 jakllsch case CXDTV_TUNER_PLL:
588 1.1 jakllsch error = tvpll_tune_dtv(sc->sc_tuner, params);
589 1.1 jakllsch }
590 1.1 jakllsch if (error)
591 1.1 jakllsch goto bad;
592 1.1 jakllsch
593 1.1 jakllsch switch(sc->sc_board->cb_demod) {
594 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
595 1.1 jakllsch error = nxt2k_set_modulation(sc->sc_demod, params->u.vsb.modulation);
596 1.1 jakllsch break;
597 1.2 jmcneill case CXDTV_DEMOD_LG3303:
598 1.2 jmcneill error = lg3303_set_modulation(sc->sc_demod, params->u.vsb.modulation);
599 1.2 jmcneill break;
600 1.1 jakllsch default:
601 1.1 jakllsch break;
602 1.1 jakllsch }
603 1.1 jakllsch
604 1.1 jakllsch bad:
605 1.1 jakllsch return error;
606 1.1 jakllsch }
607 1.1 jakllsch
608 1.1 jakllsch static fe_status_t
609 1.1 jakllsch cxdtv_dtv_get_status(void *priv)
610 1.1 jakllsch {
611 1.1 jakllsch struct cxdtv_softc *sc = priv;
612 1.1 jakllsch
613 1.1 jakllsch switch(sc->sc_board->cb_demod) {
614 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
615 1.1 jakllsch return nxt2k_get_dtv_status(sc->sc_demod);
616 1.2 jmcneill case CXDTV_DEMOD_LG3303:
617 1.2 jmcneill return lg3303_get_dtv_status(sc->sc_demod);
618 1.1 jakllsch default:
619 1.1 jakllsch return 0;
620 1.1 jakllsch }
621 1.1 jakllsch }
622 1.1 jakllsch
623 1.1 jakllsch static uint16_t
624 1.1 jakllsch cxdtv_dtv_get_signal_strength(void *priv)
625 1.1 jakllsch {
626 1.5 jmcneill struct cxdtv_softc *sc = priv;
627 1.5 jmcneill
628 1.5 jmcneill switch(sc->sc_board->cb_demod) {
629 1.5 jmcneill case CXDTV_DEMOD_NXT2004:
630 1.5 jmcneill return 0; /* TODO */
631 1.5 jmcneill case CXDTV_DEMOD_LG3303:
632 1.5 jmcneill return lg3303_get_signal_strength(sc->sc_demod);
633 1.5 jmcneill }
634 1.5 jmcneill
635 1.5 jmcneill return 0;
636 1.1 jakllsch }
637 1.1 jakllsch
638 1.1 jakllsch static uint16_t
639 1.1 jakllsch cxdtv_dtv_get_snr(void *priv)
640 1.1 jakllsch {
641 1.5 jmcneill struct cxdtv_softc *sc = priv;
642 1.5 jmcneill
643 1.5 jmcneill switch(sc->sc_board->cb_demod) {
644 1.5 jmcneill case CXDTV_DEMOD_NXT2004:
645 1.5 jmcneill return 0; /* TODO */
646 1.5 jmcneill case CXDTV_DEMOD_LG3303:
647 1.5 jmcneill return lg3303_get_snr(sc->sc_demod);
648 1.5 jmcneill }
649 1.5 jmcneill
650 1.5 jmcneill return 0;
651 1.1 jakllsch }
652 1.1 jakllsch
653 1.1 jakllsch static int
654 1.7 jmcneill cxdtv_dtv_start_transfer(void *priv,
655 1.7 jmcneill void (*cb)(void *, const struct dtv_payload *), void *arg)
656 1.1 jakllsch {
657 1.1 jakllsch struct cxdtv_softc *sc = priv;
658 1.6 jakllsch
659 1.7 jmcneill sc->sc_dtvsubmitcb = cb;
660 1.7 jmcneill sc->sc_dtvsubmitarg = arg;
661 1.7 jmcneill
662 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
663 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
664 1.1 jakllsch
665 1.1 jakllsch cxdtv_mpeg_trigger(sc, sc->sc_tsbuf);
666 1.1 jakllsch
667 1.1 jakllsch return 0;
668 1.1 jakllsch }
669 1.1 jakllsch
670 1.1 jakllsch static int
671 1.1 jakllsch cxdtv_dtv_stop_transfer(void *priv)
672 1.1 jakllsch {
673 1.1 jakllsch struct cxdtv_softc *sc = priv;
674 1.1 jakllsch
675 1.1 jakllsch cxdtv_mpeg_halt(sc);
676 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
677 1.1 jakllsch
678 1.7 jmcneill sc->sc_dtvsubmitcb = NULL;
679 1.7 jmcneill sc->sc_dtvsubmitarg = NULL;
680 1.7 jmcneill
681 1.1 jakllsch return 0;
682 1.1 jakllsch }
683 1.1 jakllsch
684 1.1 jakllsch int
685 1.1 jakllsch cxdtv_mpeg_reset(struct cxdtv_softc *sc)
686 1.1 jakllsch {
687 1.1 jakllsch uint32_t v;
688 1.1 jakllsch
689 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_reset\n"));
690 1.1 jakllsch
691 1.1 jakllsch v = (uint32_t)-1;
692 1.1 jakllsch
693 1.1 jakllsch /* shutdown */
694 1.1 jakllsch /* hold RISC in reset */
695 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2, 0);
696 1.1 jakllsch /* disable FIFO and RISC */
697 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL, 0);
698 1.1 jakllsch /* mask off all interrupts */
699 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
700 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK, 0);
701 1.1 jakllsch
702 1.1 jakllsch /* clear interrupts */
703 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, v);
704 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, v);
705 1.1 jakllsch
706 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
707 1.1 jakllsch
708 1.1 jakllsch /* XXX magic */
709 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_STHRSH, 0x0707);
710 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_DTHRSH, 0x0707);
711 1.1 jakllsch
712 1.1 jakllsch /* reset external components*/
713 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 0);
714 1.6 jakllsch kpause("cxdtvrst", false, MAX(1, mstohz(1)), NULL);
715 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 1);
716 1.1 jakllsch
717 1.1 jakllsch /* let error interrupts happen */
718 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
719 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
720 1.1 jakllsch v | 0x00fc00); /* XXX magic */
721 1.1 jakllsch
722 1.1 jakllsch return 0;
723 1.1 jakllsch }
724 1.1 jakllsch
725 1.1 jakllsch static int
726 1.1 jakllsch cxdtv_risc_buffer(struct cxdtv_softc *sc, uint32_t bpl, uint32_t lines)
727 1.1 jakllsch {
728 1.1 jakllsch uint32_t *rm;
729 1.1 jakllsch uint32_t size;
730 1.1 jakllsch
731 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_buffer: bpl=0x%x\n", bpl));
732 1.1 jakllsch
733 1.1 jakllsch size = 1 + (bpl * lines) / PAGE_SIZE + lines;
734 1.1 jakllsch size += 2;
735 1.1 jakllsch
736 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. inst. %d\n", __func__, size);
737 1.1 jakllsch
738 1.1 jakllsch size *= 8;
739 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. qword %d\n", __func__, size);
740 1.1 jakllsch
741 1.1 jakllsch if (sc->sc_riscbuf == NULL) {
742 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory for RISC\n");
743 1.1 jakllsch return ENOMEM;
744 1.1 jakllsch }
745 1.1 jakllsch
746 1.1 jakllsch rm = (uint32_t *)sc->sc_riscbuf;
747 1.1 jakllsch cxdtv_risc_field(sc, rm, bpl);
748 1.1 jakllsch
749 1.1 jakllsch return 0;
750 1.1 jakllsch }
751 1.1 jakllsch
752 1.1 jakllsch static int
753 1.1 jakllsch cxdtv_risc_field(struct cxdtv_softc *sc, uint32_t *rm, uint32_t bpl)
754 1.1 jakllsch {
755 1.1 jakllsch struct cxdtv_dma *p;
756 1.1 jakllsch
757 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_field: bpl=0x%x\n", bpl));
758 1.1 jakllsch
759 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != sc->sc_tsbuf; p = p->next)
760 1.1 jakllsch continue;
761 1.1 jakllsch if (p == NULL) {
762 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_risc_field: bad addr %p\n",
763 1.1 jakllsch sc->sc_tsbuf);
764 1.1 jakllsch return ENOENT;
765 1.1 jakllsch }
766 1.1 jakllsch
767 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
768 1.1 jakllsch
769 1.1 jakllsch rm = sc->sc_riscbuf;
770 1.1 jakllsch
771 1.9 jakllsch /* htole32 will be done when program is copied to chip SRAM */
772 1.1 jakllsch
773 1.1 jakllsch /* XXX */
774 1.1 jakllsch *(rm++) = (CX_RISC_SYNC|0);
775 1.1 jakllsch
776 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ1|bpl);
777 1.1 jakllsch *(rm++) = (DMAADDR(p) + 0 * bpl);
778 1.1 jakllsch
779 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ2|bpl);
780 1.1 jakllsch *(rm++) = (DMAADDR(p) + 1 * bpl);
781 1.1 jakllsch
782 1.1 jakllsch *(rm++) = (CX_RISC_JUMP|1);
783 1.1 jakllsch *(rm++) = (cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG].csc_risc + 4);
784 1.1 jakllsch
785 1.1 jakllsch return 0;
786 1.1 jakllsch }
787 1.1 jakllsch
788 1.1 jakllsch static int
789 1.1 jakllsch cxdtv_sram_ch_setup(struct cxdtv_softc *sc, struct cxdtv_sram_ch *csc,
790 1.1 jakllsch uint32_t bpl)
791 1.1 jakllsch {
792 1.1 jakllsch unsigned int i, lines;
793 1.1 jakllsch uint32_t cdt;
794 1.1 jakllsch
795 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
796 1.1 jakllsch
797 1.1 jakllsch /* XXX why round? */
798 1.1 jakllsch bpl = (bpl + 7) & ~7;
799 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
800 1.1 jakllsch cdt = csc->csc_cdt;
801 1.1 jakllsch lines = csc->csc_fifosz / bpl;
802 1.1 jakllsch device_printf(sc->sc_dev, "%s %d lines\n", __func__, lines);
803 1.1 jakllsch
804 1.1 jakllsch /* fill in CDT */
805 1.1 jakllsch for (i = 0; i < lines; i++) {
806 1.1 jakllsch CX_DPRINTF(("CDT ent %08x, %08x\n", cdt + (16 * i),
807 1.1 jakllsch csc->csc_fifo + (bpl * i)));
808 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
809 1.1 jakllsch cdt + (16 * i),
810 1.1 jakllsch csc->csc_fifo + (bpl * i));
811 1.1 jakllsch }
812 1.1 jakllsch
813 1.1 jakllsch /* copy DMA program */
814 1.1 jakllsch
815 1.1 jakllsch /* converts program to little endian as it goes into SRAM */
816 1.1 jakllsch bus_space_write_region_4(sc->sc_memt, sc->sc_memh,
817 1.1 jakllsch csc->csc_risc, (void *)sc->sc_riscbuf, sc->sc_riscbufsz >> 2);
818 1.1 jakllsch
819 1.1 jakllsch /* fill in CMDS */
820 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
821 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IRPC, csc->csc_risc);
822 1.1 jakllsch
823 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
824 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTB, csc->csc_cdt);
825 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
826 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTS, (lines * 16) >> 3); /* XXX magic */
827 1.1 jakllsch
828 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
829 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQB, csc->csc_iq);
830 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
831 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQS,
832 1.1 jakllsch CX_CMDS_IQS_ISRP | (csc->csc_iqsz >> 2) );
833 1.1 jakllsch
834 1.1 jakllsch /* zero rest of CMDS */
835 1.1 jakllsch bus_space_set_region_4(sc->sc_memt, sc->sc_memh, 0x14, 0, 0x2c/4);
836 1.1 jakllsch
837 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
838 1.1 jakllsch csc->csc_cnt1, (bpl >> 3) - 1);
839 1.1 jakllsch
840 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
841 1.1 jakllsch csc->csc_ptr2, cdt);
842 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
843 1.1 jakllsch csc->csc_cnt2, (lines * 16) >> 3);
844 1.1 jakllsch
845 1.1 jakllsch return 0;
846 1.1 jakllsch }
847 1.1 jakllsch
848 1.1 jakllsch int
849 1.1 jakllsch cxdtv_mpeg_trigger(struct cxdtv_softc *sc, void *buf)
850 1.1 jakllsch {
851 1.1 jakllsch struct cxdtv_dma *p;
852 1.1 jakllsch struct cxdtv_sram_ch *ch;
853 1.1 jakllsch uint32_t v;
854 1.1 jakllsch
855 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
856 1.1 jakllsch
857 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != buf; p = p->next)
858 1.1 jakllsch continue;
859 1.1 jakllsch if (p == NULL) {
860 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_mpeg_trigger: bad addr %p\n",
861 1.1 jakllsch buf);
862 1.1 jakllsch return ENOENT;
863 1.1 jakllsch }
864 1.1 jakllsch
865 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_trigger: buf=%p\n", buf));
866 1.1 jakllsch
867 1.1 jakllsch cxdtv_risc_buffer(sc, CXDTV_TS_PKTSIZE, 1);
868 1.1 jakllsch cxdtv_sram_ch_setup(sc, ch, CXDTV_TS_PKTSIZE);
869 1.1 jakllsch
870 1.1 jakllsch /* software reset */
871 1.1 jakllsch
872 1.1 jakllsch switch(sc->sc_vendor) {
873 1.1 jakllsch case PCI_VENDOR_ATI:
874 1.1 jakllsch /* both ATI boards with DTV are the same */
875 1.4 jmcneill bus_space_write_4(sc->sc_memt, sc->sc_memh,
876 1.9 jakllsch CXDTV_TS_GEN_CONTROL, IPB_SW_RST);
877 1.4 jmcneill delay(100);
878 1.1 jakllsch /* parallel MPEG port */
879 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
880 1.9 jakllsch CXDTV_PINMUX_IO, MPEG_PAR_EN);
881 1.1 jakllsch break;
882 1.1 jakllsch case PCI_VENDOR_PCHDTV:
883 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
884 1.4 jmcneill bus_space_write_4(sc->sc_memt, sc->sc_memh,
885 1.9 jakllsch CXDTV_TS_GEN_CONTROL, IPB_SW_RST|IPB_SMODE);
886 1.4 jmcneill delay(100);
887 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
888 1.9 jakllsch CXDTV_PINMUX_IO, 0x00); /* serial MPEG port */
889 1.4 jmcneill /* byte-width start-of-packet */
890 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
891 1.4 jmcneill CXDTV_HW_SOP_CONTROL,
892 1.4 jmcneill 0x47 << 16 | 188 << 4 | 1);
893 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
894 1.9 jakllsch CXDTV_TS_SOP_STATUS, IPB_SOP_BYTEWIDE);
895 1.9 jakllsch /* serial MPEG port on HD5500 */
896 1.4 jmcneill bus_space_write_4(sc->sc_memt, sc->sc_memh,
897 1.9 jakllsch CXDTV_TS_GEN_CONTROL, IPB_SMODE);
898 1.1 jakllsch }
899 1.1 jakllsch break;
900 1.1 jakllsch default:
901 1.1 jakllsch break;
902 1.1 jakllsch }
903 1.1 jakllsch
904 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_LNGTH,
905 1.1 jakllsch CXDTV_TS_PKTSIZE);
906 1.1 jakllsch
907 1.9 jakllsch /* Configure for standard MPEG TS, 1 good packet to sync */
908 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_HW_SOP_CONTROL,
909 1.1 jakllsch 0x47 << 16 | 188 << 4 | 1);
910 1.1 jakllsch
911 1.1 jakllsch /* zero counter */
912 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
913 1.1 jakllsch CXDTV_TS_GP_CNT_CNTRL, 0x03);
914 1.1 jakllsch
915 1.1 jakllsch /* enable bad packet interrupt */
916 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_BD_PKT_STATUS,
917 1.1 jakllsch 0x1000);
918 1.1 jakllsch
919 1.1 jakllsch /* enable overflow counter */
920 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_FIFO_OVFL_STAT,
921 1.1 jakllsch 0x1000);
922 1.1 jakllsch
923 1.1 jakllsch /* unmask TS interrupt */
924 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
925 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
926 1.1 jakllsch v | CXT_PI_TS_INT);
927 1.1 jakllsch
928 1.1 jakllsch /* unmask all TS interrupts */
929 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
930 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
931 1.1 jakllsch v | 0x1f1011);
932 1.1 jakllsch
933 1.1 jakllsch /* enable RISC DMA engine */
934 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2);
935 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2,
936 1.1 jakllsch v | CXDTV_DEV_CNTRL2_RUN_RISC);
937 1.1 jakllsch
938 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
939 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
940 1.1 jakllsch v | CXDTV_TS_RISC_EN | CXDTV_TS_FIFO_EN);
941 1.1 jakllsch
942 1.1 jakllsch return 0;
943 1.1 jakllsch }
944 1.1 jakllsch
945 1.1 jakllsch int
946 1.1 jakllsch cxdtv_mpeg_halt(struct cxdtv_softc *sc)
947 1.1 jakllsch {
948 1.1 jakllsch uint32_t v;
949 1.1 jakllsch
950 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_halt\n"));
951 1.1 jakllsch
952 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
953 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
954 1.1 jakllsch v & ~(CXDTV_TS_RISC_EN|CXDTV_TS_FIFO_EN));
955 1.1 jakllsch
956 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
957 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
958 1.1 jakllsch v & ~CXT_PI_TS_INT);
959 1.1 jakllsch
960 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
961 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
962 1.1 jakllsch v & ~0x1f1011);
963 1.1 jakllsch
964 1.1 jakllsch return 0;
965 1.1 jakllsch }
966 1.1 jakllsch
967 1.1 jakllsch int
968 1.1 jakllsch cxdtv_mpeg_intr(struct cxdtv_softc *sc)
969 1.1 jakllsch {
970 1.1 jakllsch struct dtv_payload payload;
971 1.1 jakllsch uint32_t s, m;
972 1.1 jakllsch
973 1.1 jakllsch s = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT);
974 1.1 jakllsch m = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
975 1.1 jakllsch if ((s & m) == 0)
976 1.1 jakllsch return 0;
977 1.1 jakllsch
978 1.1 jakllsch if ( (s & ~CXDTV_TS_RISCI) != 0 )
979 1.1 jakllsch device_printf(sc->sc_dev, "unexpected TS IS %08x\n", s);
980 1.1 jakllsch
981 1.7 jmcneill if (sc->sc_dtvsubmitcb == NULL)
982 1.7 jmcneill goto done;
983 1.7 jmcneill
984 1.1 jakllsch if ((s & CXDTV_TS_RISCI1) == CXDTV_TS_RISCI1) {
985 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
986 1.1 jakllsch 0, CXDTV_TS_PKTSIZE,
987 1.1 jakllsch BUS_DMASYNC_POSTREAD);
988 1.1 jakllsch payload.data = KERNADDR(sc->sc_dma);
989 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
990 1.7 jmcneill sc->sc_dtvsubmitcb(sc->sc_dtvsubmitarg, &payload);
991 1.1 jakllsch }
992 1.1 jakllsch
993 1.1 jakllsch if ((s & CXDTV_TS_RISCI2) == CXDTV_TS_RISCI2) {
994 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
995 1.1 jakllsch CXDTV_TS_PKTSIZE, CXDTV_TS_PKTSIZE,
996 1.1 jakllsch BUS_DMASYNC_POSTREAD);
997 1.1 jakllsch payload.data = (char *)(KERNADDR(sc->sc_dma)) + (uintptr_t)CXDTV_TS_PKTSIZE;
998 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
999 1.7 jmcneill sc->sc_dtvsubmitcb(sc->sc_dtvsubmitarg, &payload);
1000 1.1 jakllsch }
1001 1.1 jakllsch
1002 1.7 jmcneill done:
1003 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, s);
1004 1.1 jakllsch
1005 1.1 jakllsch return 1;
1006 1.1 jakllsch }
1007 1.1 jakllsch
1008 1.1 jakllsch static int
1009 1.1 jakllsch cxdtv_allocmem(struct cxdtv_softc *sc, size_t size, size_t align,
1010 1.1 jakllsch struct cxdtv_dma *p)
1011 1.1 jakllsch {
1012 1.1 jakllsch int err;
1013 1.1 jakllsch
1014 1.1 jakllsch p->size = size;
1015 1.1 jakllsch err = bus_dmamem_alloc(sc->sc_dmat, p->size, align, 0,
1016 1.1 jakllsch p->segs, __arraycount(p->segs),
1017 1.1 jakllsch &p->nsegs, BUS_DMA_NOWAIT);
1018 1.1 jakllsch if (err)
1019 1.1 jakllsch return err;
1020 1.1 jakllsch err = bus_dmamem_map(sc->sc_dmat, p->segs, p->nsegs, p->size,
1021 1.1 jakllsch &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
1022 1.1 jakllsch if (err)
1023 1.1 jakllsch goto free;
1024 1.1 jakllsch err = bus_dmamap_create(sc->sc_dmat, p->size, 1, p->size, 0,
1025 1.1 jakllsch BUS_DMA_NOWAIT, &p->map);
1026 1.1 jakllsch if (err)
1027 1.1 jakllsch goto unmap;
1028 1.1 jakllsch err = bus_dmamap_load(sc->sc_dmat, p->map, p->addr, p->size, NULL,
1029 1.1 jakllsch BUS_DMA_NOWAIT);
1030 1.1 jakllsch if (err)
1031 1.1 jakllsch goto destroy;
1032 1.1 jakllsch
1033 1.1 jakllsch return 0;
1034 1.1 jakllsch
1035 1.1 jakllsch destroy:
1036 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
1037 1.1 jakllsch unmap:
1038 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
1039 1.1 jakllsch free:
1040 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
1041 1.1 jakllsch
1042 1.1 jakllsch return err;
1043 1.1 jakllsch }
1044 1.1 jakllsch
1045 1.1 jakllsch static int
1046 1.1 jakllsch cxdtv_freemem(struct cxdtv_softc *sc, struct cxdtv_dma *p)
1047 1.1 jakllsch {
1048 1.1 jakllsch
1049 1.1 jakllsch bus_dmamap_unload(sc->sc_dmat, p->map);
1050 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
1051 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
1052 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
1053 1.1 jakllsch
1054 1.1 jakllsch return 0;
1055 1.1 jakllsch }
1056 1.1 jakllsch
1057 1.1 jakllsch void *
1058 1.1 jakllsch cxdtv_mpeg_malloc(struct cxdtv_softc *sc, size_t size)
1059 1.1 jakllsch {
1060 1.1 jakllsch struct cxdtv_dma *p;
1061 1.1 jakllsch int err;
1062 1.1 jakllsch
1063 1.1 jakllsch p = kmem_alloc(sizeof(*p), KM_SLEEP);
1064 1.1 jakllsch if (p == NULL) {
1065 1.1 jakllsch return NULL;
1066 1.1 jakllsch }
1067 1.1 jakllsch
1068 1.1 jakllsch err = cxdtv_allocmem(sc, size, 16, p);
1069 1.1 jakllsch if (err) {
1070 1.1 jakllsch kmem_free(p, sizeof(*p));
1071 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory\n");
1072 1.1 jakllsch return NULL;
1073 1.1 jakllsch }
1074 1.1 jakllsch
1075 1.1 jakllsch p->next = sc->sc_dma;
1076 1.1 jakllsch sc->sc_dma = p;
1077 1.1 jakllsch
1078 1.1 jakllsch return KERNADDR(p);
1079 1.1 jakllsch }
1080 1.1 jakllsch
1081 1.1 jakllsch static void
1082 1.1 jakllsch cxdtv_mpeg_free(struct cxdtv_softc *sc, void *addr)
1083 1.1 jakllsch {
1084 1.1 jakllsch struct cxdtv_dma *p;
1085 1.1 jakllsch struct cxdtv_dma **pp;
1086 1.1 jakllsch
1087 1.1 jakllsch for (pp = &sc->sc_dma; (p = *pp) != NULL; pp = &p->next) {
1088 1.1 jakllsch if (KERNADDR(p) == addr) {
1089 1.1 jakllsch cxdtv_freemem(sc, p);
1090 1.1 jakllsch *pp = p->next;
1091 1.1 jakllsch kmem_free(p, sizeof(*p));
1092 1.1 jakllsch return;
1093 1.1 jakllsch }
1094 1.1 jakllsch }
1095 1.1 jakllsch
1096 1.1 jakllsch device_printf(sc->sc_dev, "%p is already free\n", addr);
1097 1.1 jakllsch
1098 1.1 jakllsch return;
1099 1.1 jakllsch }
1100 1.1 jakllsch
1101 1.1 jakllsch
1102 1.1 jakllsch /* ATI HDTV Wonder */
1103 1.1 jakllsch static void
1104 1.1 jakllsch cxdtv_card_init_hdtvwonder(struct cxdtv_softc *sc)
1105 1.1 jakllsch {
1106 1.1 jakllsch int i, x;
1107 1.1 jakllsch i2c_addr_t na;
1108 1.1 jakllsch uint8_t nb[5][2] = {
1109 1.1 jakllsch {0x10, 0x12}, {0x13, 0x04}, {0x16, 0x00},
1110 1.1 jakllsch {0x14, 0x04}, {0x17, 0x00}
1111 1.1 jakllsch };
1112 1.1 jakllsch
1113 1.1 jakllsch /* prepare TUV1236D/TU1236F NIM */
1114 1.1 jakllsch
1115 1.1 jakllsch na = 0x0a; /* Nxt2004 address */
1116 1.1 jakllsch x = 0;
1117 1.1 jakllsch
1118 1.1 jakllsch iic_acquire_bus(&sc->sc_i2c, I2C_F_POLL);
1119 1.1 jakllsch
1120 1.1 jakllsch for(i = 0; i < 5; i++)
1121 1.1 jakllsch x |= iic_exec(&sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, na,
1122 1.1 jakllsch nb[i], 2, NULL, 0, I2C_F_POLL);
1123 1.1 jakllsch
1124 1.1 jakllsch iic_release_bus(&sc->sc_i2c, I2C_F_POLL);
1125 1.1 jakllsch
1126 1.1 jakllsch if (x)
1127 1.1 jakllsch aprint_error_dev(sc->sc_dev, "HDTV Wonder tuner init failed");
1128 1.1 jakllsch }
1129 1.1 jakllsch
1130 1.1 jakllsch /* pcHDTV HD5500 */
1131 1.4 jmcneill #define cxdtv_write_field(_mask, _shift, _value) \
1132 1.4 jmcneill (((_value) & (_mask)) << (_shift))
1133 1.4 jmcneill
1134 1.4 jmcneill static void
1135 1.4 jmcneill cxdtv_write_gpio(struct cxdtv_softc *sc, uint32_t mask, uint32_t value)
1136 1.4 jmcneill {
1137 1.4 jmcneill uint32_t v = 0;
1138 1.4 jmcneill v |= cxdtv_write_field(0xff, 16, mask);
1139 1.4 jmcneill v |= cxdtv_write_field(0xff, 8, mask);
1140 1.4 jmcneill v |= cxdtv_write_field(0xff, 0, (mask & value));
1141 1.4 jmcneill bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO, v);
1142 1.4 jmcneill }
1143 1.4 jmcneill
1144 1.1 jakllsch static void
1145 1.1 jakllsch cxdtv_card_init_hd5500(struct cxdtv_softc *sc)
1146 1.1 jakllsch {
1147 1.1 jakllsch /* hardware (demod) reset */
1148 1.4 jmcneill cxdtv_write_gpio(sc, 1, 0);
1149 1.3 jmcneill delay(100000);
1150 1.4 jmcneill cxdtv_write_gpio(sc, 1, 1);
1151 1.3 jmcneill delay(200000);
1152 1.1 jakllsch }
1153 1.2 jmcneill
1154 1.8 jmcneill MODULE(MODULE_CLASS_DRIVER, cxdtv, "tvpll,nxt2k,lg3303,pci");
1155 1.2 jmcneill
1156 1.2 jmcneill #ifdef _MODULE
1157 1.2 jmcneill #include "ioconf.c"
1158 1.2 jmcneill #endif
1159 1.2 jmcneill
1160 1.2 jmcneill static int
1161 1.2 jmcneill cxdtv_modcmd(modcmd_t cmd, void *opaque)
1162 1.2 jmcneill {
1163 1.2 jmcneill switch (cmd) {
1164 1.2 jmcneill case MODULE_CMD_INIT:
1165 1.2 jmcneill #ifdef _MODULE
1166 1.2 jmcneill return config_init_component(cfdriver_ioconf_cxdtv,
1167 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1168 1.2 jmcneill #else
1169 1.2 jmcneill return 0;
1170 1.2 jmcneill #endif
1171 1.2 jmcneill case MODULE_CMD_FINI:
1172 1.2 jmcneill #ifdef _MODULE
1173 1.2 jmcneill return config_fini_component(cfdriver_ioconf_cxdtv,
1174 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1175 1.2 jmcneill #else
1176 1.2 jmcneill return 0;
1177 1.2 jmcneill #endif
1178 1.2 jmcneill default:
1179 1.2 jmcneill return ENOTTY;
1180 1.2 jmcneill }
1181 1.2 jmcneill }
1182