cxdtv.c revision 1.2 1 1.2 jmcneill /* $NetBSD: cxdtv.c,v 1.2 2011/07/14 23:47:45 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2008, 2011 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include <sys/cdefs.h>
30 1.2 jmcneill __KERNEL_RCSID(0, "$NetBSD: cxdtv.c,v 1.2 2011/07/14 23:47:45 jmcneill Exp $");
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/param.h>
33 1.1 jakllsch #include <sys/kernel.h>
34 1.1 jakllsch #include <sys/device.h>
35 1.1 jakllsch #include <sys/kmem.h>
36 1.1 jakllsch #include <sys/mutex.h>
37 1.1 jakllsch #include <sys/condvar.h>
38 1.2 jmcneill #include <sys/module.h>
39 1.1 jakllsch #include <sys/bus.h>
40 1.1 jakllsch
41 1.1 jakllsch #include <dev/pci/pcivar.h>
42 1.1 jakllsch #include <dev/pci/pcireg.h>
43 1.1 jakllsch #include <dev/pci/pcidevs.h>
44 1.1 jakllsch #include <dev/i2c/i2cvar.h>
45 1.1 jakllsch #include <dev/i2c/i2c_bitbang.h>
46 1.1 jakllsch
47 1.1 jakllsch #include <dev/i2c/tvpllvar.h>
48 1.1 jakllsch #include <dev/i2c/tvpll_tuners.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/i2c/nxt2kvar.h>
51 1.2 jmcneill #include <dev/i2c/lg3303var.h>
52 1.1 jakllsch
53 1.1 jakllsch #include <dev/pci/cxdtvreg.h>
54 1.1 jakllsch #include <dev/pci/cxdtvvar.h>
55 1.1 jakllsch #include <dev/pci/cxdtv_boards.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <dev/dtv/dtvif.h>
58 1.1 jakllsch
59 1.1 jakllsch #define CXDTV_MMBASE 0x10
60 1.1 jakllsch
61 1.1 jakllsch #define CXDTV_SRAM_CH_MPEG 0
62 1.1 jakllsch #define CXDTV_TS_PKTSIZE (188 * 8)
63 1.1 jakllsch
64 1.1 jakllsch
65 1.1 jakllsch static int cxdtv_match(struct device *, struct cfdata *, void *);
66 1.1 jakllsch static void cxdtv_attach(struct device *, struct device *, void *);
67 1.2 jmcneill static int cxdtv_detach(struct device *, int);
68 1.1 jakllsch static int cxdtv_intr(void *);
69 1.1 jakllsch
70 1.1 jakllsch static bool cxdtv_resume(device_t, const pmf_qual_t *);
71 1.1 jakllsch
72 1.1 jakllsch static int cxdtv_iic_acquire_bus(void *, int);
73 1.1 jakllsch static void cxdtv_iic_release_bus(void *, int);
74 1.1 jakllsch static int cxdtv_iic_send_start(void *, int);
75 1.1 jakllsch static int cxdtv_iic_send_stop(void *, int);
76 1.1 jakllsch static int cxdtv_iic_initiate_xfer(void *, i2c_addr_t, int);
77 1.1 jakllsch static int cxdtv_iic_read_byte(void *, uint8_t *, int);
78 1.1 jakllsch static int cxdtv_iic_write_byte(void *, uint8_t, int);
79 1.1 jakllsch
80 1.1 jakllsch static void cxdtv_i2cbb_set_bits(void *, uint32_t);
81 1.1 jakllsch static void cxdtv_i2cbb_set_dir(void *, uint32_t);
82 1.1 jakllsch static uint32_t cxdtv_i2cbb_read_bits(void *);
83 1.1 jakllsch
84 1.1 jakllsch static int cxdtv_sram_ch_setup(struct cxdtv_softc *,
85 1.1 jakllsch struct cxdtv_sram_ch *, uint32_t);
86 1.1 jakllsch static int cxdtv_allocmem(struct cxdtv_softc *, size_t, size_t,
87 1.1 jakllsch struct cxdtv_dma *);
88 1.1 jakllsch static int cxdtv_freemem(struct cxdtv_softc *, struct cxdtv_dma *);
89 1.1 jakllsch static int cxdtv_risc_buffer(struct cxdtv_softc *, uint32_t, uint32_t);
90 1.1 jakllsch static int cxdtv_risc_field(struct cxdtv_softc *, uint32_t *, uint32_t);
91 1.1 jakllsch
92 1.1 jakllsch static int cxdtv_mpeg_attach(struct cxdtv_softc *);
93 1.1 jakllsch static int cxdtv_mpeg_intr(struct cxdtv_softc *);
94 1.1 jakllsch static int cxdtv_mpeg_reset(struct cxdtv_softc *);
95 1.1 jakllsch
96 1.1 jakllsch static int cxdtv_mpeg_trigger(struct cxdtv_softc *, void *);
97 1.1 jakllsch static int cxdtv_mpeg_halt(struct cxdtv_softc *);
98 1.1 jakllsch static void * cxdtv_mpeg_malloc(struct cxdtv_softc *, size_t);
99 1.1 jakllsch static void cxdtv_mpeg_free(struct cxdtv_softc *, void *);
100 1.1 jakllsch
101 1.1 jakllsch static void cxdtv_card_init_hd5500(struct cxdtv_softc *);
102 1.1 jakllsch static void cxdtv_card_init_hdtvwonder(struct cxdtv_softc *);
103 1.1 jakllsch
104 1.1 jakllsch const struct i2c_bitbang_ops cxdtv_i2cbb_ops = {
105 1.1 jakllsch cxdtv_i2cbb_set_bits,
106 1.1 jakllsch cxdtv_i2cbb_set_dir,
107 1.1 jakllsch cxdtv_i2cbb_read_bits,
108 1.1 jakllsch { CXDTV_I2C_C_DATACONTROL_SDA, CXDTV_I2C_C_DATACONTROL_SCL, 0, 0 }
109 1.1 jakllsch };
110 1.1 jakllsch
111 1.1 jakllsch /* Maybe make this dynamically allocated. */
112 1.1 jakllsch static struct cxdtv_sram_ch cxdtv_sram_chs[] = {
113 1.1 jakllsch [CXDTV_SRAM_CH_MPEG] = {
114 1.1 jakllsch .csc_cmds = 0x180200, /* CMDS for ch. 28 */
115 1.1 jakllsch .csc_iq = 0x180340, /* after last CMDS */
116 1.1 jakllsch .csc_iqsz = 0x40, /* 16 dwords */
117 1.1 jakllsch .csc_cdt = 0x180380, /* after iq */
118 1.1 jakllsch .csc_cdtsz = 0x40, /* cluster discriptor space */
119 1.1 jakllsch .csc_fifo = 0x180400, /* after cdt */
120 1.1 jakllsch .csc_fifosz = 0x001C00, /* let's just align this up */
121 1.1 jakllsch .csc_risc = 0x182000, /* after fifo */
122 1.1 jakllsch .csc_riscsz = 0x6000, /* room for dma programs */
123 1.1 jakllsch .csc_ptr1 = CXDTV_DMA28_PTR1,
124 1.1 jakllsch .csc_ptr2 = CXDTV_DMA28_PTR2,
125 1.1 jakllsch .csc_cnt1 = CXDTV_DMA28_CNT1,
126 1.1 jakllsch .csc_cnt2 = CXDTV_DMA28_CNT2,
127 1.1 jakllsch },
128 1.1 jakllsch };
129 1.1 jakllsch
130 1.1 jakllsch CFATTACH_DECL_NEW(cxdtv, sizeof(struct cxdtv_softc),
131 1.2 jmcneill cxdtv_match, cxdtv_attach, cxdtv_detach, NULL);
132 1.1 jakllsch
133 1.1 jakllsch static int
134 1.1 jakllsch cxdtv_match(device_t parent, cfdata_t match, void *aux)
135 1.1 jakllsch {
136 1.1 jakllsch const struct pci_attach_args *pa;
137 1.1 jakllsch
138 1.1 jakllsch pa = aux;
139 1.1 jakllsch
140 1.1 jakllsch if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CONEXANT)
141 1.1 jakllsch return 0;
142 1.1 jakllsch
143 1.1 jakllsch switch (PCI_PRODUCT(pa->pa_id)) {
144 1.1 jakllsch case PCI_PRODUCT_CONEXANT_CX2388XMPEG:
145 1.1 jakllsch return 1;
146 1.1 jakllsch }
147 1.1 jakllsch
148 1.1 jakllsch /* XXX only match supported boards */
149 1.1 jakllsch
150 1.1 jakllsch return 0;
151 1.1 jakllsch }
152 1.1 jakllsch
153 1.1 jakllsch static void
154 1.1 jakllsch cxdtv_attach(device_t parent, device_t self, void *aux)
155 1.1 jakllsch {
156 1.1 jakllsch struct cxdtv_softc *sc;
157 1.1 jakllsch const struct pci_attach_args *pa = aux;
158 1.1 jakllsch pci_intr_handle_t ih;
159 1.1 jakllsch pcireg_t reg;
160 1.1 jakllsch const char *intrstr;
161 1.1 jakllsch char devinfo[76];
162 1.1 jakllsch struct i2cbus_attach_args iba;
163 1.1 jakllsch
164 1.1 jakllsch sc = device_private(self);
165 1.1 jakllsch
166 1.1 jakllsch sc->sc_dev = self;
167 1.1 jakllsch
168 1.1 jakllsch aprint_naive("\n");
169 1.1 jakllsch
170 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
171 1.1 jakllsch
172 1.1 jakllsch sc->sc_vendor = PCI_VENDOR(reg);
173 1.1 jakllsch sc->sc_product = PCI_PRODUCT(reg);
174 1.1 jakllsch
175 1.1 jakllsch sc->sc_board = cxdtv_board_lookup(sc->sc_vendor, sc->sc_product);
176 1.1 jakllsch
177 1.1 jakllsch if (sc->sc_board == NULL) {
178 1.1 jakllsch aprint_error_dev(self ,"unsupported device 0x%08x\n", reg);
179 1.1 jakllsch return;
180 1.1 jakllsch }
181 1.1 jakllsch
182 1.1 jakllsch pci_devinfo(reg, pa->pa_class, 0, devinfo, sizeof(devinfo));
183 1.1 jakllsch aprint_normal(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
184 1.1 jakllsch
185 1.1 jakllsch if (pci_mapreg_map(pa, CXDTV_MMBASE, PCI_MAPREG_TYPE_MEM, 0,
186 1.1 jakllsch &sc->sc_memt, &sc->sc_memh, NULL, &sc->sc_mems)) {
187 1.1 jakllsch aprint_error_dev(self, "couldn't map memory space\n");
188 1.1 jakllsch return;
189 1.1 jakllsch }
190 1.1 jakllsch
191 1.1 jakllsch sc->sc_dmat = pa->pa_dmat;
192 1.1 jakllsch
193 1.1 jakllsch if (pci_intr_map(pa, &ih)) {
194 1.1 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
195 1.1 jakllsch return;
196 1.1 jakllsch }
197 1.1 jakllsch intrstr = pci_intr_string(pa->pa_pc, ih);
198 1.1 jakllsch sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_VM, cxdtv_intr, sc);
199 1.1 jakllsch if (sc->sc_ih == NULL) {
200 1.1 jakllsch aprint_error_dev(self, "couldn't establish interrupt");
201 1.1 jakllsch if (intrstr != NULL)
202 1.1 jakllsch aprint_error(" at %s", intrstr);
203 1.1 jakllsch aprint_error("\n");
204 1.1 jakllsch return;
205 1.1 jakllsch }
206 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
207 1.1 jakllsch
208 1.1 jakllsch /* set master */
209 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
210 1.1 jakllsch reg |= PCI_COMMAND_MASTER_ENABLE;
211 1.1 jakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, reg);
212 1.1 jakllsch
213 1.1 jakllsch mutex_init(&sc->sc_delaylock, MUTEX_DEFAULT, IPL_NONE);
214 1.1 jakllsch cv_init(&sc->sc_delaycv, "cxdtvwait");
215 1.1 jakllsch
216 1.1 jakllsch mutex_init(&sc->sc_i2c_buslock, MUTEX_DRIVER, IPL_NONE);
217 1.1 jakllsch sc->sc_i2c.ic_cookie = sc;
218 1.1 jakllsch sc->sc_i2c.ic_exec = NULL;
219 1.1 jakllsch sc->sc_i2c.ic_acquire_bus = cxdtv_iic_acquire_bus;
220 1.1 jakllsch sc->sc_i2c.ic_release_bus = cxdtv_iic_release_bus;
221 1.1 jakllsch sc->sc_i2c.ic_send_start = cxdtv_iic_send_start;
222 1.1 jakllsch sc->sc_i2c.ic_send_stop = cxdtv_iic_send_stop;
223 1.1 jakllsch sc->sc_i2c.ic_initiate_xfer = cxdtv_iic_initiate_xfer;
224 1.1 jakllsch sc->sc_i2c.ic_read_byte = cxdtv_iic_read_byte;
225 1.1 jakllsch sc->sc_i2c.ic_write_byte = cxdtv_iic_write_byte;
226 1.1 jakllsch
227 1.1 jakllsch #if notyet
228 1.1 jakllsch /* enable i2c compatible software mode */
229 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh,
230 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
231 1.1 jakllsch val = CXDTV_I2C_C_DATACONTROL_SCL | CXDTV_I2C_C_DATACONTROL_SDA;
232 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
233 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, val);
234 1.1 jakllsch #endif
235 1.1 jakllsch
236 1.1 jakllsch cxdtv_mpeg_attach(sc);
237 1.1 jakllsch
238 1.1 jakllsch /* attach other devices to iic(4) */
239 1.1 jakllsch memset(&iba, 0, sizeof(iba));
240 1.1 jakllsch iba.iba_tag = &sc->sc_i2c;
241 1.1 jakllsch config_found_ia(self, "i2cbus", &iba, iicbus_print);
242 1.1 jakllsch
243 1.1 jakllsch if (!pmf_device_register(self, NULL, cxdtv_resume))
244 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
245 1.1 jakllsch
246 1.1 jakllsch return;
247 1.1 jakllsch }
248 1.1 jakllsch
249 1.2 jmcneill static int
250 1.2 jmcneill cxdtv_detach(device_t self, int flags)
251 1.2 jmcneill {
252 1.2 jmcneill return EBUSY;
253 1.2 jmcneill }
254 1.2 jmcneill
255 1.1 jakllsch static bool
256 1.1 jakllsch cxdtv_resume(device_t dv, const pmf_qual_t *qual)
257 1.1 jakllsch {
258 1.1 jakllsch struct cxdtv_softc *sc;
259 1.1 jakllsch sc = device_private(dv);
260 1.1 jakllsch
261 1.1 jakllsch /* XXX revisit */
262 1.1 jakllsch
263 1.1 jakllsch aprint_debug_dev(dv, "%s\n", __func__);
264 1.1 jakllsch
265 1.1 jakllsch return true;
266 1.1 jakllsch }
267 1.1 jakllsch
268 1.1 jakllsch static int
269 1.1 jakllsch cxdtv_intr(void *intarg)
270 1.1 jakllsch {
271 1.1 jakllsch struct cxdtv_softc *sc = intarg;
272 1.1 jakllsch uint32_t val;
273 1.1 jakllsch
274 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MSTAT);
275 1.1 jakllsch if (val == 0) {
276 1.1 jakllsch return 0; /* not ours */
277 1.1 jakllsch }
278 1.1 jakllsch
279 1.1 jakllsch if (val & CXT_PI_TS_INT) {
280 1.1 jakllsch cxdtv_mpeg_intr(sc);
281 1.1 jakllsch }
282 1.1 jakllsch
283 1.1 jakllsch if (val & ~CXT_PI_TS_INT) {
284 1.1 jakllsch device_printf(sc->sc_dev, "%s, %08x\n", __func__, val);
285 1.1 jakllsch }
286 1.1 jakllsch
287 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, val);
288 1.1 jakllsch
289 1.1 jakllsch return 1;
290 1.1 jakllsch }
291 1.1 jakllsch
292 1.1 jakllsch /* I2C interface */
293 1.1 jakllsch
294 1.1 jakllsch static void
295 1.1 jakllsch cxdtv_i2cbb_set_bits(void *cookie, uint32_t bits)
296 1.1 jakllsch {
297 1.1 jakllsch struct cxdtv_softc *sc = cookie;
298 1.1 jakllsch uint32_t value;
299 1.1 jakllsch
300 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
301 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, bits);
302 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh,
303 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
304 1.1 jakllsch
305 1.1 jakllsch return;
306 1.1 jakllsch }
307 1.1 jakllsch
308 1.1 jakllsch static void
309 1.1 jakllsch cxdtv_i2cbb_set_dir(void *cookie, uint32_t bits)
310 1.1 jakllsch {
311 1.1 jakllsch return;
312 1.1 jakllsch }
313 1.1 jakllsch
314 1.1 jakllsch static uint32_t
315 1.1 jakllsch cxdtv_i2cbb_read_bits(void *cookie)
316 1.1 jakllsch {
317 1.1 jakllsch struct cxdtv_softc *sc = cookie;
318 1.1 jakllsch uint32_t value;
319 1.1 jakllsch
320 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh,
321 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
322 1.1 jakllsch
323 1.1 jakllsch return value;
324 1.1 jakllsch }
325 1.1 jakllsch
326 1.1 jakllsch static int
327 1.1 jakllsch cxdtv_iic_acquire_bus(void *cookie, int flags)
328 1.1 jakllsch {
329 1.1 jakllsch struct cxdtv_softc *sc = cookie;
330 1.1 jakllsch
331 1.1 jakllsch mutex_enter(&sc->sc_i2c_buslock);
332 1.1 jakllsch
333 1.1 jakllsch return 0;
334 1.1 jakllsch }
335 1.1 jakllsch
336 1.1 jakllsch static void
337 1.1 jakllsch cxdtv_iic_release_bus(void *cookie, int flags)
338 1.1 jakllsch {
339 1.1 jakllsch struct cxdtv_softc *sc = cookie;
340 1.1 jakllsch
341 1.1 jakllsch mutex_exit(&sc->sc_i2c_buslock);
342 1.1 jakllsch
343 1.1 jakllsch return;
344 1.1 jakllsch }
345 1.1 jakllsch
346 1.1 jakllsch static int
347 1.1 jakllsch cxdtv_iic_send_start(void *cookie, int flags)
348 1.1 jakllsch {
349 1.1 jakllsch return i2c_bitbang_send_start(cookie, flags, &cxdtv_i2cbb_ops);
350 1.1 jakllsch }
351 1.1 jakllsch
352 1.1 jakllsch static int
353 1.1 jakllsch cxdtv_iic_send_stop(void *cookie, int flags)
354 1.1 jakllsch {
355 1.1 jakllsch return i2c_bitbang_send_stop(cookie, flags, &cxdtv_i2cbb_ops);
356 1.1 jakllsch }
357 1.1 jakllsch
358 1.1 jakllsch static int
359 1.1 jakllsch cxdtv_iic_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
360 1.1 jakllsch {
361 1.1 jakllsch return i2c_bitbang_initiate_xfer(cookie, addr, flags, &cxdtv_i2cbb_ops);
362 1.1 jakllsch }
363 1.1 jakllsch
364 1.1 jakllsch static int
365 1.1 jakllsch cxdtv_iic_read_byte(void *cookie, uint8_t *data, int flags)
366 1.1 jakllsch {
367 1.1 jakllsch return i2c_bitbang_read_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
368 1.1 jakllsch }
369 1.1 jakllsch
370 1.1 jakllsch static int
371 1.1 jakllsch cxdtv_iic_write_byte(void *cookie, uint8_t data, int flags)
372 1.1 jakllsch {
373 1.1 jakllsch return i2c_bitbang_write_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
374 1.1 jakllsch }
375 1.1 jakllsch
376 1.1 jakllsch /* MPEG TS Port */
377 1.1 jakllsch
378 1.1 jakllsch static void cxdtv_dtv_get_devinfo(void *, struct dvb_frontend_info *);
379 1.1 jakllsch static int cxdtv_dtv_open(void *, int);
380 1.1 jakllsch static void cxdtv_dtv_close(void *);
381 1.1 jakllsch static int cxdtv_dtv_set_tuner(void *, const struct dvb_frontend_parameters *);
382 1.1 jakllsch static fe_status_t cxdtv_dtv_get_status(void *);
383 1.1 jakllsch static uint16_t cxdtv_dtv_get_signal_strength(void *);
384 1.1 jakllsch static uint16_t cxdtv_dtv_get_snr(void *);
385 1.1 jakllsch static int cxdtv_dtv_start_transfer(void *);
386 1.1 jakllsch static int cxdtv_dtv_stop_transfer(void *);
387 1.1 jakllsch
388 1.1 jakllsch static const struct dtv_hw_if cxdtv_dtv_if = {
389 1.1 jakllsch .get_devinfo = cxdtv_dtv_get_devinfo,
390 1.1 jakllsch .open = cxdtv_dtv_open,
391 1.1 jakllsch .close = cxdtv_dtv_close,
392 1.1 jakllsch .set_tuner = cxdtv_dtv_set_tuner,
393 1.1 jakllsch .get_status = cxdtv_dtv_get_status,
394 1.1 jakllsch .get_signal_strength = cxdtv_dtv_get_signal_strength,
395 1.1 jakllsch .get_snr = cxdtv_dtv_get_snr,
396 1.1 jakllsch .start_transfer = cxdtv_dtv_start_transfer,
397 1.1 jakllsch .stop_transfer = cxdtv_dtv_stop_transfer,
398 1.1 jakllsch };
399 1.1 jakllsch
400 1.1 jakllsch int
401 1.1 jakllsch cxdtv_mpeg_attach(struct cxdtv_softc *sc)
402 1.1 jakllsch {
403 1.1 jakllsch struct dtv_attach_args daa;
404 1.1 jakllsch struct cxdtv_sram_ch *ch;
405 1.1 jakllsch
406 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_attach\n"));
407 1.1 jakllsch
408 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
409 1.1 jakllsch
410 1.1 jakllsch sc->sc_riscbufsz = ch->csc_riscsz;
411 1.1 jakllsch sc->sc_riscbuf = kmem_alloc(ch->csc_riscsz, KM_SLEEP);
412 1.1 jakllsch
413 1.1 jakllsch if ( sc->sc_riscbuf == NULL )
414 1.1 jakllsch panic("riscbuf null");
415 1.1 jakllsch
416 1.1 jakllsch aprint_debug_dev(sc->sc_dev, "attaching frontend...\n");
417 1.1 jakllsch
418 1.1 jakllsch switch(sc->sc_vendor) {
419 1.1 jakllsch case PCI_VENDOR_ATI:
420 1.1 jakllsch cxdtv_card_init_hdtvwonder(sc);
421 1.1 jakllsch break;
422 1.1 jakllsch case PCI_VENDOR_PCHDTV:
423 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
424 1.1 jakllsch cxdtv_card_init_hd5500(sc);
425 1.1 jakllsch }
426 1.1 jakllsch break;
427 1.1 jakllsch }
428 1.1 jakllsch
429 1.1 jakllsch KASSERT(sc->sc_tuner == NULL);
430 1.1 jakllsch KASSERT(sc->sc_demod == NULL);
431 1.1 jakllsch
432 1.1 jakllsch switch(sc->sc_board->cb_demod) {
433 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
434 1.1 jakllsch sc->sc_demod = nxt2k_open(sc->sc_dev, &sc->sc_i2c, 0x0a, 0);
435 1.1 jakllsch break;
436 1.2 jmcneill case CXDTV_DEMOD_LG3303:
437 1.2 jmcneill sc->sc_demod = lg3303_open(sc->sc_dev, &sc->sc_i2c, 0x59,
438 1.2 jmcneill LG3303_CFG_SERIAL_INPUT);
439 1.2 jmcneill break;
440 1.1 jakllsch default:
441 1.1 jakllsch break;
442 1.1 jakllsch }
443 1.1 jakllsch
444 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
445 1.1 jakllsch case CXDTV_TUNER_PLL:
446 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_ATI)
447 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tuv1236d_pll);
448 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_PCHDTV)
449 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tdvs_h06xf_pll);
450 1.1 jakllsch break;
451 1.1 jakllsch default:
452 1.1 jakllsch break;
453 1.1 jakllsch }
454 1.1 jakllsch
455 1.1 jakllsch KASSERT(sc->sc_tuner != NULL);
456 1.1 jakllsch KASSERT(sc->sc_demod != NULL);
457 1.1 jakllsch
458 1.1 jakllsch daa.hw = &cxdtv_dtv_if;
459 1.1 jakllsch daa.priv = sc;
460 1.1 jakllsch
461 1.1 jakllsch sc->sc_dtvdev = config_found_ia(sc->sc_dev, "dtvbus", &daa, dtv_print);
462 1.1 jakllsch
463 1.1 jakllsch return (sc->sc_dtvdev != NULL);
464 1.1 jakllsch }
465 1.1 jakllsch
466 1.1 jakllsch static void
467 1.1 jakllsch cxdtv_dtv_get_devinfo(void *priv, struct dvb_frontend_info *info)
468 1.1 jakllsch {
469 1.1 jakllsch memset(info, 0, sizeof(*info));
470 1.1 jakllsch strlcpy(info->name, "CX23880", sizeof(info->name));
471 1.1 jakllsch info->type = FE_ATSC;
472 1.1 jakllsch info->frequency_min = 54000000;
473 1.1 jakllsch info->frequency_max = 858000000;
474 1.1 jakllsch info->frequency_stepsize = 62500;
475 1.1 jakllsch info->caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB;
476 1.1 jakllsch }
477 1.1 jakllsch
478 1.1 jakllsch static int
479 1.1 jakllsch cxdtv_dtv_open(void *priv, int flags)
480 1.1 jakllsch {
481 1.1 jakllsch struct cxdtv_softc *sc = priv;
482 1.1 jakllsch
483 1.1 jakllsch KASSERT(sc->sc_tsbuf == NULL);
484 1.1 jakllsch
485 1.1 jakllsch cxdtv_mpeg_reset(sc);
486 1.1 jakllsch
487 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
488 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
489 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
490 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
491 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
492 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
493 1.1 jakllsch
494 1.1 jakllsch if (sc->sc_tsbuf == NULL)
495 1.1 jakllsch return EIO;
496 1.1 jakllsch
497 1.1 jakllsch return 0;
498 1.1 jakllsch }
499 1.1 jakllsch
500 1.1 jakllsch static void
501 1.1 jakllsch cxdtv_dtv_close(void *priv)
502 1.1 jakllsch {
503 1.1 jakllsch struct cxdtv_softc *sc = priv;
504 1.1 jakllsch
505 1.1 jakllsch cxdtv_dtv_stop_transfer(sc);
506 1.1 jakllsch
507 1.1 jakllsch if (sc->sc_tsbuf != NULL) {
508 1.1 jakllsch cxdtv_mpeg_free(sc, sc->sc_tsbuf);
509 1.1 jakllsch sc->sc_tsbuf = NULL;
510 1.1 jakllsch }
511 1.1 jakllsch }
512 1.1 jakllsch
513 1.1 jakllsch static int
514 1.1 jakllsch cxdtv_dtv_set_tuner(void *priv, const struct dvb_frontend_parameters *params)
515 1.1 jakllsch {
516 1.1 jakllsch struct cxdtv_softc *sc = priv;
517 1.1 jakllsch int error = -1;
518 1.1 jakllsch
519 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
520 1.1 jakllsch case CXDTV_TUNER_PLL:
521 1.1 jakllsch error = tvpll_tune_dtv(sc->sc_tuner, params);
522 1.1 jakllsch }
523 1.1 jakllsch if (error)
524 1.1 jakllsch goto bad;
525 1.1 jakllsch
526 1.1 jakllsch switch(sc->sc_board->cb_demod) {
527 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
528 1.1 jakllsch error = nxt2k_set_modulation(sc->sc_demod, params->u.vsb.modulation);
529 1.1 jakllsch break;
530 1.2 jmcneill case CXDTV_DEMOD_LG3303:
531 1.2 jmcneill error = lg3303_set_modulation(sc->sc_demod, params->u.vsb.modulation);
532 1.2 jmcneill break;
533 1.1 jakllsch default:
534 1.1 jakllsch break;
535 1.1 jakllsch }
536 1.1 jakllsch
537 1.1 jakllsch bad:
538 1.1 jakllsch return error;
539 1.1 jakllsch }
540 1.1 jakllsch
541 1.1 jakllsch static fe_status_t
542 1.1 jakllsch cxdtv_dtv_get_status(void *priv)
543 1.1 jakllsch {
544 1.1 jakllsch struct cxdtv_softc *sc = priv;
545 1.1 jakllsch
546 1.1 jakllsch switch(sc->sc_board->cb_demod) {
547 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
548 1.1 jakllsch return nxt2k_get_dtv_status(sc->sc_demod);
549 1.2 jmcneill case CXDTV_DEMOD_LG3303:
550 1.2 jmcneill return lg3303_get_dtv_status(sc->sc_demod);
551 1.1 jakllsch default:
552 1.1 jakllsch return 0;
553 1.1 jakllsch }
554 1.1 jakllsch }
555 1.1 jakllsch
556 1.1 jakllsch static uint16_t
557 1.1 jakllsch cxdtv_dtv_get_signal_strength(void *priv)
558 1.1 jakllsch {
559 1.1 jakllsch return 27;
560 1.1 jakllsch }
561 1.1 jakllsch
562 1.1 jakllsch static uint16_t
563 1.1 jakllsch cxdtv_dtv_get_snr(void *priv)
564 1.1 jakllsch {
565 1.1 jakllsch return 42;
566 1.1 jakllsch }
567 1.1 jakllsch
568 1.1 jakllsch static int
569 1.1 jakllsch cxdtv_dtv_start_transfer(void *priv)
570 1.1 jakllsch {
571 1.1 jakllsch struct cxdtv_softc *sc = priv;
572 1.1 jakllsch
573 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
574 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
575 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
576 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
577 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
578 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
579 1.1 jakllsch
580 1.1 jakllsch printf("KERNADDR %p, DMAADDR %016lx\n", KERNADDR(sc->sc_dma), DMAADDR(sc->sc_dma));
581 1.1 jakllsch
582 1.1 jakllsch cxdtv_mpeg_trigger(sc, sc->sc_tsbuf);
583 1.1 jakllsch
584 1.1 jakllsch return 0;
585 1.1 jakllsch }
586 1.1 jakllsch
587 1.1 jakllsch static int
588 1.1 jakllsch cxdtv_dtv_stop_transfer(void *priv)
589 1.1 jakllsch {
590 1.1 jakllsch struct cxdtv_softc *sc = priv;
591 1.1 jakllsch
592 1.1 jakllsch cxdtv_mpeg_halt(sc);
593 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
594 1.1 jakllsch
595 1.1 jakllsch return 0;
596 1.1 jakllsch }
597 1.1 jakllsch
598 1.1 jakllsch int
599 1.1 jakllsch cxdtv_mpeg_reset(struct cxdtv_softc *sc)
600 1.1 jakllsch {
601 1.1 jakllsch struct cxdtv_sram_ch *ch;
602 1.1 jakllsch uint32_t v;
603 1.1 jakllsch
604 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_reset\n"));
605 1.1 jakllsch
606 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
607 1.1 jakllsch v = (uint32_t)-1;
608 1.1 jakllsch
609 1.1 jakllsch /* shutdown */
610 1.1 jakllsch /* hold RISC in reset */
611 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2, 0);
612 1.1 jakllsch /* disable FIFO and RISC */
613 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL, 0);
614 1.1 jakllsch /* mask off all interrupts */
615 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
616 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK, 0);
617 1.1 jakllsch
618 1.1 jakllsch /* clear interrupts */
619 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, v);
620 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, v);
621 1.1 jakllsch
622 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
623 1.1 jakllsch
624 1.1 jakllsch /* XXX magic */
625 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_STHRSH, 0x0707);
626 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_DTHRSH, 0x0707);
627 1.1 jakllsch
628 1.1 jakllsch /* reset external components*/
629 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 0);
630 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
631 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, MAX(1, mstohz(1)));
632 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
633 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 1);
634 1.1 jakllsch
635 1.1 jakllsch /* let error interrupts happen */
636 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
637 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
638 1.1 jakllsch v | 0x00fc00); /* XXX magic */
639 1.1 jakllsch
640 1.1 jakllsch return 0;
641 1.1 jakllsch }
642 1.1 jakllsch
643 1.1 jakllsch static int
644 1.1 jakllsch cxdtv_risc_buffer(struct cxdtv_softc *sc, uint32_t bpl, uint32_t lines)
645 1.1 jakllsch {
646 1.1 jakllsch uint32_t *rm;
647 1.1 jakllsch uint32_t size;
648 1.1 jakllsch
649 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_buffer: bpl=0x%x\n", bpl));
650 1.1 jakllsch
651 1.1 jakllsch size = 1 + (bpl * lines) / PAGE_SIZE + lines;
652 1.1 jakllsch size += 2;
653 1.1 jakllsch
654 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. inst. %d\n", __func__, size);
655 1.1 jakllsch
656 1.1 jakllsch size *= 8;
657 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. qword %d\n", __func__, size);
658 1.1 jakllsch
659 1.1 jakllsch if (sc->sc_riscbuf == NULL) {
660 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory for RISC\n");
661 1.1 jakllsch return ENOMEM;
662 1.1 jakllsch }
663 1.1 jakllsch
664 1.1 jakllsch rm = (uint32_t *)sc->sc_riscbuf;
665 1.1 jakllsch cxdtv_risc_field(sc, rm, bpl);
666 1.1 jakllsch
667 1.1 jakllsch return 0;
668 1.1 jakllsch }
669 1.1 jakllsch
670 1.1 jakllsch static int
671 1.1 jakllsch cxdtv_risc_field(struct cxdtv_softc *sc, uint32_t *rm, uint32_t bpl)
672 1.1 jakllsch {
673 1.1 jakllsch struct cxdtv_dma *p;
674 1.1 jakllsch
675 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_field: bpl=0x%x\n", bpl));
676 1.1 jakllsch
677 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != sc->sc_tsbuf; p = p->next)
678 1.1 jakllsch continue;
679 1.1 jakllsch if (p == NULL) {
680 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_risc_field: bad addr %p\n",
681 1.1 jakllsch sc->sc_tsbuf);
682 1.1 jakllsch return ENOENT;
683 1.1 jakllsch }
684 1.1 jakllsch
685 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
686 1.1 jakllsch
687 1.1 jakllsch rm = sc->sc_riscbuf;
688 1.1 jakllsch
689 1.1 jakllsch /* htole32 will be done when program is copied to chip sram */
690 1.1 jakllsch
691 1.1 jakllsch /* XXX */
692 1.1 jakllsch *(rm++) = (CX_RISC_SYNC|0);
693 1.1 jakllsch
694 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ1|bpl);
695 1.1 jakllsch *(rm++) = (DMAADDR(p) + 0 * bpl);
696 1.1 jakllsch
697 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ2|bpl);
698 1.1 jakllsch *(rm++) = (DMAADDR(p) + 1 * bpl);
699 1.1 jakllsch
700 1.1 jakllsch *(rm++) = (CX_RISC_JUMP|1);
701 1.1 jakllsch *(rm++) = (cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG].csc_risc + 4);
702 1.1 jakllsch
703 1.1 jakllsch return 0;
704 1.1 jakllsch }
705 1.1 jakllsch
706 1.1 jakllsch static int
707 1.1 jakllsch cxdtv_sram_ch_setup(struct cxdtv_softc *sc, struct cxdtv_sram_ch *csc,
708 1.1 jakllsch uint32_t bpl)
709 1.1 jakllsch {
710 1.1 jakllsch unsigned int i, lines;
711 1.1 jakllsch uint32_t cdt;
712 1.1 jakllsch
713 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
714 1.1 jakllsch
715 1.1 jakllsch /* XXX why round? */
716 1.1 jakllsch bpl = (bpl + 7) & ~7;
717 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
718 1.1 jakllsch cdt = csc->csc_cdt;
719 1.1 jakllsch lines = csc->csc_fifosz / bpl;
720 1.1 jakllsch device_printf(sc->sc_dev, "%s %d lines\n", __func__, lines);
721 1.1 jakllsch
722 1.1 jakllsch /* fill in CDT */
723 1.1 jakllsch for (i = 0; i < lines; i++) {
724 1.1 jakllsch CX_DPRINTF(("CDT ent %08x, %08x\n", cdt + (16 * i),
725 1.1 jakllsch csc->csc_fifo + (bpl * i)));
726 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
727 1.1 jakllsch cdt + (16 * i),
728 1.1 jakllsch csc->csc_fifo + (bpl * i));
729 1.1 jakllsch }
730 1.1 jakllsch
731 1.1 jakllsch /* copy DMA program */
732 1.1 jakllsch
733 1.1 jakllsch /* converts program to little endian as it goes into SRAM */
734 1.1 jakllsch bus_space_write_region_4(sc->sc_memt, sc->sc_memh,
735 1.1 jakllsch csc->csc_risc, (void *)sc->sc_riscbuf, sc->sc_riscbufsz >> 2);
736 1.1 jakllsch
737 1.1 jakllsch /* fill in CMDS */
738 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
739 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IRPC, csc->csc_risc);
740 1.1 jakllsch
741 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
742 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTB, csc->csc_cdt);
743 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
744 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTS, (lines * 16) >> 3); /* XXX magic */
745 1.1 jakllsch
746 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
747 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQB, csc->csc_iq);
748 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
749 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQS,
750 1.1 jakllsch CX_CMDS_IQS_ISRP | (csc->csc_iqsz >> 2) );
751 1.1 jakllsch
752 1.1 jakllsch /* zero rest of CMDS */
753 1.1 jakllsch bus_space_set_region_4(sc->sc_memt, sc->sc_memh, 0x14, 0, 0x2c/4);
754 1.1 jakllsch
755 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
756 1.1 jakllsch csc->csc_cnt1, (bpl >> 3) - 1);
757 1.1 jakllsch
758 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
759 1.1 jakllsch csc->csc_ptr2, cdt);
760 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
761 1.1 jakllsch csc->csc_cnt2, (lines * 16) >> 3);
762 1.1 jakllsch
763 1.1 jakllsch return 0;
764 1.1 jakllsch }
765 1.1 jakllsch
766 1.1 jakllsch int
767 1.1 jakllsch cxdtv_mpeg_trigger(struct cxdtv_softc *sc, void *buf)
768 1.1 jakllsch {
769 1.1 jakllsch struct cxdtv_dma *p;
770 1.1 jakllsch struct cxdtv_sram_ch *ch;
771 1.1 jakllsch uint32_t v;
772 1.1 jakllsch uint32_t offset;
773 1.1 jakllsch
774 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
775 1.1 jakllsch
776 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != buf; p = p->next)
777 1.1 jakllsch continue;
778 1.1 jakllsch if (p == NULL) {
779 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_mpeg_trigger: bad addr %p\n",
780 1.1 jakllsch buf);
781 1.1 jakllsch return ENOENT;
782 1.1 jakllsch }
783 1.1 jakllsch
784 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_trigger: buf=%p\n", buf));
785 1.1 jakllsch
786 1.1 jakllsch cxdtv_risc_buffer(sc, CXDTV_TS_PKTSIZE, 1);
787 1.1 jakllsch cxdtv_sram_ch_setup(sc, ch, CXDTV_TS_PKTSIZE);
788 1.1 jakllsch
789 1.1 jakllsch /* software reset */
790 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_GEN_CONTROL,
791 1.1 jakllsch 0x40);
792 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
793 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(100));
794 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
795 1.1 jakllsch
796 1.1 jakllsch /* serial MPEG port on HD5500 */
797 1.1 jakllsch switch(sc->sc_vendor) {
798 1.1 jakllsch case PCI_VENDOR_ATI:
799 1.1 jakllsch /* both ATI boards with DTV are the same */
800 1.1 jakllsch /* parallel MPEG port */
801 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
802 1.1 jakllsch CXDTV_PINMUX_IO, 0x80); /* XXX bit defines */
803 1.1 jakllsch break;
804 1.1 jakllsch case PCI_VENDOR_PCHDTV:
805 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
806 1.1 jakllsch /* serial MPEG port */
807 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
808 1.1 jakllsch CXDTV_PINMUX_IO, 0x00); /* XXX bit defines */
809 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
810 1.1 jakllsch CXDTV_TS_GEN_CONTROL, 0x08);
811 1.1 jakllsch /* byte-width start-of-packet */
812 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
813 1.1 jakllsch CXDTV_TS_SOP_STATUS, 1 << 13);
814 1.1 jakllsch }
815 1.1 jakllsch break;
816 1.1 jakllsch default:
817 1.1 jakllsch break;
818 1.1 jakllsch }
819 1.1 jakllsch
820 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_LNGTH,
821 1.1 jakllsch CXDTV_TS_PKTSIZE);
822 1.1 jakllsch
823 1.1 jakllsch /* Configure for standard MPEG TS, 1 good to sync */
824 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_HW_SOP_CONTROL,
825 1.1 jakllsch 0x47 << 16 | 188 << 4 | 1);
826 1.1 jakllsch
827 1.1 jakllsch offset = CXDTV_TS_GEN_CONTROL;
828 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
829 1.1 jakllsch printf("%06x %08x\n", offset, v);
830 1.1 jakllsch
831 1.1 jakllsch #if 0
832 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_GEN_CONTROL, 0x00);
833 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
834 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(100));
835 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
836 1.1 jakllsch #endif
837 1.1 jakllsch
838 1.1 jakllsch /* zero counter */
839 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
840 1.1 jakllsch CXDTV_TS_GP_CNT_CNTRL, 0x03);
841 1.1 jakllsch
842 1.1 jakllsch /* enable bad packet interrupt */
843 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_BD_PKT_STATUS,
844 1.1 jakllsch 0x1000);
845 1.1 jakllsch
846 1.1 jakllsch /* enable overflow counter */
847 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_FIFO_OVFL_STAT,
848 1.1 jakllsch 0x1000);
849 1.1 jakllsch
850 1.1 jakllsch /* unmask TS interrupt */
851 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
852 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
853 1.1 jakllsch v | CXT_PI_TS_INT);
854 1.1 jakllsch
855 1.1 jakllsch /* unmask all TS interrupts */
856 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
857 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
858 1.1 jakllsch v | 0x1f1011);
859 1.1 jakllsch
860 1.1 jakllsch /* enable RISC DMA engine */
861 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2);
862 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2,
863 1.1 jakllsch v | CXDTV_DEV_CNTRL2_RUN_RISC);
864 1.1 jakllsch
865 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
866 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
867 1.1 jakllsch v | CXDTV_TS_RISC_EN | CXDTV_TS_FIFO_EN);
868 1.1 jakllsch
869 1.1 jakllsch #if 0
870 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
871 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(1000));
872 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
873 1.1 jakllsch
874 1.1 jakllsch for(offset = 0x33c040; offset < 0x33c064; offset += 4) {
875 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
876 1.1 jakllsch printf("%06x %08x\n", offset, v);
877 1.1 jakllsch }
878 1.1 jakllsch for(offset = 0x200070; offset < 0x200080; offset += 4) {
879 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
880 1.1 jakllsch printf("%06x %08x\n", offset, v);
881 1.1 jakllsch }
882 1.1 jakllsch #endif
883 1.1 jakllsch
884 1.1 jakllsch return 0;
885 1.1 jakllsch }
886 1.1 jakllsch
887 1.1 jakllsch int
888 1.1 jakllsch cxdtv_mpeg_halt(struct cxdtv_softc *sc)
889 1.1 jakllsch {
890 1.1 jakllsch uint32_t v;
891 1.1 jakllsch
892 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_halt\n"));
893 1.1 jakllsch
894 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
895 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
896 1.1 jakllsch v & ~(CXDTV_TS_RISC_EN|CXDTV_TS_FIFO_EN));
897 1.1 jakllsch
898 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
899 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
900 1.1 jakllsch v & ~CXT_PI_TS_INT);
901 1.1 jakllsch
902 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
903 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
904 1.1 jakllsch v & ~0x1f1011);
905 1.1 jakllsch
906 1.1 jakllsch return 0;
907 1.1 jakllsch }
908 1.1 jakllsch
909 1.1 jakllsch int
910 1.1 jakllsch cxdtv_mpeg_intr(struct cxdtv_softc *sc)
911 1.1 jakllsch {
912 1.1 jakllsch struct dtv_payload payload;
913 1.1 jakllsch uint32_t s, m;
914 1.1 jakllsch
915 1.1 jakllsch s = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT);
916 1.1 jakllsch m = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
917 1.1 jakllsch if ((s & m) == 0)
918 1.1 jakllsch return 0;
919 1.1 jakllsch
920 1.1 jakllsch if ( (s & ~CXDTV_TS_RISCI) != 0 )
921 1.1 jakllsch device_printf(sc->sc_dev, "unexpected TS IS %08x\n", s);
922 1.1 jakllsch
923 1.1 jakllsch if ((s & CXDTV_TS_RISCI1) == CXDTV_TS_RISCI1) {
924 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
925 1.1 jakllsch 0, CXDTV_TS_PKTSIZE,
926 1.1 jakllsch BUS_DMASYNC_POSTREAD);
927 1.1 jakllsch payload.data = KERNADDR(sc->sc_dma);
928 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
929 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
930 1.1 jakllsch }
931 1.1 jakllsch
932 1.1 jakllsch if ((s & CXDTV_TS_RISCI2) == CXDTV_TS_RISCI2) {
933 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
934 1.1 jakllsch CXDTV_TS_PKTSIZE, CXDTV_TS_PKTSIZE,
935 1.1 jakllsch BUS_DMASYNC_POSTREAD);
936 1.1 jakllsch payload.data = (char *)(KERNADDR(sc->sc_dma)) + (uintptr_t)CXDTV_TS_PKTSIZE;
937 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
938 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
939 1.1 jakllsch }
940 1.1 jakllsch
941 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, s);
942 1.1 jakllsch
943 1.1 jakllsch return 1;
944 1.1 jakllsch }
945 1.1 jakllsch
946 1.1 jakllsch static int
947 1.1 jakllsch cxdtv_allocmem(struct cxdtv_softc *sc, size_t size, size_t align,
948 1.1 jakllsch struct cxdtv_dma *p)
949 1.1 jakllsch {
950 1.1 jakllsch int err;
951 1.1 jakllsch
952 1.1 jakllsch p->size = size;
953 1.1 jakllsch err = bus_dmamem_alloc(sc->sc_dmat, p->size, align, 0,
954 1.1 jakllsch p->segs, __arraycount(p->segs),
955 1.1 jakllsch &p->nsegs, BUS_DMA_NOWAIT);
956 1.1 jakllsch if (err)
957 1.1 jakllsch return err;
958 1.1 jakllsch err = bus_dmamem_map(sc->sc_dmat, p->segs, p->nsegs, p->size,
959 1.1 jakllsch &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
960 1.1 jakllsch if (err)
961 1.1 jakllsch goto free;
962 1.1 jakllsch err = bus_dmamap_create(sc->sc_dmat, p->size, 1, p->size, 0,
963 1.1 jakllsch BUS_DMA_NOWAIT, &p->map);
964 1.1 jakllsch if (err)
965 1.1 jakllsch goto unmap;
966 1.1 jakllsch err = bus_dmamap_load(sc->sc_dmat, p->map, p->addr, p->size, NULL,
967 1.1 jakllsch BUS_DMA_NOWAIT);
968 1.1 jakllsch if (err)
969 1.1 jakllsch goto destroy;
970 1.1 jakllsch
971 1.1 jakllsch return 0;
972 1.1 jakllsch
973 1.1 jakllsch destroy:
974 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
975 1.1 jakllsch unmap:
976 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
977 1.1 jakllsch free:
978 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
979 1.1 jakllsch
980 1.1 jakllsch return err;
981 1.1 jakllsch }
982 1.1 jakllsch
983 1.1 jakllsch static int
984 1.1 jakllsch cxdtv_freemem(struct cxdtv_softc *sc, struct cxdtv_dma *p)
985 1.1 jakllsch {
986 1.1 jakllsch
987 1.1 jakllsch bus_dmamap_unload(sc->sc_dmat, p->map);
988 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
989 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
990 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
991 1.1 jakllsch
992 1.1 jakllsch return 0;
993 1.1 jakllsch }
994 1.1 jakllsch
995 1.1 jakllsch void *
996 1.1 jakllsch cxdtv_mpeg_malloc(struct cxdtv_softc *sc, size_t size)
997 1.1 jakllsch {
998 1.1 jakllsch struct cxdtv_dma *p;
999 1.1 jakllsch int err;
1000 1.1 jakllsch
1001 1.1 jakllsch p = kmem_alloc(sizeof(*p), KM_SLEEP);
1002 1.1 jakllsch if (p == NULL) {
1003 1.1 jakllsch return NULL;
1004 1.1 jakllsch }
1005 1.1 jakllsch
1006 1.1 jakllsch err = cxdtv_allocmem(sc, size, 16, p);
1007 1.1 jakllsch if (err) {
1008 1.1 jakllsch kmem_free(p, sizeof(*p));
1009 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory\n");
1010 1.1 jakllsch return NULL;
1011 1.1 jakllsch }
1012 1.1 jakllsch
1013 1.1 jakllsch p->next = sc->sc_dma;
1014 1.1 jakllsch sc->sc_dma = p;
1015 1.1 jakllsch
1016 1.1 jakllsch return KERNADDR(p);
1017 1.1 jakllsch }
1018 1.1 jakllsch
1019 1.1 jakllsch static void
1020 1.1 jakllsch cxdtv_mpeg_free(struct cxdtv_softc *sc, void *addr)
1021 1.1 jakllsch {
1022 1.1 jakllsch struct cxdtv_dma *p;
1023 1.1 jakllsch struct cxdtv_dma **pp;
1024 1.1 jakllsch
1025 1.1 jakllsch for (pp = &sc->sc_dma; (p = *pp) != NULL; pp = &p->next) {
1026 1.1 jakllsch if (KERNADDR(p) == addr) {
1027 1.1 jakllsch cxdtv_freemem(sc, p);
1028 1.1 jakllsch *pp = p->next;
1029 1.1 jakllsch kmem_free(p, sizeof(*p));
1030 1.1 jakllsch return;
1031 1.1 jakllsch }
1032 1.1 jakllsch }
1033 1.1 jakllsch
1034 1.1 jakllsch device_printf(sc->sc_dev, "%p is already free\n", addr);
1035 1.1 jakllsch
1036 1.1 jakllsch return;
1037 1.1 jakllsch }
1038 1.1 jakllsch
1039 1.1 jakllsch
1040 1.1 jakllsch /* ATI HDTV Wonder */
1041 1.1 jakllsch static void
1042 1.1 jakllsch cxdtv_card_init_hdtvwonder(struct cxdtv_softc *sc)
1043 1.1 jakllsch {
1044 1.1 jakllsch int i, x;
1045 1.1 jakllsch i2c_addr_t na;
1046 1.1 jakllsch uint8_t nb[5][2] = {
1047 1.1 jakllsch {0x10, 0x12}, {0x13, 0x04}, {0x16, 0x00},
1048 1.1 jakllsch {0x14, 0x04}, {0x17, 0x00}
1049 1.1 jakllsch };
1050 1.1 jakllsch
1051 1.1 jakllsch /* prepare TUV1236D/TU1236F NIM */
1052 1.1 jakllsch
1053 1.1 jakllsch na = 0x0a; /* Nxt2004 address */
1054 1.1 jakllsch x = 0;
1055 1.1 jakllsch
1056 1.1 jakllsch iic_acquire_bus(&sc->sc_i2c, I2C_F_POLL);
1057 1.1 jakllsch
1058 1.1 jakllsch for(i = 0; i < 5; i++)
1059 1.1 jakllsch x |= iic_exec(&sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, na,
1060 1.1 jakllsch nb[i], 2, NULL, 0, I2C_F_POLL);
1061 1.1 jakllsch
1062 1.1 jakllsch iic_release_bus(&sc->sc_i2c, I2C_F_POLL);
1063 1.1 jakllsch
1064 1.1 jakllsch if (x)
1065 1.1 jakllsch aprint_error_dev(sc->sc_dev, "HDTV Wonder tuner init failed");
1066 1.1 jakllsch }
1067 1.1 jakllsch
1068 1.1 jakllsch /* pcHDTV HD5500 */
1069 1.1 jakllsch static void
1070 1.1 jakllsch cxdtv_card_init_hd5500(struct cxdtv_softc *sc)
1071 1.1 jakllsch {
1072 1.1 jakllsch uint32_t val;
1073 1.1 jakllsch
1074 1.1 jakllsch /* hardware (demod) reset */
1075 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO);
1076 1.1 jakllsch
1077 1.1 jakllsch val &= ~1;
1078 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO, val);
1079 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
1080 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(10));
1081 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
1082 1.1 jakllsch
1083 1.1 jakllsch val |= 1;
1084 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO, val);
1085 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
1086 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(15));
1087 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
1088 1.1 jakllsch }
1089 1.2 jmcneill
1090 1.2 jmcneill MODULE(MODULE_CLASS_DRIVER, cxdtv, "dtv,tvpll,nxt2k,lg3303");
1091 1.2 jmcneill
1092 1.2 jmcneill #ifdef _MODULE
1093 1.2 jmcneill #include "ioconf.c"
1094 1.2 jmcneill #endif
1095 1.2 jmcneill
1096 1.2 jmcneill static int
1097 1.2 jmcneill cxdtv_modcmd(modcmd_t cmd, void *opaque)
1098 1.2 jmcneill {
1099 1.2 jmcneill switch (cmd) {
1100 1.2 jmcneill case MODULE_CMD_INIT:
1101 1.2 jmcneill #ifdef _MODULE
1102 1.2 jmcneill return config_init_component(cfdriver_ioconf_cxdtv,
1103 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1104 1.2 jmcneill #else
1105 1.2 jmcneill return 0;
1106 1.2 jmcneill #endif
1107 1.2 jmcneill case MODULE_CMD_FINI:
1108 1.2 jmcneill #ifdef _MODULE
1109 1.2 jmcneill return config_fini_component(cfdriver_ioconf_cxdtv,
1110 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1111 1.2 jmcneill #else
1112 1.2 jmcneill return 0;
1113 1.2 jmcneill #endif
1114 1.2 jmcneill default:
1115 1.2 jmcneill return ENOTTY;
1116 1.2 jmcneill }
1117 1.2 jmcneill }
1118