cxdtv.c revision 1.3 1 1.3 jmcneill /* $NetBSD: cxdtv.c,v 1.3 2011/07/15 00:21:26 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2008, 2011 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #include <sys/cdefs.h>
30 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: cxdtv.c,v 1.3 2011/07/15 00:21:26 jmcneill Exp $");
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/param.h>
33 1.1 jakllsch #include <sys/kernel.h>
34 1.1 jakllsch #include <sys/device.h>
35 1.1 jakllsch #include <sys/kmem.h>
36 1.1 jakllsch #include <sys/mutex.h>
37 1.1 jakllsch #include <sys/condvar.h>
38 1.2 jmcneill #include <sys/module.h>
39 1.1 jakllsch #include <sys/bus.h>
40 1.1 jakllsch
41 1.1 jakllsch #include <dev/pci/pcivar.h>
42 1.1 jakllsch #include <dev/pci/pcireg.h>
43 1.1 jakllsch #include <dev/pci/pcidevs.h>
44 1.1 jakllsch #include <dev/i2c/i2cvar.h>
45 1.1 jakllsch #include <dev/i2c/i2c_bitbang.h>
46 1.1 jakllsch
47 1.1 jakllsch #include <dev/i2c/tvpllvar.h>
48 1.1 jakllsch #include <dev/i2c/tvpll_tuners.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/i2c/nxt2kvar.h>
51 1.2 jmcneill #include <dev/i2c/lg3303var.h>
52 1.1 jakllsch
53 1.1 jakllsch #include <dev/pci/cxdtvreg.h>
54 1.1 jakllsch #include <dev/pci/cxdtvvar.h>
55 1.1 jakllsch #include <dev/pci/cxdtv_boards.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <dev/dtv/dtvif.h>
58 1.1 jakllsch
59 1.1 jakllsch #define CXDTV_MMBASE 0x10
60 1.1 jakllsch
61 1.1 jakllsch #define CXDTV_SRAM_CH_MPEG 0
62 1.1 jakllsch #define CXDTV_TS_PKTSIZE (188 * 8)
63 1.1 jakllsch
64 1.1 jakllsch
65 1.1 jakllsch static int cxdtv_match(struct device *, struct cfdata *, void *);
66 1.1 jakllsch static void cxdtv_attach(struct device *, struct device *, void *);
67 1.2 jmcneill static int cxdtv_detach(struct device *, int);
68 1.3 jmcneill static void cxdtv_childdet(struct device *, struct device *);
69 1.1 jakllsch static int cxdtv_intr(void *);
70 1.1 jakllsch
71 1.1 jakllsch static bool cxdtv_resume(device_t, const pmf_qual_t *);
72 1.1 jakllsch
73 1.1 jakllsch static int cxdtv_iic_acquire_bus(void *, int);
74 1.1 jakllsch static void cxdtv_iic_release_bus(void *, int);
75 1.1 jakllsch static int cxdtv_iic_send_start(void *, int);
76 1.1 jakllsch static int cxdtv_iic_send_stop(void *, int);
77 1.1 jakllsch static int cxdtv_iic_initiate_xfer(void *, i2c_addr_t, int);
78 1.1 jakllsch static int cxdtv_iic_read_byte(void *, uint8_t *, int);
79 1.1 jakllsch static int cxdtv_iic_write_byte(void *, uint8_t, int);
80 1.1 jakllsch
81 1.1 jakllsch static void cxdtv_i2cbb_set_bits(void *, uint32_t);
82 1.1 jakllsch static void cxdtv_i2cbb_set_dir(void *, uint32_t);
83 1.1 jakllsch static uint32_t cxdtv_i2cbb_read_bits(void *);
84 1.1 jakllsch
85 1.1 jakllsch static int cxdtv_sram_ch_setup(struct cxdtv_softc *,
86 1.1 jakllsch struct cxdtv_sram_ch *, uint32_t);
87 1.1 jakllsch static int cxdtv_allocmem(struct cxdtv_softc *, size_t, size_t,
88 1.1 jakllsch struct cxdtv_dma *);
89 1.1 jakllsch static int cxdtv_freemem(struct cxdtv_softc *, struct cxdtv_dma *);
90 1.1 jakllsch static int cxdtv_risc_buffer(struct cxdtv_softc *, uint32_t, uint32_t);
91 1.1 jakllsch static int cxdtv_risc_field(struct cxdtv_softc *, uint32_t *, uint32_t);
92 1.1 jakllsch
93 1.1 jakllsch static int cxdtv_mpeg_attach(struct cxdtv_softc *);
94 1.3 jmcneill static int cxdtv_mpeg_detach(struct cxdtv_softc *, int flags);
95 1.1 jakllsch static int cxdtv_mpeg_intr(struct cxdtv_softc *);
96 1.1 jakllsch static int cxdtv_mpeg_reset(struct cxdtv_softc *);
97 1.1 jakllsch
98 1.1 jakllsch static int cxdtv_mpeg_trigger(struct cxdtv_softc *, void *);
99 1.1 jakllsch static int cxdtv_mpeg_halt(struct cxdtv_softc *);
100 1.1 jakllsch static void * cxdtv_mpeg_malloc(struct cxdtv_softc *, size_t);
101 1.1 jakllsch static void cxdtv_mpeg_free(struct cxdtv_softc *, void *);
102 1.1 jakllsch
103 1.1 jakllsch static void cxdtv_card_init_hd5500(struct cxdtv_softc *);
104 1.1 jakllsch static void cxdtv_card_init_hdtvwonder(struct cxdtv_softc *);
105 1.1 jakllsch
106 1.1 jakllsch const struct i2c_bitbang_ops cxdtv_i2cbb_ops = {
107 1.1 jakllsch cxdtv_i2cbb_set_bits,
108 1.1 jakllsch cxdtv_i2cbb_set_dir,
109 1.1 jakllsch cxdtv_i2cbb_read_bits,
110 1.1 jakllsch { CXDTV_I2C_C_DATACONTROL_SDA, CXDTV_I2C_C_DATACONTROL_SCL, 0, 0 }
111 1.1 jakllsch };
112 1.1 jakllsch
113 1.1 jakllsch /* Maybe make this dynamically allocated. */
114 1.1 jakllsch static struct cxdtv_sram_ch cxdtv_sram_chs[] = {
115 1.1 jakllsch [CXDTV_SRAM_CH_MPEG] = {
116 1.1 jakllsch .csc_cmds = 0x180200, /* CMDS for ch. 28 */
117 1.1 jakllsch .csc_iq = 0x180340, /* after last CMDS */
118 1.1 jakllsch .csc_iqsz = 0x40, /* 16 dwords */
119 1.1 jakllsch .csc_cdt = 0x180380, /* after iq */
120 1.1 jakllsch .csc_cdtsz = 0x40, /* cluster discriptor space */
121 1.1 jakllsch .csc_fifo = 0x180400, /* after cdt */
122 1.1 jakllsch .csc_fifosz = 0x001C00, /* let's just align this up */
123 1.1 jakllsch .csc_risc = 0x182000, /* after fifo */
124 1.1 jakllsch .csc_riscsz = 0x6000, /* room for dma programs */
125 1.1 jakllsch .csc_ptr1 = CXDTV_DMA28_PTR1,
126 1.1 jakllsch .csc_ptr2 = CXDTV_DMA28_PTR2,
127 1.1 jakllsch .csc_cnt1 = CXDTV_DMA28_CNT1,
128 1.1 jakllsch .csc_cnt2 = CXDTV_DMA28_CNT2,
129 1.1 jakllsch },
130 1.1 jakllsch };
131 1.1 jakllsch
132 1.3 jmcneill CFATTACH_DECL2_NEW(cxdtv, sizeof(struct cxdtv_softc),
133 1.3 jmcneill cxdtv_match, cxdtv_attach, cxdtv_detach, NULL, NULL, cxdtv_childdet);
134 1.1 jakllsch
135 1.1 jakllsch static int
136 1.1 jakllsch cxdtv_match(device_t parent, cfdata_t match, void *aux)
137 1.1 jakllsch {
138 1.1 jakllsch const struct pci_attach_args *pa;
139 1.1 jakllsch
140 1.1 jakllsch pa = aux;
141 1.1 jakllsch
142 1.1 jakllsch if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_CONEXANT)
143 1.1 jakllsch return 0;
144 1.1 jakllsch
145 1.1 jakllsch switch (PCI_PRODUCT(pa->pa_id)) {
146 1.1 jakllsch case PCI_PRODUCT_CONEXANT_CX2388XMPEG:
147 1.1 jakllsch return 1;
148 1.1 jakllsch }
149 1.1 jakllsch
150 1.1 jakllsch /* XXX only match supported boards */
151 1.1 jakllsch
152 1.1 jakllsch return 0;
153 1.1 jakllsch }
154 1.1 jakllsch
155 1.1 jakllsch static void
156 1.1 jakllsch cxdtv_attach(device_t parent, device_t self, void *aux)
157 1.1 jakllsch {
158 1.1 jakllsch struct cxdtv_softc *sc;
159 1.1 jakllsch const struct pci_attach_args *pa = aux;
160 1.1 jakllsch pci_intr_handle_t ih;
161 1.1 jakllsch pcireg_t reg;
162 1.1 jakllsch const char *intrstr;
163 1.1 jakllsch char devinfo[76];
164 1.1 jakllsch struct i2cbus_attach_args iba;
165 1.1 jakllsch
166 1.1 jakllsch sc = device_private(self);
167 1.1 jakllsch
168 1.1 jakllsch sc->sc_dev = self;
169 1.3 jmcneill sc->sc_pc = pa->pa_pc;
170 1.1 jakllsch
171 1.1 jakllsch aprint_naive("\n");
172 1.1 jakllsch
173 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
174 1.1 jakllsch
175 1.1 jakllsch sc->sc_vendor = PCI_VENDOR(reg);
176 1.1 jakllsch sc->sc_product = PCI_PRODUCT(reg);
177 1.1 jakllsch
178 1.1 jakllsch sc->sc_board = cxdtv_board_lookup(sc->sc_vendor, sc->sc_product);
179 1.1 jakllsch
180 1.1 jakllsch if (sc->sc_board == NULL) {
181 1.1 jakllsch aprint_error_dev(self ,"unsupported device 0x%08x\n", reg);
182 1.1 jakllsch return;
183 1.1 jakllsch }
184 1.1 jakllsch
185 1.1 jakllsch pci_devinfo(reg, pa->pa_class, 0, devinfo, sizeof(devinfo));
186 1.1 jakllsch aprint_normal(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
187 1.1 jakllsch
188 1.1 jakllsch if (pci_mapreg_map(pa, CXDTV_MMBASE, PCI_MAPREG_TYPE_MEM, 0,
189 1.1 jakllsch &sc->sc_memt, &sc->sc_memh, NULL, &sc->sc_mems)) {
190 1.1 jakllsch aprint_error_dev(self, "couldn't map memory space\n");
191 1.1 jakllsch return;
192 1.1 jakllsch }
193 1.1 jakllsch
194 1.1 jakllsch sc->sc_dmat = pa->pa_dmat;
195 1.1 jakllsch
196 1.1 jakllsch if (pci_intr_map(pa, &ih)) {
197 1.1 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
198 1.1 jakllsch return;
199 1.1 jakllsch }
200 1.1 jakllsch intrstr = pci_intr_string(pa->pa_pc, ih);
201 1.1 jakllsch sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_VM, cxdtv_intr, sc);
202 1.1 jakllsch if (sc->sc_ih == NULL) {
203 1.1 jakllsch aprint_error_dev(self, "couldn't establish interrupt");
204 1.1 jakllsch if (intrstr != NULL)
205 1.1 jakllsch aprint_error(" at %s", intrstr);
206 1.1 jakllsch aprint_error("\n");
207 1.1 jakllsch return;
208 1.1 jakllsch }
209 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
210 1.1 jakllsch
211 1.1 jakllsch /* set master */
212 1.1 jakllsch reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
213 1.1 jakllsch reg |= PCI_COMMAND_MASTER_ENABLE;
214 1.1 jakllsch pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, reg);
215 1.1 jakllsch
216 1.1 jakllsch mutex_init(&sc->sc_delaylock, MUTEX_DEFAULT, IPL_NONE);
217 1.1 jakllsch cv_init(&sc->sc_delaycv, "cxdtvwait");
218 1.1 jakllsch
219 1.1 jakllsch mutex_init(&sc->sc_i2c_buslock, MUTEX_DRIVER, IPL_NONE);
220 1.1 jakllsch sc->sc_i2c.ic_cookie = sc;
221 1.1 jakllsch sc->sc_i2c.ic_exec = NULL;
222 1.1 jakllsch sc->sc_i2c.ic_acquire_bus = cxdtv_iic_acquire_bus;
223 1.1 jakllsch sc->sc_i2c.ic_release_bus = cxdtv_iic_release_bus;
224 1.1 jakllsch sc->sc_i2c.ic_send_start = cxdtv_iic_send_start;
225 1.1 jakllsch sc->sc_i2c.ic_send_stop = cxdtv_iic_send_stop;
226 1.1 jakllsch sc->sc_i2c.ic_initiate_xfer = cxdtv_iic_initiate_xfer;
227 1.1 jakllsch sc->sc_i2c.ic_read_byte = cxdtv_iic_read_byte;
228 1.1 jakllsch sc->sc_i2c.ic_write_byte = cxdtv_iic_write_byte;
229 1.1 jakllsch
230 1.1 jakllsch #if notyet
231 1.1 jakllsch /* enable i2c compatible software mode */
232 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh,
233 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
234 1.1 jakllsch val = CXDTV_I2C_C_DATACONTROL_SCL | CXDTV_I2C_C_DATACONTROL_SDA;
235 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
236 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, val);
237 1.1 jakllsch #endif
238 1.1 jakllsch
239 1.1 jakllsch cxdtv_mpeg_attach(sc);
240 1.1 jakllsch
241 1.1 jakllsch /* attach other devices to iic(4) */
242 1.1 jakllsch memset(&iba, 0, sizeof(iba));
243 1.1 jakllsch iba.iba_tag = &sc->sc_i2c;
244 1.1 jakllsch config_found_ia(self, "i2cbus", &iba, iicbus_print);
245 1.1 jakllsch
246 1.1 jakllsch if (!pmf_device_register(self, NULL, cxdtv_resume))
247 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
248 1.1 jakllsch
249 1.1 jakllsch return;
250 1.1 jakllsch }
251 1.1 jakllsch
252 1.2 jmcneill static int
253 1.2 jmcneill cxdtv_detach(device_t self, int flags)
254 1.2 jmcneill {
255 1.3 jmcneill struct cxdtv_softc *sc = device_private(self);
256 1.3 jmcneill int error;
257 1.3 jmcneill
258 1.3 jmcneill error = cxdtv_mpeg_detach(sc, flags);
259 1.3 jmcneill if (error)
260 1.3 jmcneill return error;
261 1.3 jmcneill
262 1.3 jmcneill if (sc->sc_ih)
263 1.3 jmcneill pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
264 1.3 jmcneill
265 1.3 jmcneill if (sc->sc_mems)
266 1.3 jmcneill bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mems);
267 1.3 jmcneill
268 1.3 jmcneill mutex_destroy(&sc->sc_i2c_buslock);
269 1.3 jmcneill mutex_destroy(&sc->sc_delaylock);
270 1.3 jmcneill cv_destroy(&sc->sc_delaycv);
271 1.3 jmcneill
272 1.3 jmcneill return 0;
273 1.3 jmcneill }
274 1.3 jmcneill
275 1.3 jmcneill static void
276 1.3 jmcneill cxdtv_childdet(device_t self, device_t child)
277 1.3 jmcneill {
278 1.3 jmcneill struct cxdtv_softc *sc = device_private(self);
279 1.3 jmcneill
280 1.3 jmcneill if (child == sc->sc_dtvdev)
281 1.3 jmcneill sc->sc_dtvdev = NULL;
282 1.2 jmcneill }
283 1.2 jmcneill
284 1.1 jakllsch static bool
285 1.1 jakllsch cxdtv_resume(device_t dv, const pmf_qual_t *qual)
286 1.1 jakllsch {
287 1.1 jakllsch struct cxdtv_softc *sc;
288 1.1 jakllsch sc = device_private(dv);
289 1.1 jakllsch
290 1.1 jakllsch /* XXX revisit */
291 1.1 jakllsch
292 1.1 jakllsch aprint_debug_dev(dv, "%s\n", __func__);
293 1.1 jakllsch
294 1.1 jakllsch return true;
295 1.1 jakllsch }
296 1.1 jakllsch
297 1.1 jakllsch static int
298 1.1 jakllsch cxdtv_intr(void *intarg)
299 1.1 jakllsch {
300 1.1 jakllsch struct cxdtv_softc *sc = intarg;
301 1.1 jakllsch uint32_t val;
302 1.1 jakllsch
303 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MSTAT);
304 1.1 jakllsch if (val == 0) {
305 1.1 jakllsch return 0; /* not ours */
306 1.1 jakllsch }
307 1.1 jakllsch
308 1.1 jakllsch if (val & CXT_PI_TS_INT) {
309 1.1 jakllsch cxdtv_mpeg_intr(sc);
310 1.1 jakllsch }
311 1.1 jakllsch
312 1.1 jakllsch if (val & ~CXT_PI_TS_INT) {
313 1.1 jakllsch device_printf(sc->sc_dev, "%s, %08x\n", __func__, val);
314 1.1 jakllsch }
315 1.1 jakllsch
316 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, val);
317 1.1 jakllsch
318 1.1 jakllsch return 1;
319 1.1 jakllsch }
320 1.1 jakllsch
321 1.1 jakllsch /* I2C interface */
322 1.1 jakllsch
323 1.1 jakllsch static void
324 1.1 jakllsch cxdtv_i2cbb_set_bits(void *cookie, uint32_t bits)
325 1.1 jakllsch {
326 1.1 jakllsch struct cxdtv_softc *sc = cookie;
327 1.1 jakllsch uint32_t value;
328 1.1 jakllsch
329 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
330 1.1 jakllsch CXDTV_I2C_C_DATACONTROL, bits);
331 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh,
332 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
333 1.1 jakllsch
334 1.1 jakllsch return;
335 1.1 jakllsch }
336 1.1 jakllsch
337 1.1 jakllsch static void
338 1.1 jakllsch cxdtv_i2cbb_set_dir(void *cookie, uint32_t bits)
339 1.1 jakllsch {
340 1.1 jakllsch return;
341 1.1 jakllsch }
342 1.1 jakllsch
343 1.1 jakllsch static uint32_t
344 1.1 jakllsch cxdtv_i2cbb_read_bits(void *cookie)
345 1.1 jakllsch {
346 1.1 jakllsch struct cxdtv_softc *sc = cookie;
347 1.1 jakllsch uint32_t value;
348 1.1 jakllsch
349 1.1 jakllsch value = bus_space_read_4(sc->sc_memt, sc->sc_memh,
350 1.1 jakllsch CXDTV_I2C_C_DATACONTROL);
351 1.1 jakllsch
352 1.1 jakllsch return value;
353 1.1 jakllsch }
354 1.1 jakllsch
355 1.1 jakllsch static int
356 1.1 jakllsch cxdtv_iic_acquire_bus(void *cookie, int flags)
357 1.1 jakllsch {
358 1.1 jakllsch struct cxdtv_softc *sc = cookie;
359 1.1 jakllsch
360 1.1 jakllsch mutex_enter(&sc->sc_i2c_buslock);
361 1.1 jakllsch
362 1.1 jakllsch return 0;
363 1.1 jakllsch }
364 1.1 jakllsch
365 1.1 jakllsch static void
366 1.1 jakllsch cxdtv_iic_release_bus(void *cookie, int flags)
367 1.1 jakllsch {
368 1.1 jakllsch struct cxdtv_softc *sc = cookie;
369 1.1 jakllsch
370 1.1 jakllsch mutex_exit(&sc->sc_i2c_buslock);
371 1.1 jakllsch
372 1.1 jakllsch return;
373 1.1 jakllsch }
374 1.1 jakllsch
375 1.1 jakllsch static int
376 1.1 jakllsch cxdtv_iic_send_start(void *cookie, int flags)
377 1.1 jakllsch {
378 1.1 jakllsch return i2c_bitbang_send_start(cookie, flags, &cxdtv_i2cbb_ops);
379 1.1 jakllsch }
380 1.1 jakllsch
381 1.1 jakllsch static int
382 1.1 jakllsch cxdtv_iic_send_stop(void *cookie, int flags)
383 1.1 jakllsch {
384 1.1 jakllsch return i2c_bitbang_send_stop(cookie, flags, &cxdtv_i2cbb_ops);
385 1.1 jakllsch }
386 1.1 jakllsch
387 1.1 jakllsch static int
388 1.1 jakllsch cxdtv_iic_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
389 1.1 jakllsch {
390 1.1 jakllsch return i2c_bitbang_initiate_xfer(cookie, addr, flags, &cxdtv_i2cbb_ops);
391 1.1 jakllsch }
392 1.1 jakllsch
393 1.1 jakllsch static int
394 1.1 jakllsch cxdtv_iic_read_byte(void *cookie, uint8_t *data, int flags)
395 1.1 jakllsch {
396 1.1 jakllsch return i2c_bitbang_read_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
397 1.1 jakllsch }
398 1.1 jakllsch
399 1.1 jakllsch static int
400 1.1 jakllsch cxdtv_iic_write_byte(void *cookie, uint8_t data, int flags)
401 1.1 jakllsch {
402 1.1 jakllsch return i2c_bitbang_write_byte(cookie, data, flags, &cxdtv_i2cbb_ops);
403 1.1 jakllsch }
404 1.1 jakllsch
405 1.1 jakllsch /* MPEG TS Port */
406 1.1 jakllsch
407 1.1 jakllsch static void cxdtv_dtv_get_devinfo(void *, struct dvb_frontend_info *);
408 1.1 jakllsch static int cxdtv_dtv_open(void *, int);
409 1.1 jakllsch static void cxdtv_dtv_close(void *);
410 1.1 jakllsch static int cxdtv_dtv_set_tuner(void *, const struct dvb_frontend_parameters *);
411 1.1 jakllsch static fe_status_t cxdtv_dtv_get_status(void *);
412 1.1 jakllsch static uint16_t cxdtv_dtv_get_signal_strength(void *);
413 1.1 jakllsch static uint16_t cxdtv_dtv_get_snr(void *);
414 1.1 jakllsch static int cxdtv_dtv_start_transfer(void *);
415 1.1 jakllsch static int cxdtv_dtv_stop_transfer(void *);
416 1.1 jakllsch
417 1.1 jakllsch static const struct dtv_hw_if cxdtv_dtv_if = {
418 1.1 jakllsch .get_devinfo = cxdtv_dtv_get_devinfo,
419 1.1 jakllsch .open = cxdtv_dtv_open,
420 1.1 jakllsch .close = cxdtv_dtv_close,
421 1.1 jakllsch .set_tuner = cxdtv_dtv_set_tuner,
422 1.1 jakllsch .get_status = cxdtv_dtv_get_status,
423 1.1 jakllsch .get_signal_strength = cxdtv_dtv_get_signal_strength,
424 1.1 jakllsch .get_snr = cxdtv_dtv_get_snr,
425 1.1 jakllsch .start_transfer = cxdtv_dtv_start_transfer,
426 1.1 jakllsch .stop_transfer = cxdtv_dtv_stop_transfer,
427 1.1 jakllsch };
428 1.1 jakllsch
429 1.1 jakllsch int
430 1.1 jakllsch cxdtv_mpeg_attach(struct cxdtv_softc *sc)
431 1.1 jakllsch {
432 1.1 jakllsch struct dtv_attach_args daa;
433 1.1 jakllsch struct cxdtv_sram_ch *ch;
434 1.1 jakllsch
435 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_attach\n"));
436 1.1 jakllsch
437 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
438 1.1 jakllsch
439 1.1 jakllsch sc->sc_riscbufsz = ch->csc_riscsz;
440 1.1 jakllsch sc->sc_riscbuf = kmem_alloc(ch->csc_riscsz, KM_SLEEP);
441 1.1 jakllsch
442 1.1 jakllsch if ( sc->sc_riscbuf == NULL )
443 1.1 jakllsch panic("riscbuf null");
444 1.1 jakllsch
445 1.1 jakllsch aprint_debug_dev(sc->sc_dev, "attaching frontend...\n");
446 1.1 jakllsch
447 1.1 jakllsch switch(sc->sc_vendor) {
448 1.1 jakllsch case PCI_VENDOR_ATI:
449 1.1 jakllsch cxdtv_card_init_hdtvwonder(sc);
450 1.1 jakllsch break;
451 1.1 jakllsch case PCI_VENDOR_PCHDTV:
452 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
453 1.1 jakllsch cxdtv_card_init_hd5500(sc);
454 1.1 jakllsch }
455 1.1 jakllsch break;
456 1.1 jakllsch }
457 1.1 jakllsch
458 1.1 jakllsch KASSERT(sc->sc_tuner == NULL);
459 1.1 jakllsch KASSERT(sc->sc_demod == NULL);
460 1.1 jakllsch
461 1.1 jakllsch switch(sc->sc_board->cb_demod) {
462 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
463 1.1 jakllsch sc->sc_demod = nxt2k_open(sc->sc_dev, &sc->sc_i2c, 0x0a, 0);
464 1.1 jakllsch break;
465 1.2 jmcneill case CXDTV_DEMOD_LG3303:
466 1.2 jmcneill sc->sc_demod = lg3303_open(sc->sc_dev, &sc->sc_i2c, 0x59,
467 1.2 jmcneill LG3303_CFG_SERIAL_INPUT);
468 1.2 jmcneill break;
469 1.1 jakllsch default:
470 1.1 jakllsch break;
471 1.1 jakllsch }
472 1.1 jakllsch
473 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
474 1.1 jakllsch case CXDTV_TUNER_PLL:
475 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_ATI)
476 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tuv1236d_pll);
477 1.1 jakllsch if (sc->sc_vendor == PCI_VENDOR_PCHDTV)
478 1.1 jakllsch sc->sc_tuner = tvpll_open(sc->sc_dev, &sc->sc_i2c, 0x61, &tvpll_tdvs_h06xf_pll);
479 1.1 jakllsch break;
480 1.1 jakllsch default:
481 1.1 jakllsch break;
482 1.1 jakllsch }
483 1.1 jakllsch
484 1.1 jakllsch KASSERT(sc->sc_tuner != NULL);
485 1.1 jakllsch KASSERT(sc->sc_demod != NULL);
486 1.1 jakllsch
487 1.1 jakllsch daa.hw = &cxdtv_dtv_if;
488 1.1 jakllsch daa.priv = sc;
489 1.1 jakllsch
490 1.1 jakllsch sc->sc_dtvdev = config_found_ia(sc->sc_dev, "dtvbus", &daa, dtv_print);
491 1.1 jakllsch
492 1.1 jakllsch return (sc->sc_dtvdev != NULL);
493 1.1 jakllsch }
494 1.1 jakllsch
495 1.3 jmcneill int
496 1.3 jmcneill cxdtv_mpeg_detach(struct cxdtv_softc *sc, int flags)
497 1.3 jmcneill {
498 1.3 jmcneill int error = 0;
499 1.3 jmcneill
500 1.3 jmcneill if (sc->sc_dtvdev) {
501 1.3 jmcneill error = config_detach(sc->sc_dtvdev, flags);
502 1.3 jmcneill if (error)
503 1.3 jmcneill return error;
504 1.3 jmcneill }
505 1.3 jmcneill
506 1.3 jmcneill if (sc->sc_demod) {
507 1.3 jmcneill switch (sc->sc_board->cb_demod) {
508 1.3 jmcneill case CXDTV_DEMOD_NXT2004:
509 1.3 jmcneill nxt2k_close(sc->sc_demod);
510 1.3 jmcneill break;
511 1.3 jmcneill case CXDTV_DEMOD_LG3303:
512 1.3 jmcneill lg3303_close(sc->sc_demod);
513 1.3 jmcneill break;
514 1.3 jmcneill default:
515 1.3 jmcneill break;
516 1.3 jmcneill }
517 1.3 jmcneill sc->sc_demod = NULL;
518 1.3 jmcneill }
519 1.3 jmcneill if (sc->sc_tuner) {
520 1.3 jmcneill switch (sc->sc_board->cb_tuner) {
521 1.3 jmcneill case CXDTV_TUNER_PLL:
522 1.3 jmcneill tvpll_close(sc->sc_tuner);
523 1.3 jmcneill break;
524 1.3 jmcneill default:
525 1.3 jmcneill break;
526 1.3 jmcneill }
527 1.3 jmcneill sc->sc_tuner = NULL;
528 1.3 jmcneill }
529 1.3 jmcneill
530 1.3 jmcneill if (sc->sc_riscbuf) {
531 1.3 jmcneill kmem_free(sc->sc_riscbuf, sc->sc_riscbufsz);
532 1.3 jmcneill sc->sc_riscbuf = NULL;
533 1.3 jmcneill sc->sc_riscbufsz = 0;
534 1.3 jmcneill }
535 1.3 jmcneill
536 1.3 jmcneill return error;
537 1.3 jmcneill }
538 1.3 jmcneill
539 1.1 jakllsch static void
540 1.1 jakllsch cxdtv_dtv_get_devinfo(void *priv, struct dvb_frontend_info *info)
541 1.1 jakllsch {
542 1.1 jakllsch memset(info, 0, sizeof(*info));
543 1.1 jakllsch strlcpy(info->name, "CX23880", sizeof(info->name));
544 1.1 jakllsch info->type = FE_ATSC;
545 1.1 jakllsch info->frequency_min = 54000000;
546 1.1 jakllsch info->frequency_max = 858000000;
547 1.1 jakllsch info->frequency_stepsize = 62500;
548 1.1 jakllsch info->caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB;
549 1.1 jakllsch }
550 1.1 jakllsch
551 1.1 jakllsch static int
552 1.1 jakllsch cxdtv_dtv_open(void *priv, int flags)
553 1.1 jakllsch {
554 1.1 jakllsch struct cxdtv_softc *sc = priv;
555 1.1 jakllsch
556 1.1 jakllsch KASSERT(sc->sc_tsbuf == NULL);
557 1.1 jakllsch
558 1.1 jakllsch cxdtv_mpeg_reset(sc);
559 1.1 jakllsch
560 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
561 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
562 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
563 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
564 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
565 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
566 1.1 jakllsch
567 1.1 jakllsch if (sc->sc_tsbuf == NULL)
568 1.1 jakllsch return EIO;
569 1.1 jakllsch
570 1.1 jakllsch return 0;
571 1.1 jakllsch }
572 1.1 jakllsch
573 1.1 jakllsch static void
574 1.1 jakllsch cxdtv_dtv_close(void *priv)
575 1.1 jakllsch {
576 1.1 jakllsch struct cxdtv_softc *sc = priv;
577 1.1 jakllsch
578 1.1 jakllsch cxdtv_dtv_stop_transfer(sc);
579 1.1 jakllsch
580 1.1 jakllsch if (sc->sc_tsbuf != NULL) {
581 1.1 jakllsch cxdtv_mpeg_free(sc, sc->sc_tsbuf);
582 1.1 jakllsch sc->sc_tsbuf = NULL;
583 1.1 jakllsch }
584 1.1 jakllsch }
585 1.1 jakllsch
586 1.1 jakllsch static int
587 1.1 jakllsch cxdtv_dtv_set_tuner(void *priv, const struct dvb_frontend_parameters *params)
588 1.1 jakllsch {
589 1.1 jakllsch struct cxdtv_softc *sc = priv;
590 1.1 jakllsch int error = -1;
591 1.1 jakllsch
592 1.1 jakllsch switch(sc->sc_board->cb_tuner) {
593 1.1 jakllsch case CXDTV_TUNER_PLL:
594 1.1 jakllsch error = tvpll_tune_dtv(sc->sc_tuner, params);
595 1.1 jakllsch }
596 1.1 jakllsch if (error)
597 1.1 jakllsch goto bad;
598 1.1 jakllsch
599 1.1 jakllsch switch(sc->sc_board->cb_demod) {
600 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
601 1.1 jakllsch error = nxt2k_set_modulation(sc->sc_demod, params->u.vsb.modulation);
602 1.1 jakllsch break;
603 1.2 jmcneill case CXDTV_DEMOD_LG3303:
604 1.2 jmcneill error = lg3303_set_modulation(sc->sc_demod, params->u.vsb.modulation);
605 1.2 jmcneill break;
606 1.1 jakllsch default:
607 1.1 jakllsch break;
608 1.1 jakllsch }
609 1.1 jakllsch
610 1.1 jakllsch bad:
611 1.1 jakllsch return error;
612 1.1 jakllsch }
613 1.1 jakllsch
614 1.1 jakllsch static fe_status_t
615 1.1 jakllsch cxdtv_dtv_get_status(void *priv)
616 1.1 jakllsch {
617 1.1 jakllsch struct cxdtv_softc *sc = priv;
618 1.1 jakllsch
619 1.1 jakllsch switch(sc->sc_board->cb_demod) {
620 1.1 jakllsch case CXDTV_DEMOD_NXT2004:
621 1.1 jakllsch return nxt2k_get_dtv_status(sc->sc_demod);
622 1.2 jmcneill case CXDTV_DEMOD_LG3303:
623 1.2 jmcneill return lg3303_get_dtv_status(sc->sc_demod);
624 1.1 jakllsch default:
625 1.1 jakllsch return 0;
626 1.1 jakllsch }
627 1.1 jakllsch }
628 1.1 jakllsch
629 1.1 jakllsch static uint16_t
630 1.1 jakllsch cxdtv_dtv_get_signal_strength(void *priv)
631 1.1 jakllsch {
632 1.1 jakllsch return 27;
633 1.1 jakllsch }
634 1.1 jakllsch
635 1.1 jakllsch static uint16_t
636 1.1 jakllsch cxdtv_dtv_get_snr(void *priv)
637 1.1 jakllsch {
638 1.1 jakllsch return 42;
639 1.1 jakllsch }
640 1.1 jakllsch
641 1.1 jakllsch static int
642 1.1 jakllsch cxdtv_dtv_start_transfer(void *priv)
643 1.1 jakllsch {
644 1.1 jakllsch struct cxdtv_softc *sc = priv;
645 1.1 jakllsch
646 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
647 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
648 1.1 jakllsch /* allocate two alternating DMA areas for MPEG TS packets */
649 1.1 jakllsch sc->sc_tsbuf = cxdtv_mpeg_malloc(sc, CXDTV_TS_PKTSIZE * 2);
650 1.1 jakllsch printf("sc_dma %p\n", sc->sc_dma);
651 1.1 jakllsch printf("sc_tsbuf %p\n", sc->sc_tsbuf);
652 1.1 jakllsch
653 1.1 jakllsch printf("KERNADDR %p, DMAADDR %016lx\n", KERNADDR(sc->sc_dma), DMAADDR(sc->sc_dma));
654 1.1 jakllsch
655 1.1 jakllsch cxdtv_mpeg_trigger(sc, sc->sc_tsbuf);
656 1.1 jakllsch
657 1.1 jakllsch return 0;
658 1.1 jakllsch }
659 1.1 jakllsch
660 1.1 jakllsch static int
661 1.1 jakllsch cxdtv_dtv_stop_transfer(void *priv)
662 1.1 jakllsch {
663 1.1 jakllsch struct cxdtv_softc *sc = priv;
664 1.1 jakllsch
665 1.1 jakllsch cxdtv_mpeg_halt(sc);
666 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
667 1.1 jakllsch
668 1.1 jakllsch return 0;
669 1.1 jakllsch }
670 1.1 jakllsch
671 1.1 jakllsch int
672 1.1 jakllsch cxdtv_mpeg_reset(struct cxdtv_softc *sc)
673 1.1 jakllsch {
674 1.1 jakllsch struct cxdtv_sram_ch *ch;
675 1.1 jakllsch uint32_t v;
676 1.1 jakllsch
677 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_reset\n"));
678 1.1 jakllsch
679 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
680 1.1 jakllsch v = (uint32_t)-1;
681 1.1 jakllsch
682 1.1 jakllsch /* shutdown */
683 1.1 jakllsch /* hold RISC in reset */
684 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2, 0);
685 1.1 jakllsch /* disable FIFO and RISC */
686 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL, 0);
687 1.1 jakllsch /* mask off all interrupts */
688 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK, 0);
689 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK, 0);
690 1.1 jakllsch
691 1.1 jakllsch /* clear interrupts */
692 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_STAT, v);
693 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, v);
694 1.1 jakllsch
695 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
696 1.1 jakllsch
697 1.1 jakllsch /* XXX magic */
698 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_STHRSH, 0x0707);
699 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PDMA_DTHRSH, 0x0707);
700 1.1 jakllsch
701 1.1 jakllsch /* reset external components*/
702 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 0);
703 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
704 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, MAX(1, mstohz(1)));
705 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
706 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_SRST_IO, 1);
707 1.1 jakllsch
708 1.1 jakllsch /* let error interrupts happen */
709 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
710 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
711 1.1 jakllsch v | 0x00fc00); /* XXX magic */
712 1.1 jakllsch
713 1.1 jakllsch return 0;
714 1.1 jakllsch }
715 1.1 jakllsch
716 1.1 jakllsch static int
717 1.1 jakllsch cxdtv_risc_buffer(struct cxdtv_softc *sc, uint32_t bpl, uint32_t lines)
718 1.1 jakllsch {
719 1.1 jakllsch uint32_t *rm;
720 1.1 jakllsch uint32_t size;
721 1.1 jakllsch
722 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_buffer: bpl=0x%x\n", bpl));
723 1.1 jakllsch
724 1.1 jakllsch size = 1 + (bpl * lines) / PAGE_SIZE + lines;
725 1.1 jakllsch size += 2;
726 1.1 jakllsch
727 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. inst. %d\n", __func__, size);
728 1.1 jakllsch
729 1.1 jakllsch size *= 8;
730 1.1 jakllsch device_printf(sc->sc_dev, "%s: est. qword %d\n", __func__, size);
731 1.1 jakllsch
732 1.1 jakllsch if (sc->sc_riscbuf == NULL) {
733 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory for RISC\n");
734 1.1 jakllsch return ENOMEM;
735 1.1 jakllsch }
736 1.1 jakllsch
737 1.1 jakllsch rm = (uint32_t *)sc->sc_riscbuf;
738 1.1 jakllsch cxdtv_risc_field(sc, rm, bpl);
739 1.1 jakllsch
740 1.1 jakllsch return 0;
741 1.1 jakllsch }
742 1.1 jakllsch
743 1.1 jakllsch static int
744 1.1 jakllsch cxdtv_risc_field(struct cxdtv_softc *sc, uint32_t *rm, uint32_t bpl)
745 1.1 jakllsch {
746 1.1 jakllsch struct cxdtv_dma *p;
747 1.1 jakllsch
748 1.1 jakllsch CX_DPRINTF(("cxdtv_risc_field: bpl=0x%x\n", bpl));
749 1.1 jakllsch
750 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != sc->sc_tsbuf; p = p->next)
751 1.1 jakllsch continue;
752 1.1 jakllsch if (p == NULL) {
753 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_risc_field: bad addr %p\n",
754 1.1 jakllsch sc->sc_tsbuf);
755 1.1 jakllsch return ENOENT;
756 1.1 jakllsch }
757 1.1 jakllsch
758 1.1 jakllsch memset(sc->sc_riscbuf, 0, sc->sc_riscbufsz);
759 1.1 jakllsch
760 1.1 jakllsch rm = sc->sc_riscbuf;
761 1.1 jakllsch
762 1.1 jakllsch /* htole32 will be done when program is copied to chip sram */
763 1.1 jakllsch
764 1.1 jakllsch /* XXX */
765 1.1 jakllsch *(rm++) = (CX_RISC_SYNC|0);
766 1.1 jakllsch
767 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ1|bpl);
768 1.1 jakllsch *(rm++) = (DMAADDR(p) + 0 * bpl);
769 1.1 jakllsch
770 1.1 jakllsch *(rm++) = (CX_RISC_WRITE|CX_RISC_SOL|CX_RISC_EOL|CX_RISC_IRQ2|bpl);
771 1.1 jakllsch *(rm++) = (DMAADDR(p) + 1 * bpl);
772 1.1 jakllsch
773 1.1 jakllsch *(rm++) = (CX_RISC_JUMP|1);
774 1.1 jakllsch *(rm++) = (cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG].csc_risc + 4);
775 1.1 jakllsch
776 1.1 jakllsch return 0;
777 1.1 jakllsch }
778 1.1 jakllsch
779 1.1 jakllsch static int
780 1.1 jakllsch cxdtv_sram_ch_setup(struct cxdtv_softc *sc, struct cxdtv_sram_ch *csc,
781 1.1 jakllsch uint32_t bpl)
782 1.1 jakllsch {
783 1.1 jakllsch unsigned int i, lines;
784 1.1 jakllsch uint32_t cdt;
785 1.1 jakllsch
786 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
787 1.1 jakllsch
788 1.1 jakllsch /* XXX why round? */
789 1.1 jakllsch bpl = (bpl + 7) & ~7;
790 1.1 jakllsch CX_DPRINTF(("cxdtv_sram_ch_setup: bpl=0x%x\n", bpl));
791 1.1 jakllsch cdt = csc->csc_cdt;
792 1.1 jakllsch lines = csc->csc_fifosz / bpl;
793 1.1 jakllsch device_printf(sc->sc_dev, "%s %d lines\n", __func__, lines);
794 1.1 jakllsch
795 1.1 jakllsch /* fill in CDT */
796 1.1 jakllsch for (i = 0; i < lines; i++) {
797 1.1 jakllsch CX_DPRINTF(("CDT ent %08x, %08x\n", cdt + (16 * i),
798 1.1 jakllsch csc->csc_fifo + (bpl * i)));
799 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
800 1.1 jakllsch cdt + (16 * i),
801 1.1 jakllsch csc->csc_fifo + (bpl * i));
802 1.1 jakllsch }
803 1.1 jakllsch
804 1.1 jakllsch /* copy DMA program */
805 1.1 jakllsch
806 1.1 jakllsch /* converts program to little endian as it goes into SRAM */
807 1.1 jakllsch bus_space_write_region_4(sc->sc_memt, sc->sc_memh,
808 1.1 jakllsch csc->csc_risc, (void *)sc->sc_riscbuf, sc->sc_riscbufsz >> 2);
809 1.1 jakllsch
810 1.1 jakllsch /* fill in CMDS */
811 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
812 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IRPC, csc->csc_risc);
813 1.1 jakllsch
814 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
815 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTB, csc->csc_cdt);
816 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
817 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_CDTS, (lines * 16) >> 3); /* XXX magic */
818 1.1 jakllsch
819 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
820 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQB, csc->csc_iq);
821 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
822 1.1 jakllsch csc->csc_cmds + CX_CMDS_O_IQS,
823 1.1 jakllsch CX_CMDS_IQS_ISRP | (csc->csc_iqsz >> 2) );
824 1.1 jakllsch
825 1.1 jakllsch /* zero rest of CMDS */
826 1.1 jakllsch bus_space_set_region_4(sc->sc_memt, sc->sc_memh, 0x14, 0, 0x2c/4);
827 1.1 jakllsch
828 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
829 1.1 jakllsch csc->csc_cnt1, (bpl >> 3) - 1);
830 1.1 jakllsch
831 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
832 1.1 jakllsch csc->csc_ptr2, cdt);
833 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
834 1.1 jakllsch csc->csc_cnt2, (lines * 16) >> 3);
835 1.1 jakllsch
836 1.1 jakllsch return 0;
837 1.1 jakllsch }
838 1.1 jakllsch
839 1.1 jakllsch int
840 1.1 jakllsch cxdtv_mpeg_trigger(struct cxdtv_softc *sc, void *buf)
841 1.1 jakllsch {
842 1.1 jakllsch struct cxdtv_dma *p;
843 1.1 jakllsch struct cxdtv_sram_ch *ch;
844 1.1 jakllsch uint32_t v;
845 1.1 jakllsch uint32_t offset;
846 1.1 jakllsch
847 1.1 jakllsch ch = &cxdtv_sram_chs[CXDTV_SRAM_CH_MPEG];
848 1.1 jakllsch
849 1.1 jakllsch for (p = sc->sc_dma; p && KERNADDR(p) != buf; p = p->next)
850 1.1 jakllsch continue;
851 1.1 jakllsch if (p == NULL) {
852 1.1 jakllsch device_printf(sc->sc_dev, "cxdtv_mpeg_trigger: bad addr %p\n",
853 1.1 jakllsch buf);
854 1.1 jakllsch return ENOENT;
855 1.1 jakllsch }
856 1.1 jakllsch
857 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_trigger: buf=%p\n", buf));
858 1.1 jakllsch
859 1.1 jakllsch cxdtv_risc_buffer(sc, CXDTV_TS_PKTSIZE, 1);
860 1.1 jakllsch cxdtv_sram_ch_setup(sc, ch, CXDTV_TS_PKTSIZE);
861 1.1 jakllsch
862 1.1 jakllsch /* software reset */
863 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_GEN_CONTROL,
864 1.1 jakllsch 0x40);
865 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
866 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(100));
867 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
868 1.1 jakllsch
869 1.1 jakllsch /* serial MPEG port on HD5500 */
870 1.1 jakllsch switch(sc->sc_vendor) {
871 1.1 jakllsch case PCI_VENDOR_ATI:
872 1.1 jakllsch /* both ATI boards with DTV are the same */
873 1.1 jakllsch /* parallel MPEG port */
874 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
875 1.1 jakllsch CXDTV_PINMUX_IO, 0x80); /* XXX bit defines */
876 1.1 jakllsch break;
877 1.1 jakllsch case PCI_VENDOR_PCHDTV:
878 1.1 jakllsch if (sc->sc_product == PCI_PRODUCT_PCHDTV_HD5500) {
879 1.1 jakllsch /* serial MPEG port */
880 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
881 1.1 jakllsch CXDTV_PINMUX_IO, 0x00); /* XXX bit defines */
882 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
883 1.1 jakllsch CXDTV_TS_GEN_CONTROL, 0x08);
884 1.1 jakllsch /* byte-width start-of-packet */
885 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
886 1.1 jakllsch CXDTV_TS_SOP_STATUS, 1 << 13);
887 1.1 jakllsch }
888 1.1 jakllsch break;
889 1.1 jakllsch default:
890 1.1 jakllsch break;
891 1.1 jakllsch }
892 1.1 jakllsch
893 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_LNGTH,
894 1.1 jakllsch CXDTV_TS_PKTSIZE);
895 1.1 jakllsch
896 1.1 jakllsch /* Configure for standard MPEG TS, 1 good to sync */
897 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_HW_SOP_CONTROL,
898 1.1 jakllsch 0x47 << 16 | 188 << 4 | 1);
899 1.1 jakllsch
900 1.1 jakllsch offset = CXDTV_TS_GEN_CONTROL;
901 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
902 1.1 jakllsch printf("%06x %08x\n", offset, v);
903 1.1 jakllsch
904 1.1 jakllsch #if 0
905 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_GEN_CONTROL, 0x00);
906 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
907 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(100));
908 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
909 1.1 jakllsch #endif
910 1.1 jakllsch
911 1.1 jakllsch /* zero counter */
912 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh,
913 1.1 jakllsch CXDTV_TS_GP_CNT_CNTRL, 0x03);
914 1.1 jakllsch
915 1.1 jakllsch /* enable bad packet interrupt */
916 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_BD_PKT_STATUS,
917 1.1 jakllsch 0x1000);
918 1.1 jakllsch
919 1.1 jakllsch /* enable overflow counter */
920 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_FIFO_OVFL_STAT,
921 1.1 jakllsch 0x1000);
922 1.1 jakllsch
923 1.1 jakllsch /* unmask TS interrupt */
924 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
925 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
926 1.1 jakllsch v | CXT_PI_TS_INT);
927 1.1 jakllsch
928 1.1 jakllsch /* unmask all TS interrupts */
929 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
930 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
931 1.1 jakllsch v | 0x1f1011);
932 1.1 jakllsch
933 1.1 jakllsch /* enable RISC DMA engine */
934 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2);
935 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_DEV_CNTRL2,
936 1.1 jakllsch v | CXDTV_DEV_CNTRL2_RUN_RISC);
937 1.1 jakllsch
938 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
939 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
940 1.1 jakllsch v | CXDTV_TS_RISC_EN | CXDTV_TS_FIFO_EN);
941 1.1 jakllsch
942 1.1 jakllsch #if 0
943 1.1 jakllsch mutex_enter(&sc->sc_delaylock);
944 1.1 jakllsch cv_timedwait(&sc->sc_delaycv, &sc->sc_delaylock, mstohz(1000));
945 1.1 jakllsch mutex_exit(&sc->sc_delaylock);
946 1.1 jakllsch
947 1.1 jakllsch for(offset = 0x33c040; offset < 0x33c064; offset += 4) {
948 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
949 1.1 jakllsch printf("%06x %08x\n", offset, v);
950 1.1 jakllsch }
951 1.1 jakllsch for(offset = 0x200070; offset < 0x200080; offset += 4) {
952 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, offset);
953 1.1 jakllsch printf("%06x %08x\n", offset, v);
954 1.1 jakllsch }
955 1.1 jakllsch #endif
956 1.1 jakllsch
957 1.1 jakllsch return 0;
958 1.1 jakllsch }
959 1.1 jakllsch
960 1.1 jakllsch int
961 1.1 jakllsch cxdtv_mpeg_halt(struct cxdtv_softc *sc)
962 1.1 jakllsch {
963 1.1 jakllsch uint32_t v;
964 1.1 jakllsch
965 1.1 jakllsch CX_DPRINTF(("cxdtv_mpeg_halt\n"));
966 1.1 jakllsch
967 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL);
968 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_DMA_CNTRL,
969 1.1 jakllsch v & ~(CXDTV_TS_RISC_EN|CXDTV_TS_FIFO_EN));
970 1.1 jakllsch
971 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK);
972 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_PCI_INT_MASK,
973 1.1 jakllsch v & ~CXT_PI_TS_INT);
974 1.1 jakllsch
975 1.1 jakllsch v = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
976 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK,
977 1.1 jakllsch v & ~0x1f1011);
978 1.1 jakllsch
979 1.1 jakllsch return 0;
980 1.1 jakllsch }
981 1.1 jakllsch
982 1.1 jakllsch int
983 1.1 jakllsch cxdtv_mpeg_intr(struct cxdtv_softc *sc)
984 1.1 jakllsch {
985 1.1 jakllsch struct dtv_payload payload;
986 1.1 jakllsch uint32_t s, m;
987 1.1 jakllsch
988 1.1 jakllsch s = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT);
989 1.1 jakllsch m = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_MASK);
990 1.1 jakllsch if ((s & m) == 0)
991 1.1 jakllsch return 0;
992 1.1 jakllsch
993 1.1 jakllsch if ( (s & ~CXDTV_TS_RISCI) != 0 )
994 1.1 jakllsch device_printf(sc->sc_dev, "unexpected TS IS %08x\n", s);
995 1.1 jakllsch
996 1.1 jakllsch if ((s & CXDTV_TS_RISCI1) == CXDTV_TS_RISCI1) {
997 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
998 1.1 jakllsch 0, CXDTV_TS_PKTSIZE,
999 1.1 jakllsch BUS_DMASYNC_POSTREAD);
1000 1.1 jakllsch payload.data = KERNADDR(sc->sc_dma);
1001 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
1002 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
1003 1.1 jakllsch }
1004 1.1 jakllsch
1005 1.1 jakllsch if ((s & CXDTV_TS_RISCI2) == CXDTV_TS_RISCI2) {
1006 1.1 jakllsch bus_dmamap_sync(sc->sc_dmat, sc->sc_dma->map,
1007 1.1 jakllsch CXDTV_TS_PKTSIZE, CXDTV_TS_PKTSIZE,
1008 1.1 jakllsch BUS_DMASYNC_POSTREAD);
1009 1.1 jakllsch payload.data = (char *)(KERNADDR(sc->sc_dma)) + (uintptr_t)CXDTV_TS_PKTSIZE;
1010 1.1 jakllsch payload.size = CXDTV_TS_PKTSIZE;
1011 1.1 jakllsch dtv_submit_payload(sc->sc_dtvdev, &payload);
1012 1.1 jakllsch }
1013 1.1 jakllsch
1014 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_TS_INT_STAT, s);
1015 1.1 jakllsch
1016 1.1 jakllsch return 1;
1017 1.1 jakllsch }
1018 1.1 jakllsch
1019 1.1 jakllsch static int
1020 1.1 jakllsch cxdtv_allocmem(struct cxdtv_softc *sc, size_t size, size_t align,
1021 1.1 jakllsch struct cxdtv_dma *p)
1022 1.1 jakllsch {
1023 1.1 jakllsch int err;
1024 1.1 jakllsch
1025 1.1 jakllsch p->size = size;
1026 1.1 jakllsch err = bus_dmamem_alloc(sc->sc_dmat, p->size, align, 0,
1027 1.1 jakllsch p->segs, __arraycount(p->segs),
1028 1.1 jakllsch &p->nsegs, BUS_DMA_NOWAIT);
1029 1.1 jakllsch if (err)
1030 1.1 jakllsch return err;
1031 1.1 jakllsch err = bus_dmamem_map(sc->sc_dmat, p->segs, p->nsegs, p->size,
1032 1.1 jakllsch &p->addr, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
1033 1.1 jakllsch if (err)
1034 1.1 jakllsch goto free;
1035 1.1 jakllsch err = bus_dmamap_create(sc->sc_dmat, p->size, 1, p->size, 0,
1036 1.1 jakllsch BUS_DMA_NOWAIT, &p->map);
1037 1.1 jakllsch if (err)
1038 1.1 jakllsch goto unmap;
1039 1.1 jakllsch err = bus_dmamap_load(sc->sc_dmat, p->map, p->addr, p->size, NULL,
1040 1.1 jakllsch BUS_DMA_NOWAIT);
1041 1.1 jakllsch if (err)
1042 1.1 jakllsch goto destroy;
1043 1.1 jakllsch
1044 1.1 jakllsch return 0;
1045 1.1 jakllsch
1046 1.1 jakllsch destroy:
1047 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
1048 1.1 jakllsch unmap:
1049 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
1050 1.1 jakllsch free:
1051 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
1052 1.1 jakllsch
1053 1.1 jakllsch return err;
1054 1.1 jakllsch }
1055 1.1 jakllsch
1056 1.1 jakllsch static int
1057 1.1 jakllsch cxdtv_freemem(struct cxdtv_softc *sc, struct cxdtv_dma *p)
1058 1.1 jakllsch {
1059 1.1 jakllsch
1060 1.1 jakllsch bus_dmamap_unload(sc->sc_dmat, p->map);
1061 1.1 jakllsch bus_dmamap_destroy(sc->sc_dmat, p->map);
1062 1.1 jakllsch bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
1063 1.1 jakllsch bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
1064 1.1 jakllsch
1065 1.1 jakllsch return 0;
1066 1.1 jakllsch }
1067 1.1 jakllsch
1068 1.1 jakllsch void *
1069 1.1 jakllsch cxdtv_mpeg_malloc(struct cxdtv_softc *sc, size_t size)
1070 1.1 jakllsch {
1071 1.1 jakllsch struct cxdtv_dma *p;
1072 1.1 jakllsch int err;
1073 1.1 jakllsch
1074 1.1 jakllsch p = kmem_alloc(sizeof(*p), KM_SLEEP);
1075 1.1 jakllsch if (p == NULL) {
1076 1.1 jakllsch return NULL;
1077 1.1 jakllsch }
1078 1.1 jakllsch
1079 1.1 jakllsch err = cxdtv_allocmem(sc, size, 16, p);
1080 1.1 jakllsch if (err) {
1081 1.1 jakllsch kmem_free(p, sizeof(*p));
1082 1.1 jakllsch device_printf(sc->sc_dev, "not enough memory\n");
1083 1.1 jakllsch return NULL;
1084 1.1 jakllsch }
1085 1.1 jakllsch
1086 1.1 jakllsch p->next = sc->sc_dma;
1087 1.1 jakllsch sc->sc_dma = p;
1088 1.1 jakllsch
1089 1.1 jakllsch return KERNADDR(p);
1090 1.1 jakllsch }
1091 1.1 jakllsch
1092 1.1 jakllsch static void
1093 1.1 jakllsch cxdtv_mpeg_free(struct cxdtv_softc *sc, void *addr)
1094 1.1 jakllsch {
1095 1.1 jakllsch struct cxdtv_dma *p;
1096 1.1 jakllsch struct cxdtv_dma **pp;
1097 1.1 jakllsch
1098 1.1 jakllsch for (pp = &sc->sc_dma; (p = *pp) != NULL; pp = &p->next) {
1099 1.1 jakllsch if (KERNADDR(p) == addr) {
1100 1.1 jakllsch cxdtv_freemem(sc, p);
1101 1.1 jakllsch *pp = p->next;
1102 1.1 jakllsch kmem_free(p, sizeof(*p));
1103 1.1 jakllsch return;
1104 1.1 jakllsch }
1105 1.1 jakllsch }
1106 1.1 jakllsch
1107 1.1 jakllsch device_printf(sc->sc_dev, "%p is already free\n", addr);
1108 1.1 jakllsch
1109 1.1 jakllsch return;
1110 1.1 jakllsch }
1111 1.1 jakllsch
1112 1.1 jakllsch
1113 1.1 jakllsch /* ATI HDTV Wonder */
1114 1.1 jakllsch static void
1115 1.1 jakllsch cxdtv_card_init_hdtvwonder(struct cxdtv_softc *sc)
1116 1.1 jakllsch {
1117 1.1 jakllsch int i, x;
1118 1.1 jakllsch i2c_addr_t na;
1119 1.1 jakllsch uint8_t nb[5][2] = {
1120 1.1 jakllsch {0x10, 0x12}, {0x13, 0x04}, {0x16, 0x00},
1121 1.1 jakllsch {0x14, 0x04}, {0x17, 0x00}
1122 1.1 jakllsch };
1123 1.1 jakllsch
1124 1.1 jakllsch /* prepare TUV1236D/TU1236F NIM */
1125 1.1 jakllsch
1126 1.1 jakllsch na = 0x0a; /* Nxt2004 address */
1127 1.1 jakllsch x = 0;
1128 1.1 jakllsch
1129 1.1 jakllsch iic_acquire_bus(&sc->sc_i2c, I2C_F_POLL);
1130 1.1 jakllsch
1131 1.1 jakllsch for(i = 0; i < 5; i++)
1132 1.1 jakllsch x |= iic_exec(&sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, na,
1133 1.1 jakllsch nb[i], 2, NULL, 0, I2C_F_POLL);
1134 1.1 jakllsch
1135 1.1 jakllsch iic_release_bus(&sc->sc_i2c, I2C_F_POLL);
1136 1.1 jakllsch
1137 1.1 jakllsch if (x)
1138 1.1 jakllsch aprint_error_dev(sc->sc_dev, "HDTV Wonder tuner init failed");
1139 1.1 jakllsch }
1140 1.1 jakllsch
1141 1.1 jakllsch /* pcHDTV HD5500 */
1142 1.1 jakllsch static void
1143 1.1 jakllsch cxdtv_card_init_hd5500(struct cxdtv_softc *sc)
1144 1.1 jakllsch {
1145 1.1 jakllsch uint32_t val;
1146 1.1 jakllsch
1147 1.1 jakllsch /* hardware (demod) reset */
1148 1.1 jakllsch val = bus_space_read_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO);
1149 1.1 jakllsch
1150 1.1 jakllsch val &= ~1;
1151 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO, val);
1152 1.3 jmcneill delay(100000);
1153 1.1 jakllsch
1154 1.1 jakllsch val |= 1;
1155 1.1 jakllsch bus_space_write_4(sc->sc_memt, sc->sc_memh, CXDTV_GP0_IO, val);
1156 1.3 jmcneill delay(200000);
1157 1.1 jakllsch }
1158 1.2 jmcneill
1159 1.2 jmcneill MODULE(MODULE_CLASS_DRIVER, cxdtv, "dtv,tvpll,nxt2k,lg3303");
1160 1.2 jmcneill
1161 1.2 jmcneill #ifdef _MODULE
1162 1.2 jmcneill #include "ioconf.c"
1163 1.2 jmcneill #endif
1164 1.2 jmcneill
1165 1.2 jmcneill static int
1166 1.2 jmcneill cxdtv_modcmd(modcmd_t cmd, void *opaque)
1167 1.2 jmcneill {
1168 1.2 jmcneill switch (cmd) {
1169 1.2 jmcneill case MODULE_CMD_INIT:
1170 1.2 jmcneill #ifdef _MODULE
1171 1.2 jmcneill return config_init_component(cfdriver_ioconf_cxdtv,
1172 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1173 1.2 jmcneill #else
1174 1.2 jmcneill return 0;
1175 1.2 jmcneill #endif
1176 1.2 jmcneill case MODULE_CMD_FINI:
1177 1.2 jmcneill #ifdef _MODULE
1178 1.2 jmcneill return config_fini_component(cfdriver_ioconf_cxdtv,
1179 1.2 jmcneill cfattach_ioconf_cxdtv, cfdata_ioconf_cxdtv);
1180 1.2 jmcneill #else
1181 1.2 jmcneill return 0;
1182 1.2 jmcneill #endif
1183 1.2 jmcneill default:
1184 1.2 jmcneill return ENOTTY;
1185 1.2 jmcneill }
1186 1.2 jmcneill }
1187