cxgb_regs.h revision 1.1 1 1.1 jklos /**************************************************************************
2 1.1 jklos
3 1.1 jklos Copyright (c) 2007, Chelsio Inc.
4 1.1 jklos All rights reserved.
5 1.1 jklos
6 1.1 jklos Redistribution and use in source and binary forms, with or without
7 1.1 jklos modification, are permitted provided that the following conditions are met:
8 1.1 jklos
9 1.1 jklos 1. Redistributions of source code must retain the above copyright notice,
10 1.1 jklos this list of conditions and the following disclaimer.
11 1.1 jklos
12 1.1 jklos 2. Neither the name of the Chelsio Corporation nor the names of its
13 1.1 jklos contributors may be used to endorse or promote products derived from
14 1.1 jklos this software without specific prior written permission.
15 1.1 jklos
16 1.1 jklos THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 1.1 jklos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 jklos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 jklos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
20 1.1 jklos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jklos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jklos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jklos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jklos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jklos ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jklos POSSIBILITY OF SUCH DAMAGE.
27 1.1 jklos
28 1.1 jklos ***************************************************************************/
29 1.1 jklos /* This file is automatically generated --- do not edit */
30 1.1 jklos
31 1.1 jklos /* registers for module SGE3 */
32 1.1 jklos #define SGE3_BASE_ADDR 0x0
33 1.1 jklos
34 1.1 jklos #define A_SG_CONTROL 0x0
35 1.1 jklos
36 1.1 jklos #define S_EGRENUPBP 21
37 1.1 jklos #define V_EGRENUPBP(x) ((x) << S_EGRENUPBP)
38 1.1 jklos #define F_EGRENUPBP V_EGRENUPBP(1U)
39 1.1 jklos
40 1.1 jklos #define S_DROPPKT 20
41 1.1 jklos #define V_DROPPKT(x) ((x) << S_DROPPKT)
42 1.1 jklos #define F_DROPPKT V_DROPPKT(1U)
43 1.1 jklos
44 1.1 jklos #define S_EGRGENCTRL 19
45 1.1 jklos #define V_EGRGENCTRL(x) ((x) << S_EGRGENCTRL)
46 1.1 jklos #define F_EGRGENCTRL V_EGRGENCTRL(1U)
47 1.1 jklos
48 1.1 jklos #define S_USERSPACESIZE 14
49 1.1 jklos #define M_USERSPACESIZE 0x1f
50 1.1 jklos #define V_USERSPACESIZE(x) ((x) << S_USERSPACESIZE)
51 1.1 jklos #define G_USERSPACESIZE(x) (((x) >> S_USERSPACESIZE) & M_USERSPACESIZE)
52 1.1 jklos
53 1.1 jklos #define S_HOSTPAGESIZE 11
54 1.1 jklos #define M_HOSTPAGESIZE 0x7
55 1.1 jklos #define V_HOSTPAGESIZE(x) ((x) << S_HOSTPAGESIZE)
56 1.1 jklos #define G_HOSTPAGESIZE(x) (((x) >> S_HOSTPAGESIZE) & M_HOSTPAGESIZE)
57 1.1 jklos
58 1.1 jklos #define S_PCIRELAX 10
59 1.1 jklos #define V_PCIRELAX(x) ((x) << S_PCIRELAX)
60 1.1 jklos #define F_PCIRELAX V_PCIRELAX(1U)
61 1.1 jklos
62 1.1 jklos #define S_FLMODE 9
63 1.1 jklos #define V_FLMODE(x) ((x) << S_FLMODE)
64 1.1 jklos #define F_FLMODE V_FLMODE(1U)
65 1.1 jklos
66 1.1 jklos #define S_PKTSHIFT 6
67 1.1 jklos #define M_PKTSHIFT 0x7
68 1.1 jklos #define V_PKTSHIFT(x) ((x) << S_PKTSHIFT)
69 1.1 jklos #define G_PKTSHIFT(x) (((x) >> S_PKTSHIFT) & M_PKTSHIFT)
70 1.1 jklos
71 1.1 jklos #define S_ONEINTMULTQ 5
72 1.1 jklos #define V_ONEINTMULTQ(x) ((x) << S_ONEINTMULTQ)
73 1.1 jklos #define F_ONEINTMULTQ V_ONEINTMULTQ(1U)
74 1.1 jklos
75 1.1 jklos #define S_FLPICKAVAIL 4
76 1.1 jklos #define V_FLPICKAVAIL(x) ((x) << S_FLPICKAVAIL)
77 1.1 jklos #define F_FLPICKAVAIL V_FLPICKAVAIL(1U)
78 1.1 jklos
79 1.1 jklos #define S_BIGENDIANEGRESS 3
80 1.1 jklos #define V_BIGENDIANEGRESS(x) ((x) << S_BIGENDIANEGRESS)
81 1.1 jklos #define F_BIGENDIANEGRESS V_BIGENDIANEGRESS(1U)
82 1.1 jklos
83 1.1 jklos #define S_BIGENDIANINGRESS 2
84 1.1 jklos #define V_BIGENDIANINGRESS(x) ((x) << S_BIGENDIANINGRESS)
85 1.1 jklos #define F_BIGENDIANINGRESS V_BIGENDIANINGRESS(1U)
86 1.1 jklos
87 1.1 jklos #define S_ISCSICOALESCING 1
88 1.1 jklos #define V_ISCSICOALESCING(x) ((x) << S_ISCSICOALESCING)
89 1.1 jklos #define F_ISCSICOALESCING V_ISCSICOALESCING(1U)
90 1.1 jklos
91 1.1 jklos #define S_GLOBALENABLE 0
92 1.1 jklos #define V_GLOBALENABLE(x) ((x) << S_GLOBALENABLE)
93 1.1 jklos #define F_GLOBALENABLE V_GLOBALENABLE(1U)
94 1.1 jklos
95 1.1 jklos #define S_URGTNL 26
96 1.1 jklos #define V_URGTNL(x) ((x) << S_URGTNL)
97 1.1 jklos #define F_URGTNL V_URGTNL(1U)
98 1.1 jklos
99 1.1 jklos #define S_NEWNOTIFY 25
100 1.1 jklos #define V_NEWNOTIFY(x) ((x) << S_NEWNOTIFY)
101 1.1 jklos #define F_NEWNOTIFY V_NEWNOTIFY(1U)
102 1.1 jklos
103 1.1 jklos #define S_AVOIDCQOVFL 24
104 1.1 jklos #define V_AVOIDCQOVFL(x) ((x) << S_AVOIDCQOVFL)
105 1.1 jklos #define F_AVOIDCQOVFL V_AVOIDCQOVFL(1U)
106 1.1 jklos
107 1.1 jklos #define S_OPTONEINTMULTQ 23
108 1.1 jklos #define V_OPTONEINTMULTQ(x) ((x) << S_OPTONEINTMULTQ)
109 1.1 jklos #define F_OPTONEINTMULTQ V_OPTONEINTMULTQ(1U)
110 1.1 jklos
111 1.1 jklos #define S_CQCRDTCTRL 22
112 1.1 jklos #define V_CQCRDTCTRL(x) ((x) << S_CQCRDTCTRL)
113 1.1 jklos #define F_CQCRDTCTRL V_CQCRDTCTRL(1U)
114 1.1 jklos
115 1.1 jklos #define A_SG_KDOORBELL 0x4
116 1.1 jklos
117 1.1 jklos #define S_SELEGRCNTX 31
118 1.1 jklos #define V_SELEGRCNTX(x) ((x) << S_SELEGRCNTX)
119 1.1 jklos #define F_SELEGRCNTX V_SELEGRCNTX(1U)
120 1.1 jklos
121 1.1 jklos #define S_EGRCNTX 0
122 1.1 jklos #define M_EGRCNTX 0xffff
123 1.1 jklos #define V_EGRCNTX(x) ((x) << S_EGRCNTX)
124 1.1 jklos #define G_EGRCNTX(x) (((x) >> S_EGRCNTX) & M_EGRCNTX)
125 1.1 jklos
126 1.1 jklos #define A_SG_GTS 0x8
127 1.1 jklos
128 1.1 jklos #define S_RSPQ 29
129 1.1 jklos #define M_RSPQ 0x7
130 1.1 jklos #define V_RSPQ(x) ((x) << S_RSPQ)
131 1.1 jklos #define G_RSPQ(x) (((x) >> S_RSPQ) & M_RSPQ)
132 1.1 jklos
133 1.1 jklos #define S_NEWTIMER 16
134 1.1 jklos #define M_NEWTIMER 0x1fff
135 1.1 jklos #define V_NEWTIMER(x) ((x) << S_NEWTIMER)
136 1.1 jklos #define G_NEWTIMER(x) (((x) >> S_NEWTIMER) & M_NEWTIMER)
137 1.1 jklos
138 1.1 jklos #define S_NEWINDEX 0
139 1.1 jklos #define M_NEWINDEX 0xffff
140 1.1 jklos #define V_NEWINDEX(x) ((x) << S_NEWINDEX)
141 1.1 jklos #define G_NEWINDEX(x) (((x) >> S_NEWINDEX) & M_NEWINDEX)
142 1.1 jklos
143 1.1 jklos #define A_SG_CONTEXT_CMD 0xc
144 1.1 jklos
145 1.1 jklos #define S_CONTEXT_CMD_OPCODE 28
146 1.1 jklos #define M_CONTEXT_CMD_OPCODE 0xf
147 1.1 jklos #define V_CONTEXT_CMD_OPCODE(x) ((x) << S_CONTEXT_CMD_OPCODE)
148 1.1 jklos #define G_CONTEXT_CMD_OPCODE(x) (((x) >> S_CONTEXT_CMD_OPCODE) & M_CONTEXT_CMD_OPCODE)
149 1.1 jklos
150 1.1 jklos #define S_CONTEXT_CMD_BUSY 27
151 1.1 jklos #define V_CONTEXT_CMD_BUSY(x) ((x) << S_CONTEXT_CMD_BUSY)
152 1.1 jklos #define F_CONTEXT_CMD_BUSY V_CONTEXT_CMD_BUSY(1U)
153 1.1 jklos
154 1.1 jklos #define S_CQ_CREDIT 20
155 1.1 jklos #define M_CQ_CREDIT 0x7f
156 1.1 jklos #define V_CQ_CREDIT(x) ((x) << S_CQ_CREDIT)
157 1.1 jklos #define G_CQ_CREDIT(x) (((x) >> S_CQ_CREDIT) & M_CQ_CREDIT)
158 1.1 jklos
159 1.1 jklos #define S_CQ 19
160 1.1 jklos #define V_CQ(x) ((x) << S_CQ)
161 1.1 jklos #define F_CQ V_CQ(1U)
162 1.1 jklos
163 1.1 jklos #define S_RESPONSEQ 18
164 1.1 jklos #define V_RESPONSEQ(x) ((x) << S_RESPONSEQ)
165 1.1 jklos #define F_RESPONSEQ V_RESPONSEQ(1U)
166 1.1 jklos
167 1.1 jklos #define S_EGRESS 17
168 1.1 jklos #define V_EGRESS(x) ((x) << S_EGRESS)
169 1.1 jklos #define F_EGRESS V_EGRESS(1U)
170 1.1 jklos
171 1.1 jklos #define S_FREELIST 16
172 1.1 jklos #define V_FREELIST(x) ((x) << S_FREELIST)
173 1.1 jklos #define F_FREELIST V_FREELIST(1U)
174 1.1 jklos
175 1.1 jklos #define S_CONTEXT 0
176 1.1 jklos #define M_CONTEXT 0xffff
177 1.1 jklos #define V_CONTEXT(x) ((x) << S_CONTEXT)
178 1.1 jklos #define G_CONTEXT(x) (((x) >> S_CONTEXT) & M_CONTEXT)
179 1.1 jklos
180 1.1 jklos #define A_SG_CONTEXT_DATA0 0x10
181 1.1 jklos #define A_SG_CONTEXT_DATA1 0x14
182 1.1 jklos #define A_SG_CONTEXT_DATA2 0x18
183 1.1 jklos #define A_SG_CONTEXT_DATA3 0x1c
184 1.1 jklos #define A_SG_CONTEXT_MASK0 0x20
185 1.1 jklos #define A_SG_CONTEXT_MASK1 0x24
186 1.1 jklos #define A_SG_CONTEXT_MASK2 0x28
187 1.1 jklos #define A_SG_CONTEXT_MASK3 0x2c
188 1.1 jklos #define A_SG_RSPQ_CREDIT_RETURN 0x30
189 1.1 jklos
190 1.1 jklos #define S_CREDITS 0
191 1.1 jklos #define M_CREDITS 0xffff
192 1.1 jklos #define V_CREDITS(x) ((x) << S_CREDITS)
193 1.1 jklos #define G_CREDITS(x) (((x) >> S_CREDITS) & M_CREDITS)
194 1.1 jklos
195 1.1 jklos #define A_SG_DATA_INTR 0x34
196 1.1 jklos
197 1.1 jklos #define S_ERRINTR 31
198 1.1 jklos #define V_ERRINTR(x) ((x) << S_ERRINTR)
199 1.1 jklos #define F_ERRINTR V_ERRINTR(1U)
200 1.1 jklos
201 1.1 jklos #define S_DATAINTR 0
202 1.1 jklos #define M_DATAINTR 0xff
203 1.1 jklos #define V_DATAINTR(x) ((x) << S_DATAINTR)
204 1.1 jklos #define G_DATAINTR(x) (((x) >> S_DATAINTR) & M_DATAINTR)
205 1.1 jklos
206 1.1 jklos #define A_SG_HI_DRB_HI_THRSH 0x38
207 1.1 jklos
208 1.1 jklos #define S_HIDRBHITHRSH 0
209 1.1 jklos #define M_HIDRBHITHRSH 0x3ff
210 1.1 jklos #define V_HIDRBHITHRSH(x) ((x) << S_HIDRBHITHRSH)
211 1.1 jklos #define G_HIDRBHITHRSH(x) (((x) >> S_HIDRBHITHRSH) & M_HIDRBHITHRSH)
212 1.1 jklos
213 1.1 jklos #define A_SG_HI_DRB_LO_THRSH 0x3c
214 1.1 jklos
215 1.1 jklos #define S_HIDRBLOTHRSH 0
216 1.1 jklos #define M_HIDRBLOTHRSH 0x3ff
217 1.1 jklos #define V_HIDRBLOTHRSH(x) ((x) << S_HIDRBLOTHRSH)
218 1.1 jklos #define G_HIDRBLOTHRSH(x) (((x) >> S_HIDRBLOTHRSH) & M_HIDRBLOTHRSH)
219 1.1 jklos
220 1.1 jklos #define A_SG_LO_DRB_HI_THRSH 0x40
221 1.1 jklos
222 1.1 jklos #define S_LODRBHITHRSH 0
223 1.1 jklos #define M_LODRBHITHRSH 0x3ff
224 1.1 jklos #define V_LODRBHITHRSH(x) ((x) << S_LODRBHITHRSH)
225 1.1 jklos #define G_LODRBHITHRSH(x) (((x) >> S_LODRBHITHRSH) & M_LODRBHITHRSH)
226 1.1 jklos
227 1.1 jklos #define A_SG_LO_DRB_LO_THRSH 0x44
228 1.1 jklos
229 1.1 jklos #define S_LODRBLOTHRSH 0
230 1.1 jklos #define M_LODRBLOTHRSH 0x3ff
231 1.1 jklos #define V_LODRBLOTHRSH(x) ((x) << S_LODRBLOTHRSH)
232 1.1 jklos #define G_LODRBLOTHRSH(x) (((x) >> S_LODRBLOTHRSH) & M_LODRBLOTHRSH)
233 1.1 jklos
234 1.1 jklos #define A_SG_ONE_INT_MULT_Q_COALESCING_TIMER 0x48
235 1.1 jklos #define A_SG_RSPQ_FL_STATUS 0x4c
236 1.1 jklos
237 1.1 jklos #define S_RSPQ0STARVED 0
238 1.1 jklos #define V_RSPQ0STARVED(x) ((x) << S_RSPQ0STARVED)
239 1.1 jklos #define F_RSPQ0STARVED V_RSPQ0STARVED(1U)
240 1.1 jklos
241 1.1 jklos #define S_RSPQ1STARVED 1
242 1.1 jklos #define V_RSPQ1STARVED(x) ((x) << S_RSPQ1STARVED)
243 1.1 jklos #define F_RSPQ1STARVED V_RSPQ1STARVED(1U)
244 1.1 jklos
245 1.1 jklos #define S_RSPQ2STARVED 2
246 1.1 jklos #define V_RSPQ2STARVED(x) ((x) << S_RSPQ2STARVED)
247 1.1 jklos #define F_RSPQ2STARVED V_RSPQ2STARVED(1U)
248 1.1 jklos
249 1.1 jklos #define S_RSPQ3STARVED 3
250 1.1 jklos #define V_RSPQ3STARVED(x) ((x) << S_RSPQ3STARVED)
251 1.1 jklos #define F_RSPQ3STARVED V_RSPQ3STARVED(1U)
252 1.1 jklos
253 1.1 jklos #define S_RSPQ4STARVED 4
254 1.1 jklos #define V_RSPQ4STARVED(x) ((x) << S_RSPQ4STARVED)
255 1.1 jklos #define F_RSPQ4STARVED V_RSPQ4STARVED(1U)
256 1.1 jklos
257 1.1 jklos #define S_RSPQ5STARVED 5
258 1.1 jklos #define V_RSPQ5STARVED(x) ((x) << S_RSPQ5STARVED)
259 1.1 jklos #define F_RSPQ5STARVED V_RSPQ5STARVED(1U)
260 1.1 jklos
261 1.1 jklos #define S_RSPQ6STARVED 6
262 1.1 jklos #define V_RSPQ6STARVED(x) ((x) << S_RSPQ6STARVED)
263 1.1 jklos #define F_RSPQ6STARVED V_RSPQ6STARVED(1U)
264 1.1 jklos
265 1.1 jklos #define S_RSPQ7STARVED 7
266 1.1 jklos #define V_RSPQ7STARVED(x) ((x) << S_RSPQ7STARVED)
267 1.1 jklos #define F_RSPQ7STARVED V_RSPQ7STARVED(1U)
268 1.1 jklos
269 1.1 jklos #define S_RSPQ0DISABLED 8
270 1.1 jklos #define V_RSPQ0DISABLED(x) ((x) << S_RSPQ0DISABLED)
271 1.1 jklos #define F_RSPQ0DISABLED V_RSPQ0DISABLED(1U)
272 1.1 jklos
273 1.1 jklos #define S_RSPQ1DISABLED 9
274 1.1 jklos #define V_RSPQ1DISABLED(x) ((x) << S_RSPQ1DISABLED)
275 1.1 jklos #define F_RSPQ1DISABLED V_RSPQ1DISABLED(1U)
276 1.1 jklos
277 1.1 jklos #define S_RSPQ2DISABLED 10
278 1.1 jklos #define V_RSPQ2DISABLED(x) ((x) << S_RSPQ2DISABLED)
279 1.1 jklos #define F_RSPQ2DISABLED V_RSPQ2DISABLED(1U)
280 1.1 jklos
281 1.1 jklos #define S_RSPQ3DISABLED 11
282 1.1 jklos #define V_RSPQ3DISABLED(x) ((x) << S_RSPQ3DISABLED)
283 1.1 jklos #define F_RSPQ3DISABLED V_RSPQ3DISABLED(1U)
284 1.1 jklos
285 1.1 jklos #define S_RSPQ4DISABLED 12
286 1.1 jklos #define V_RSPQ4DISABLED(x) ((x) << S_RSPQ4DISABLED)
287 1.1 jklos #define F_RSPQ4DISABLED V_RSPQ4DISABLED(1U)
288 1.1 jklos
289 1.1 jklos #define S_RSPQ5DISABLED 13
290 1.1 jklos #define V_RSPQ5DISABLED(x) ((x) << S_RSPQ5DISABLED)
291 1.1 jklos #define F_RSPQ5DISABLED V_RSPQ5DISABLED(1U)
292 1.1 jklos
293 1.1 jklos #define S_RSPQ6DISABLED 14
294 1.1 jklos #define V_RSPQ6DISABLED(x) ((x) << S_RSPQ6DISABLED)
295 1.1 jklos #define F_RSPQ6DISABLED V_RSPQ6DISABLED(1U)
296 1.1 jklos
297 1.1 jklos #define S_RSPQ7DISABLED 15
298 1.1 jklos #define V_RSPQ7DISABLED(x) ((x) << S_RSPQ7DISABLED)
299 1.1 jklos #define F_RSPQ7DISABLED V_RSPQ7DISABLED(1U)
300 1.1 jklos
301 1.1 jklos #define S_FL0EMPTY 16
302 1.1 jklos #define V_FL0EMPTY(x) ((x) << S_FL0EMPTY)
303 1.1 jklos #define F_FL0EMPTY V_FL0EMPTY(1U)
304 1.1 jklos
305 1.1 jklos #define S_FL1EMPTY 17
306 1.1 jklos #define V_FL1EMPTY(x) ((x) << S_FL1EMPTY)
307 1.1 jklos #define F_FL1EMPTY V_FL1EMPTY(1U)
308 1.1 jklos
309 1.1 jklos #define S_FL2EMPTY 18
310 1.1 jklos #define V_FL2EMPTY(x) ((x) << S_FL2EMPTY)
311 1.1 jklos #define F_FL2EMPTY V_FL2EMPTY(1U)
312 1.1 jklos
313 1.1 jklos #define S_FL3EMPTY 19
314 1.1 jklos #define V_FL3EMPTY(x) ((x) << S_FL3EMPTY)
315 1.1 jklos #define F_FL3EMPTY V_FL3EMPTY(1U)
316 1.1 jklos
317 1.1 jklos #define S_FL4EMPTY 20
318 1.1 jklos #define V_FL4EMPTY(x) ((x) << S_FL4EMPTY)
319 1.1 jklos #define F_FL4EMPTY V_FL4EMPTY(1U)
320 1.1 jklos
321 1.1 jklos #define S_FL5EMPTY 21
322 1.1 jklos #define V_FL5EMPTY(x) ((x) << S_FL5EMPTY)
323 1.1 jklos #define F_FL5EMPTY V_FL5EMPTY(1U)
324 1.1 jklos
325 1.1 jklos #define S_FL6EMPTY 22
326 1.1 jklos #define V_FL6EMPTY(x) ((x) << S_FL6EMPTY)
327 1.1 jklos #define F_FL6EMPTY V_FL6EMPTY(1U)
328 1.1 jklos
329 1.1 jklos #define S_FL7EMPTY 23
330 1.1 jklos #define V_FL7EMPTY(x) ((x) << S_FL7EMPTY)
331 1.1 jklos #define F_FL7EMPTY V_FL7EMPTY(1U)
332 1.1 jklos
333 1.1 jklos #define S_FL8EMPTY 24
334 1.1 jklos #define V_FL8EMPTY(x) ((x) << S_FL8EMPTY)
335 1.1 jklos #define F_FL8EMPTY V_FL8EMPTY(1U)
336 1.1 jklos
337 1.1 jklos #define S_FL9EMPTY 25
338 1.1 jklos #define V_FL9EMPTY(x) ((x) << S_FL9EMPTY)
339 1.1 jklos #define F_FL9EMPTY V_FL9EMPTY(1U)
340 1.1 jklos
341 1.1 jklos #define S_FL10EMPTY 26
342 1.1 jklos #define V_FL10EMPTY(x) ((x) << S_FL10EMPTY)
343 1.1 jklos #define F_FL10EMPTY V_FL10EMPTY(1U)
344 1.1 jklos
345 1.1 jklos #define S_FL11EMPTY 27
346 1.1 jklos #define V_FL11EMPTY(x) ((x) << S_FL11EMPTY)
347 1.1 jklos #define F_FL11EMPTY V_FL11EMPTY(1U)
348 1.1 jklos
349 1.1 jklos #define S_FL12EMPTY 28
350 1.1 jklos #define V_FL12EMPTY(x) ((x) << S_FL12EMPTY)
351 1.1 jklos #define F_FL12EMPTY V_FL12EMPTY(1U)
352 1.1 jklos
353 1.1 jklos #define S_FL13EMPTY 29
354 1.1 jklos #define V_FL13EMPTY(x) ((x) << S_FL13EMPTY)
355 1.1 jklos #define F_FL13EMPTY V_FL13EMPTY(1U)
356 1.1 jklos
357 1.1 jklos #define S_FL14EMPTY 30
358 1.1 jklos #define V_FL14EMPTY(x) ((x) << S_FL14EMPTY)
359 1.1 jklos #define F_FL14EMPTY V_FL14EMPTY(1U)
360 1.1 jklos
361 1.1 jklos #define S_FL15EMPTY 31
362 1.1 jklos #define V_FL15EMPTY(x) ((x) << S_FL15EMPTY)
363 1.1 jklos #define F_FL15EMPTY V_FL15EMPTY(1U)
364 1.1 jklos
365 1.1 jklos #define A_SG_EGR_PRI_CNT 0x50
366 1.1 jklos
367 1.1 jklos #define S_EGRPRICNT 0
368 1.1 jklos #define M_EGRPRICNT 0x1f
369 1.1 jklos #define V_EGRPRICNT(x) ((x) << S_EGRPRICNT)
370 1.1 jklos #define G_EGRPRICNT(x) (((x) >> S_EGRPRICNT) & M_EGRPRICNT)
371 1.1 jklos
372 1.1 jklos #define S_EGRERROPCODE 24
373 1.1 jklos #define M_EGRERROPCODE 0xff
374 1.1 jklos #define V_EGRERROPCODE(x) ((x) << S_EGRERROPCODE)
375 1.1 jklos #define G_EGRERROPCODE(x) (((x) >> S_EGRERROPCODE) & M_EGRERROPCODE)
376 1.1 jklos
377 1.1 jklos #define S_EGRHIOPCODE 16
378 1.1 jklos #define M_EGRHIOPCODE 0xff
379 1.1 jklos #define V_EGRHIOPCODE(x) ((x) << S_EGRHIOPCODE)
380 1.1 jklos #define G_EGRHIOPCODE(x) (((x) >> S_EGRHIOPCODE) & M_EGRHIOPCODE)
381 1.1 jklos
382 1.1 jklos #define S_EGRLOOPCODE 8
383 1.1 jklos #define M_EGRLOOPCODE 0xff
384 1.1 jklos #define V_EGRLOOPCODE(x) ((x) << S_EGRLOOPCODE)
385 1.1 jklos #define G_EGRLOOPCODE(x) (((x) >> S_EGRLOOPCODE) & M_EGRLOOPCODE)
386 1.1 jklos
387 1.1 jklos #define A_SG_EGR_RCQ_DRB_THRSH 0x54
388 1.1 jklos
389 1.1 jklos #define S_HIRCQDRBTHRSH 16
390 1.1 jklos #define M_HIRCQDRBTHRSH 0x7ff
391 1.1 jklos #define V_HIRCQDRBTHRSH(x) ((x) << S_HIRCQDRBTHRSH)
392 1.1 jklos #define G_HIRCQDRBTHRSH(x) (((x) >> S_HIRCQDRBTHRSH) & M_HIRCQDRBTHRSH)
393 1.1 jklos
394 1.1 jklos #define S_LORCQDRBTHRSH 0
395 1.1 jklos #define M_LORCQDRBTHRSH 0x7ff
396 1.1 jklos #define V_LORCQDRBTHRSH(x) ((x) << S_LORCQDRBTHRSH)
397 1.1 jklos #define G_LORCQDRBTHRSH(x) (((x) >> S_LORCQDRBTHRSH) & M_LORCQDRBTHRSH)
398 1.1 jklos
399 1.1 jklos #define A_SG_EGR_CNTX_BADDR 0x58
400 1.1 jklos
401 1.1 jklos #define S_EGRCNTXBADDR 5
402 1.1 jklos #define M_EGRCNTXBADDR 0x7ffffff
403 1.1 jklos #define V_EGRCNTXBADDR(x) ((x) << S_EGRCNTXBADDR)
404 1.1 jklos #define G_EGRCNTXBADDR(x) (((x) >> S_EGRCNTXBADDR) & M_EGRCNTXBADDR)
405 1.1 jklos
406 1.1 jklos #define A_SG_INT_CAUSE 0x5c
407 1.1 jklos
408 1.1 jklos #define S_HICTLDRBDROPERR 13
409 1.1 jklos #define V_HICTLDRBDROPERR(x) ((x) << S_HICTLDRBDROPERR)
410 1.1 jklos #define F_HICTLDRBDROPERR V_HICTLDRBDROPERR(1U)
411 1.1 jklos
412 1.1 jklos #define S_LOCTLDRBDROPERR 12
413 1.1 jklos #define V_LOCTLDRBDROPERR(x) ((x) << S_LOCTLDRBDROPERR)
414 1.1 jklos #define F_LOCTLDRBDROPERR V_LOCTLDRBDROPERR(1U)
415 1.1 jklos
416 1.1 jklos #define S_HIPIODRBDROPERR 11
417 1.1 jklos #define V_HIPIODRBDROPERR(x) ((x) << S_HIPIODRBDROPERR)
418 1.1 jklos #define F_HIPIODRBDROPERR V_HIPIODRBDROPERR(1U)
419 1.1 jklos
420 1.1 jklos #define S_LOPIODRBDROPERR 10
421 1.1 jklos #define V_LOPIODRBDROPERR(x) ((x) << S_LOPIODRBDROPERR)
422 1.1 jklos #define F_LOPIODRBDROPERR V_LOPIODRBDROPERR(1U)
423 1.1 jklos
424 1.1 jklos #define S_HICRDTUNDFLOWERR 9
425 1.1 jklos #define V_HICRDTUNDFLOWERR(x) ((x) << S_HICRDTUNDFLOWERR)
426 1.1 jklos #define F_HICRDTUNDFLOWERR V_HICRDTUNDFLOWERR(1U)
427 1.1 jklos
428 1.1 jklos #define S_LOCRDTUNDFLOWERR 8
429 1.1 jklos #define V_LOCRDTUNDFLOWERR(x) ((x) << S_LOCRDTUNDFLOWERR)
430 1.1 jklos #define F_LOCRDTUNDFLOWERR V_LOCRDTUNDFLOWERR(1U)
431 1.1 jklos
432 1.1 jklos #define S_HIPRIORITYDBFULL 7
433 1.1 jklos #define V_HIPRIORITYDBFULL(x) ((x) << S_HIPRIORITYDBFULL)
434 1.1 jklos #define F_HIPRIORITYDBFULL V_HIPRIORITYDBFULL(1U)
435 1.1 jklos
436 1.1 jklos #define S_HIPRIORITYDBEMPTY 6
437 1.1 jklos #define V_HIPRIORITYDBEMPTY(x) ((x) << S_HIPRIORITYDBEMPTY)
438 1.1 jklos #define F_HIPRIORITYDBEMPTY V_HIPRIORITYDBEMPTY(1U)
439 1.1 jklos
440 1.1 jklos #define S_LOPRIORITYDBFULL 5
441 1.1 jklos #define V_LOPRIORITYDBFULL(x) ((x) << S_LOPRIORITYDBFULL)
442 1.1 jklos #define F_LOPRIORITYDBFULL V_LOPRIORITYDBFULL(1U)
443 1.1 jklos
444 1.1 jklos #define S_LOPRIORITYDBEMPTY 4
445 1.1 jklos #define V_LOPRIORITYDBEMPTY(x) ((x) << S_LOPRIORITYDBEMPTY)
446 1.1 jklos #define F_LOPRIORITYDBEMPTY V_LOPRIORITYDBEMPTY(1U)
447 1.1 jklos
448 1.1 jklos #define S_RSPQDISABLED 3
449 1.1 jklos #define V_RSPQDISABLED(x) ((x) << S_RSPQDISABLED)
450 1.1 jklos #define F_RSPQDISABLED V_RSPQDISABLED(1U)
451 1.1 jklos
452 1.1 jklos #define S_RSPQCREDITOVERFOW 2
453 1.1 jklos #define V_RSPQCREDITOVERFOW(x) ((x) << S_RSPQCREDITOVERFOW)
454 1.1 jklos #define F_RSPQCREDITOVERFOW V_RSPQCREDITOVERFOW(1U)
455 1.1 jklos
456 1.1 jklos #define S_FLEMPTY 1
457 1.1 jklos #define V_FLEMPTY(x) ((x) << S_FLEMPTY)
458 1.1 jklos #define F_FLEMPTY V_FLEMPTY(1U)
459 1.1 jklos
460 1.1 jklos #define S_RSPQSTARVE 0
461 1.1 jklos #define V_RSPQSTARVE(x) ((x) << S_RSPQSTARVE)
462 1.1 jklos #define F_RSPQSTARVE V_RSPQSTARVE(1U)
463 1.1 jklos
464 1.1 jklos #define A_SG_INT_ENABLE 0x60
465 1.1 jklos #define A_SG_CMDQ_CREDIT_TH 0x64
466 1.1 jklos
467 1.1 jklos #define S_TIMEOUT 8
468 1.1 jklos #define M_TIMEOUT 0xffffff
469 1.1 jklos #define V_TIMEOUT(x) ((x) << S_TIMEOUT)
470 1.1 jklos #define G_TIMEOUT(x) (((x) >> S_TIMEOUT) & M_TIMEOUT)
471 1.1 jklos
472 1.1 jklos #define S_THRESHOLD 0
473 1.1 jklos #define M_THRESHOLD 0xff
474 1.1 jklos #define V_THRESHOLD(x) ((x) << S_THRESHOLD)
475 1.1 jklos #define G_THRESHOLD(x) (((x) >> S_THRESHOLD) & M_THRESHOLD)
476 1.1 jklos
477 1.1 jklos #define A_SG_TIMER_TICK 0x68
478 1.1 jklos #define A_SG_CQ_CONTEXT_BADDR 0x6c
479 1.1 jklos
480 1.1 jklos #define S_BASEADDR 5
481 1.1 jklos #define M_BASEADDR 0x7ffffff
482 1.1 jklos #define V_BASEADDR(x) ((x) << S_BASEADDR)
483 1.1 jklos #define G_BASEADDR(x) (((x) >> S_BASEADDR) & M_BASEADDR)
484 1.1 jklos
485 1.1 jklos #define A_SG_OCO_BASE 0x70
486 1.1 jklos
487 1.1 jklos #define S_BASE1 16
488 1.1 jklos #define M_BASE1 0xffff
489 1.1 jklos #define V_BASE1(x) ((x) << S_BASE1)
490 1.1 jklos #define G_BASE1(x) (((x) >> S_BASE1) & M_BASE1)
491 1.1 jklos
492 1.1 jklos #define S_BASE0 0
493 1.1 jklos #define M_BASE0 0xffff
494 1.1 jklos #define V_BASE0(x) ((x) << S_BASE0)
495 1.1 jklos #define G_BASE0(x) (((x) >> S_BASE0) & M_BASE0)
496 1.1 jklos
497 1.1 jklos #define A_SG_DRB_PRI_THRESH 0x74
498 1.1 jklos
499 1.1 jklos #define S_DRBPRITHRSH 0
500 1.1 jklos #define M_DRBPRITHRSH 0xffff
501 1.1 jklos #define V_DRBPRITHRSH(x) ((x) << S_DRBPRITHRSH)
502 1.1 jklos #define G_DRBPRITHRSH(x) (((x) >> S_DRBPRITHRSH) & M_DRBPRITHRSH)
503 1.1 jklos
504 1.1 jklos #define A_SG_DEBUG_INDEX 0x78
505 1.1 jklos #define A_SG_DEBUG_DATA 0x7c
506 1.1 jklos
507 1.1 jklos /* registers for module PCIX1 */
508 1.1 jklos #define PCIX1_BASE_ADDR 0x80
509 1.1 jklos
510 1.1 jklos #define A_PCIX_INT_ENABLE 0x80
511 1.1 jklos
512 1.1 jklos #define S_MSIXPARERR 22
513 1.1 jklos #define M_MSIXPARERR 0x7
514 1.1 jklos #define V_MSIXPARERR(x) ((x) << S_MSIXPARERR)
515 1.1 jklos #define G_MSIXPARERR(x) (((x) >> S_MSIXPARERR) & M_MSIXPARERR)
516 1.1 jklos
517 1.1 jklos #define S_CFPARERR 18
518 1.1 jklos #define M_CFPARERR 0xf
519 1.1 jklos #define V_CFPARERR(x) ((x) << S_CFPARERR)
520 1.1 jklos #define G_CFPARERR(x) (((x) >> S_CFPARERR) & M_CFPARERR)
521 1.1 jklos
522 1.1 jklos #define S_RFPARERR 14
523 1.1 jklos #define M_RFPARERR 0xf
524 1.1 jklos #define V_RFPARERR(x) ((x) << S_RFPARERR)
525 1.1 jklos #define G_RFPARERR(x) (((x) >> S_RFPARERR) & M_RFPARERR)
526 1.1 jklos
527 1.1 jklos #define S_WFPARERR 12
528 1.1 jklos #define M_WFPARERR 0x3
529 1.1 jklos #define V_WFPARERR(x) ((x) << S_WFPARERR)
530 1.1 jklos #define G_WFPARERR(x) (((x) >> S_WFPARERR) & M_WFPARERR)
531 1.1 jklos
532 1.1 jklos #define S_PIOPARERR 11
533 1.1 jklos #define V_PIOPARERR(x) ((x) << S_PIOPARERR)
534 1.1 jklos #define F_PIOPARERR V_PIOPARERR(1U)
535 1.1 jklos
536 1.1 jklos #define S_DETUNCECCERR 10
537 1.1 jklos #define V_DETUNCECCERR(x) ((x) << S_DETUNCECCERR)
538 1.1 jklos #define F_DETUNCECCERR V_DETUNCECCERR(1U)
539 1.1 jklos
540 1.1 jklos #define S_DETCORECCERR 9
541 1.1 jklos #define V_DETCORECCERR(x) ((x) << S_DETCORECCERR)
542 1.1 jklos #define F_DETCORECCERR V_DETCORECCERR(1U)
543 1.1 jklos
544 1.1 jklos #define S_RCVSPLCMPERR 8
545 1.1 jklos #define V_RCVSPLCMPERR(x) ((x) << S_RCVSPLCMPERR)
546 1.1 jklos #define F_RCVSPLCMPERR V_RCVSPLCMPERR(1U)
547 1.1 jklos
548 1.1 jklos #define S_UNXSPLCMP 7
549 1.1 jklos #define V_UNXSPLCMP(x) ((x) << S_UNXSPLCMP)
550 1.1 jklos #define F_UNXSPLCMP V_UNXSPLCMP(1U)
551 1.1 jklos
552 1.1 jklos #define S_SPLCMPDIS 6
553 1.1 jklos #define V_SPLCMPDIS(x) ((x) << S_SPLCMPDIS)
554 1.1 jklos #define F_SPLCMPDIS V_SPLCMPDIS(1U)
555 1.1 jklos
556 1.1 jklos #define S_DETPARERR 5
557 1.1 jklos #define V_DETPARERR(x) ((x) << S_DETPARERR)
558 1.1 jklos #define F_DETPARERR V_DETPARERR(1U)
559 1.1 jklos
560 1.1 jklos #define S_SIGSYSERR 4
561 1.1 jklos #define V_SIGSYSERR(x) ((x) << S_SIGSYSERR)
562 1.1 jklos #define F_SIGSYSERR V_SIGSYSERR(1U)
563 1.1 jklos
564 1.1 jklos #define S_RCVMSTABT 3
565 1.1 jklos #define V_RCVMSTABT(x) ((x) << S_RCVMSTABT)
566 1.1 jklos #define F_RCVMSTABT V_RCVMSTABT(1U)
567 1.1 jklos
568 1.1 jklos #define S_RCVTARABT 2
569 1.1 jklos #define V_RCVTARABT(x) ((x) << S_RCVTARABT)
570 1.1 jklos #define F_RCVTARABT V_RCVTARABT(1U)
571 1.1 jklos
572 1.1 jklos #define S_SIGTARABT 1
573 1.1 jklos #define V_SIGTARABT(x) ((x) << S_SIGTARABT)
574 1.1 jklos #define F_SIGTARABT V_SIGTARABT(1U)
575 1.1 jklos
576 1.1 jklos #define S_MSTDETPARERR 0
577 1.1 jklos #define V_MSTDETPARERR(x) ((x) << S_MSTDETPARERR)
578 1.1 jklos #define F_MSTDETPARERR V_MSTDETPARERR(1U)
579 1.1 jklos
580 1.1 jklos #define A_PCIX_INT_CAUSE 0x84
581 1.1 jklos #define A_PCIX_CFG 0x88
582 1.1 jklos
583 1.1 jklos #define S_CLIDECEN 18
584 1.1 jklos #define V_CLIDECEN(x) ((x) << S_CLIDECEN)
585 1.1 jklos #define F_CLIDECEN V_CLIDECEN(1U)
586 1.1 jklos
587 1.1 jklos #define S_LATTMRDIS 17
588 1.1 jklos #define V_LATTMRDIS(x) ((x) << S_LATTMRDIS)
589 1.1 jklos #define F_LATTMRDIS V_LATTMRDIS(1U)
590 1.1 jklos
591 1.1 jklos #define S_LOWPWREN 16
592 1.1 jklos #define V_LOWPWREN(x) ((x) << S_LOWPWREN)
593 1.1 jklos #define F_LOWPWREN V_LOWPWREN(1U)
594 1.1 jklos
595 1.1 jklos #define S_ASYNCINTVEC 11
596 1.1 jklos #define M_ASYNCINTVEC 0x1f
597 1.1 jklos #define V_ASYNCINTVEC(x) ((x) << S_ASYNCINTVEC)
598 1.1 jklos #define G_ASYNCINTVEC(x) (((x) >> S_ASYNCINTVEC) & M_ASYNCINTVEC)
599 1.1 jklos
600 1.1 jklos #define S_MAXSPLTRNC 8
601 1.1 jklos #define M_MAXSPLTRNC 0x7
602 1.1 jklos #define V_MAXSPLTRNC(x) ((x) << S_MAXSPLTRNC)
603 1.1 jklos #define G_MAXSPLTRNC(x) (((x) >> S_MAXSPLTRNC) & M_MAXSPLTRNC)
604 1.1 jklos
605 1.1 jklos #define S_MAXSPLTRNR 5
606 1.1 jklos #define M_MAXSPLTRNR 0x7
607 1.1 jklos #define V_MAXSPLTRNR(x) ((x) << S_MAXSPLTRNR)
608 1.1 jklos #define G_MAXSPLTRNR(x) (((x) >> S_MAXSPLTRNR) & M_MAXSPLTRNR)
609 1.1 jklos
610 1.1 jklos #define S_MAXWRBYTECNT 3
611 1.1 jklos #define M_MAXWRBYTECNT 0x3
612 1.1 jklos #define V_MAXWRBYTECNT(x) ((x) << S_MAXWRBYTECNT)
613 1.1 jklos #define G_MAXWRBYTECNT(x) (((x) >> S_MAXWRBYTECNT) & M_MAXWRBYTECNT)
614 1.1 jklos
615 1.1 jklos #define S_WRREQATOMICEN 2
616 1.1 jklos #define V_WRREQATOMICEN(x) ((x) << S_WRREQATOMICEN)
617 1.1 jklos #define F_WRREQATOMICEN V_WRREQATOMICEN(1U)
618 1.1 jklos
619 1.1 jklos #define S_RSTWRMMODE 1
620 1.1 jklos #define V_RSTWRMMODE(x) ((x) << S_RSTWRMMODE)
621 1.1 jklos #define F_RSTWRMMODE V_RSTWRMMODE(1U)
622 1.1 jklos
623 1.1 jklos #define S_PIOACK64EN 0
624 1.1 jklos #define V_PIOACK64EN(x) ((x) << S_PIOACK64EN)
625 1.1 jklos #define F_PIOACK64EN V_PIOACK64EN(1U)
626 1.1 jklos
627 1.1 jklos #define A_PCIX_MODE 0x8c
628 1.1 jklos
629 1.1 jklos #define S_PCLKRANGE 6
630 1.1 jklos #define M_PCLKRANGE 0x3
631 1.1 jklos #define V_PCLKRANGE(x) ((x) << S_PCLKRANGE)
632 1.1 jklos #define G_PCLKRANGE(x) (((x) >> S_PCLKRANGE) & M_PCLKRANGE)
633 1.1 jklos
634 1.1 jklos #define S_PCIXINITPAT 2
635 1.1 jklos #define M_PCIXINITPAT 0xf
636 1.1 jklos #define V_PCIXINITPAT(x) ((x) << S_PCIXINITPAT)
637 1.1 jklos #define G_PCIXINITPAT(x) (((x) >> S_PCIXINITPAT) & M_PCIXINITPAT)
638 1.1 jklos
639 1.1 jklos #define S_66MHZ 1
640 1.1 jklos #define V_66MHZ(x) ((x) << S_66MHZ)
641 1.1 jklos #define F_66MHZ V_66MHZ(1U)
642 1.1 jklos
643 1.1 jklos #define S_64BIT 0
644 1.1 jklos #define V_64BIT(x) ((x) << S_64BIT)
645 1.1 jklos #define F_64BIT V_64BIT(1U)
646 1.1 jklos
647 1.1 jklos #define A_PCIX_CAL 0x90
648 1.1 jklos
649 1.1 jklos #define S_BUSY 31
650 1.1 jklos #define V_BUSY(x) ((x) << S_BUSY)
651 1.1 jklos #define F_BUSY V_BUSY(1U)
652 1.1 jklos
653 1.1 jklos #define S_PERCALDIV 22
654 1.1 jklos #define M_PERCALDIV 0xff
655 1.1 jklos #define V_PERCALDIV(x) ((x) << S_PERCALDIV)
656 1.1 jklos #define G_PERCALDIV(x) (((x) >> S_PERCALDIV) & M_PERCALDIV)
657 1.1 jklos
658 1.1 jklos #define S_PERCALEN 21
659 1.1 jklos #define V_PERCALEN(x) ((x) << S_PERCALEN)
660 1.1 jklos #define F_PERCALEN V_PERCALEN(1U)
661 1.1 jklos
662 1.1 jklos #define S_SGLCALEN 20
663 1.1 jklos #define V_SGLCALEN(x) ((x) << S_SGLCALEN)
664 1.1 jklos #define F_SGLCALEN V_SGLCALEN(1U)
665 1.1 jklos
666 1.1 jklos #define S_ZINUPDMODE 19
667 1.1 jklos #define V_ZINUPDMODE(x) ((x) << S_ZINUPDMODE)
668 1.1 jklos #define F_ZINUPDMODE V_ZINUPDMODE(1U)
669 1.1 jklos
670 1.1 jklos #define S_ZINSEL 18
671 1.1 jklos #define V_ZINSEL(x) ((x) << S_ZINSEL)
672 1.1 jklos #define F_ZINSEL V_ZINSEL(1U)
673 1.1 jklos
674 1.1 jklos #define S_ZPDMAN 15
675 1.1 jklos #define M_ZPDMAN 0x7
676 1.1 jklos #define V_ZPDMAN(x) ((x) << S_ZPDMAN)
677 1.1 jklos #define G_ZPDMAN(x) (((x) >> S_ZPDMAN) & M_ZPDMAN)
678 1.1 jklos
679 1.1 jklos #define S_ZPUMAN 12
680 1.1 jklos #define M_ZPUMAN 0x7
681 1.1 jklos #define V_ZPUMAN(x) ((x) << S_ZPUMAN)
682 1.1 jklos #define G_ZPUMAN(x) (((x) >> S_ZPUMAN) & M_ZPUMAN)
683 1.1 jklos
684 1.1 jklos #define S_ZPDOUT 9
685 1.1 jklos #define M_ZPDOUT 0x7
686 1.1 jklos #define V_ZPDOUT(x) ((x) << S_ZPDOUT)
687 1.1 jklos #define G_ZPDOUT(x) (((x) >> S_ZPDOUT) & M_ZPDOUT)
688 1.1 jklos
689 1.1 jklos #define S_ZPUOUT 6
690 1.1 jklos #define M_ZPUOUT 0x7
691 1.1 jklos #define V_ZPUOUT(x) ((x) << S_ZPUOUT)
692 1.1 jklos #define G_ZPUOUT(x) (((x) >> S_ZPUOUT) & M_ZPUOUT)
693 1.1 jklos
694 1.1 jklos #define S_ZPDIN 3
695 1.1 jklos #define M_ZPDIN 0x7
696 1.1 jklos #define V_ZPDIN(x) ((x) << S_ZPDIN)
697 1.1 jklos #define G_ZPDIN(x) (((x) >> S_ZPDIN) & M_ZPDIN)
698 1.1 jklos
699 1.1 jklos #define S_ZPUIN 0
700 1.1 jklos #define M_ZPUIN 0x7
701 1.1 jklos #define V_ZPUIN(x) ((x) << S_ZPUIN)
702 1.1 jklos #define G_ZPUIN(x) (((x) >> S_ZPUIN) & M_ZPUIN)
703 1.1 jklos
704 1.1 jklos #define A_PCIX_WOL 0x94
705 1.1 jklos
706 1.1 jklos #define S_WAKEUP1 3
707 1.1 jklos #define V_WAKEUP1(x) ((x) << S_WAKEUP1)
708 1.1 jklos #define F_WAKEUP1 V_WAKEUP1(1U)
709 1.1 jklos
710 1.1 jklos #define S_WAKEUP0 2
711 1.1 jklos #define V_WAKEUP0(x) ((x) << S_WAKEUP0)
712 1.1 jklos #define F_WAKEUP0 V_WAKEUP0(1U)
713 1.1 jklos
714 1.1 jklos #define S_SLEEPMODE1 1
715 1.1 jklos #define V_SLEEPMODE1(x) ((x) << S_SLEEPMODE1)
716 1.1 jklos #define F_SLEEPMODE1 V_SLEEPMODE1(1U)
717 1.1 jklos
718 1.1 jklos #define S_SLEEPMODE0 0
719 1.1 jklos #define V_SLEEPMODE0(x) ((x) << S_SLEEPMODE0)
720 1.1 jklos #define F_SLEEPMODE0 V_SLEEPMODE0(1U)
721 1.1 jklos
722 1.1 jklos /* registers for module PCIE0 */
723 1.1 jklos #define PCIE0_BASE_ADDR 0x80
724 1.1 jklos
725 1.1 jklos #define A_PCIE_INT_ENABLE 0x80
726 1.1 jklos
727 1.1 jklos #define S_BISTERR 15
728 1.1 jklos #define M_BISTERR 0xff
729 1.1 jklos #define V_BISTERR(x) ((x) << S_BISTERR)
730 1.1 jklos #define G_BISTERR(x) (((x) >> S_BISTERR) & M_BISTERR)
731 1.1 jklos
732 1.1 jklos #define S_PCIE_MSIXPARERR 12
733 1.1 jklos #define M_PCIE_MSIXPARERR 0x7
734 1.1 jklos #define V_PCIE_MSIXPARERR(x) ((x) << S_PCIE_MSIXPARERR)
735 1.1 jklos #define G_PCIE_MSIXPARERR(x) (((x) >> S_PCIE_MSIXPARERR) & M_PCIE_MSIXPARERR)
736 1.1 jklos
737 1.1 jklos #define S_PCIE_CFPARERR 11
738 1.1 jklos #define V_PCIE_CFPARERR(x) ((x) << S_PCIE_CFPARERR)
739 1.1 jklos #define F_PCIE_CFPARERR V_PCIE_CFPARERR(1U)
740 1.1 jklos
741 1.1 jklos #define S_PCIE_RFPARERR 10
742 1.1 jklos #define V_PCIE_RFPARERR(x) ((x) << S_PCIE_RFPARERR)
743 1.1 jklos #define F_PCIE_RFPARERR V_PCIE_RFPARERR(1U)
744 1.1 jklos
745 1.1 jklos #define S_PCIE_WFPARERR 9
746 1.1 jklos #define V_PCIE_WFPARERR(x) ((x) << S_PCIE_WFPARERR)
747 1.1 jklos #define F_PCIE_WFPARERR V_PCIE_WFPARERR(1U)
748 1.1 jklos
749 1.1 jklos #define S_PCIE_PIOPARERR 8
750 1.1 jklos #define V_PCIE_PIOPARERR(x) ((x) << S_PCIE_PIOPARERR)
751 1.1 jklos #define F_PCIE_PIOPARERR V_PCIE_PIOPARERR(1U)
752 1.1 jklos
753 1.1 jklos #define S_UNXSPLCPLERRC 7
754 1.1 jklos #define V_UNXSPLCPLERRC(x) ((x) << S_UNXSPLCPLERRC)
755 1.1 jklos #define F_UNXSPLCPLERRC V_UNXSPLCPLERRC(1U)
756 1.1 jklos
757 1.1 jklos #define S_UNXSPLCPLERRR 6
758 1.1 jklos #define V_UNXSPLCPLERRR(x) ((x) << S_UNXSPLCPLERRR)
759 1.1 jklos #define F_UNXSPLCPLERRR V_UNXSPLCPLERRR(1U)
760 1.1 jklos
761 1.1 jklos #define S_VPDADDRCHNG 5
762 1.1 jklos #define V_VPDADDRCHNG(x) ((x) << S_VPDADDRCHNG)
763 1.1 jklos #define F_VPDADDRCHNG V_VPDADDRCHNG(1U)
764 1.1 jklos
765 1.1 jklos #define S_BUSMSTREN 4
766 1.1 jklos #define V_BUSMSTREN(x) ((x) << S_BUSMSTREN)
767 1.1 jklos #define F_BUSMSTREN V_BUSMSTREN(1U)
768 1.1 jklos
769 1.1 jklos #define S_PMSTCHNG 3
770 1.1 jklos #define V_PMSTCHNG(x) ((x) << S_PMSTCHNG)
771 1.1 jklos #define F_PMSTCHNG V_PMSTCHNG(1U)
772 1.1 jklos
773 1.1 jklos #define S_PEXMSG 2
774 1.1 jklos #define V_PEXMSG(x) ((x) << S_PEXMSG)
775 1.1 jklos #define F_PEXMSG V_PEXMSG(1U)
776 1.1 jklos
777 1.1 jklos #define S_ZEROLENRD 1
778 1.1 jklos #define V_ZEROLENRD(x) ((x) << S_ZEROLENRD)
779 1.1 jklos #define F_ZEROLENRD V_ZEROLENRD(1U)
780 1.1 jklos
781 1.1 jklos #define S_PEXERR 0
782 1.1 jklos #define V_PEXERR(x) ((x) << S_PEXERR)
783 1.1 jklos #define F_PEXERR V_PEXERR(1U)
784 1.1 jklos
785 1.1 jklos #define A_PCIE_INT_CAUSE 0x84
786 1.1 jklos #define A_PCIE_CFG 0x88
787 1.1 jklos
788 1.1 jklos #define S_ENABLELINKDWNDRST 21
789 1.1 jklos #define V_ENABLELINKDWNDRST(x) ((x) << S_ENABLELINKDWNDRST)
790 1.1 jklos #define F_ENABLELINKDWNDRST V_ENABLELINKDWNDRST(1U)
791 1.1 jklos
792 1.1 jklos #define S_ENABLELINKDOWNRST 20
793 1.1 jklos #define V_ENABLELINKDOWNRST(x) ((x) << S_ENABLELINKDOWNRST)
794 1.1 jklos #define F_ENABLELINKDOWNRST V_ENABLELINKDOWNRST(1U)
795 1.1 jklos
796 1.1 jklos #define S_ENABLEHOTRST 19
797 1.1 jklos #define V_ENABLEHOTRST(x) ((x) << S_ENABLEHOTRST)
798 1.1 jklos #define F_ENABLEHOTRST V_ENABLEHOTRST(1U)
799 1.1 jklos
800 1.1 jklos #define S_INIWAITFORGNT 18
801 1.1 jklos #define V_INIWAITFORGNT(x) ((x) << S_INIWAITFORGNT)
802 1.1 jklos #define F_INIWAITFORGNT V_INIWAITFORGNT(1U)
803 1.1 jklos
804 1.1 jklos #define S_INIBEDIS 17
805 1.1 jklos #define V_INIBEDIS(x) ((x) << S_INIBEDIS)
806 1.1 jklos #define F_INIBEDIS V_INIBEDIS(1U)
807 1.1 jklos
808 1.1 jklos #define S_PCIE_CLIDECEN 16
809 1.1 jklos #define V_PCIE_CLIDECEN(x) ((x) << S_PCIE_CLIDECEN)
810 1.1 jklos #define F_PCIE_CLIDECEN V_PCIE_CLIDECEN(1U)
811 1.1 jklos
812 1.1 jklos #define S_PCIE_MAXSPLTRNC 7
813 1.1 jklos #define M_PCIE_MAXSPLTRNC 0xf
814 1.1 jklos #define V_PCIE_MAXSPLTRNC(x) ((x) << S_PCIE_MAXSPLTRNC)
815 1.1 jklos #define G_PCIE_MAXSPLTRNC(x) (((x) >> S_PCIE_MAXSPLTRNC) & M_PCIE_MAXSPLTRNC)
816 1.1 jklos
817 1.1 jklos #define S_PCIE_MAXSPLTRNR 1
818 1.1 jklos #define M_PCIE_MAXSPLTRNR 0x3f
819 1.1 jklos #define V_PCIE_MAXSPLTRNR(x) ((x) << S_PCIE_MAXSPLTRNR)
820 1.1 jklos #define G_PCIE_MAXSPLTRNR(x) (((x) >> S_PCIE_MAXSPLTRNR) & M_PCIE_MAXSPLTRNR)
821 1.1 jklos
822 1.1 jklos #define S_CRSTWRMMODE 0
823 1.1 jklos #define V_CRSTWRMMODE(x) ((x) << S_CRSTWRMMODE)
824 1.1 jklos #define F_CRSTWRMMODE V_CRSTWRMMODE(1U)
825 1.1 jklos
826 1.1 jklos #define S_PRIORITYINTA 23
827 1.1 jklos #define V_PRIORITYINTA(x) ((x) << S_PRIORITYINTA)
828 1.1 jklos #define F_PRIORITYINTA V_PRIORITYINTA(1U)
829 1.1 jklos
830 1.1 jklos #define S_INIFULLPKT 22
831 1.1 jklos #define V_INIFULLPKT(x) ((x) << S_INIFULLPKT)
832 1.1 jklos #define F_INIFULLPKT V_INIFULLPKT(1U)
833 1.1 jklos
834 1.1 jklos #define A_PCIE_MODE 0x8c
835 1.1 jklos
836 1.1 jklos #define S_LNKCNTLSTATE 2
837 1.1 jklos #define M_LNKCNTLSTATE 0xff
838 1.1 jklos #define V_LNKCNTLSTATE(x) ((x) << S_LNKCNTLSTATE)
839 1.1 jklos #define G_LNKCNTLSTATE(x) (((x) >> S_LNKCNTLSTATE) & M_LNKCNTLSTATE)
840 1.1 jklos
841 1.1 jklos #define S_VC0UP 1
842 1.1 jklos #define V_VC0UP(x) ((x) << S_VC0UP)
843 1.1 jklos #define F_VC0UP V_VC0UP(1U)
844 1.1 jklos
845 1.1 jklos #define S_LNKINITIAL 0
846 1.1 jklos #define V_LNKINITIAL(x) ((x) << S_LNKINITIAL)
847 1.1 jklos #define F_LNKINITIAL V_LNKINITIAL(1U)
848 1.1 jklos
849 1.1 jklos #define S_NUMFSTTRNSEQRX 10
850 1.1 jklos #define M_NUMFSTTRNSEQRX 0xff
851 1.1 jklos #define V_NUMFSTTRNSEQRX(x) ((x) << S_NUMFSTTRNSEQRX)
852 1.1 jklos #define G_NUMFSTTRNSEQRX(x) (((x) >> S_NUMFSTTRNSEQRX) & M_NUMFSTTRNSEQRX)
853 1.1 jklos
854 1.1 jklos #define A_PCIE_CAL 0x90
855 1.1 jklos
856 1.1 jklos #define S_CALBUSY 31
857 1.1 jklos #define V_CALBUSY(x) ((x) << S_CALBUSY)
858 1.1 jklos #define F_CALBUSY V_CALBUSY(1U)
859 1.1 jklos
860 1.1 jklos #define S_CALFAULT 30
861 1.1 jklos #define V_CALFAULT(x) ((x) << S_CALFAULT)
862 1.1 jklos #define F_CALFAULT V_CALFAULT(1U)
863 1.1 jklos
864 1.1 jklos #define S_PCIE_ZINSEL 11
865 1.1 jklos #define V_PCIE_ZINSEL(x) ((x) << S_PCIE_ZINSEL)
866 1.1 jklos #define F_PCIE_ZINSEL V_PCIE_ZINSEL(1U)
867 1.1 jklos
868 1.1 jklos #define S_ZMAN 8
869 1.1 jklos #define M_ZMAN 0x7
870 1.1 jklos #define V_ZMAN(x) ((x) << S_ZMAN)
871 1.1 jklos #define G_ZMAN(x) (((x) >> S_ZMAN) & M_ZMAN)
872 1.1 jklos
873 1.1 jklos #define S_ZOUT 3
874 1.1 jklos #define M_ZOUT 0x1f
875 1.1 jklos #define V_ZOUT(x) ((x) << S_ZOUT)
876 1.1 jklos #define G_ZOUT(x) (((x) >> S_ZOUT) & M_ZOUT)
877 1.1 jklos
878 1.1 jklos #define S_ZIN 0
879 1.1 jklos #define M_ZIN 0x7
880 1.1 jklos #define V_ZIN(x) ((x) << S_ZIN)
881 1.1 jklos #define G_ZIN(x) (((x) >> S_ZIN) & M_ZIN)
882 1.1 jklos
883 1.1 jklos #define A_PCIE_WOL 0x94
884 1.1 jklos #define A_PCIE_PEX_CTRL0 0x98
885 1.1 jklos
886 1.1 jklos #define S_NUMFSTTRNSEQ 22
887 1.1 jklos #define M_NUMFSTTRNSEQ 0xff
888 1.1 jklos #define V_NUMFSTTRNSEQ(x) ((x) << S_NUMFSTTRNSEQ)
889 1.1 jklos #define G_NUMFSTTRNSEQ(x) (((x) >> S_NUMFSTTRNSEQ) & M_NUMFSTTRNSEQ)
890 1.1 jklos
891 1.1 jklos #define S_REPLAYLMT 2
892 1.1 jklos #define M_REPLAYLMT 0xfffff
893 1.1 jklos #define V_REPLAYLMT(x) ((x) << S_REPLAYLMT)
894 1.1 jklos #define G_REPLAYLMT(x) (((x) >> S_REPLAYLMT) & M_REPLAYLMT)
895 1.1 jklos
896 1.1 jklos #define S_TXPNDCHKEN 1
897 1.1 jklos #define V_TXPNDCHKEN(x) ((x) << S_TXPNDCHKEN)
898 1.1 jklos #define F_TXPNDCHKEN V_TXPNDCHKEN(1U)
899 1.1 jklos
900 1.1 jklos #define S_CPLPNDCHKEN 0
901 1.1 jklos #define V_CPLPNDCHKEN(x) ((x) << S_CPLPNDCHKEN)
902 1.1 jklos #define F_CPLPNDCHKEN V_CPLPNDCHKEN(1U)
903 1.1 jklos
904 1.1 jklos #define S_CPLTIMEOUTRETRY 31
905 1.1 jklos #define V_CPLTIMEOUTRETRY(x) ((x) << S_CPLTIMEOUTRETRY)
906 1.1 jklos #define F_CPLTIMEOUTRETRY V_CPLTIMEOUTRETRY(1U)
907 1.1 jklos
908 1.1 jklos #define S_STRICTTSMN 30
909 1.1 jklos #define V_STRICTTSMN(x) ((x) << S_STRICTTSMN)
910 1.1 jklos #define F_STRICTTSMN V_STRICTTSMN(1U)
911 1.1 jklos
912 1.1 jklos #define A_PCIE_PEX_CTRL1 0x9c
913 1.1 jklos
914 1.1 jklos #define S_T3A_DLLPTIMEOUTLMT 11
915 1.1 jklos #define M_T3A_DLLPTIMEOUTLMT 0xfffff
916 1.1 jklos #define V_T3A_DLLPTIMEOUTLMT(x) ((x) << S_T3A_DLLPTIMEOUTLMT)
917 1.1 jklos #define G_T3A_DLLPTIMEOUTLMT(x) (((x) >> S_T3A_DLLPTIMEOUTLMT) & M_T3A_DLLPTIMEOUTLMT)
918 1.1 jklos
919 1.1 jklos #define S_T3A_ACKLAT 0
920 1.1 jklos #define M_T3A_ACKLAT 0x7ff
921 1.1 jklos #define V_T3A_ACKLAT(x) ((x) << S_T3A_ACKLAT)
922 1.1 jklos #define G_T3A_ACKLAT(x) (((x) >> S_T3A_ACKLAT) & M_T3A_ACKLAT)
923 1.1 jklos
924 1.1 jklos #define S_RXPHYERREN 31
925 1.1 jklos #define V_RXPHYERREN(x) ((x) << S_RXPHYERREN)
926 1.1 jklos #define F_RXPHYERREN V_RXPHYERREN(1U)
927 1.1 jklos
928 1.1 jklos #define S_DLLPTIMEOUTLMT 13
929 1.1 jklos #define M_DLLPTIMEOUTLMT 0x3ffff
930 1.1 jklos #define V_DLLPTIMEOUTLMT(x) ((x) << S_DLLPTIMEOUTLMT)
931 1.1 jklos #define G_DLLPTIMEOUTLMT(x) (((x) >> S_DLLPTIMEOUTLMT) & M_DLLPTIMEOUTLMT)
932 1.1 jklos
933 1.1 jklos #define S_ACKLAT 0
934 1.1 jklos #define M_ACKLAT 0x1fff
935 1.1 jklos #define V_ACKLAT(x) ((x) << S_ACKLAT)
936 1.1 jklos #define G_ACKLAT(x) (((x) >> S_ACKLAT) & M_ACKLAT)
937 1.1 jklos
938 1.1 jklos #define A_PCIE_PEX_CTRL2 0xa0
939 1.1 jklos
940 1.1 jklos #define S_PMEXITL1REQ 29
941 1.1 jklos #define V_PMEXITL1REQ(x) ((x) << S_PMEXITL1REQ)
942 1.1 jklos #define F_PMEXITL1REQ V_PMEXITL1REQ(1U)
943 1.1 jklos
944 1.1 jklos #define S_PMTXIDLE 28
945 1.1 jklos #define V_PMTXIDLE(x) ((x) << S_PMTXIDLE)
946 1.1 jklos #define F_PMTXIDLE V_PMTXIDLE(1U)
947 1.1 jklos
948 1.1 jklos #define S_PCIMODELOOP 27
949 1.1 jklos #define V_PCIMODELOOP(x) ((x) << S_PCIMODELOOP)
950 1.1 jklos #define F_PCIMODELOOP V_PCIMODELOOP(1U)
951 1.1 jklos
952 1.1 jklos #define S_L1ASPMTXRXL0STIME 15
953 1.1 jklos #define M_L1ASPMTXRXL0STIME 0xfff
954 1.1 jklos #define V_L1ASPMTXRXL0STIME(x) ((x) << S_L1ASPMTXRXL0STIME)
955 1.1 jklos #define G_L1ASPMTXRXL0STIME(x) (((x) >> S_L1ASPMTXRXL0STIME) & M_L1ASPMTXRXL0STIME)
956 1.1 jklos
957 1.1 jklos #define S_L0SIDLETIME 4
958 1.1 jklos #define M_L0SIDLETIME 0x7ff
959 1.1 jklos #define V_L0SIDLETIME(x) ((x) << S_L0SIDLETIME)
960 1.1 jklos #define G_L0SIDLETIME(x) (((x) >> S_L0SIDLETIME) & M_L0SIDLETIME)
961 1.1 jklos
962 1.1 jklos #define S_ENTERL23 3
963 1.1 jklos #define V_ENTERL23(x) ((x) << S_ENTERL23)
964 1.1 jklos #define F_ENTERL23 V_ENTERL23(1U)
965 1.1 jklos
966 1.1 jklos #define S_ENTERL1ASPMEN 2
967 1.1 jklos #define V_ENTERL1ASPMEN(x) ((x) << S_ENTERL1ASPMEN)
968 1.1 jklos #define F_ENTERL1ASPMEN V_ENTERL1ASPMEN(1U)
969 1.1 jklos
970 1.1 jklos #define S_ENTERL1EN 1
971 1.1 jklos #define V_ENTERL1EN(x) ((x) << S_ENTERL1EN)
972 1.1 jklos #define F_ENTERL1EN V_ENTERL1EN(1U)
973 1.1 jklos
974 1.1 jklos #define S_ENTERL0SEN 0
975 1.1 jklos #define V_ENTERL0SEN(x) ((x) << S_ENTERL0SEN)
976 1.1 jklos #define F_ENTERL0SEN V_ENTERL0SEN(1U)
977 1.1 jklos
978 1.1 jklos #define S_LNKCNTLDETDIR 30
979 1.1 jklos #define V_LNKCNTLDETDIR(x) ((x) << S_LNKCNTLDETDIR)
980 1.1 jklos #define F_LNKCNTLDETDIR V_LNKCNTLDETDIR(1U)
981 1.1 jklos
982 1.1 jklos #define S_ENTERL1REN 29
983 1.1 jklos #define V_ENTERL1REN(x) ((x) << S_ENTERL1REN)
984 1.1 jklos #define F_ENTERL1REN V_ENTERL1REN(1U)
985 1.1 jklos
986 1.1 jklos #define A_PCIE_PEX_ERR 0xa4
987 1.1 jklos
988 1.1 jklos #define S_FLOWCTLOFLOWERR 17
989 1.1 jklos #define V_FLOWCTLOFLOWERR(x) ((x) << S_FLOWCTLOFLOWERR)
990 1.1 jklos #define F_FLOWCTLOFLOWERR V_FLOWCTLOFLOWERR(1U)
991 1.1 jklos
992 1.1 jklos #define S_REPLAYTIMEOUT 16
993 1.1 jklos #define V_REPLAYTIMEOUT(x) ((x) << S_REPLAYTIMEOUT)
994 1.1 jklos #define F_REPLAYTIMEOUT V_REPLAYTIMEOUT(1U)
995 1.1 jklos
996 1.1 jklos #define S_REPLAYROLLOVER 15
997 1.1 jklos #define V_REPLAYROLLOVER(x) ((x) << S_REPLAYROLLOVER)
998 1.1 jklos #define F_REPLAYROLLOVER V_REPLAYROLLOVER(1U)
999 1.1 jklos
1000 1.1 jklos #define S_BADDLLP 14
1001 1.1 jklos #define V_BADDLLP(x) ((x) << S_BADDLLP)
1002 1.1 jklos #define F_BADDLLP V_BADDLLP(1U)
1003 1.1 jklos
1004 1.1 jklos #define S_DLLPERR 13
1005 1.1 jklos #define V_DLLPERR(x) ((x) << S_DLLPERR)
1006 1.1 jklos #define F_DLLPERR V_DLLPERR(1U)
1007 1.1 jklos
1008 1.1 jklos #define S_FLOWCTLPROTERR 12
1009 1.1 jklos #define V_FLOWCTLPROTERR(x) ((x) << S_FLOWCTLPROTERR)
1010 1.1 jklos #define F_FLOWCTLPROTERR V_FLOWCTLPROTERR(1U)
1011 1.1 jklos
1012 1.1 jklos #define S_CPLTIMEOUT 11
1013 1.1 jklos #define V_CPLTIMEOUT(x) ((x) << S_CPLTIMEOUT)
1014 1.1 jklos #define F_CPLTIMEOUT V_CPLTIMEOUT(1U)
1015 1.1 jklos
1016 1.1 jklos #define S_PHYRCVERR 10
1017 1.1 jklos #define V_PHYRCVERR(x) ((x) << S_PHYRCVERR)
1018 1.1 jklos #define F_PHYRCVERR V_PHYRCVERR(1U)
1019 1.1 jklos
1020 1.1 jklos #define S_DISTLP 9
1021 1.1 jklos #define V_DISTLP(x) ((x) << S_DISTLP)
1022 1.1 jklos #define F_DISTLP V_DISTLP(1U)
1023 1.1 jklos
1024 1.1 jklos #define S_BADECRC 8
1025 1.1 jklos #define V_BADECRC(x) ((x) << S_BADECRC)
1026 1.1 jklos #define F_BADECRC V_BADECRC(1U)
1027 1.1 jklos
1028 1.1 jklos #define S_BADTLP 7
1029 1.1 jklos #define V_BADTLP(x) ((x) << S_BADTLP)
1030 1.1 jklos #define F_BADTLP V_BADTLP(1U)
1031 1.1 jklos
1032 1.1 jklos #define S_MALTLP 6
1033 1.1 jklos #define V_MALTLP(x) ((x) << S_MALTLP)
1034 1.1 jklos #define F_MALTLP V_MALTLP(1U)
1035 1.1 jklos
1036 1.1 jklos #define S_UNXCPL 5
1037 1.1 jklos #define V_UNXCPL(x) ((x) << S_UNXCPL)
1038 1.1 jklos #define F_UNXCPL V_UNXCPL(1U)
1039 1.1 jklos
1040 1.1 jklos #define S_UNSREQ 4
1041 1.1 jklos #define V_UNSREQ(x) ((x) << S_UNSREQ)
1042 1.1 jklos #define F_UNSREQ V_UNSREQ(1U)
1043 1.1 jklos
1044 1.1 jklos #define S_PSNREQ 3
1045 1.1 jklos #define V_PSNREQ(x) ((x) << S_PSNREQ)
1046 1.1 jklos #define F_PSNREQ V_PSNREQ(1U)
1047 1.1 jklos
1048 1.1 jklos #define S_UNSCPL 2
1049 1.1 jklos #define V_UNSCPL(x) ((x) << S_UNSCPL)
1050 1.1 jklos #define F_UNSCPL V_UNSCPL(1U)
1051 1.1 jklos
1052 1.1 jklos #define S_CPLABT 1
1053 1.1 jklos #define V_CPLABT(x) ((x) << S_CPLABT)
1054 1.1 jklos #define F_CPLABT V_CPLABT(1U)
1055 1.1 jklos
1056 1.1 jklos #define S_PSNCPL 0
1057 1.1 jklos #define V_PSNCPL(x) ((x) << S_PSNCPL)
1058 1.1 jklos #define F_PSNCPL V_PSNCPL(1U)
1059 1.1 jklos
1060 1.1 jklos #define S_CPLTIMEOUTID 18
1061 1.1 jklos #define M_CPLTIMEOUTID 0x7f
1062 1.1 jklos #define V_CPLTIMEOUTID(x) ((x) << S_CPLTIMEOUTID)
1063 1.1 jklos #define G_CPLTIMEOUTID(x) (((x) >> S_CPLTIMEOUTID) & M_CPLTIMEOUTID)
1064 1.1 jklos
1065 1.1 jklos #define A_PCIE_PIPE_CTRL 0xa8
1066 1.1 jklos
1067 1.1 jklos #define S_RECDETUSEC 19
1068 1.1 jklos #define M_RECDETUSEC 0x7
1069 1.1 jklos #define V_RECDETUSEC(x) ((x) << S_RECDETUSEC)
1070 1.1 jklos #define G_RECDETUSEC(x) (((x) >> S_RECDETUSEC) & M_RECDETUSEC)
1071 1.1 jklos
1072 1.1 jklos #define S_PLLLCKCYC 6
1073 1.1 jklos #define M_PLLLCKCYC 0x1fff
1074 1.1 jklos #define V_PLLLCKCYC(x) ((x) << S_PLLLCKCYC)
1075 1.1 jklos #define G_PLLLCKCYC(x) (((x) >> S_PLLLCKCYC) & M_PLLLCKCYC)
1076 1.1 jklos
1077 1.1 jklos #define S_ELECIDLEDETCYC 3
1078 1.1 jklos #define M_ELECIDLEDETCYC 0x7
1079 1.1 jklos #define V_ELECIDLEDETCYC(x) ((x) << S_ELECIDLEDETCYC)
1080 1.1 jklos #define G_ELECIDLEDETCYC(x) (((x) >> S_ELECIDLEDETCYC) & M_ELECIDLEDETCYC)
1081 1.1 jklos
1082 1.1 jklos #define S_USECDRLOS 2
1083 1.1 jklos #define V_USECDRLOS(x) ((x) << S_USECDRLOS)
1084 1.1 jklos #define F_USECDRLOS V_USECDRLOS(1U)
1085 1.1 jklos
1086 1.1 jklos #define S_PCLKREQINP1 1
1087 1.1 jklos #define V_PCLKREQINP1(x) ((x) << S_PCLKREQINP1)
1088 1.1 jklos #define F_PCLKREQINP1 V_PCLKREQINP1(1U)
1089 1.1 jklos
1090 1.1 jklos #define S_PCLKOFFINP1 0
1091 1.1 jklos #define V_PCLKOFFINP1(x) ((x) << S_PCLKOFFINP1)
1092 1.1 jklos #define F_PCLKOFFINP1 V_PCLKOFFINP1(1U)
1093 1.1 jklos
1094 1.1 jklos #define S_PMASEL 3
1095 1.1 jklos #define V_PMASEL(x) ((x) << S_PMASEL)
1096 1.1 jklos #define F_PMASEL V_PMASEL(1U)
1097 1.1 jklos
1098 1.1 jklos #define S_LANE 0
1099 1.1 jklos #define M_LANE 0x7
1100 1.1 jklos #define V_LANE(x) ((x) << S_LANE)
1101 1.1 jklos #define G_LANE(x) (((x) >> S_LANE) & M_LANE)
1102 1.1 jklos
1103 1.1 jklos #define A_PCIE_SERDES_CTRL 0xac
1104 1.1 jklos
1105 1.1 jklos #define S_MANMODE 31
1106 1.1 jklos #define V_MANMODE(x) ((x) << S_MANMODE)
1107 1.1 jklos #define F_MANMODE V_MANMODE(1U)
1108 1.1 jklos
1109 1.1 jklos #define S_MANLPBKEN 29
1110 1.1 jklos #define M_MANLPBKEN 0x3
1111 1.1 jklos #define V_MANLPBKEN(x) ((x) << S_MANLPBKEN)
1112 1.1 jklos #define G_MANLPBKEN(x) (((x) >> S_MANLPBKEN) & M_MANLPBKEN)
1113 1.1 jklos
1114 1.1 jklos #define S_MANTXRECDETEN 28
1115 1.1 jklos #define V_MANTXRECDETEN(x) ((x) << S_MANTXRECDETEN)
1116 1.1 jklos #define F_MANTXRECDETEN V_MANTXRECDETEN(1U)
1117 1.1 jklos
1118 1.1 jklos #define S_MANTXBEACON 27
1119 1.1 jklos #define V_MANTXBEACON(x) ((x) << S_MANTXBEACON)
1120 1.1 jklos #define F_MANTXBEACON V_MANTXBEACON(1U)
1121 1.1 jklos
1122 1.1 jklos #define S_MANTXEI 26
1123 1.1 jklos #define V_MANTXEI(x) ((x) << S_MANTXEI)
1124 1.1 jklos #define F_MANTXEI V_MANTXEI(1U)
1125 1.1 jklos
1126 1.1 jklos #define S_MANRXPOLARITY 25
1127 1.1 jklos #define V_MANRXPOLARITY(x) ((x) << S_MANRXPOLARITY)
1128 1.1 jklos #define F_MANRXPOLARITY V_MANRXPOLARITY(1U)
1129 1.1 jklos
1130 1.1 jklos #define S_MANTXRST 24
1131 1.1 jklos #define V_MANTXRST(x) ((x) << S_MANTXRST)
1132 1.1 jklos #define F_MANTXRST V_MANTXRST(1U)
1133 1.1 jklos
1134 1.1 jklos #define S_MANRXRST 23
1135 1.1 jklos #define V_MANRXRST(x) ((x) << S_MANRXRST)
1136 1.1 jklos #define F_MANRXRST V_MANRXRST(1U)
1137 1.1 jklos
1138 1.1 jklos #define S_MANTXEN 22
1139 1.1 jklos #define V_MANTXEN(x) ((x) << S_MANTXEN)
1140 1.1 jklos #define F_MANTXEN V_MANTXEN(1U)
1141 1.1 jklos
1142 1.1 jklos #define S_MANRXEN 21
1143 1.1 jklos #define V_MANRXEN(x) ((x) << S_MANRXEN)
1144 1.1 jklos #define F_MANRXEN V_MANRXEN(1U)
1145 1.1 jklos
1146 1.1 jklos #define S_MANEN 20
1147 1.1 jklos #define V_MANEN(x) ((x) << S_MANEN)
1148 1.1 jklos #define F_MANEN V_MANEN(1U)
1149 1.1 jklos
1150 1.1 jklos #define S_PCIE_CMURANGE 17
1151 1.1 jklos #define M_PCIE_CMURANGE 0x7
1152 1.1 jklos #define V_PCIE_CMURANGE(x) ((x) << S_PCIE_CMURANGE)
1153 1.1 jklos #define G_PCIE_CMURANGE(x) (((x) >> S_PCIE_CMURANGE) & M_PCIE_CMURANGE)
1154 1.1 jklos
1155 1.1 jklos #define S_PCIE_BGENB 16
1156 1.1 jklos #define V_PCIE_BGENB(x) ((x) << S_PCIE_BGENB)
1157 1.1 jklos #define F_PCIE_BGENB V_PCIE_BGENB(1U)
1158 1.1 jklos
1159 1.1 jklos #define S_PCIE_ENSKPDROP 15
1160 1.1 jklos #define V_PCIE_ENSKPDROP(x) ((x) << S_PCIE_ENSKPDROP)
1161 1.1 jklos #define F_PCIE_ENSKPDROP V_PCIE_ENSKPDROP(1U)
1162 1.1 jklos
1163 1.1 jklos #define S_PCIE_ENCOMMA 14
1164 1.1 jklos #define V_PCIE_ENCOMMA(x) ((x) << S_PCIE_ENCOMMA)
1165 1.1 jklos #define F_PCIE_ENCOMMA V_PCIE_ENCOMMA(1U)
1166 1.1 jklos
1167 1.1 jklos #define S_PCIE_EN8B10B 13
1168 1.1 jklos #define V_PCIE_EN8B10B(x) ((x) << S_PCIE_EN8B10B)
1169 1.1 jklos #define F_PCIE_EN8B10B V_PCIE_EN8B10B(1U)
1170 1.1 jklos
1171 1.1 jklos #define S_PCIE_ENELBUF 12
1172 1.1 jklos #define V_PCIE_ENELBUF(x) ((x) << S_PCIE_ENELBUF)
1173 1.1 jklos #define F_PCIE_ENELBUF V_PCIE_ENELBUF(1U)
1174 1.1 jklos
1175 1.1 jklos #define S_PCIE_GAIN 7
1176 1.1 jklos #define M_PCIE_GAIN 0x1f
1177 1.1 jklos #define V_PCIE_GAIN(x) ((x) << S_PCIE_GAIN)
1178 1.1 jklos #define G_PCIE_GAIN(x) (((x) >> S_PCIE_GAIN) & M_PCIE_GAIN)
1179 1.1 jklos
1180 1.1 jklos #define S_PCIE_BANDGAP 3
1181 1.1 jklos #define M_PCIE_BANDGAP 0xf
1182 1.1 jklos #define V_PCIE_BANDGAP(x) ((x) << S_PCIE_BANDGAP)
1183 1.1 jklos #define G_PCIE_BANDGAP(x) (((x) >> S_PCIE_BANDGAP) & M_PCIE_BANDGAP)
1184 1.1 jklos
1185 1.1 jklos #define S_RXCOMADJ 2
1186 1.1 jklos #define V_RXCOMADJ(x) ((x) << S_RXCOMADJ)
1187 1.1 jklos #define F_RXCOMADJ V_RXCOMADJ(1U)
1188 1.1 jklos
1189 1.1 jklos #define S_PREEMPH 0
1190 1.1 jklos #define M_PREEMPH 0x3
1191 1.1 jklos #define V_PREEMPH(x) ((x) << S_PREEMPH)
1192 1.1 jklos #define G_PREEMPH(x) (((x) >> S_PREEMPH) & M_PREEMPH)
1193 1.1 jklos
1194 1.1 jklos #define A_PCIE_SERDES_QUAD_CTRL0 0xac
1195 1.1 jklos
1196 1.1 jklos #define S_TESTSIG 10
1197 1.1 jklos #define M_TESTSIG 0x7ffff
1198 1.1 jklos #define V_TESTSIG(x) ((x) << S_TESTSIG)
1199 1.1 jklos #define G_TESTSIG(x) (((x) >> S_TESTSIG) & M_TESTSIG)
1200 1.1 jklos
1201 1.1 jklos #define S_OFFSET 2
1202 1.1 jklos #define M_OFFSET 0xff
1203 1.1 jklos #define V_OFFSET(x) ((x) << S_OFFSET)
1204 1.1 jklos #define G_OFFSET(x) (((x) >> S_OFFSET) & M_OFFSET)
1205 1.1 jklos
1206 1.1 jklos #define S_OFFSETEN 1
1207 1.1 jklos #define V_OFFSETEN(x) ((x) << S_OFFSETEN)
1208 1.1 jklos #define F_OFFSETEN V_OFFSETEN(1U)
1209 1.1 jklos
1210 1.1 jklos #define S_IDDQB 0
1211 1.1 jklos #define V_IDDQB(x) ((x) << S_IDDQB)
1212 1.1 jklos #define F_IDDQB V_IDDQB(1U)
1213 1.1 jklos
1214 1.1 jklos #define A_PCIE_SERDES_STATUS0 0xb0
1215 1.1 jklos
1216 1.1 jklos #define S_RXERRLANE7 21
1217 1.1 jklos #define M_RXERRLANE7 0x7
1218 1.1 jklos #define V_RXERRLANE7(x) ((x) << S_RXERRLANE7)
1219 1.1 jklos #define G_RXERRLANE7(x) (((x) >> S_RXERRLANE7) & M_RXERRLANE7)
1220 1.1 jklos
1221 1.1 jklos #define S_RXERRLANE6 18
1222 1.1 jklos #define M_RXERRLANE6 0x7
1223 1.1 jklos #define V_RXERRLANE6(x) ((x) << S_RXERRLANE6)
1224 1.1 jklos #define G_RXERRLANE6(x) (((x) >> S_RXERRLANE6) & M_RXERRLANE6)
1225 1.1 jklos
1226 1.1 jklos #define S_RXERRLANE5 15
1227 1.1 jklos #define M_RXERRLANE5 0x7
1228 1.1 jklos #define V_RXERRLANE5(x) ((x) << S_RXERRLANE5)
1229 1.1 jklos #define G_RXERRLANE5(x) (((x) >> S_RXERRLANE5) & M_RXERRLANE5)
1230 1.1 jklos
1231 1.1 jklos #define S_RXERRLANE4 12
1232 1.1 jklos #define M_RXERRLANE4 0x7
1233 1.1 jklos #define V_RXERRLANE4(x) ((x) << S_RXERRLANE4)
1234 1.1 jklos #define G_RXERRLANE4(x) (((x) >> S_RXERRLANE4) & M_RXERRLANE4)
1235 1.1 jklos
1236 1.1 jklos #define S_PCIE_RXERRLANE3 9
1237 1.1 jklos #define M_PCIE_RXERRLANE3 0x7
1238 1.1 jklos #define V_PCIE_RXERRLANE3(x) ((x) << S_PCIE_RXERRLANE3)
1239 1.1 jklos #define G_PCIE_RXERRLANE3(x) (((x) >> S_PCIE_RXERRLANE3) & M_PCIE_RXERRLANE3)
1240 1.1 jklos
1241 1.1 jklos #define S_PCIE_RXERRLANE2 6
1242 1.1 jklos #define M_PCIE_RXERRLANE2 0x7
1243 1.1 jklos #define V_PCIE_RXERRLANE2(x) ((x) << S_PCIE_RXERRLANE2)
1244 1.1 jklos #define G_PCIE_RXERRLANE2(x) (((x) >> S_PCIE_RXERRLANE2) & M_PCIE_RXERRLANE2)
1245 1.1 jklos
1246 1.1 jklos #define S_PCIE_RXERRLANE1 3
1247 1.1 jklos #define M_PCIE_RXERRLANE1 0x7
1248 1.1 jklos #define V_PCIE_RXERRLANE1(x) ((x) << S_PCIE_RXERRLANE1)
1249 1.1 jklos #define G_PCIE_RXERRLANE1(x) (((x) >> S_PCIE_RXERRLANE1) & M_PCIE_RXERRLANE1)
1250 1.1 jklos
1251 1.1 jklos #define S_PCIE_RXERRLANE0 0
1252 1.1 jklos #define M_PCIE_RXERRLANE0 0x7
1253 1.1 jklos #define V_PCIE_RXERRLANE0(x) ((x) << S_PCIE_RXERRLANE0)
1254 1.1 jklos #define G_PCIE_RXERRLANE0(x) (((x) >> S_PCIE_RXERRLANE0) & M_PCIE_RXERRLANE0)
1255 1.1 jklos
1256 1.1 jklos #define A_PCIE_SERDES_QUAD_CTRL1 0xb0
1257 1.1 jklos
1258 1.1 jklos #define S_FASTINIT 28
1259 1.1 jklos #define V_FASTINIT(x) ((x) << S_FASTINIT)
1260 1.1 jklos #define F_FASTINIT V_FASTINIT(1U)
1261 1.1 jklos
1262 1.1 jklos #define S_CTCDISABLE 27
1263 1.1 jklos #define V_CTCDISABLE(x) ((x) << S_CTCDISABLE)
1264 1.1 jklos #define F_CTCDISABLE V_CTCDISABLE(1U)
1265 1.1 jklos
1266 1.1 jklos #define S_MANRESETPLL 26
1267 1.1 jklos #define V_MANRESETPLL(x) ((x) << S_MANRESETPLL)
1268 1.1 jklos #define F_MANRESETPLL V_MANRESETPLL(1U)
1269 1.1 jklos
1270 1.1 jklos #define S_MANL2PWRDN 25
1271 1.1 jklos #define V_MANL2PWRDN(x) ((x) << S_MANL2PWRDN)
1272 1.1 jklos #define F_MANL2PWRDN V_MANL2PWRDN(1U)
1273 1.1 jklos
1274 1.1 jklos #define S_MANQUADEN 24
1275 1.1 jklos #define V_MANQUADEN(x) ((x) << S_MANQUADEN)
1276 1.1 jklos #define F_MANQUADEN V_MANQUADEN(1U)
1277 1.1 jklos
1278 1.1 jklos #define S_RXEQCTL 22
1279 1.1 jklos #define M_RXEQCTL 0x3
1280 1.1 jklos #define V_RXEQCTL(x) ((x) << S_RXEQCTL)
1281 1.1 jklos #define G_RXEQCTL(x) (((x) >> S_RXEQCTL) & M_RXEQCTL)
1282 1.1 jklos
1283 1.1 jklos #define S_HIVMODE 21
1284 1.1 jklos #define V_HIVMODE(x) ((x) << S_HIVMODE)
1285 1.1 jklos #define F_HIVMODE V_HIVMODE(1U)
1286 1.1 jklos
1287 1.1 jklos #define S_REFSEL 19
1288 1.1 jklos #define M_REFSEL 0x3
1289 1.1 jklos #define V_REFSEL(x) ((x) << S_REFSEL)
1290 1.1 jklos #define G_REFSEL(x) (((x) >> S_REFSEL) & M_REFSEL)
1291 1.1 jklos
1292 1.1 jklos #define S_RXTERMADJ 17
1293 1.1 jklos #define M_RXTERMADJ 0x3
1294 1.1 jklos #define V_RXTERMADJ(x) ((x) << S_RXTERMADJ)
1295 1.1 jklos #define G_RXTERMADJ(x) (((x) >> S_RXTERMADJ) & M_RXTERMADJ)
1296 1.1 jklos
1297 1.1 jklos #define S_TXTERMADJ 15
1298 1.1 jklos #define M_TXTERMADJ 0x3
1299 1.1 jklos #define V_TXTERMADJ(x) ((x) << S_TXTERMADJ)
1300 1.1 jklos #define G_TXTERMADJ(x) (((x) >> S_TXTERMADJ) & M_TXTERMADJ)
1301 1.1 jklos
1302 1.1 jklos #define S_DEQ 11
1303 1.1 jklos #define M_DEQ 0xf
1304 1.1 jklos #define V_DEQ(x) ((x) << S_DEQ)
1305 1.1 jklos #define G_DEQ(x) (((x) >> S_DEQ) & M_DEQ)
1306 1.1 jklos
1307 1.1 jklos #define S_DTX 7
1308 1.1 jklos #define M_DTX 0xf
1309 1.1 jklos #define V_DTX(x) ((x) << S_DTX)
1310 1.1 jklos #define G_DTX(x) (((x) >> S_DTX) & M_DTX)
1311 1.1 jklos
1312 1.1 jklos #define S_LODRV 6
1313 1.1 jklos #define V_LODRV(x) ((x) << S_LODRV)
1314 1.1 jklos #define F_LODRV V_LODRV(1U)
1315 1.1 jklos
1316 1.1 jklos #define S_HIDRV 5
1317 1.1 jklos #define V_HIDRV(x) ((x) << S_HIDRV)
1318 1.1 jklos #define F_HIDRV V_HIDRV(1U)
1319 1.1 jklos
1320 1.1 jklos #define S_INTPARRESET 4
1321 1.1 jklos #define V_INTPARRESET(x) ((x) << S_INTPARRESET)
1322 1.1 jklos #define F_INTPARRESET V_INTPARRESET(1U)
1323 1.1 jklos
1324 1.1 jklos #define S_INTPARLPBK 3
1325 1.1 jklos #define V_INTPARLPBK(x) ((x) << S_INTPARLPBK)
1326 1.1 jklos #define F_INTPARLPBK V_INTPARLPBK(1U)
1327 1.1 jklos
1328 1.1 jklos #define S_INTSERLPBKWDRV 2
1329 1.1 jklos #define V_INTSERLPBKWDRV(x) ((x) << S_INTSERLPBKWDRV)
1330 1.1 jklos #define F_INTSERLPBKWDRV V_INTSERLPBKWDRV(1U)
1331 1.1 jklos
1332 1.1 jklos #define S_PW 1
1333 1.1 jklos #define V_PW(x) ((x) << S_PW)
1334 1.1 jklos #define F_PW V_PW(1U)
1335 1.1 jklos
1336 1.1 jklos #define S_PCLKDETECT 0
1337 1.1 jklos #define V_PCLKDETECT(x) ((x) << S_PCLKDETECT)
1338 1.1 jklos #define F_PCLKDETECT V_PCLKDETECT(1U)
1339 1.1 jklos
1340 1.1 jklos #define A_PCIE_SERDES_STATUS1 0xb4
1341 1.1 jklos
1342 1.1 jklos #define S_CMULOCK 31
1343 1.1 jklos #define V_CMULOCK(x) ((x) << S_CMULOCK)
1344 1.1 jklos #define F_CMULOCK V_CMULOCK(1U)
1345 1.1 jklos
1346 1.1 jklos #define S_RXKLOCKLANE7 23
1347 1.1 jklos #define V_RXKLOCKLANE7(x) ((x) << S_RXKLOCKLANE7)
1348 1.1 jklos #define F_RXKLOCKLANE7 V_RXKLOCKLANE7(1U)
1349 1.1 jklos
1350 1.1 jklos #define S_RXKLOCKLANE6 22
1351 1.1 jklos #define V_RXKLOCKLANE6(x) ((x) << S_RXKLOCKLANE6)
1352 1.1 jklos #define F_RXKLOCKLANE6 V_RXKLOCKLANE6(1U)
1353 1.1 jklos
1354 1.1 jklos #define S_RXKLOCKLANE5 21
1355 1.1 jklos #define V_RXKLOCKLANE5(x) ((x) << S_RXKLOCKLANE5)
1356 1.1 jklos #define F_RXKLOCKLANE5 V_RXKLOCKLANE5(1U)
1357 1.1 jklos
1358 1.1 jklos #define S_RXKLOCKLANE4 20
1359 1.1 jklos #define V_RXKLOCKLANE4(x) ((x) << S_RXKLOCKLANE4)
1360 1.1 jklos #define F_RXKLOCKLANE4 V_RXKLOCKLANE4(1U)
1361 1.1 jklos
1362 1.1 jklos #define S_PCIE_RXKLOCKLANE3 19
1363 1.1 jklos #define V_PCIE_RXKLOCKLANE3(x) ((x) << S_PCIE_RXKLOCKLANE3)
1364 1.1 jklos #define F_PCIE_RXKLOCKLANE3 V_PCIE_RXKLOCKLANE3(1U)
1365 1.1 jklos
1366 1.1 jklos #define S_PCIE_RXKLOCKLANE2 18
1367 1.1 jklos #define V_PCIE_RXKLOCKLANE2(x) ((x) << S_PCIE_RXKLOCKLANE2)
1368 1.1 jklos #define F_PCIE_RXKLOCKLANE2 V_PCIE_RXKLOCKLANE2(1U)
1369 1.1 jklos
1370 1.1 jklos #define S_PCIE_RXKLOCKLANE1 17
1371 1.1 jklos #define V_PCIE_RXKLOCKLANE1(x) ((x) << S_PCIE_RXKLOCKLANE1)
1372 1.1 jklos #define F_PCIE_RXKLOCKLANE1 V_PCIE_RXKLOCKLANE1(1U)
1373 1.1 jklos
1374 1.1 jklos #define S_PCIE_RXKLOCKLANE0 16
1375 1.1 jklos #define V_PCIE_RXKLOCKLANE0(x) ((x) << S_PCIE_RXKLOCKLANE0)
1376 1.1 jklos #define F_PCIE_RXKLOCKLANE0 V_PCIE_RXKLOCKLANE0(1U)
1377 1.1 jklos
1378 1.1 jklos #define S_RXUFLOWLANE7 15
1379 1.1 jklos #define V_RXUFLOWLANE7(x) ((x) << S_RXUFLOWLANE7)
1380 1.1 jklos #define F_RXUFLOWLANE7 V_RXUFLOWLANE7(1U)
1381 1.1 jklos
1382 1.1 jklos #define S_RXUFLOWLANE6 14
1383 1.1 jklos #define V_RXUFLOWLANE6(x) ((x) << S_RXUFLOWLANE6)
1384 1.1 jklos #define F_RXUFLOWLANE6 V_RXUFLOWLANE6(1U)
1385 1.1 jklos
1386 1.1 jklos #define S_RXUFLOWLANE5 13
1387 1.1 jklos #define V_RXUFLOWLANE5(x) ((x) << S_RXUFLOWLANE5)
1388 1.1 jklos #define F_RXUFLOWLANE5 V_RXUFLOWLANE5(1U)
1389 1.1 jklos
1390 1.1 jklos #define S_RXUFLOWLANE4 12
1391 1.1 jklos #define V_RXUFLOWLANE4(x) ((x) << S_RXUFLOWLANE4)
1392 1.1 jklos #define F_RXUFLOWLANE4 V_RXUFLOWLANE4(1U)
1393 1.1 jklos
1394 1.1 jklos #define S_PCIE_RXUFLOWLANE3 11
1395 1.1 jklos #define V_PCIE_RXUFLOWLANE3(x) ((x) << S_PCIE_RXUFLOWLANE3)
1396 1.1 jklos #define F_PCIE_RXUFLOWLANE3 V_PCIE_RXUFLOWLANE3(1U)
1397 1.1 jklos
1398 1.1 jklos #define S_PCIE_RXUFLOWLANE2 10
1399 1.1 jklos #define V_PCIE_RXUFLOWLANE2(x) ((x) << S_PCIE_RXUFLOWLANE2)
1400 1.1 jklos #define F_PCIE_RXUFLOWLANE2 V_PCIE_RXUFLOWLANE2(1U)
1401 1.1 jklos
1402 1.1 jklos #define S_PCIE_RXUFLOWLANE1 9
1403 1.1 jklos #define V_PCIE_RXUFLOWLANE1(x) ((x) << S_PCIE_RXUFLOWLANE1)
1404 1.1 jklos #define F_PCIE_RXUFLOWLANE1 V_PCIE_RXUFLOWLANE1(1U)
1405 1.1 jklos
1406 1.1 jklos #define S_PCIE_RXUFLOWLANE0 8
1407 1.1 jklos #define V_PCIE_RXUFLOWLANE0(x) ((x) << S_PCIE_RXUFLOWLANE0)
1408 1.1 jklos #define F_PCIE_RXUFLOWLANE0 V_PCIE_RXUFLOWLANE0(1U)
1409 1.1 jklos
1410 1.1 jklos #define S_RXOFLOWLANE7 7
1411 1.1 jklos #define V_RXOFLOWLANE7(x) ((x) << S_RXOFLOWLANE7)
1412 1.1 jklos #define F_RXOFLOWLANE7 V_RXOFLOWLANE7(1U)
1413 1.1 jklos
1414 1.1 jklos #define S_RXOFLOWLANE6 6
1415 1.1 jklos #define V_RXOFLOWLANE6(x) ((x) << S_RXOFLOWLANE6)
1416 1.1 jklos #define F_RXOFLOWLANE6 V_RXOFLOWLANE6(1U)
1417 1.1 jklos
1418 1.1 jklos #define S_RXOFLOWLANE5 5
1419 1.1 jklos #define V_RXOFLOWLANE5(x) ((x) << S_RXOFLOWLANE5)
1420 1.1 jklos #define F_RXOFLOWLANE5 V_RXOFLOWLANE5(1U)
1421 1.1 jklos
1422 1.1 jklos #define S_RXOFLOWLANE4 4
1423 1.1 jklos #define V_RXOFLOWLANE4(x) ((x) << S_RXOFLOWLANE4)
1424 1.1 jklos #define F_RXOFLOWLANE4 V_RXOFLOWLANE4(1U)
1425 1.1 jklos
1426 1.1 jklos #define S_PCIE_RXOFLOWLANE3 3
1427 1.1 jklos #define V_PCIE_RXOFLOWLANE3(x) ((x) << S_PCIE_RXOFLOWLANE3)
1428 1.1 jklos #define F_PCIE_RXOFLOWLANE3 V_PCIE_RXOFLOWLANE3(1U)
1429 1.1 jklos
1430 1.1 jklos #define S_PCIE_RXOFLOWLANE2 2
1431 1.1 jklos #define V_PCIE_RXOFLOWLANE2(x) ((x) << S_PCIE_RXOFLOWLANE2)
1432 1.1 jklos #define F_PCIE_RXOFLOWLANE2 V_PCIE_RXOFLOWLANE2(1U)
1433 1.1 jklos
1434 1.1 jklos #define S_PCIE_RXOFLOWLANE1 1
1435 1.1 jklos #define V_PCIE_RXOFLOWLANE1(x) ((x) << S_PCIE_RXOFLOWLANE1)
1436 1.1 jklos #define F_PCIE_RXOFLOWLANE1 V_PCIE_RXOFLOWLANE1(1U)
1437 1.1 jklos
1438 1.1 jklos #define S_PCIE_RXOFLOWLANE0 0
1439 1.1 jklos #define V_PCIE_RXOFLOWLANE0(x) ((x) << S_PCIE_RXOFLOWLANE0)
1440 1.1 jklos #define F_PCIE_RXOFLOWLANE0 V_PCIE_RXOFLOWLANE0(1U)
1441 1.1 jklos
1442 1.1 jklos #define A_PCIE_SERDES_LANE_CTRL 0xb4
1443 1.1 jklos
1444 1.1 jklos #define S_EXTBISTCHKERRCLR 22
1445 1.1 jklos #define V_EXTBISTCHKERRCLR(x) ((x) << S_EXTBISTCHKERRCLR)
1446 1.1 jklos #define F_EXTBISTCHKERRCLR V_EXTBISTCHKERRCLR(1U)
1447 1.1 jklos
1448 1.1 jklos #define S_EXTBISTCHKEN 21
1449 1.1 jklos #define V_EXTBISTCHKEN(x) ((x) << S_EXTBISTCHKEN)
1450 1.1 jklos #define F_EXTBISTCHKEN V_EXTBISTCHKEN(1U)
1451 1.1 jklos
1452 1.1 jklos #define S_EXTBISTGENEN 20
1453 1.1 jklos #define V_EXTBISTGENEN(x) ((x) << S_EXTBISTGENEN)
1454 1.1 jklos #define F_EXTBISTGENEN V_EXTBISTGENEN(1U)
1455 1.1 jklos
1456 1.1 jklos #define S_EXTBISTPAT 17
1457 1.1 jklos #define M_EXTBISTPAT 0x7
1458 1.1 jklos #define V_EXTBISTPAT(x) ((x) << S_EXTBISTPAT)
1459 1.1 jklos #define G_EXTBISTPAT(x) (((x) >> S_EXTBISTPAT) & M_EXTBISTPAT)
1460 1.1 jklos
1461 1.1 jklos #define S_EXTPARRESET 16
1462 1.1 jklos #define V_EXTPARRESET(x) ((x) << S_EXTPARRESET)
1463 1.1 jklos #define F_EXTPARRESET V_EXTPARRESET(1U)
1464 1.1 jklos
1465 1.1 jklos #define S_EXTPARLPBK 15
1466 1.1 jklos #define V_EXTPARLPBK(x) ((x) << S_EXTPARLPBK)
1467 1.1 jklos #define F_EXTPARLPBK V_EXTPARLPBK(1U)
1468 1.1 jklos
1469 1.1 jklos #define S_MANRXTERMEN 14
1470 1.1 jklos #define V_MANRXTERMEN(x) ((x) << S_MANRXTERMEN)
1471 1.1 jklos #define F_MANRXTERMEN V_MANRXTERMEN(1U)
1472 1.1 jklos
1473 1.1 jklos #define S_MANBEACONTXEN 13
1474 1.1 jklos #define V_MANBEACONTXEN(x) ((x) << S_MANBEACONTXEN)
1475 1.1 jklos #define F_MANBEACONTXEN V_MANBEACONTXEN(1U)
1476 1.1 jklos
1477 1.1 jklos #define S_MANRXDETECTEN 12
1478 1.1 jklos #define V_MANRXDETECTEN(x) ((x) << S_MANRXDETECTEN)
1479 1.1 jklos #define F_MANRXDETECTEN V_MANRXDETECTEN(1U)
1480 1.1 jklos
1481 1.1 jklos #define S_MANTXIDLEEN 11
1482 1.1 jklos #define V_MANTXIDLEEN(x) ((x) << S_MANTXIDLEEN)
1483 1.1 jklos #define F_MANTXIDLEEN V_MANTXIDLEEN(1U)
1484 1.1 jklos
1485 1.1 jklos #define S_MANRXIDLEEN 10
1486 1.1 jklos #define V_MANRXIDLEEN(x) ((x) << S_MANRXIDLEEN)
1487 1.1 jklos #define F_MANRXIDLEEN V_MANRXIDLEEN(1U)
1488 1.1 jklos
1489 1.1 jklos #define S_MANL1PWRDN 9
1490 1.1 jklos #define V_MANL1PWRDN(x) ((x) << S_MANL1PWRDN)
1491 1.1 jklos #define F_MANL1PWRDN V_MANL1PWRDN(1U)
1492 1.1 jklos
1493 1.1 jklos #define S_MANRESET 8
1494 1.1 jklos #define V_MANRESET(x) ((x) << S_MANRESET)
1495 1.1 jklos #define F_MANRESET V_MANRESET(1U)
1496 1.1 jklos
1497 1.1 jklos #define S_MANFMOFFSET 3
1498 1.1 jklos #define M_MANFMOFFSET 0x1f
1499 1.1 jklos #define V_MANFMOFFSET(x) ((x) << S_MANFMOFFSET)
1500 1.1 jklos #define G_MANFMOFFSET(x) (((x) >> S_MANFMOFFSET) & M_MANFMOFFSET)
1501 1.1 jklos
1502 1.1 jklos #define S_MANFMOFFSETEN 2
1503 1.1 jklos #define V_MANFMOFFSETEN(x) ((x) << S_MANFMOFFSETEN)
1504 1.1 jklos #define F_MANFMOFFSETEN V_MANFMOFFSETEN(1U)
1505 1.1 jklos
1506 1.1 jklos #define S_MANLANEEN 1
1507 1.1 jklos #define V_MANLANEEN(x) ((x) << S_MANLANEEN)
1508 1.1 jklos #define F_MANLANEEN V_MANLANEEN(1U)
1509 1.1 jklos
1510 1.1 jklos #define S_INTSERLPBK 0
1511 1.1 jklos #define V_INTSERLPBK(x) ((x) << S_INTSERLPBK)
1512 1.1 jklos #define F_INTSERLPBK V_INTSERLPBK(1U)
1513 1.1 jklos
1514 1.1 jklos #define A_PCIE_SERDES_STATUS2 0xb8
1515 1.1 jklos
1516 1.1 jklos #define S_TXRECDETLANE7 31
1517 1.1 jklos #define V_TXRECDETLANE7(x) ((x) << S_TXRECDETLANE7)
1518 1.1 jklos #define F_TXRECDETLANE7 V_TXRECDETLANE7(1U)
1519 1.1 jklos
1520 1.1 jklos #define S_TXRECDETLANE6 30
1521 1.1 jklos #define V_TXRECDETLANE6(x) ((x) << S_TXRECDETLANE6)
1522 1.1 jklos #define F_TXRECDETLANE6 V_TXRECDETLANE6(1U)
1523 1.1 jklos
1524 1.1 jklos #define S_TXRECDETLANE5 29
1525 1.1 jklos #define V_TXRECDETLANE5(x) ((x) << S_TXRECDETLANE5)
1526 1.1 jklos #define F_TXRECDETLANE5 V_TXRECDETLANE5(1U)
1527 1.1 jklos
1528 1.1 jklos #define S_TXRECDETLANE4 28
1529 1.1 jklos #define V_TXRECDETLANE4(x) ((x) << S_TXRECDETLANE4)
1530 1.1 jklos #define F_TXRECDETLANE4 V_TXRECDETLANE4(1U)
1531 1.1 jklos
1532 1.1 jklos #define S_TXRECDETLANE3 27
1533 1.1 jklos #define V_TXRECDETLANE3(x) ((x) << S_TXRECDETLANE3)
1534 1.1 jklos #define F_TXRECDETLANE3 V_TXRECDETLANE3(1U)
1535 1.1 jklos
1536 1.1 jklos #define S_TXRECDETLANE2 26
1537 1.1 jklos #define V_TXRECDETLANE2(x) ((x) << S_TXRECDETLANE2)
1538 1.1 jklos #define F_TXRECDETLANE2 V_TXRECDETLANE2(1U)
1539 1.1 jklos
1540 1.1 jklos #define S_TXRECDETLANE1 25
1541 1.1 jklos #define V_TXRECDETLANE1(x) ((x) << S_TXRECDETLANE1)
1542 1.1 jklos #define F_TXRECDETLANE1 V_TXRECDETLANE1(1U)
1543 1.1 jklos
1544 1.1 jklos #define S_TXRECDETLANE0 24
1545 1.1 jklos #define V_TXRECDETLANE0(x) ((x) << S_TXRECDETLANE0)
1546 1.1 jklos #define F_TXRECDETLANE0 V_TXRECDETLANE0(1U)
1547 1.1 jklos
1548 1.1 jklos #define S_RXEIDLANE7 23
1549 1.1 jklos #define V_RXEIDLANE7(x) ((x) << S_RXEIDLANE7)
1550 1.1 jklos #define F_RXEIDLANE7 V_RXEIDLANE7(1U)
1551 1.1 jklos
1552 1.1 jklos #define S_RXEIDLANE6 22
1553 1.1 jklos #define V_RXEIDLANE6(x) ((x) << S_RXEIDLANE6)
1554 1.1 jklos #define F_RXEIDLANE6 V_RXEIDLANE6(1U)
1555 1.1 jklos
1556 1.1 jklos #define S_RXEIDLANE5 21
1557 1.1 jklos #define V_RXEIDLANE5(x) ((x) << S_RXEIDLANE5)
1558 1.1 jklos #define F_RXEIDLANE5 V_RXEIDLANE5(1U)
1559 1.1 jklos
1560 1.1 jklos #define S_RXEIDLANE4 20
1561 1.1 jklos #define V_RXEIDLANE4(x) ((x) << S_RXEIDLANE4)
1562 1.1 jklos #define F_RXEIDLANE4 V_RXEIDLANE4(1U)
1563 1.1 jklos
1564 1.1 jklos #define S_RXEIDLANE3 19
1565 1.1 jklos #define V_RXEIDLANE3(x) ((x) << S_RXEIDLANE3)
1566 1.1 jklos #define F_RXEIDLANE3 V_RXEIDLANE3(1U)
1567 1.1 jklos
1568 1.1 jklos #define S_RXEIDLANE2 18
1569 1.1 jklos #define V_RXEIDLANE2(x) ((x) << S_RXEIDLANE2)
1570 1.1 jklos #define F_RXEIDLANE2 V_RXEIDLANE2(1U)
1571 1.1 jklos
1572 1.1 jklos #define S_RXEIDLANE1 17
1573 1.1 jklos #define V_RXEIDLANE1(x) ((x) << S_RXEIDLANE1)
1574 1.1 jklos #define F_RXEIDLANE1 V_RXEIDLANE1(1U)
1575 1.1 jklos
1576 1.1 jklos #define S_RXEIDLANE0 16
1577 1.1 jklos #define V_RXEIDLANE0(x) ((x) << S_RXEIDLANE0)
1578 1.1 jklos #define F_RXEIDLANE0 V_RXEIDLANE0(1U)
1579 1.1 jklos
1580 1.1 jklos #define S_RXREMSKIPLANE7 15
1581 1.1 jklos #define V_RXREMSKIPLANE7(x) ((x) << S_RXREMSKIPLANE7)
1582 1.1 jklos #define F_RXREMSKIPLANE7 V_RXREMSKIPLANE7(1U)
1583 1.1 jklos
1584 1.1 jklos #define S_RXREMSKIPLANE6 14
1585 1.1 jklos #define V_RXREMSKIPLANE6(x) ((x) << S_RXREMSKIPLANE6)
1586 1.1 jklos #define F_RXREMSKIPLANE6 V_RXREMSKIPLANE6(1U)
1587 1.1 jklos
1588 1.1 jklos #define S_RXREMSKIPLANE5 13
1589 1.1 jklos #define V_RXREMSKIPLANE5(x) ((x) << S_RXREMSKIPLANE5)
1590 1.1 jklos #define F_RXREMSKIPLANE5 V_RXREMSKIPLANE5(1U)
1591 1.1 jklos
1592 1.1 jklos #define S_RXREMSKIPLANE4 12
1593 1.1 jklos #define V_RXREMSKIPLANE4(x) ((x) << S_RXREMSKIPLANE4)
1594 1.1 jklos #define F_RXREMSKIPLANE4 V_RXREMSKIPLANE4(1U)
1595 1.1 jklos
1596 1.1 jklos #define S_PCIE_RXREMSKIPLANE3 11
1597 1.1 jklos #define V_PCIE_RXREMSKIPLANE3(x) ((x) << S_PCIE_RXREMSKIPLANE3)
1598 1.1 jklos #define F_PCIE_RXREMSKIPLANE3 V_PCIE_RXREMSKIPLANE3(1U)
1599 1.1 jklos
1600 1.1 jklos #define S_PCIE_RXREMSKIPLANE2 10
1601 1.1 jklos #define V_PCIE_RXREMSKIPLANE2(x) ((x) << S_PCIE_RXREMSKIPLANE2)
1602 1.1 jklos #define F_PCIE_RXREMSKIPLANE2 V_PCIE_RXREMSKIPLANE2(1U)
1603 1.1 jklos
1604 1.1 jklos #define S_PCIE_RXREMSKIPLANE1 9
1605 1.1 jklos #define V_PCIE_RXREMSKIPLANE1(x) ((x) << S_PCIE_RXREMSKIPLANE1)
1606 1.1 jklos #define F_PCIE_RXREMSKIPLANE1 V_PCIE_RXREMSKIPLANE1(1U)
1607 1.1 jklos
1608 1.1 jklos #define S_PCIE_RXREMSKIPLANE0 8
1609 1.1 jklos #define V_PCIE_RXREMSKIPLANE0(x) ((x) << S_PCIE_RXREMSKIPLANE0)
1610 1.1 jklos #define F_PCIE_RXREMSKIPLANE0 V_PCIE_RXREMSKIPLANE0(1U)
1611 1.1 jklos
1612 1.1 jklos #define S_RXADDSKIPLANE7 7
1613 1.1 jklos #define V_RXADDSKIPLANE7(x) ((x) << S_RXADDSKIPLANE7)
1614 1.1 jklos #define F_RXADDSKIPLANE7 V_RXADDSKIPLANE7(1U)
1615 1.1 jklos
1616 1.1 jklos #define S_RXADDSKIPLANE6 6
1617 1.1 jklos #define V_RXADDSKIPLANE6(x) ((x) << S_RXADDSKIPLANE6)
1618 1.1 jklos #define F_RXADDSKIPLANE6 V_RXADDSKIPLANE6(1U)
1619 1.1 jklos
1620 1.1 jklos #define S_RXADDSKIPLANE5 5
1621 1.1 jklos #define V_RXADDSKIPLANE5(x) ((x) << S_RXADDSKIPLANE5)
1622 1.1 jklos #define F_RXADDSKIPLANE5 V_RXADDSKIPLANE5(1U)
1623 1.1 jklos
1624 1.1 jklos #define S_RXADDSKIPLANE4 4
1625 1.1 jklos #define V_RXADDSKIPLANE4(x) ((x) << S_RXADDSKIPLANE4)
1626 1.1 jklos #define F_RXADDSKIPLANE4 V_RXADDSKIPLANE4(1U)
1627 1.1 jklos
1628 1.1 jklos #define S_PCIE_RXADDSKIPLANE3 3
1629 1.1 jklos #define V_PCIE_RXADDSKIPLANE3(x) ((x) << S_PCIE_RXADDSKIPLANE3)
1630 1.1 jklos #define F_PCIE_RXADDSKIPLANE3 V_PCIE_RXADDSKIPLANE3(1U)
1631 1.1 jklos
1632 1.1 jklos #define S_PCIE_RXADDSKIPLANE2 2
1633 1.1 jklos #define V_PCIE_RXADDSKIPLANE2(x) ((x) << S_PCIE_RXADDSKIPLANE2)
1634 1.1 jklos #define F_PCIE_RXADDSKIPLANE2 V_PCIE_RXADDSKIPLANE2(1U)
1635 1.1 jklos
1636 1.1 jklos #define S_PCIE_RXADDSKIPLANE1 1
1637 1.1 jklos #define V_PCIE_RXADDSKIPLANE1(x) ((x) << S_PCIE_RXADDSKIPLANE1)
1638 1.1 jklos #define F_PCIE_RXADDSKIPLANE1 V_PCIE_RXADDSKIPLANE1(1U)
1639 1.1 jklos
1640 1.1 jklos #define S_PCIE_RXADDSKIPLANE0 0
1641 1.1 jklos #define V_PCIE_RXADDSKIPLANE0(x) ((x) << S_PCIE_RXADDSKIPLANE0)
1642 1.1 jklos #define F_PCIE_RXADDSKIPLANE0 V_PCIE_RXADDSKIPLANE0(1U)
1643 1.1 jklos
1644 1.1 jklos #define A_PCIE_SERDES_LANE_STAT 0xb8
1645 1.1 jklos
1646 1.1 jklos #define S_EXTBISTCHKERRCNT 8
1647 1.1 jklos #define M_EXTBISTCHKERRCNT 0xffffff
1648 1.1 jklos #define V_EXTBISTCHKERRCNT(x) ((x) << S_EXTBISTCHKERRCNT)
1649 1.1 jklos #define G_EXTBISTCHKERRCNT(x) (((x) >> S_EXTBISTCHKERRCNT) & M_EXTBISTCHKERRCNT)
1650 1.1 jklos
1651 1.1 jklos #define S_EXTBISTCHKFMD 7
1652 1.1 jklos #define V_EXTBISTCHKFMD(x) ((x) << S_EXTBISTCHKFMD)
1653 1.1 jklos #define F_EXTBISTCHKFMD V_EXTBISTCHKFMD(1U)
1654 1.1 jklos
1655 1.1 jklos #define S_BEACONDETECTCHG 6
1656 1.1 jklos #define V_BEACONDETECTCHG(x) ((x) << S_BEACONDETECTCHG)
1657 1.1 jklos #define F_BEACONDETECTCHG V_BEACONDETECTCHG(1U)
1658 1.1 jklos
1659 1.1 jklos #define S_RXDETECTCHG 5
1660 1.1 jklos #define V_RXDETECTCHG(x) ((x) << S_RXDETECTCHG)
1661 1.1 jklos #define F_RXDETECTCHG V_RXDETECTCHG(1U)
1662 1.1 jklos
1663 1.1 jklos #define S_TXIDLEDETECTCHG 4
1664 1.1 jklos #define V_TXIDLEDETECTCHG(x) ((x) << S_TXIDLEDETECTCHG)
1665 1.1 jklos #define F_TXIDLEDETECTCHG V_TXIDLEDETECTCHG(1U)
1666 1.1 jklos
1667 1.1 jklos #define S_BEACONDETECT 2
1668 1.1 jklos #define V_BEACONDETECT(x) ((x) << S_BEACONDETECT)
1669 1.1 jklos #define F_BEACONDETECT V_BEACONDETECT(1U)
1670 1.1 jklos
1671 1.1 jklos #define S_RXDETECT 1
1672 1.1 jklos #define V_RXDETECT(x) ((x) << S_RXDETECT)
1673 1.1 jklos #define F_RXDETECT V_RXDETECT(1U)
1674 1.1 jklos
1675 1.1 jklos #define S_TXIDLEDETECT 0
1676 1.1 jklos #define V_TXIDLEDETECT(x) ((x) << S_TXIDLEDETECT)
1677 1.1 jklos #define F_TXIDLEDETECT V_TXIDLEDETECT(1U)
1678 1.1 jklos
1679 1.1 jklos #define A_PCIE_SERDES_BIST 0xbc
1680 1.1 jklos
1681 1.1 jklos #define S_PCIE_BISTDONE 24
1682 1.1 jklos #define M_PCIE_BISTDONE 0xff
1683 1.1 jklos #define V_PCIE_BISTDONE(x) ((x) << S_PCIE_BISTDONE)
1684 1.1 jklos #define G_PCIE_BISTDONE(x) (((x) >> S_PCIE_BISTDONE) & M_PCIE_BISTDONE)
1685 1.1 jklos
1686 1.1 jklos #define S_PCIE_BISTCYCLETHRESH 3
1687 1.1 jklos #define M_PCIE_BISTCYCLETHRESH 0xffff
1688 1.1 jklos #define V_PCIE_BISTCYCLETHRESH(x) ((x) << S_PCIE_BISTCYCLETHRESH)
1689 1.1 jklos #define G_PCIE_BISTCYCLETHRESH(x) (((x) >> S_PCIE_BISTCYCLETHRESH) & M_PCIE_BISTCYCLETHRESH)
1690 1.1 jklos
1691 1.1 jklos #define S_BISTMODE 0
1692 1.1 jklos #define M_BISTMODE 0x7
1693 1.1 jklos #define V_BISTMODE(x) ((x) << S_BISTMODE)
1694 1.1 jklos #define G_BISTMODE(x) (((x) >> S_BISTMODE) & M_BISTMODE)
1695 1.1 jklos
1696 1.1 jklos /* registers for module T3DBG */
1697 1.1 jklos #define T3DBG_BASE_ADDR 0xc0
1698 1.1 jklos
1699 1.1 jklos #define A_T3DBG_DBG0_CFG 0xc0
1700 1.1 jklos
1701 1.1 jklos #define S_REGSELECT 9
1702 1.1 jklos #define M_REGSELECT 0xff
1703 1.1 jklos #define V_REGSELECT(x) ((x) << S_REGSELECT)
1704 1.1 jklos #define G_REGSELECT(x) (((x) >> S_REGSELECT) & M_REGSELECT)
1705 1.1 jklos
1706 1.1 jklos #define S_MODULESELECT 4
1707 1.1 jklos #define M_MODULESELECT 0x1f
1708 1.1 jklos #define V_MODULESELECT(x) ((x) << S_MODULESELECT)
1709 1.1 jklos #define G_MODULESELECT(x) (((x) >> S_MODULESELECT) & M_MODULESELECT)
1710 1.1 jklos
1711 1.1 jklos #define S_CLKSELECT 0
1712 1.1 jklos #define M_CLKSELECT 0xf
1713 1.1 jklos #define V_CLKSELECT(x) ((x) << S_CLKSELECT)
1714 1.1 jklos #define G_CLKSELECT(x) (((x) >> S_CLKSELECT) & M_CLKSELECT)
1715 1.1 jklos
1716 1.1 jklos #define A_T3DBG_DBG0_EN 0xc4
1717 1.1 jklos
1718 1.1 jklos #define S_SDRBYTE0 8
1719 1.1 jklos #define V_SDRBYTE0(x) ((x) << S_SDRBYTE0)
1720 1.1 jklos #define F_SDRBYTE0 V_SDRBYTE0(1U)
1721 1.1 jklos
1722 1.1 jklos #define S_DDREN 4
1723 1.1 jklos #define V_DDREN(x) ((x) << S_DDREN)
1724 1.1 jklos #define F_DDREN V_DDREN(1U)
1725 1.1 jklos
1726 1.1 jklos #define S_PORTEN 0
1727 1.1 jklos #define V_PORTEN(x) ((x) << S_PORTEN)
1728 1.1 jklos #define F_PORTEN V_PORTEN(1U)
1729 1.1 jklos
1730 1.1 jklos #define A_T3DBG_DBG1_CFG 0xc8
1731 1.1 jklos #define A_T3DBG_DBG1_EN 0xcc
1732 1.1 jklos #define A_T3DBG_GPIO_EN 0xd0
1733 1.1 jklos
1734 1.1 jklos #define S_GPIO11_OEN 27
1735 1.1 jklos #define V_GPIO11_OEN(x) ((x) << S_GPIO11_OEN)
1736 1.1 jklos #define F_GPIO11_OEN V_GPIO11_OEN(1U)
1737 1.1 jklos
1738 1.1 jklos #define S_GPIO10_OEN 26
1739 1.1 jklos #define V_GPIO10_OEN(x) ((x) << S_GPIO10_OEN)
1740 1.1 jklos #define F_GPIO10_OEN V_GPIO10_OEN(1U)
1741 1.1 jklos
1742 1.1 jklos #define S_GPIO9_OEN 25
1743 1.1 jklos #define V_GPIO9_OEN(x) ((x) << S_GPIO9_OEN)
1744 1.1 jklos #define F_GPIO9_OEN V_GPIO9_OEN(1U)
1745 1.1 jklos
1746 1.1 jklos #define S_GPIO8_OEN 24
1747 1.1 jklos #define V_GPIO8_OEN(x) ((x) << S_GPIO8_OEN)
1748 1.1 jklos #define F_GPIO8_OEN V_GPIO8_OEN(1U)
1749 1.1 jklos
1750 1.1 jklos #define S_GPIO7_OEN 23
1751 1.1 jklos #define V_GPIO7_OEN(x) ((x) << S_GPIO7_OEN)
1752 1.1 jklos #define F_GPIO7_OEN V_GPIO7_OEN(1U)
1753 1.1 jklos
1754 1.1 jklos #define S_GPIO6_OEN 22
1755 1.1 jklos #define V_GPIO6_OEN(x) ((x) << S_GPIO6_OEN)
1756 1.1 jklos #define F_GPIO6_OEN V_GPIO6_OEN(1U)
1757 1.1 jklos
1758 1.1 jklos #define S_GPIO5_OEN 21
1759 1.1 jklos #define V_GPIO5_OEN(x) ((x) << S_GPIO5_OEN)
1760 1.1 jklos #define F_GPIO5_OEN V_GPIO5_OEN(1U)
1761 1.1 jklos
1762 1.1 jklos #define S_GPIO4_OEN 20
1763 1.1 jklos #define V_GPIO4_OEN(x) ((x) << S_GPIO4_OEN)
1764 1.1 jklos #define F_GPIO4_OEN V_GPIO4_OEN(1U)
1765 1.1 jklos
1766 1.1 jklos #define S_GPIO3_OEN 19
1767 1.1 jklos #define V_GPIO3_OEN(x) ((x) << S_GPIO3_OEN)
1768 1.1 jklos #define F_GPIO3_OEN V_GPIO3_OEN(1U)
1769 1.1 jklos
1770 1.1 jklos #define S_GPIO2_OEN 18
1771 1.1 jklos #define V_GPIO2_OEN(x) ((x) << S_GPIO2_OEN)
1772 1.1 jklos #define F_GPIO2_OEN V_GPIO2_OEN(1U)
1773 1.1 jklos
1774 1.1 jklos #define S_GPIO1_OEN 17
1775 1.1 jklos #define V_GPIO1_OEN(x) ((x) << S_GPIO1_OEN)
1776 1.1 jklos #define F_GPIO1_OEN V_GPIO1_OEN(1U)
1777 1.1 jklos
1778 1.1 jklos #define S_GPIO0_OEN 16
1779 1.1 jklos #define V_GPIO0_OEN(x) ((x) << S_GPIO0_OEN)
1780 1.1 jklos #define F_GPIO0_OEN V_GPIO0_OEN(1U)
1781 1.1 jklos
1782 1.1 jklos #define S_GPIO11_OUT_VAL 11
1783 1.1 jklos #define V_GPIO11_OUT_VAL(x) ((x) << S_GPIO11_OUT_VAL)
1784 1.1 jklos #define F_GPIO11_OUT_VAL V_GPIO11_OUT_VAL(1U)
1785 1.1 jklos
1786 1.1 jklos #define S_GPIO10_OUT_VAL 10
1787 1.1 jklos #define V_GPIO10_OUT_VAL(x) ((x) << S_GPIO10_OUT_VAL)
1788 1.1 jklos #define F_GPIO10_OUT_VAL V_GPIO10_OUT_VAL(1U)
1789 1.1 jklos
1790 1.1 jklos #define S_GPIO9_OUT_VAL 9
1791 1.1 jklos #define V_GPIO9_OUT_VAL(x) ((x) << S_GPIO9_OUT_VAL)
1792 1.1 jklos #define F_GPIO9_OUT_VAL V_GPIO9_OUT_VAL(1U)
1793 1.1 jklos
1794 1.1 jklos #define S_GPIO8_OUT_VAL 8
1795 1.1 jklos #define V_GPIO8_OUT_VAL(x) ((x) << S_GPIO8_OUT_VAL)
1796 1.1 jklos #define F_GPIO8_OUT_VAL V_GPIO8_OUT_VAL(1U)
1797 1.1 jklos
1798 1.1 jklos #define S_GPIO7_OUT_VAL 7
1799 1.1 jklos #define V_GPIO7_OUT_VAL(x) ((x) << S_GPIO7_OUT_VAL)
1800 1.1 jklos #define F_GPIO7_OUT_VAL V_GPIO7_OUT_VAL(1U)
1801 1.1 jklos
1802 1.1 jklos #define S_GPIO6_OUT_VAL 6
1803 1.1 jklos #define V_GPIO6_OUT_VAL(x) ((x) << S_GPIO6_OUT_VAL)
1804 1.1 jklos #define F_GPIO6_OUT_VAL V_GPIO6_OUT_VAL(1U)
1805 1.1 jklos
1806 1.1 jklos #define S_GPIO5_OUT_VAL 5
1807 1.1 jklos #define V_GPIO5_OUT_VAL(x) ((x) << S_GPIO5_OUT_VAL)
1808 1.1 jklos #define F_GPIO5_OUT_VAL V_GPIO5_OUT_VAL(1U)
1809 1.1 jklos
1810 1.1 jklos #define S_GPIO4_OUT_VAL 4
1811 1.1 jklos #define V_GPIO4_OUT_VAL(x) ((x) << S_GPIO4_OUT_VAL)
1812 1.1 jklos #define F_GPIO4_OUT_VAL V_GPIO4_OUT_VAL(1U)
1813 1.1 jklos
1814 1.1 jklos #define S_GPIO3_OUT_VAL 3
1815 1.1 jklos #define V_GPIO3_OUT_VAL(x) ((x) << S_GPIO3_OUT_VAL)
1816 1.1 jklos #define F_GPIO3_OUT_VAL V_GPIO3_OUT_VAL(1U)
1817 1.1 jklos
1818 1.1 jklos #define S_GPIO2_OUT_VAL 2
1819 1.1 jklos #define V_GPIO2_OUT_VAL(x) ((x) << S_GPIO2_OUT_VAL)
1820 1.1 jklos #define F_GPIO2_OUT_VAL V_GPIO2_OUT_VAL(1U)
1821 1.1 jklos
1822 1.1 jklos #define S_GPIO1_OUT_VAL 1
1823 1.1 jklos #define V_GPIO1_OUT_VAL(x) ((x) << S_GPIO1_OUT_VAL)
1824 1.1 jklos #define F_GPIO1_OUT_VAL V_GPIO1_OUT_VAL(1U)
1825 1.1 jklos
1826 1.1 jklos #define S_GPIO0_OUT_VAL 0
1827 1.1 jklos #define V_GPIO0_OUT_VAL(x) ((x) << S_GPIO0_OUT_VAL)
1828 1.1 jklos #define F_GPIO0_OUT_VAL V_GPIO0_OUT_VAL(1U)
1829 1.1 jklos
1830 1.1 jklos #define A_T3DBG_GPIO_IN 0xd4
1831 1.1 jklos
1832 1.1 jklos #define S_GPIO11_IN 11
1833 1.1 jklos #define V_GPIO11_IN(x) ((x) << S_GPIO11_IN)
1834 1.1 jklos #define F_GPIO11_IN V_GPIO11_IN(1U)
1835 1.1 jklos
1836 1.1 jklos #define S_GPIO10_IN 10
1837 1.1 jklos #define V_GPIO10_IN(x) ((x) << S_GPIO10_IN)
1838 1.1 jklos #define F_GPIO10_IN V_GPIO10_IN(1U)
1839 1.1 jklos
1840 1.1 jklos #define S_GPIO9_IN 9
1841 1.1 jklos #define V_GPIO9_IN(x) ((x) << S_GPIO9_IN)
1842 1.1 jklos #define F_GPIO9_IN V_GPIO9_IN(1U)
1843 1.1 jklos
1844 1.1 jklos #define S_GPIO8_IN 8
1845 1.1 jklos #define V_GPIO8_IN(x) ((x) << S_GPIO8_IN)
1846 1.1 jklos #define F_GPIO8_IN V_GPIO8_IN(1U)
1847 1.1 jklos
1848 1.1 jklos #define S_GPIO7_IN 7
1849 1.1 jklos #define V_GPIO7_IN(x) ((x) << S_GPIO7_IN)
1850 1.1 jklos #define F_GPIO7_IN V_GPIO7_IN(1U)
1851 1.1 jklos
1852 1.1 jklos #define S_GPIO6_IN 6
1853 1.1 jklos #define V_GPIO6_IN(x) ((x) << S_GPIO6_IN)
1854 1.1 jklos #define F_GPIO6_IN V_GPIO6_IN(1U)
1855 1.1 jklos
1856 1.1 jklos #define S_GPIO5_IN 5
1857 1.1 jklos #define V_GPIO5_IN(x) ((x) << S_GPIO5_IN)
1858 1.1 jklos #define F_GPIO5_IN V_GPIO5_IN(1U)
1859 1.1 jklos
1860 1.1 jklos #define S_GPIO4_IN 4
1861 1.1 jklos #define V_GPIO4_IN(x) ((x) << S_GPIO4_IN)
1862 1.1 jklos #define F_GPIO4_IN V_GPIO4_IN(1U)
1863 1.1 jklos
1864 1.1 jklos #define S_GPIO3_IN 3
1865 1.1 jklos #define V_GPIO3_IN(x) ((x) << S_GPIO3_IN)
1866 1.1 jklos #define F_GPIO3_IN V_GPIO3_IN(1U)
1867 1.1 jklos
1868 1.1 jklos #define S_GPIO2_IN 2
1869 1.1 jklos #define V_GPIO2_IN(x) ((x) << S_GPIO2_IN)
1870 1.1 jklos #define F_GPIO2_IN V_GPIO2_IN(1U)
1871 1.1 jklos
1872 1.1 jklos #define S_GPIO1_IN 1
1873 1.1 jklos #define V_GPIO1_IN(x) ((x) << S_GPIO1_IN)
1874 1.1 jklos #define F_GPIO1_IN V_GPIO1_IN(1U)
1875 1.1 jklos
1876 1.1 jklos #define S_GPIO0_IN 0
1877 1.1 jklos #define V_GPIO0_IN(x) ((x) << S_GPIO0_IN)
1878 1.1 jklos #define F_GPIO0_IN V_GPIO0_IN(1U)
1879 1.1 jklos
1880 1.1 jklos #define S_GPIO11_CHG_DET 27
1881 1.1 jklos #define V_GPIO11_CHG_DET(x) ((x) << S_GPIO11_CHG_DET)
1882 1.1 jklos #define F_GPIO11_CHG_DET V_GPIO11_CHG_DET(1U)
1883 1.1 jklos
1884 1.1 jklos #define S_GPIO10_CHG_DET 26
1885 1.1 jklos #define V_GPIO10_CHG_DET(x) ((x) << S_GPIO10_CHG_DET)
1886 1.1 jklos #define F_GPIO10_CHG_DET V_GPIO10_CHG_DET(1U)
1887 1.1 jklos
1888 1.1 jklos #define S_GPIO9_CHG_DET 25
1889 1.1 jklos #define V_GPIO9_CHG_DET(x) ((x) << S_GPIO9_CHG_DET)
1890 1.1 jklos #define F_GPIO9_CHG_DET V_GPIO9_CHG_DET(1U)
1891 1.1 jklos
1892 1.1 jklos #define S_GPIO8_CHG_DET 24
1893 1.1 jklos #define V_GPIO8_CHG_DET(x) ((x) << S_GPIO8_CHG_DET)
1894 1.1 jklos #define F_GPIO8_CHG_DET V_GPIO8_CHG_DET(1U)
1895 1.1 jklos
1896 1.1 jklos #define S_GPIO7_CHG_DET 23
1897 1.1 jklos #define V_GPIO7_CHG_DET(x) ((x) << S_GPIO7_CHG_DET)
1898 1.1 jklos #define F_GPIO7_CHG_DET V_GPIO7_CHG_DET(1U)
1899 1.1 jklos
1900 1.1 jklos #define S_GPIO6_CHG_DET 22
1901 1.1 jklos #define V_GPIO6_CHG_DET(x) ((x) << S_GPIO6_CHG_DET)
1902 1.1 jklos #define F_GPIO6_CHG_DET V_GPIO6_CHG_DET(1U)
1903 1.1 jklos
1904 1.1 jklos #define S_GPIO5_CHG_DET 21
1905 1.1 jklos #define V_GPIO5_CHG_DET(x) ((x) << S_GPIO5_CHG_DET)
1906 1.1 jklos #define F_GPIO5_CHG_DET V_GPIO5_CHG_DET(1U)
1907 1.1 jklos
1908 1.1 jklos #define S_GPIO4_CHG_DET 20
1909 1.1 jklos #define V_GPIO4_CHG_DET(x) ((x) << S_GPIO4_CHG_DET)
1910 1.1 jklos #define F_GPIO4_CHG_DET V_GPIO4_CHG_DET(1U)
1911 1.1 jklos
1912 1.1 jklos #define S_GPIO3_CHG_DET 19
1913 1.1 jklos #define V_GPIO3_CHG_DET(x) ((x) << S_GPIO3_CHG_DET)
1914 1.1 jklos #define F_GPIO3_CHG_DET V_GPIO3_CHG_DET(1U)
1915 1.1 jklos
1916 1.1 jklos #define S_GPIO2_CHG_DET 18
1917 1.1 jklos #define V_GPIO2_CHG_DET(x) ((x) << S_GPIO2_CHG_DET)
1918 1.1 jklos #define F_GPIO2_CHG_DET V_GPIO2_CHG_DET(1U)
1919 1.1 jklos
1920 1.1 jklos #define S_GPIO1_CHG_DET 17
1921 1.1 jklos #define V_GPIO1_CHG_DET(x) ((x) << S_GPIO1_CHG_DET)
1922 1.1 jklos #define F_GPIO1_CHG_DET V_GPIO1_CHG_DET(1U)
1923 1.1 jklos
1924 1.1 jklos #define S_GPIO0_CHG_DET 16
1925 1.1 jklos #define V_GPIO0_CHG_DET(x) ((x) << S_GPIO0_CHG_DET)
1926 1.1 jklos #define F_GPIO0_CHG_DET V_GPIO0_CHG_DET(1U)
1927 1.1 jklos
1928 1.1 jklos #define A_T3DBG_INT_ENABLE 0xd8
1929 1.1 jklos
1930 1.1 jklos #define S_C_LOCK 21
1931 1.1 jklos #define V_C_LOCK(x) ((x) << S_C_LOCK)
1932 1.1 jklos #define F_C_LOCK V_C_LOCK(1U)
1933 1.1 jklos
1934 1.1 jklos #define S_M_LOCK 20
1935 1.1 jklos #define V_M_LOCK(x) ((x) << S_M_LOCK)
1936 1.1 jklos #define F_M_LOCK V_M_LOCK(1U)
1937 1.1 jklos
1938 1.1 jklos #define S_U_LOCK 19
1939 1.1 jklos #define V_U_LOCK(x) ((x) << S_U_LOCK)
1940 1.1 jklos #define F_U_LOCK V_U_LOCK(1U)
1941 1.1 jklos
1942 1.1 jklos #define S_R_LOCK 18
1943 1.1 jklos #define V_R_LOCK(x) ((x) << S_R_LOCK)
1944 1.1 jklos #define F_R_LOCK V_R_LOCK(1U)
1945 1.1 jklos
1946 1.1 jklos #define S_PX_LOCK 17
1947 1.1 jklos #define V_PX_LOCK(x) ((x) << S_PX_LOCK)
1948 1.1 jklos #define F_PX_LOCK V_PX_LOCK(1U)
1949 1.1 jklos
1950 1.1 jklos #define S_PE_LOCK 16
1951 1.1 jklos #define V_PE_LOCK(x) ((x) << S_PE_LOCK)
1952 1.1 jklos #define F_PE_LOCK V_PE_LOCK(1U)
1953 1.1 jklos
1954 1.1 jklos #define S_GPIO11 11
1955 1.1 jklos #define V_GPIO11(x) ((x) << S_GPIO11)
1956 1.1 jklos #define F_GPIO11 V_GPIO11(1U)
1957 1.1 jklos
1958 1.1 jklos #define S_GPIO10 10
1959 1.1 jklos #define V_GPIO10(x) ((x) << S_GPIO10)
1960 1.1 jklos #define F_GPIO10 V_GPIO10(1U)
1961 1.1 jklos
1962 1.1 jklos #define S_GPIO9 9
1963 1.1 jklos #define V_GPIO9(x) ((x) << S_GPIO9)
1964 1.1 jklos #define F_GPIO9 V_GPIO9(1U)
1965 1.1 jklos
1966 1.1 jklos #define S_GPIO8 8
1967 1.1 jklos #define V_GPIO8(x) ((x) << S_GPIO8)
1968 1.1 jklos #define F_GPIO8 V_GPIO8(1U)
1969 1.1 jklos
1970 1.1 jklos #define S_GPIO7 7
1971 1.1 jklos #define V_GPIO7(x) ((x) << S_GPIO7)
1972 1.1 jklos #define F_GPIO7 V_GPIO7(1U)
1973 1.1 jklos
1974 1.1 jklos #define S_GPIO6 6
1975 1.1 jklos #define V_GPIO6(x) ((x) << S_GPIO6)
1976 1.1 jklos #define F_GPIO6 V_GPIO6(1U)
1977 1.1 jklos
1978 1.1 jklos #define S_GPIO5 5
1979 1.1 jklos #define V_GPIO5(x) ((x) << S_GPIO5)
1980 1.1 jklos #define F_GPIO5 V_GPIO5(1U)
1981 1.1 jklos
1982 1.1 jklos #define S_GPIO4 4
1983 1.1 jklos #define V_GPIO4(x) ((x) << S_GPIO4)
1984 1.1 jklos #define F_GPIO4 V_GPIO4(1U)
1985 1.1 jklos
1986 1.1 jklos #define S_GPIO3 3
1987 1.1 jklos #define V_GPIO3(x) ((x) << S_GPIO3)
1988 1.1 jklos #define F_GPIO3 V_GPIO3(1U)
1989 1.1 jklos
1990 1.1 jklos #define S_GPIO2 2
1991 1.1 jklos #define V_GPIO2(x) ((x) << S_GPIO2)
1992 1.1 jklos #define F_GPIO2 V_GPIO2(1U)
1993 1.1 jklos
1994 1.1 jklos #define S_GPIO1 1
1995 1.1 jklos #define V_GPIO1(x) ((x) << S_GPIO1)
1996 1.1 jklos #define F_GPIO1 V_GPIO1(1U)
1997 1.1 jklos
1998 1.1 jklos #define S_GPIO0 0
1999 1.1 jklos #define V_GPIO0(x) ((x) << S_GPIO0)
2000 1.1 jklos #define F_GPIO0 V_GPIO0(1U)
2001 1.1 jklos
2002 1.1 jklos #define A_T3DBG_INT_CAUSE 0xdc
2003 1.1 jklos #define A_T3DBG_DBG0_RST_VALUE 0xe0
2004 1.1 jklos
2005 1.1 jklos #define S_DEBUGDATA 0
2006 1.1 jklos #define V_DEBUGDATA(x) ((x) << S_DEBUGDATA)
2007 1.1 jklos #define F_DEBUGDATA V_DEBUGDATA(1U)
2008 1.1 jklos
2009 1.1 jklos #define A_T3DBG_PLL_OCLK_PAD_EN 0xe4
2010 1.1 jklos
2011 1.1 jklos #define S_PCIE_OCLK_EN 20
2012 1.1 jklos #define V_PCIE_OCLK_EN(x) ((x) << S_PCIE_OCLK_EN)
2013 1.1 jklos #define F_PCIE_OCLK_EN V_PCIE_OCLK_EN(1U)
2014 1.1 jklos
2015 1.1 jklos #define S_PCIX_OCLK_EN 16
2016 1.1 jklos #define V_PCIX_OCLK_EN(x) ((x) << S_PCIX_OCLK_EN)
2017 1.1 jklos #define F_PCIX_OCLK_EN V_PCIX_OCLK_EN(1U)
2018 1.1 jklos
2019 1.1 jklos #define S_U_OCLK_EN 12
2020 1.1 jklos #define V_U_OCLK_EN(x) ((x) << S_U_OCLK_EN)
2021 1.1 jklos #define F_U_OCLK_EN V_U_OCLK_EN(1U)
2022 1.1 jklos
2023 1.1 jklos #define S_R_OCLK_EN 8
2024 1.1 jklos #define V_R_OCLK_EN(x) ((x) << S_R_OCLK_EN)
2025 1.1 jklos #define F_R_OCLK_EN V_R_OCLK_EN(1U)
2026 1.1 jklos
2027 1.1 jklos #define S_M_OCLK_EN 4
2028 1.1 jklos #define V_M_OCLK_EN(x) ((x) << S_M_OCLK_EN)
2029 1.1 jklos #define F_M_OCLK_EN V_M_OCLK_EN(1U)
2030 1.1 jklos
2031 1.1 jklos #define S_C_OCLK_EN 0
2032 1.1 jklos #define V_C_OCLK_EN(x) ((x) << S_C_OCLK_EN)
2033 1.1 jklos #define F_C_OCLK_EN V_C_OCLK_EN(1U)
2034 1.1 jklos
2035 1.1 jklos #define S_PCLKTREE_DBG_EN 17
2036 1.1 jklos #define V_PCLKTREE_DBG_EN(x) ((x) << S_PCLKTREE_DBG_EN)
2037 1.1 jklos #define F_PCLKTREE_DBG_EN V_PCLKTREE_DBG_EN(1U)
2038 1.1 jklos
2039 1.1 jklos #define A_T3DBG_PLL_LOCK 0xe8
2040 1.1 jklos
2041 1.1 jklos #define S_PCIE_LOCK 20
2042 1.1 jklos #define V_PCIE_LOCK(x) ((x) << S_PCIE_LOCK)
2043 1.1 jklos #define F_PCIE_LOCK V_PCIE_LOCK(1U)
2044 1.1 jklos
2045 1.1 jklos #define S_PCIX_LOCK 16
2046 1.1 jklos #define V_PCIX_LOCK(x) ((x) << S_PCIX_LOCK)
2047 1.1 jklos #define F_PCIX_LOCK V_PCIX_LOCK(1U)
2048 1.1 jklos
2049 1.1 jklos #define S_PLL_U_LOCK 12
2050 1.1 jklos #define V_PLL_U_LOCK(x) ((x) << S_PLL_U_LOCK)
2051 1.1 jklos #define F_PLL_U_LOCK V_PLL_U_LOCK(1U)
2052 1.1 jklos
2053 1.1 jklos #define S_PLL_R_LOCK 8
2054 1.1 jklos #define V_PLL_R_LOCK(x) ((x) << S_PLL_R_LOCK)
2055 1.1 jklos #define F_PLL_R_LOCK V_PLL_R_LOCK(1U)
2056 1.1 jklos
2057 1.1 jklos #define S_PLL_M_LOCK 4
2058 1.1 jklos #define V_PLL_M_LOCK(x) ((x) << S_PLL_M_LOCK)
2059 1.1 jklos #define F_PLL_M_LOCK V_PLL_M_LOCK(1U)
2060 1.1 jklos
2061 1.1 jklos #define S_PLL_C_LOCK 0
2062 1.1 jklos #define V_PLL_C_LOCK(x) ((x) << S_PLL_C_LOCK)
2063 1.1 jklos #define F_PLL_C_LOCK V_PLL_C_LOCK(1U)
2064 1.1 jklos
2065 1.1 jklos #define A_T3DBG_SERDES_RBC_CFG 0xec
2066 1.1 jklos
2067 1.1 jklos #define S_X_RBC_LANE_SEL 16
2068 1.1 jklos #define V_X_RBC_LANE_SEL(x) ((x) << S_X_RBC_LANE_SEL)
2069 1.1 jklos #define F_X_RBC_LANE_SEL V_X_RBC_LANE_SEL(1U)
2070 1.1 jklos
2071 1.1 jklos #define S_X_RBC_DBG_EN 12
2072 1.1 jklos #define V_X_RBC_DBG_EN(x) ((x) << S_X_RBC_DBG_EN)
2073 1.1 jklos #define F_X_RBC_DBG_EN V_X_RBC_DBG_EN(1U)
2074 1.1 jklos
2075 1.1 jklos #define S_X_SERDES_SEL 8
2076 1.1 jklos #define V_X_SERDES_SEL(x) ((x) << S_X_SERDES_SEL)
2077 1.1 jklos #define F_X_SERDES_SEL V_X_SERDES_SEL(1U)
2078 1.1 jklos
2079 1.1 jklos #define S_PE_RBC_LANE_SEL 4
2080 1.1 jklos #define V_PE_RBC_LANE_SEL(x) ((x) << S_PE_RBC_LANE_SEL)
2081 1.1 jklos #define F_PE_RBC_LANE_SEL V_PE_RBC_LANE_SEL(1U)
2082 1.1 jklos
2083 1.1 jklos #define S_PE_RBC_DBG_EN 0
2084 1.1 jklos #define V_PE_RBC_DBG_EN(x) ((x) << S_PE_RBC_DBG_EN)
2085 1.1 jklos #define F_PE_RBC_DBG_EN V_PE_RBC_DBG_EN(1U)
2086 1.1 jklos
2087 1.1 jklos #define A_T3DBG_GPIO_ACT_LOW 0xf0
2088 1.1 jklos
2089 1.1 jklos #define S_C_LOCK_ACT_LOW 21
2090 1.1 jklos #define V_C_LOCK_ACT_LOW(x) ((x) << S_C_LOCK_ACT_LOW)
2091 1.1 jklos #define F_C_LOCK_ACT_LOW V_C_LOCK_ACT_LOW(1U)
2092 1.1 jklos
2093 1.1 jklos #define S_M_LOCK_ACT_LOW 20
2094 1.1 jklos #define V_M_LOCK_ACT_LOW(x) ((x) << S_M_LOCK_ACT_LOW)
2095 1.1 jklos #define F_M_LOCK_ACT_LOW V_M_LOCK_ACT_LOW(1U)
2096 1.1 jklos
2097 1.1 jklos #define S_U_LOCK_ACT_LOW 19
2098 1.1 jklos #define V_U_LOCK_ACT_LOW(x) ((x) << S_U_LOCK_ACT_LOW)
2099 1.1 jklos #define F_U_LOCK_ACT_LOW V_U_LOCK_ACT_LOW(1U)
2100 1.1 jklos
2101 1.1 jklos #define S_R_LOCK_ACT_LOW 18
2102 1.1 jklos #define V_R_LOCK_ACT_LOW(x) ((x) << S_R_LOCK_ACT_LOW)
2103 1.1 jklos #define F_R_LOCK_ACT_LOW V_R_LOCK_ACT_LOW(1U)
2104 1.1 jklos
2105 1.1 jklos #define S_PX_LOCK_ACT_LOW 17
2106 1.1 jklos #define V_PX_LOCK_ACT_LOW(x) ((x) << S_PX_LOCK_ACT_LOW)
2107 1.1 jklos #define F_PX_LOCK_ACT_LOW V_PX_LOCK_ACT_LOW(1U)
2108 1.1 jklos
2109 1.1 jklos #define S_PE_LOCK_ACT_LOW 16
2110 1.1 jklos #define V_PE_LOCK_ACT_LOW(x) ((x) << S_PE_LOCK_ACT_LOW)
2111 1.1 jklos #define F_PE_LOCK_ACT_LOW V_PE_LOCK_ACT_LOW(1U)
2112 1.1 jklos
2113 1.1 jklos #define S_GPIO11_ACT_LOW 11
2114 1.1 jklos #define V_GPIO11_ACT_LOW(x) ((x) << S_GPIO11_ACT_LOW)
2115 1.1 jklos #define F_GPIO11_ACT_LOW V_GPIO11_ACT_LOW(1U)
2116 1.1 jklos
2117 1.1 jklos #define S_GPIO10_ACT_LOW 10
2118 1.1 jklos #define V_GPIO10_ACT_LOW(x) ((x) << S_GPIO10_ACT_LOW)
2119 1.1 jklos #define F_GPIO10_ACT_LOW V_GPIO10_ACT_LOW(1U)
2120 1.1 jklos
2121 1.1 jklos #define S_GPIO9_ACT_LOW 9
2122 1.1 jklos #define V_GPIO9_ACT_LOW(x) ((x) << S_GPIO9_ACT_LOW)
2123 1.1 jklos #define F_GPIO9_ACT_LOW V_GPIO9_ACT_LOW(1U)
2124 1.1 jklos
2125 1.1 jklos #define S_GPIO8_ACT_LOW 8
2126 1.1 jklos #define V_GPIO8_ACT_LOW(x) ((x) << S_GPIO8_ACT_LOW)
2127 1.1 jklos #define F_GPIO8_ACT_LOW V_GPIO8_ACT_LOW(1U)
2128 1.1 jklos
2129 1.1 jklos #define S_GPIO7_ACT_LOW 7
2130 1.1 jklos #define V_GPIO7_ACT_LOW(x) ((x) << S_GPIO7_ACT_LOW)
2131 1.1 jklos #define F_GPIO7_ACT_LOW V_GPIO7_ACT_LOW(1U)
2132 1.1 jklos
2133 1.1 jklos #define S_GPIO6_ACT_LOW 6
2134 1.1 jklos #define V_GPIO6_ACT_LOW(x) ((x) << S_GPIO6_ACT_LOW)
2135 1.1 jklos #define F_GPIO6_ACT_LOW V_GPIO6_ACT_LOW(1U)
2136 1.1 jklos
2137 1.1 jklos #define S_GPIO5_ACT_LOW 5
2138 1.1 jklos #define V_GPIO5_ACT_LOW(x) ((x) << S_GPIO5_ACT_LOW)
2139 1.1 jklos #define F_GPIO5_ACT_LOW V_GPIO5_ACT_LOW(1U)
2140 1.1 jklos
2141 1.1 jklos #define S_GPIO4_ACT_LOW 4
2142 1.1 jklos #define V_GPIO4_ACT_LOW(x) ((x) << S_GPIO4_ACT_LOW)
2143 1.1 jklos #define F_GPIO4_ACT_LOW V_GPIO4_ACT_LOW(1U)
2144 1.1 jklos
2145 1.1 jklos #define S_GPIO3_ACT_LOW 3
2146 1.1 jklos #define V_GPIO3_ACT_LOW(x) ((x) << S_GPIO3_ACT_LOW)
2147 1.1 jklos #define F_GPIO3_ACT_LOW V_GPIO3_ACT_LOW(1U)
2148 1.1 jklos
2149 1.1 jklos #define S_GPIO2_ACT_LOW 2
2150 1.1 jklos #define V_GPIO2_ACT_LOW(x) ((x) << S_GPIO2_ACT_LOW)
2151 1.1 jklos #define F_GPIO2_ACT_LOW V_GPIO2_ACT_LOW(1U)
2152 1.1 jklos
2153 1.1 jklos #define S_GPIO1_ACT_LOW 1
2154 1.1 jklos #define V_GPIO1_ACT_LOW(x) ((x) << S_GPIO1_ACT_LOW)
2155 1.1 jklos #define F_GPIO1_ACT_LOW V_GPIO1_ACT_LOW(1U)
2156 1.1 jklos
2157 1.1 jklos #define S_GPIO0_ACT_LOW 0
2158 1.1 jklos #define V_GPIO0_ACT_LOW(x) ((x) << S_GPIO0_ACT_LOW)
2159 1.1 jklos #define F_GPIO0_ACT_LOW V_GPIO0_ACT_LOW(1U)
2160 1.1 jklos
2161 1.1 jklos #define A_T3DBG_PMON_CFG 0xf4
2162 1.1 jklos
2163 1.1 jklos #define S_PMON_DONE 29
2164 1.1 jklos #define V_PMON_DONE(x) ((x) << S_PMON_DONE)
2165 1.1 jklos #define F_PMON_DONE V_PMON_DONE(1U)
2166 1.1 jklos
2167 1.1 jklos #define S_PMON_FAIL 28
2168 1.1 jklos #define V_PMON_FAIL(x) ((x) << S_PMON_FAIL)
2169 1.1 jklos #define F_PMON_FAIL V_PMON_FAIL(1U)
2170 1.1 jklos
2171 1.1 jklos #define S_PMON_FDEL_AUTO 22
2172 1.1 jklos #define V_PMON_FDEL_AUTO(x) ((x) << S_PMON_FDEL_AUTO)
2173 1.1 jklos #define F_PMON_FDEL_AUTO V_PMON_FDEL_AUTO(1U)
2174 1.1 jklos
2175 1.1 jklos #define S_PMON_CDEL_AUTO 16
2176 1.1 jklos #define V_PMON_CDEL_AUTO(x) ((x) << S_PMON_CDEL_AUTO)
2177 1.1 jklos #define F_PMON_CDEL_AUTO V_PMON_CDEL_AUTO(1U)
2178 1.1 jklos
2179 1.1 jklos #define S_PMON_FDEL_MANUAL 10
2180 1.1 jklos #define V_PMON_FDEL_MANUAL(x) ((x) << S_PMON_FDEL_MANUAL)
2181 1.1 jklos #define F_PMON_FDEL_MANUAL V_PMON_FDEL_MANUAL(1U)
2182 1.1 jklos
2183 1.1 jklos #define S_PMON_CDEL_MANUAL 4
2184 1.1 jklos #define V_PMON_CDEL_MANUAL(x) ((x) << S_PMON_CDEL_MANUAL)
2185 1.1 jklos #define F_PMON_CDEL_MANUAL V_PMON_CDEL_MANUAL(1U)
2186 1.1 jklos
2187 1.1 jklos #define S_PMON_MANUAL 1
2188 1.1 jklos #define V_PMON_MANUAL(x) ((x) << S_PMON_MANUAL)
2189 1.1 jklos #define F_PMON_MANUAL V_PMON_MANUAL(1U)
2190 1.1 jklos
2191 1.1 jklos #define S_PMON_AUTO 0
2192 1.1 jklos #define V_PMON_AUTO(x) ((x) << S_PMON_AUTO)
2193 1.1 jklos #define F_PMON_AUTO V_PMON_AUTO(1U)
2194 1.1 jklos
2195 1.1 jklos #define A_T3DBG_SERDES_REFCLK_CFG 0xf8
2196 1.1 jklos
2197 1.1 jklos #define S_PE_REFCLK_DBG_EN 12
2198 1.1 jklos #define V_PE_REFCLK_DBG_EN(x) ((x) << S_PE_REFCLK_DBG_EN)
2199 1.1 jklos #define F_PE_REFCLK_DBG_EN V_PE_REFCLK_DBG_EN(1U)
2200 1.1 jklos
2201 1.1 jklos #define S_X_REFCLK_DBG_EN 8
2202 1.1 jklos #define V_X_REFCLK_DBG_EN(x) ((x) << S_X_REFCLK_DBG_EN)
2203 1.1 jklos #define F_X_REFCLK_DBG_EN V_X_REFCLK_DBG_EN(1U)
2204 1.1 jklos
2205 1.1 jklos #define S_PE_REFCLK_TERMADJ 5
2206 1.1 jklos #define M_PE_REFCLK_TERMADJ 0x3
2207 1.1 jklos #define V_PE_REFCLK_TERMADJ(x) ((x) << S_PE_REFCLK_TERMADJ)
2208 1.1 jklos #define G_PE_REFCLK_TERMADJ(x) (((x) >> S_PE_REFCLK_TERMADJ) & M_PE_REFCLK_TERMADJ)
2209 1.1 jklos
2210 1.1 jklos #define S_PE_REFCLK_PD 4
2211 1.1 jklos #define V_PE_REFCLK_PD(x) ((x) << S_PE_REFCLK_PD)
2212 1.1 jklos #define F_PE_REFCLK_PD V_PE_REFCLK_PD(1U)
2213 1.1 jklos
2214 1.1 jklos #define S_X_REFCLK_TERMADJ 1
2215 1.1 jklos #define M_X_REFCLK_TERMADJ 0x3
2216 1.1 jklos #define V_X_REFCLK_TERMADJ(x) ((x) << S_X_REFCLK_TERMADJ)
2217 1.1 jklos #define G_X_REFCLK_TERMADJ(x) (((x) >> S_X_REFCLK_TERMADJ) & M_X_REFCLK_TERMADJ)
2218 1.1 jklos
2219 1.1 jklos #define S_X_REFCLK_PD 0
2220 1.1 jklos #define V_X_REFCLK_PD(x) ((x) << S_X_REFCLK_PD)
2221 1.1 jklos #define F_X_REFCLK_PD V_X_REFCLK_PD(1U)
2222 1.1 jklos
2223 1.1 jklos #define A_T3DBG_PCIE_PMA_BSPIN_CFG 0xfc
2224 1.1 jklos
2225 1.1 jklos #define S_BSMODEQUAD1 31
2226 1.1 jklos #define V_BSMODEQUAD1(x) ((x) << S_BSMODEQUAD1)
2227 1.1 jklos #define F_BSMODEQUAD1 V_BSMODEQUAD1(1U)
2228 1.1 jklos
2229 1.1 jklos #define S_BSINSELLANE7 29
2230 1.1 jklos #define M_BSINSELLANE7 0x3
2231 1.1 jklos #define V_BSINSELLANE7(x) ((x) << S_BSINSELLANE7)
2232 1.1 jklos #define G_BSINSELLANE7(x) (((x) >> S_BSINSELLANE7) & M_BSINSELLANE7)
2233 1.1 jklos
2234 1.1 jklos #define S_BSENLANE7 28
2235 1.1 jklos #define V_BSENLANE7(x) ((x) << S_BSENLANE7)
2236 1.1 jklos #define F_BSENLANE7 V_BSENLANE7(1U)
2237 1.1 jklos
2238 1.1 jklos #define S_BSINSELLANE6 25
2239 1.1 jklos #define M_BSINSELLANE6 0x3
2240 1.1 jklos #define V_BSINSELLANE6(x) ((x) << S_BSINSELLANE6)
2241 1.1 jklos #define G_BSINSELLANE6(x) (((x) >> S_BSINSELLANE6) & M_BSINSELLANE6)
2242 1.1 jklos
2243 1.1 jklos #define S_BSENLANE6 24
2244 1.1 jklos #define V_BSENLANE6(x) ((x) << S_BSENLANE6)
2245 1.1 jklos #define F_BSENLANE6 V_BSENLANE6(1U)
2246 1.1 jklos
2247 1.1 jklos #define S_BSINSELLANE5 21
2248 1.1 jklos #define M_BSINSELLANE5 0x3
2249 1.1 jklos #define V_BSINSELLANE5(x) ((x) << S_BSINSELLANE5)
2250 1.1 jklos #define G_BSINSELLANE5(x) (((x) >> S_BSINSELLANE5) & M_BSINSELLANE5)
2251 1.1 jklos
2252 1.1 jklos #define S_BSENLANE5 20
2253 1.1 jklos #define V_BSENLANE5(x) ((x) << S_BSENLANE5)
2254 1.1 jklos #define F_BSENLANE5 V_BSENLANE5(1U)
2255 1.1 jklos
2256 1.1 jklos #define S_BSINSELLANE4 17
2257 1.1 jklos #define M_BSINSELLANE4 0x3
2258 1.1 jklos #define V_BSINSELLANE4(x) ((x) << S_BSINSELLANE4)
2259 1.1 jklos #define G_BSINSELLANE4(x) (((x) >> S_BSINSELLANE4) & M_BSINSELLANE4)
2260 1.1 jklos
2261 1.1 jklos #define S_BSENLANE4 16
2262 1.1 jklos #define V_BSENLANE4(x) ((x) << S_BSENLANE4)
2263 1.1 jklos #define F_BSENLANE4 V_BSENLANE4(1U)
2264 1.1 jklos
2265 1.1 jklos #define S_BSMODEQUAD0 15
2266 1.1 jklos #define V_BSMODEQUAD0(x) ((x) << S_BSMODEQUAD0)
2267 1.1 jklos #define F_BSMODEQUAD0 V_BSMODEQUAD0(1U)
2268 1.1 jklos
2269 1.1 jklos #define S_BSINSELLANE3 13
2270 1.1 jklos #define M_BSINSELLANE3 0x3
2271 1.1 jklos #define V_BSINSELLANE3(x) ((x) << S_BSINSELLANE3)
2272 1.1 jklos #define G_BSINSELLANE3(x) (((x) >> S_BSINSELLANE3) & M_BSINSELLANE3)
2273 1.1 jklos
2274 1.1 jklos #define S_BSENLANE3 12
2275 1.1 jklos #define V_BSENLANE3(x) ((x) << S_BSENLANE3)
2276 1.1 jklos #define F_BSENLANE3 V_BSENLANE3(1U)
2277 1.1 jklos
2278 1.1 jklos #define S_BSINSELLANE2 9
2279 1.1 jklos #define M_BSINSELLANE2 0x3
2280 1.1 jklos #define V_BSINSELLANE2(x) ((x) << S_BSINSELLANE2)
2281 1.1 jklos #define G_BSINSELLANE2(x) (((x) >> S_BSINSELLANE2) & M_BSINSELLANE2)
2282 1.1 jklos
2283 1.1 jklos #define S_BSENLANE2 8
2284 1.1 jklos #define V_BSENLANE2(x) ((x) << S_BSENLANE2)
2285 1.1 jklos #define F_BSENLANE2 V_BSENLANE2(1U)
2286 1.1 jklos
2287 1.1 jklos #define S_BSINSELLANE1 5
2288 1.1 jklos #define M_BSINSELLANE1 0x3
2289 1.1 jklos #define V_BSINSELLANE1(x) ((x) << S_BSINSELLANE1)
2290 1.1 jklos #define G_BSINSELLANE1(x) (((x) >> S_BSINSELLANE1) & M_BSINSELLANE1)
2291 1.1 jklos
2292 1.1 jklos #define S_BSENLANE1 4
2293 1.1 jklos #define V_BSENLANE1(x) ((x) << S_BSENLANE1)
2294 1.1 jklos #define F_BSENLANE1 V_BSENLANE1(1U)
2295 1.1 jklos
2296 1.1 jklos #define S_BSINSELLANE0 1
2297 1.1 jklos #define M_BSINSELLANE0 0x3
2298 1.1 jklos #define V_BSINSELLANE0(x) ((x) << S_BSINSELLANE0)
2299 1.1 jklos #define G_BSINSELLANE0(x) (((x) >> S_BSINSELLANE0) & M_BSINSELLANE0)
2300 1.1 jklos
2301 1.1 jklos #define S_BSENLANE0 0
2302 1.1 jklos #define V_BSENLANE0(x) ((x) << S_BSENLANE0)
2303 1.1 jklos #define F_BSENLANE0 V_BSENLANE0(1U)
2304 1.1 jklos
2305 1.1 jklos /* registers for module MC7_PMRX */
2306 1.1 jklos #define MC7_PMRX_BASE_ADDR 0x100
2307 1.1 jklos
2308 1.1 jklos #define A_MC7_CFG 0x100
2309 1.1 jklos
2310 1.1 jklos #define S_IMPSETUPDATE 14
2311 1.1 jklos #define V_IMPSETUPDATE(x) ((x) << S_IMPSETUPDATE)
2312 1.1 jklos #define F_IMPSETUPDATE V_IMPSETUPDATE(1U)
2313 1.1 jklos
2314 1.1 jklos #define S_IFEN 13
2315 1.1 jklos #define V_IFEN(x) ((x) << S_IFEN)
2316 1.1 jklos #define F_IFEN V_IFEN(1U)
2317 1.1 jklos
2318 1.1 jklos #define S_TERM300 12
2319 1.1 jklos #define V_TERM300(x) ((x) << S_TERM300)
2320 1.1 jklos #define F_TERM300 V_TERM300(1U)
2321 1.1 jklos
2322 1.1 jklos #define S_TERM150 11
2323 1.1 jklos #define V_TERM150(x) ((x) << S_TERM150)
2324 1.1 jklos #define F_TERM150 V_TERM150(1U)
2325 1.1 jklos
2326 1.1 jklos #define S_SLOW 10
2327 1.1 jklos #define V_SLOW(x) ((x) << S_SLOW)
2328 1.1 jklos #define F_SLOW V_SLOW(1U)
2329 1.1 jklos
2330 1.1 jklos #define S_WIDTH 8
2331 1.1 jklos #define M_WIDTH 0x3
2332 1.1 jklos #define V_WIDTH(x) ((x) << S_WIDTH)
2333 1.1 jklos #define G_WIDTH(x) (((x) >> S_WIDTH) & M_WIDTH)
2334 1.1 jklos
2335 1.1 jklos #define S_ODTEN 7
2336 1.1 jklos #define V_ODTEN(x) ((x) << S_ODTEN)
2337 1.1 jklos #define F_ODTEN V_ODTEN(1U)
2338 1.1 jklos
2339 1.1 jklos #define S_BKS 6
2340 1.1 jklos #define V_BKS(x) ((x) << S_BKS)
2341 1.1 jklos #define F_BKS V_BKS(1U)
2342 1.1 jklos
2343 1.1 jklos #define S_ORG 5
2344 1.1 jklos #define V_ORG(x) ((x) << S_ORG)
2345 1.1 jklos #define F_ORG V_ORG(1U)
2346 1.1 jklos
2347 1.1 jklos #define S_DEN 2
2348 1.1 jklos #define M_DEN 0x7
2349 1.1 jklos #define V_DEN(x) ((x) << S_DEN)
2350 1.1 jklos #define G_DEN(x) (((x) >> S_DEN) & M_DEN)
2351 1.1 jklos
2352 1.1 jklos #define S_RDY 1
2353 1.1 jklos #define V_RDY(x) ((x) << S_RDY)
2354 1.1 jklos #define F_RDY V_RDY(1U)
2355 1.1 jklos
2356 1.1 jklos #define S_CLKEN 0
2357 1.1 jklos #define V_CLKEN(x) ((x) << S_CLKEN)
2358 1.1 jklos #define F_CLKEN V_CLKEN(1U)
2359 1.1 jklos
2360 1.1 jklos #define A_MC7_MODE 0x104
2361 1.1 jklos
2362 1.1 jklos #define S_MODE 0
2363 1.1 jklos #define M_MODE 0xffff
2364 1.1 jklos #define V_MODE(x) ((x) << S_MODE)
2365 1.1 jklos #define G_MODE(x) (((x) >> S_MODE) & M_MODE)
2366 1.1 jklos
2367 1.1 jklos #define A_MC7_EXT_MODE1 0x108
2368 1.1 jklos
2369 1.1 jklos #define S_OCDADJUSTMODE 20
2370 1.1 jklos #define V_OCDADJUSTMODE(x) ((x) << S_OCDADJUSTMODE)
2371 1.1 jklos #define F_OCDADJUSTMODE V_OCDADJUSTMODE(1U)
2372 1.1 jklos
2373 1.1 jklos #define S_OCDCODE 16
2374 1.1 jklos #define M_OCDCODE 0xf
2375 1.1 jklos #define V_OCDCODE(x) ((x) << S_OCDCODE)
2376 1.1 jklos #define G_OCDCODE(x) (((x) >> S_OCDCODE) & M_OCDCODE)
2377 1.1 jklos
2378 1.1 jklos #define S_EXTMODE1 0
2379 1.1 jklos #define M_EXTMODE1 0xffff
2380 1.1 jklos #define V_EXTMODE1(x) ((x) << S_EXTMODE1)
2381 1.1 jklos #define G_EXTMODE1(x) (((x) >> S_EXTMODE1) & M_EXTMODE1)
2382 1.1 jklos
2383 1.1 jklos #define A_MC7_EXT_MODE2 0x10c
2384 1.1 jklos
2385 1.1 jklos #define S_EXTMODE2 0
2386 1.1 jklos #define M_EXTMODE2 0xffff
2387 1.1 jklos #define V_EXTMODE2(x) ((x) << S_EXTMODE2)
2388 1.1 jklos #define G_EXTMODE2(x) (((x) >> S_EXTMODE2) & M_EXTMODE2)
2389 1.1 jklos
2390 1.1 jklos #define A_MC7_EXT_MODE3 0x110
2391 1.1 jklos
2392 1.1 jklos #define S_EXTMODE3 0
2393 1.1 jklos #define M_EXTMODE3 0xffff
2394 1.1 jklos #define V_EXTMODE3(x) ((x) << S_EXTMODE3)
2395 1.1 jklos #define G_EXTMODE3(x) (((x) >> S_EXTMODE3) & M_EXTMODE3)
2396 1.1 jklos
2397 1.1 jklos #define A_MC7_PRE 0x114
2398 1.1 jklos #define A_MC7_REF 0x118
2399 1.1 jklos
2400 1.1 jklos #define S_PREREFDIV 1
2401 1.1 jklos #define M_PREREFDIV 0x3fff
2402 1.1 jklos #define V_PREREFDIV(x) ((x) << S_PREREFDIV)
2403 1.1 jklos #define G_PREREFDIV(x) (((x) >> S_PREREFDIV) & M_PREREFDIV)
2404 1.1 jklos
2405 1.1 jklos #define S_PERREFEN 0
2406 1.1 jklos #define V_PERREFEN(x) ((x) << S_PERREFEN)
2407 1.1 jklos #define F_PERREFEN V_PERREFEN(1U)
2408 1.1 jklos
2409 1.1 jklos #define A_MC7_DLL 0x11c
2410 1.1 jklos
2411 1.1 jklos #define S_DLLLOCK 31
2412 1.1 jklos #define V_DLLLOCK(x) ((x) << S_DLLLOCK)
2413 1.1 jklos #define F_DLLLOCK V_DLLLOCK(1U)
2414 1.1 jklos
2415 1.1 jklos #define S_DLLDELTA 24
2416 1.1 jklos #define M_DLLDELTA 0x7f
2417 1.1 jklos #define V_DLLDELTA(x) ((x) << S_DLLDELTA)
2418 1.1 jklos #define G_DLLDELTA(x) (((x) >> S_DLLDELTA) & M_DLLDELTA)
2419 1.1 jklos
2420 1.1 jklos #define S_MANDELTA 3
2421 1.1 jklos #define M_MANDELTA 0x7f
2422 1.1 jklos #define V_MANDELTA(x) ((x) << S_MANDELTA)
2423 1.1 jklos #define G_MANDELTA(x) (((x) >> S_MANDELTA) & M_MANDELTA)
2424 1.1 jklos
2425 1.1 jklos #define S_DLLDELTASEL 2
2426 1.1 jklos #define V_DLLDELTASEL(x) ((x) << S_DLLDELTASEL)
2427 1.1 jklos #define F_DLLDELTASEL V_DLLDELTASEL(1U)
2428 1.1 jklos
2429 1.1 jklos #define S_DLLENB 1
2430 1.1 jklos #define V_DLLENB(x) ((x) << S_DLLENB)
2431 1.1 jklos #define F_DLLENB V_DLLENB(1U)
2432 1.1 jklos
2433 1.1 jklos #define S_DLLRST 0
2434 1.1 jklos #define V_DLLRST(x) ((x) << S_DLLRST)
2435 1.1 jklos #define F_DLLRST V_DLLRST(1U)
2436 1.1 jklos
2437 1.1 jklos #define A_MC7_PARM 0x120
2438 1.1 jklos
2439 1.1 jklos #define S_ACTTOPREDLY 26
2440 1.1 jklos #define M_ACTTOPREDLY 0xf
2441 1.1 jklos #define V_ACTTOPREDLY(x) ((x) << S_ACTTOPREDLY)
2442 1.1 jklos #define G_ACTTOPREDLY(x) (((x) >> S_ACTTOPREDLY) & M_ACTTOPREDLY)
2443 1.1 jklos
2444 1.1 jklos #define S_ACTTORDWRDLY 23
2445 1.1 jklos #define M_ACTTORDWRDLY 0x7
2446 1.1 jklos #define V_ACTTORDWRDLY(x) ((x) << S_ACTTORDWRDLY)
2447 1.1 jklos #define G_ACTTORDWRDLY(x) (((x) >> S_ACTTORDWRDLY) & M_ACTTORDWRDLY)
2448 1.1 jklos
2449 1.1 jklos #define S_PRECYC 20
2450 1.1 jklos #define M_PRECYC 0x7
2451 1.1 jklos #define V_PRECYC(x) ((x) << S_PRECYC)
2452 1.1 jklos #define G_PRECYC(x) (((x) >> S_PRECYC) & M_PRECYC)
2453 1.1 jklos
2454 1.1 jklos #define S_REFCYC 13
2455 1.1 jklos #define M_REFCYC 0x7f
2456 1.1 jklos #define V_REFCYC(x) ((x) << S_REFCYC)
2457 1.1 jklos #define G_REFCYC(x) (((x) >> S_REFCYC) & M_REFCYC)
2458 1.1 jklos
2459 1.1 jklos #define S_BKCYC 8
2460 1.1 jklos #define M_BKCYC 0x1f
2461 1.1 jklos #define V_BKCYC(x) ((x) << S_BKCYC)
2462 1.1 jklos #define G_BKCYC(x) (((x) >> S_BKCYC) & M_BKCYC)
2463 1.1 jklos
2464 1.1 jklos #define S_WRTORDDLY 4
2465 1.1 jklos #define M_WRTORDDLY 0xf
2466 1.1 jklos #define V_WRTORDDLY(x) ((x) << S_WRTORDDLY)
2467 1.1 jklos #define G_WRTORDDLY(x) (((x) >> S_WRTORDDLY) & M_WRTORDDLY)
2468 1.1 jklos
2469 1.1 jklos #define S_RDTOWRDLY 0
2470 1.1 jklos #define M_RDTOWRDLY 0xf
2471 1.1 jklos #define V_RDTOWRDLY(x) ((x) << S_RDTOWRDLY)
2472 1.1 jklos #define G_RDTOWRDLY(x) (((x) >> S_RDTOWRDLY) & M_RDTOWRDLY)
2473 1.1 jklos
2474 1.1 jklos #define A_MC7_HWM_WRR 0x124
2475 1.1 jklos
2476 1.1 jklos #define S_MEM_HWM 26
2477 1.1 jklos #define M_MEM_HWM 0x3f
2478 1.1 jklos #define V_MEM_HWM(x) ((x) << S_MEM_HWM)
2479 1.1 jklos #define G_MEM_HWM(x) (((x) >> S_MEM_HWM) & M_MEM_HWM)
2480 1.1 jklos
2481 1.1 jklos #define S_ULP_HWM 22
2482 1.1 jklos #define M_ULP_HWM 0xf
2483 1.1 jklos #define V_ULP_HWM(x) ((x) << S_ULP_HWM)
2484 1.1 jklos #define G_ULP_HWM(x) (((x) >> S_ULP_HWM) & M_ULP_HWM)
2485 1.1 jklos
2486 1.1 jklos #define S_TOT_RLD_WT 14
2487 1.1 jklos #define M_TOT_RLD_WT 0xff
2488 1.1 jklos #define V_TOT_RLD_WT(x) ((x) << S_TOT_RLD_WT)
2489 1.1 jklos #define G_TOT_RLD_WT(x) (((x) >> S_TOT_RLD_WT) & M_TOT_RLD_WT)
2490 1.1 jklos
2491 1.1 jklos #define S_MEM_RLD_WT 7
2492 1.1 jklos #define M_MEM_RLD_WT 0x7f
2493 1.1 jklos #define V_MEM_RLD_WT(x) ((x) << S_MEM_RLD_WT)
2494 1.1 jklos #define G_MEM_RLD_WT(x) (((x) >> S_MEM_RLD_WT) & M_MEM_RLD_WT)
2495 1.1 jklos
2496 1.1 jklos #define S_ULP_RLD_WT 0
2497 1.1 jklos #define M_ULP_RLD_WT 0x7f
2498 1.1 jklos #define V_ULP_RLD_WT(x) ((x) << S_ULP_RLD_WT)
2499 1.1 jklos #define G_ULP_RLD_WT(x) (((x) >> S_ULP_RLD_WT) & M_ULP_RLD_WT)
2500 1.1 jklos
2501 1.1 jklos #define A_MC7_CAL 0x128
2502 1.1 jklos
2503 1.1 jklos #define S_BUSY 31
2504 1.1 jklos #define V_BUSY(x) ((x) << S_BUSY)
2505 1.1 jklos #define F_BUSY V_BUSY(1U)
2506 1.1 jklos
2507 1.1 jklos #define S_CAL_FAULT 30
2508 1.1 jklos #define V_CAL_FAULT(x) ((x) << S_CAL_FAULT)
2509 1.1 jklos #define F_CAL_FAULT V_CAL_FAULT(1U)
2510 1.1 jklos
2511 1.1 jklos #define S_PER_CAL_DIV 22
2512 1.1 jklos #define M_PER_CAL_DIV 0xff
2513 1.1 jklos #define V_PER_CAL_DIV(x) ((x) << S_PER_CAL_DIV)
2514 1.1 jklos #define G_PER_CAL_DIV(x) (((x) >> S_PER_CAL_DIV) & M_PER_CAL_DIV)
2515 1.1 jklos
2516 1.1 jklos #define S_PER_CAL_EN 21
2517 1.1 jklos #define V_PER_CAL_EN(x) ((x) << S_PER_CAL_EN)
2518 1.1 jklos #define F_PER_CAL_EN V_PER_CAL_EN(1U)
2519 1.1 jklos
2520 1.1 jklos #define S_SGL_CAL_EN 20
2521 1.1 jklos #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN)
2522 1.1 jklos #define F_SGL_CAL_EN V_SGL_CAL_EN(1U)
2523 1.1 jklos
2524 1.1 jklos #define S_IMP_UPD_MODE 19
2525 1.1 jklos #define V_IMP_UPD_MODE(x) ((x) << S_IMP_UPD_MODE)
2526 1.1 jklos #define F_IMP_UPD_MODE V_IMP_UPD_MODE(1U)
2527 1.1 jklos
2528 1.1 jklos #define S_IMP_SEL 18
2529 1.1 jklos #define V_IMP_SEL(x) ((x) << S_IMP_SEL)
2530 1.1 jklos #define F_IMP_SEL V_IMP_SEL(1U)
2531 1.1 jklos
2532 1.1 jklos #define S_IMP_MAN_PD 15
2533 1.1 jklos #define M_IMP_MAN_PD 0x7
2534 1.1 jklos #define V_IMP_MAN_PD(x) ((x) << S_IMP_MAN_PD)
2535 1.1 jklos #define G_IMP_MAN_PD(x) (((x) >> S_IMP_MAN_PD) & M_IMP_MAN_PD)
2536 1.1 jklos
2537 1.1 jklos #define S_IMP_MAN_PU 12
2538 1.1 jklos #define M_IMP_MAN_PU 0x7
2539 1.1 jklos #define V_IMP_MAN_PU(x) ((x) << S_IMP_MAN_PU)
2540 1.1 jklos #define G_IMP_MAN_PU(x) (((x) >> S_IMP_MAN_PU) & M_IMP_MAN_PU)
2541 1.1 jklos
2542 1.1 jklos #define S_IMP_CAL_PD 9
2543 1.1 jklos #define M_IMP_CAL_PD 0x7
2544 1.1 jklos #define V_IMP_CAL_PD(x) ((x) << S_IMP_CAL_PD)
2545 1.1 jklos #define G_IMP_CAL_PD(x) (((x) >> S_IMP_CAL_PD) & M_IMP_CAL_PD)
2546 1.1 jklos
2547 1.1 jklos #define S_IMP_CAL_PU 6
2548 1.1 jklos #define M_IMP_CAL_PU 0x7
2549 1.1 jklos #define V_IMP_CAL_PU(x) ((x) << S_IMP_CAL_PU)
2550 1.1 jklos #define G_IMP_CAL_PU(x) (((x) >> S_IMP_CAL_PU) & M_IMP_CAL_PU)
2551 1.1 jklos
2552 1.1 jklos #define S_IMP_SET_PD 3
2553 1.1 jklos #define M_IMP_SET_PD 0x7
2554 1.1 jklos #define V_IMP_SET_PD(x) ((x) << S_IMP_SET_PD)
2555 1.1 jklos #define G_IMP_SET_PD(x) (((x) >> S_IMP_SET_PD) & M_IMP_SET_PD)
2556 1.1 jklos
2557 1.1 jklos #define S_IMP_SET_PU 0
2558 1.1 jklos #define M_IMP_SET_PU 0x7
2559 1.1 jklos #define V_IMP_SET_PU(x) ((x) << S_IMP_SET_PU)
2560 1.1 jklos #define G_IMP_SET_PU(x) (((x) >> S_IMP_SET_PU) & M_IMP_SET_PU)
2561 1.1 jklos
2562 1.1 jklos #define A_MC7_ERR_ADDR 0x12c
2563 1.1 jklos
2564 1.1 jklos #define S_ERRADDRESS 3
2565 1.1 jklos #define M_ERRADDRESS 0x1fffffff
2566 1.1 jklos #define V_ERRADDRESS(x) ((x) << S_ERRADDRESS)
2567 1.1 jklos #define G_ERRADDRESS(x) (((x) >> S_ERRADDRESS) & M_ERRADDRESS)
2568 1.1 jklos
2569 1.1 jklos #define S_ERRAGENT 1
2570 1.1 jklos #define M_ERRAGENT 0x3
2571 1.1 jklos #define V_ERRAGENT(x) ((x) << S_ERRAGENT)
2572 1.1 jklos #define G_ERRAGENT(x) (((x) >> S_ERRAGENT) & M_ERRAGENT)
2573 1.1 jklos
2574 1.1 jklos #define S_ERROP 0
2575 1.1 jklos #define V_ERROP(x) ((x) << S_ERROP)
2576 1.1 jklos #define F_ERROP V_ERROP(1U)
2577 1.1 jklos
2578 1.1 jklos #define A_MC7_ECC 0x130
2579 1.1 jklos
2580 1.1 jklos #define S_UECNT 10
2581 1.1 jklos #define M_UECNT 0xff
2582 1.1 jklos #define V_UECNT(x) ((x) << S_UECNT)
2583 1.1 jklos #define G_UECNT(x) (((x) >> S_UECNT) & M_UECNT)
2584 1.1 jklos
2585 1.1 jklos #define S_CECNT 2
2586 1.1 jklos #define M_CECNT 0xff
2587 1.1 jklos #define V_CECNT(x) ((x) << S_CECNT)
2588 1.1 jklos #define G_CECNT(x) (((x) >> S_CECNT) & M_CECNT)
2589 1.1 jklos
2590 1.1 jklos #define S_ECCCHKEN 1
2591 1.1 jklos #define V_ECCCHKEN(x) ((x) << S_ECCCHKEN)
2592 1.1 jklos #define F_ECCCHKEN V_ECCCHKEN(1U)
2593 1.1 jklos
2594 1.1 jklos #define S_ECCGENEN 0
2595 1.1 jklos #define V_ECCGENEN(x) ((x) << S_ECCGENEN)
2596 1.1 jklos #define F_ECCGENEN V_ECCGENEN(1U)
2597 1.1 jklos
2598 1.1 jklos #define A_MC7_CE_ADDR 0x134
2599 1.1 jklos #define A_MC7_CE_DATA0 0x138
2600 1.1 jklos #define A_MC7_CE_DATA1 0x13c
2601 1.1 jklos #define A_MC7_CE_DATA2 0x140
2602 1.1 jklos
2603 1.1 jklos #define S_DATA 0
2604 1.1 jklos #define M_DATA 0xff
2605 1.1 jklos #define V_DATA(x) ((x) << S_DATA)
2606 1.1 jklos #define G_DATA(x) (((x) >> S_DATA) & M_DATA)
2607 1.1 jklos
2608 1.1 jklos #define A_MC7_UE_ADDR 0x144
2609 1.1 jklos #define A_MC7_UE_DATA0 0x148
2610 1.1 jklos #define A_MC7_UE_DATA1 0x14c
2611 1.1 jklos #define A_MC7_UE_DATA2 0x150
2612 1.1 jklos #define A_MC7_BD_ADDR 0x154
2613 1.1 jklos
2614 1.1 jklos #define S_ADDR 3
2615 1.1 jklos #define M_ADDR 0x1fffffff
2616 1.1 jklos #define V_ADDR(x) ((x) << S_ADDR)
2617 1.1 jklos #define G_ADDR(x) (((x) >> S_ADDR) & M_ADDR)
2618 1.1 jklos
2619 1.1 jklos #define A_MC7_BD_DATA0 0x158
2620 1.1 jklos #define A_MC7_BD_DATA1 0x15c
2621 1.1 jklos #define A_MC7_BD_DATA2 0x160
2622 1.1 jklos #define A_MC7_BD_OP 0x164
2623 1.1 jklos
2624 1.1 jklos #define S_OP 0
2625 1.1 jklos #define V_OP(x) ((x) << S_OP)
2626 1.1 jklos #define F_OP V_OP(1U)
2627 1.1 jklos
2628 1.1 jklos #define A_MC7_BIST_ADDR_BEG 0x168
2629 1.1 jklos
2630 1.1 jklos #define S_ADDRBEG 5
2631 1.1 jklos #define M_ADDRBEG 0x7ffffff
2632 1.1 jklos #define V_ADDRBEG(x) ((x) << S_ADDRBEG)
2633 1.1 jklos #define G_ADDRBEG(x) (((x) >> S_ADDRBEG) & M_ADDRBEG)
2634 1.1 jklos
2635 1.1 jklos #define A_MC7_BIST_ADDR_END 0x16c
2636 1.1 jklos
2637 1.1 jklos #define S_ADDREND 5
2638 1.1 jklos #define M_ADDREND 0x7ffffff
2639 1.1 jklos #define V_ADDREND(x) ((x) << S_ADDREND)
2640 1.1 jklos #define G_ADDREND(x) (((x) >> S_ADDREND) & M_ADDREND)
2641 1.1 jklos
2642 1.1 jklos #define A_MC7_BIST_DATA 0x170
2643 1.1 jklos #define A_MC7_BIST_OP 0x174
2644 1.1 jklos
2645 1.1 jklos #define S_GAP 4
2646 1.1 jklos #define M_GAP 0x1f
2647 1.1 jklos #define V_GAP(x) ((x) << S_GAP)
2648 1.1 jklos #define G_GAP(x) (((x) >> S_GAP) & M_GAP)
2649 1.1 jklos
2650 1.1 jklos #define S_CONT 3
2651 1.1 jklos #define V_CONT(x) ((x) << S_CONT)
2652 1.1 jklos #define F_CONT V_CONT(1U)
2653 1.1 jklos
2654 1.1 jklos #define S_DATAPAT 1
2655 1.1 jklos #define M_DATAPAT 0x3
2656 1.1 jklos #define V_DATAPAT(x) ((x) << S_DATAPAT)
2657 1.1 jklos #define G_DATAPAT(x) (((x) >> S_DATAPAT) & M_DATAPAT)
2658 1.1 jklos
2659 1.1 jklos #define A_MC7_INT_ENABLE 0x178
2660 1.1 jklos
2661 1.1 jklos #define S_AE 17
2662 1.1 jklos #define V_AE(x) ((x) << S_AE)
2663 1.1 jklos #define F_AE V_AE(1U)
2664 1.1 jklos
2665 1.1 jklos #define S_PE 2
2666 1.1 jklos #define M_PE 0x7fff
2667 1.1 jklos #define V_PE(x) ((x) << S_PE)
2668 1.1 jklos #define G_PE(x) (((x) >> S_PE) & M_PE)
2669 1.1 jklos
2670 1.1 jklos #define S_UE 1
2671 1.1 jklos #define V_UE(x) ((x) << S_UE)
2672 1.1 jklos #define F_UE V_UE(1U)
2673 1.1 jklos
2674 1.1 jklos #define S_CE 0
2675 1.1 jklos #define V_CE(x) ((x) << S_CE)
2676 1.1 jklos #define F_CE V_CE(1U)
2677 1.1 jklos
2678 1.1 jklos #define A_MC7_INT_CAUSE 0x17c
2679 1.1 jklos
2680 1.1 jklos /* registers for module MC7_PMTX */
2681 1.1 jklos #define MC7_PMTX_BASE_ADDR 0x180
2682 1.1 jklos
2683 1.1 jklos /* registers for module MC7_CM */
2684 1.1 jklos #define MC7_CM_BASE_ADDR 0x200
2685 1.1 jklos
2686 1.1 jklos /* registers for module CIM */
2687 1.1 jklos #define CIM_BASE_ADDR 0x280
2688 1.1 jklos
2689 1.1 jklos #define A_CIM_BOOT_CFG 0x280
2690 1.1 jklos
2691 1.1 jklos #define S_BOOTADDR 2
2692 1.1 jklos #define M_BOOTADDR 0x3fffffff
2693 1.1 jklos #define V_BOOTADDR(x) ((x) << S_BOOTADDR)
2694 1.1 jklos #define G_BOOTADDR(x) (((x) >> S_BOOTADDR) & M_BOOTADDR)
2695 1.1 jklos
2696 1.1 jklos #define S_BOOTSDRAM 1
2697 1.1 jklos #define V_BOOTSDRAM(x) ((x) << S_BOOTSDRAM)
2698 1.1 jklos #define F_BOOTSDRAM V_BOOTSDRAM(1U)
2699 1.1 jklos
2700 1.1 jklos #define S_UPCRST 0
2701 1.1 jklos #define V_UPCRST(x) ((x) << S_UPCRST)
2702 1.1 jklos #define F_UPCRST V_UPCRST(1U)
2703 1.1 jklos
2704 1.1 jklos #define A_CIM_FLASH_BASE_ADDR 0x284
2705 1.1 jklos
2706 1.1 jklos #define S_FLASHBASEADDR 2
2707 1.1 jklos #define M_FLASHBASEADDR 0x3fffff
2708 1.1 jklos #define V_FLASHBASEADDR(x) ((x) << S_FLASHBASEADDR)
2709 1.1 jklos #define G_FLASHBASEADDR(x) (((x) >> S_FLASHBASEADDR) & M_FLASHBASEADDR)
2710 1.1 jklos
2711 1.1 jklos #define A_CIM_FLASH_ADDR_SIZE 0x288
2712 1.1 jklos
2713 1.1 jklos #define S_FLASHADDRSIZE 2
2714 1.1 jklos #define M_FLASHADDRSIZE 0x3fffff
2715 1.1 jklos #define V_FLASHADDRSIZE(x) ((x) << S_FLASHADDRSIZE)
2716 1.1 jklos #define G_FLASHADDRSIZE(x) (((x) >> S_FLASHADDRSIZE) & M_FLASHADDRSIZE)
2717 1.1 jklos
2718 1.1 jklos #define A_CIM_SDRAM_BASE_ADDR 0x28c
2719 1.1 jklos
2720 1.1 jklos #define S_SDRAMBASEADDR 2
2721 1.1 jklos #define M_SDRAMBASEADDR 0x3fffffff
2722 1.1 jklos #define V_SDRAMBASEADDR(x) ((x) << S_SDRAMBASEADDR)
2723 1.1 jklos #define G_SDRAMBASEADDR(x) (((x) >> S_SDRAMBASEADDR) & M_SDRAMBASEADDR)
2724 1.1 jklos
2725 1.1 jklos #define A_CIM_SDRAM_ADDR_SIZE 0x290
2726 1.1 jklos
2727 1.1 jklos #define S_SDRAMADDRSIZE 2
2728 1.1 jklos #define M_SDRAMADDRSIZE 0x3fffffff
2729 1.1 jklos #define V_SDRAMADDRSIZE(x) ((x) << S_SDRAMADDRSIZE)
2730 1.1 jklos #define G_SDRAMADDRSIZE(x) (((x) >> S_SDRAMADDRSIZE) & M_SDRAMADDRSIZE)
2731 1.1 jklos
2732 1.1 jklos #define A_CIM_UP_SPARE_INT 0x294
2733 1.1 jklos
2734 1.1 jklos #define S_UPSPAREINT 0
2735 1.1 jklos #define M_UPSPAREINT 0x7
2736 1.1 jklos #define V_UPSPAREINT(x) ((x) << S_UPSPAREINT)
2737 1.1 jklos #define G_UPSPAREINT(x) (((x) >> S_UPSPAREINT) & M_UPSPAREINT)
2738 1.1 jklos
2739 1.1 jklos #define A_CIM_HOST_INT_ENABLE 0x298
2740 1.1 jklos
2741 1.1 jklos #define S_TIMER1INTEN 15
2742 1.1 jklos #define V_TIMER1INTEN(x) ((x) << S_TIMER1INTEN)
2743 1.1 jklos #define F_TIMER1INTEN V_TIMER1INTEN(1U)
2744 1.1 jklos
2745 1.1 jklos #define S_TIMER0INTEN 14
2746 1.1 jklos #define V_TIMER0INTEN(x) ((x) << S_TIMER0INTEN)
2747 1.1 jklos #define F_TIMER0INTEN V_TIMER0INTEN(1U)
2748 1.1 jklos
2749 1.1 jklos #define S_PREFDROPINTEN 13
2750 1.1 jklos #define V_PREFDROPINTEN(x) ((x) << S_PREFDROPINTEN)
2751 1.1 jklos #define F_PREFDROPINTEN V_PREFDROPINTEN(1U)
2752 1.1 jklos
2753 1.1 jklos #define S_BLKWRPLINTEN 12
2754 1.1 jklos #define V_BLKWRPLINTEN(x) ((x) << S_BLKWRPLINTEN)
2755 1.1 jklos #define F_BLKWRPLINTEN V_BLKWRPLINTEN(1U)
2756 1.1 jklos
2757 1.1 jklos #define S_BLKRDPLINTEN 11
2758 1.1 jklos #define V_BLKRDPLINTEN(x) ((x) << S_BLKRDPLINTEN)
2759 1.1 jklos #define F_BLKRDPLINTEN V_BLKRDPLINTEN(1U)
2760 1.1 jklos
2761 1.1 jklos #define S_BLKWRCTLINTEN 10
2762 1.1 jklos #define V_BLKWRCTLINTEN(x) ((x) << S_BLKWRCTLINTEN)
2763 1.1 jklos #define F_BLKWRCTLINTEN V_BLKWRCTLINTEN(1U)
2764 1.1 jklos
2765 1.1 jklos #define S_BLKRDCTLINTEN 9
2766 1.1 jklos #define V_BLKRDCTLINTEN(x) ((x) << S_BLKRDCTLINTEN)
2767 1.1 jklos #define F_BLKRDCTLINTEN V_BLKRDCTLINTEN(1U)
2768 1.1 jklos
2769 1.1 jklos #define S_BLKWRFLASHINTEN 8
2770 1.1 jklos #define V_BLKWRFLASHINTEN(x) ((x) << S_BLKWRFLASHINTEN)
2771 1.1 jklos #define F_BLKWRFLASHINTEN V_BLKWRFLASHINTEN(1U)
2772 1.1 jklos
2773 1.1 jklos #define S_BLKRDFLASHINTEN 7
2774 1.1 jklos #define V_BLKRDFLASHINTEN(x) ((x) << S_BLKRDFLASHINTEN)
2775 1.1 jklos #define F_BLKRDFLASHINTEN V_BLKRDFLASHINTEN(1U)
2776 1.1 jklos
2777 1.1 jklos #define S_SGLWRFLASHINTEN 6
2778 1.1 jklos #define V_SGLWRFLASHINTEN(x) ((x) << S_SGLWRFLASHINTEN)
2779 1.1 jklos #define F_SGLWRFLASHINTEN V_SGLWRFLASHINTEN(1U)
2780 1.1 jklos
2781 1.1 jklos #define S_WRBLKFLASHINTEN 5
2782 1.1 jklos #define V_WRBLKFLASHINTEN(x) ((x) << S_WRBLKFLASHINTEN)
2783 1.1 jklos #define F_WRBLKFLASHINTEN V_WRBLKFLASHINTEN(1U)
2784 1.1 jklos
2785 1.1 jklos #define S_BLKWRBOOTINTEN 4
2786 1.1 jklos #define V_BLKWRBOOTINTEN(x) ((x) << S_BLKWRBOOTINTEN)
2787 1.1 jklos #define F_BLKWRBOOTINTEN V_BLKWRBOOTINTEN(1U)
2788 1.1 jklos
2789 1.1 jklos #define S_BLKRDBOOTINTEN 3
2790 1.1 jklos #define V_BLKRDBOOTINTEN(x) ((x) << S_BLKRDBOOTINTEN)
2791 1.1 jklos #define F_BLKRDBOOTINTEN V_BLKRDBOOTINTEN(1U)
2792 1.1 jklos
2793 1.1 jklos #define S_FLASHRANGEINTEN 2
2794 1.1 jklos #define V_FLASHRANGEINTEN(x) ((x) << S_FLASHRANGEINTEN)
2795 1.1 jklos #define F_FLASHRANGEINTEN V_FLASHRANGEINTEN(1U)
2796 1.1 jklos
2797 1.1 jklos #define S_SDRAMRANGEINTEN 1
2798 1.1 jklos #define V_SDRAMRANGEINTEN(x) ((x) << S_SDRAMRANGEINTEN)
2799 1.1 jklos #define F_SDRAMRANGEINTEN V_SDRAMRANGEINTEN(1U)
2800 1.1 jklos
2801 1.1 jklos #define S_RSVDSPACEINTEN 0
2802 1.1 jklos #define V_RSVDSPACEINTEN(x) ((x) << S_RSVDSPACEINTEN)
2803 1.1 jklos #define F_RSVDSPACEINTEN V_RSVDSPACEINTEN(1U)
2804 1.1 jklos
2805 1.1 jklos #define A_CIM_HOST_INT_CAUSE 0x29c
2806 1.1 jklos
2807 1.1 jklos #define S_TIMER1INT 15
2808 1.1 jklos #define V_TIMER1INT(x) ((x) << S_TIMER1INT)
2809 1.1 jklos #define F_TIMER1INT V_TIMER1INT(1U)
2810 1.1 jklos
2811 1.1 jklos #define S_TIMER0INT 14
2812 1.1 jklos #define V_TIMER0INT(x) ((x) << S_TIMER0INT)
2813 1.1 jklos #define F_TIMER0INT V_TIMER0INT(1U)
2814 1.1 jklos
2815 1.1 jklos #define S_PREFDROPINT 13
2816 1.1 jklos #define V_PREFDROPINT(x) ((x) << S_PREFDROPINT)
2817 1.1 jklos #define F_PREFDROPINT V_PREFDROPINT(1U)
2818 1.1 jklos
2819 1.1 jklos #define S_BLKWRPLINT 12
2820 1.1 jklos #define V_BLKWRPLINT(x) ((x) << S_BLKWRPLINT)
2821 1.1 jklos #define F_BLKWRPLINT V_BLKWRPLINT(1U)
2822 1.1 jklos
2823 1.1 jklos #define S_BLKRDPLINT 11
2824 1.1 jklos #define V_BLKRDPLINT(x) ((x) << S_BLKRDPLINT)
2825 1.1 jklos #define F_BLKRDPLINT V_BLKRDPLINT(1U)
2826 1.1 jklos
2827 1.1 jklos #define S_BLKWRCTLINT 10
2828 1.1 jklos #define V_BLKWRCTLINT(x) ((x) << S_BLKWRCTLINT)
2829 1.1 jklos #define F_BLKWRCTLINT V_BLKWRCTLINT(1U)
2830 1.1 jklos
2831 1.1 jklos #define S_BLKRDCTLINT 9
2832 1.1 jklos #define V_BLKRDCTLINT(x) ((x) << S_BLKRDCTLINT)
2833 1.1 jklos #define F_BLKRDCTLINT V_BLKRDCTLINT(1U)
2834 1.1 jklos
2835 1.1 jklos #define S_BLKWRFLASHINT 8
2836 1.1 jklos #define V_BLKWRFLASHINT(x) ((x) << S_BLKWRFLASHINT)
2837 1.1 jklos #define F_BLKWRFLASHINT V_BLKWRFLASHINT(1U)
2838 1.1 jklos
2839 1.1 jklos #define S_BLKRDFLASHINT 7
2840 1.1 jklos #define V_BLKRDFLASHINT(x) ((x) << S_BLKRDFLASHINT)
2841 1.1 jklos #define F_BLKRDFLASHINT V_BLKRDFLASHINT(1U)
2842 1.1 jklos
2843 1.1 jklos #define S_SGLWRFLASHINT 6
2844 1.1 jklos #define V_SGLWRFLASHINT(x) ((x) << S_SGLWRFLASHINT)
2845 1.1 jklos #define F_SGLWRFLASHINT V_SGLWRFLASHINT(1U)
2846 1.1 jklos
2847 1.1 jklos #define S_WRBLKFLASHINT 5
2848 1.1 jklos #define V_WRBLKFLASHINT(x) ((x) << S_WRBLKFLASHINT)
2849 1.1 jklos #define F_WRBLKFLASHINT V_WRBLKFLASHINT(1U)
2850 1.1 jklos
2851 1.1 jklos #define S_BLKWRBOOTINT 4
2852 1.1 jklos #define V_BLKWRBOOTINT(x) ((x) << S_BLKWRBOOTINT)
2853 1.1 jklos #define F_BLKWRBOOTINT V_BLKWRBOOTINT(1U)
2854 1.1 jklos
2855 1.1 jklos #define S_BLKRDBOOTINT 3
2856 1.1 jklos #define V_BLKRDBOOTINT(x) ((x) << S_BLKRDBOOTINT)
2857 1.1 jklos #define F_BLKRDBOOTINT V_BLKRDBOOTINT(1U)
2858 1.1 jklos
2859 1.1 jklos #define S_FLASHRANGEINT 2
2860 1.1 jklos #define V_FLASHRANGEINT(x) ((x) << S_FLASHRANGEINT)
2861 1.1 jklos #define F_FLASHRANGEINT V_FLASHRANGEINT(1U)
2862 1.1 jklos
2863 1.1 jklos #define S_SDRAMRANGEINT 1
2864 1.1 jklos #define V_SDRAMRANGEINT(x) ((x) << S_SDRAMRANGEINT)
2865 1.1 jklos #define F_SDRAMRANGEINT V_SDRAMRANGEINT(1U)
2866 1.1 jklos
2867 1.1 jklos #define S_RSVDSPACEINT 0
2868 1.1 jklos #define V_RSVDSPACEINT(x) ((x) << S_RSVDSPACEINT)
2869 1.1 jklos #define F_RSVDSPACEINT V_RSVDSPACEINT(1U)
2870 1.1 jklos
2871 1.1 jklos #define A_CIM_UP_INT_ENABLE 0x2a0
2872 1.1 jklos
2873 1.1 jklos #define S_MSTPLINTEN 16
2874 1.1 jklos #define V_MSTPLINTEN(x) ((x) << S_MSTPLINTEN)
2875 1.1 jklos #define F_MSTPLINTEN V_MSTPLINTEN(1U)
2876 1.1 jklos
2877 1.1 jklos #define A_CIM_UP_INT_CAUSE 0x2a4
2878 1.1 jklos
2879 1.1 jklos #define S_MSTPLINT 16
2880 1.1 jklos #define V_MSTPLINT(x) ((x) << S_MSTPLINT)
2881 1.1 jklos #define F_MSTPLINT V_MSTPLINT(1U)
2882 1.1 jklos
2883 1.1 jklos #define A_CIM_IBQ_FULLA_THRSH 0x2a8
2884 1.1 jklos
2885 1.1 jklos #define S_IBQ0FULLTHRSH 0
2886 1.1 jklos #define M_IBQ0FULLTHRSH 0x1ff
2887 1.1 jklos #define V_IBQ0FULLTHRSH(x) ((x) << S_IBQ0FULLTHRSH)
2888 1.1 jklos #define G_IBQ0FULLTHRSH(x) (((x) >> S_IBQ0FULLTHRSH) & M_IBQ0FULLTHRSH)
2889 1.1 jklos
2890 1.1 jklos #define S_IBQ1FULLTHRSH 16
2891 1.1 jklos #define M_IBQ1FULLTHRSH 0x1ff
2892 1.1 jklos #define V_IBQ1FULLTHRSH(x) ((x) << S_IBQ1FULLTHRSH)
2893 1.1 jklos #define G_IBQ1FULLTHRSH(x) (((x) >> S_IBQ1FULLTHRSH) & M_IBQ1FULLTHRSH)
2894 1.1 jklos
2895 1.1 jklos #define A_CIM_IBQ_FULLB_THRSH 0x2ac
2896 1.1 jklos
2897 1.1 jklos #define S_IBQ2FULLTHRSH 0
2898 1.1 jklos #define M_IBQ2FULLTHRSH 0x1ff
2899 1.1 jklos #define V_IBQ2FULLTHRSH(x) ((x) << S_IBQ2FULLTHRSH)
2900 1.1 jklos #define G_IBQ2FULLTHRSH(x) (((x) >> S_IBQ2FULLTHRSH) & M_IBQ2FULLTHRSH)
2901 1.1 jklos
2902 1.1 jklos #define S_IBQ3FULLTHRSH 16
2903 1.1 jklos #define M_IBQ3FULLTHRSH 0x1ff
2904 1.1 jklos #define V_IBQ3FULLTHRSH(x) ((x) << S_IBQ3FULLTHRSH)
2905 1.1 jklos #define G_IBQ3FULLTHRSH(x) (((x) >> S_IBQ3FULLTHRSH) & M_IBQ3FULLTHRSH)
2906 1.1 jklos
2907 1.1 jklos #define A_CIM_HOST_ACC_CTRL 0x2b0
2908 1.1 jklos
2909 1.1 jklos #define S_HOSTBUSY 17
2910 1.1 jklos #define V_HOSTBUSY(x) ((x) << S_HOSTBUSY)
2911 1.1 jklos #define F_HOSTBUSY V_HOSTBUSY(1U)
2912 1.1 jklos
2913 1.1 jklos #define S_HOSTWRITE 16
2914 1.1 jklos #define V_HOSTWRITE(x) ((x) << S_HOSTWRITE)
2915 1.1 jklos #define F_HOSTWRITE V_HOSTWRITE(1U)
2916 1.1 jklos
2917 1.1 jklos #define S_HOSTADDR 0
2918 1.1 jklos #define M_HOSTADDR 0xffff
2919 1.1 jklos #define V_HOSTADDR(x) ((x) << S_HOSTADDR)
2920 1.1 jklos #define G_HOSTADDR(x) (((x) >> S_HOSTADDR) & M_HOSTADDR)
2921 1.1 jklos
2922 1.1 jklos #define A_CIM_HOST_ACC_DATA 0x2b4
2923 1.1 jklos #define A_CIM_IBQ_DBG_CFG 0x2c0
2924 1.1 jklos
2925 1.1 jklos #define S_IBQDBGADDR 16
2926 1.1 jklos #define M_IBQDBGADDR 0x1ff
2927 1.1 jklos #define V_IBQDBGADDR(x) ((x) << S_IBQDBGADDR)
2928 1.1 jklos #define G_IBQDBGADDR(x) (((x) >> S_IBQDBGADDR) & M_IBQDBGADDR)
2929 1.1 jklos
2930 1.1 jklos #define S_IBQDBGQID 3
2931 1.1 jklos #define M_IBQDBGQID 0x3
2932 1.1 jklos #define V_IBQDBGQID(x) ((x) << S_IBQDBGQID)
2933 1.1 jklos #define G_IBQDBGQID(x) (((x) >> S_IBQDBGQID) & M_IBQDBGQID)
2934 1.1 jklos
2935 1.1 jklos #define S_IBQDBGWR 2
2936 1.1 jklos #define V_IBQDBGWR(x) ((x) << S_IBQDBGWR)
2937 1.1 jklos #define F_IBQDBGWR V_IBQDBGWR(1U)
2938 1.1 jklos
2939 1.1 jklos #define S_IBQDBGBUSY 1
2940 1.1 jklos #define V_IBQDBGBUSY(x) ((x) << S_IBQDBGBUSY)
2941 1.1 jklos #define F_IBQDBGBUSY V_IBQDBGBUSY(1U)
2942 1.1 jklos
2943 1.1 jklos #define S_IBQDBGEN 0
2944 1.1 jklos #define V_IBQDBGEN(x) ((x) << S_IBQDBGEN)
2945 1.1 jklos #define F_IBQDBGEN V_IBQDBGEN(1U)
2946 1.1 jklos
2947 1.1 jklos #define A_CIM_OBQ_DBG_CFG 0x2c4
2948 1.1 jklos
2949 1.1 jklos #define S_OBQDBGADDR 16
2950 1.1 jklos #define M_OBQDBGADDR 0x1ff
2951 1.1 jklos #define V_OBQDBGADDR(x) ((x) << S_OBQDBGADDR)
2952 1.1 jklos #define G_OBQDBGADDR(x) (((x) >> S_OBQDBGADDR) & M_OBQDBGADDR)
2953 1.1 jklos
2954 1.1 jklos #define S_OBQDBGQID 3
2955 1.1 jklos #define M_OBQDBGQID 0x3
2956 1.1 jklos #define V_OBQDBGQID(x) ((x) << S_OBQDBGQID)
2957 1.1 jklos #define G_OBQDBGQID(x) (((x) >> S_OBQDBGQID) & M_OBQDBGQID)
2958 1.1 jklos
2959 1.1 jklos #define S_OBQDBGWR 2
2960 1.1 jklos #define V_OBQDBGWR(x) ((x) << S_OBQDBGWR)
2961 1.1 jklos #define F_OBQDBGWR V_OBQDBGWR(1U)
2962 1.1 jklos
2963 1.1 jklos #define S_OBQDBGBUSY 1
2964 1.1 jklos #define V_OBQDBGBUSY(x) ((x) << S_OBQDBGBUSY)
2965 1.1 jklos #define F_OBQDBGBUSY V_OBQDBGBUSY(1U)
2966 1.1 jklos
2967 1.1 jklos #define S_OBQDBGEN 0
2968 1.1 jklos #define V_OBQDBGEN(x) ((x) << S_OBQDBGEN)
2969 1.1 jklos #define F_OBQDBGEN V_OBQDBGEN(1U)
2970 1.1 jklos
2971 1.1 jklos #define A_CIM_IBQ_DBG_DATA 0x2c8
2972 1.1 jklos #define A_CIM_OBQ_DBG_DATA 0x2cc
2973 1.1 jklos #define A_CIM_CDEBUGDATA 0x2d0
2974 1.1 jklos
2975 1.1 jklos #define S_CDEBUGDATAH 16
2976 1.1 jklos #define M_CDEBUGDATAH 0xffff
2977 1.1 jklos #define V_CDEBUGDATAH(x) ((x) << S_CDEBUGDATAH)
2978 1.1 jklos #define G_CDEBUGDATAH(x) (((x) >> S_CDEBUGDATAH) & M_CDEBUGDATAH)
2979 1.1 jklos
2980 1.1 jklos #define S_CDEBUGDATAL 0
2981 1.1 jklos #define M_CDEBUGDATAL 0xffff
2982 1.1 jklos #define V_CDEBUGDATAL(x) ((x) << S_CDEBUGDATAL)
2983 1.1 jklos #define G_CDEBUGDATAL(x) (((x) >> S_CDEBUGDATAL) & M_CDEBUGDATAL)
2984 1.1 jklos
2985 1.1 jklos #define A_CIM_DEBUGCFG 0x2e0
2986 1.1 jklos
2987 1.1 jklos #define S_POLADBGRDPTR 23
2988 1.1 jklos #define M_POLADBGRDPTR 0x1ff
2989 1.1 jklos #define V_POLADBGRDPTR(x) ((x) << S_POLADBGRDPTR)
2990 1.1 jklos #define G_POLADBGRDPTR(x) (((x) >> S_POLADBGRDPTR) & M_POLADBGRDPTR)
2991 1.1 jklos
2992 1.1 jklos #define S_PILADBGRDPTR 14
2993 1.1 jklos #define M_PILADBGRDPTR 0x1ff
2994 1.1 jklos #define V_PILADBGRDPTR(x) ((x) << S_PILADBGRDPTR)
2995 1.1 jklos #define G_PILADBGRDPTR(x) (((x) >> S_PILADBGRDPTR) & M_PILADBGRDPTR)
2996 1.1 jklos
2997 1.1 jklos #define S_CIM_LADBGEN 12
2998 1.1 jklos #define V_CIM_LADBGEN(x) ((x) << S_CIM_LADBGEN)
2999 1.1 jklos #define F_CIM_LADBGEN V_CIM_LADBGEN(1U)
3000 1.1 jklos
3001 1.1 jklos #define S_DEBUGSELHI 5
3002 1.1 jklos #define M_DEBUGSELHI 0x1f
3003 1.1 jklos #define V_DEBUGSELHI(x) ((x) << S_DEBUGSELHI)
3004 1.1 jklos #define G_DEBUGSELHI(x) (((x) >> S_DEBUGSELHI) & M_DEBUGSELHI)
3005 1.1 jklos
3006 1.1 jklos #define S_DEBUGSELLO 0
3007 1.1 jklos #define M_DEBUGSELLO 0x1f
3008 1.1 jklos #define V_DEBUGSELLO(x) ((x) << S_DEBUGSELLO)
3009 1.1 jklos #define G_DEBUGSELLO(x) (((x) >> S_DEBUGSELLO) & M_DEBUGSELLO)
3010 1.1 jklos
3011 1.1 jklos #define A_CIM_DEBUGSTS 0x2e4
3012 1.1 jklos
3013 1.1 jklos #define S_POLADBGWRPTR 16
3014 1.1 jklos #define M_POLADBGWRPTR 0x1ff
3015 1.1 jklos #define V_POLADBGWRPTR(x) ((x) << S_POLADBGWRPTR)
3016 1.1 jklos #define G_POLADBGWRPTR(x) (((x) >> S_POLADBGWRPTR) & M_POLADBGWRPTR)
3017 1.1 jklos
3018 1.1 jklos #define S_PILADBGWRPTR 0
3019 1.1 jklos #define M_PILADBGWRPTR 0x1ff
3020 1.1 jklos #define V_PILADBGWRPTR(x) ((x) << S_PILADBGWRPTR)
3021 1.1 jklos #define G_PILADBGWRPTR(x) (((x) >> S_PILADBGWRPTR) & M_PILADBGWRPTR)
3022 1.1 jklos
3023 1.1 jklos #define A_CIM_PO_LA_DEBUGDATA 0x2e8
3024 1.1 jklos #define A_CIM_PI_LA_DEBUGDATA 0x2ec
3025 1.1 jklos
3026 1.1 jklos /* registers for module TP1 */
3027 1.1 jklos #define TP1_BASE_ADDR 0x300
3028 1.1 jklos
3029 1.1 jklos #define A_TP_IN_CONFIG 0x300
3030 1.1 jklos
3031 1.1 jklos #define S_RXFBARBPRIO 25
3032 1.1 jklos #define V_RXFBARBPRIO(x) ((x) << S_RXFBARBPRIO)
3033 1.1 jklos #define F_RXFBARBPRIO V_RXFBARBPRIO(1U)
3034 1.1 jklos
3035 1.1 jklos #define S_TXFBARBPRIO 24
3036 1.1 jklos #define V_TXFBARBPRIO(x) ((x) << S_TXFBARBPRIO)
3037 1.1 jklos #define F_TXFBARBPRIO V_TXFBARBPRIO(1U)
3038 1.1 jklos
3039 1.1 jklos #define S_DBMAXOPCNT 16
3040 1.1 jklos #define M_DBMAXOPCNT 0xff
3041 1.1 jklos #define V_DBMAXOPCNT(x) ((x) << S_DBMAXOPCNT)
3042 1.1 jklos #define G_DBMAXOPCNT(x) (((x) >> S_DBMAXOPCNT) & M_DBMAXOPCNT)
3043 1.1 jklos
3044 1.1 jklos #define S_NICMODE 14
3045 1.1 jklos #define V_NICMODE(x) ((x) << S_NICMODE)
3046 1.1 jklos #define F_NICMODE V_NICMODE(1U)
3047 1.1 jklos
3048 1.1 jklos #define S_ECHECKSUMCHECKTCP 13
3049 1.1 jklos #define V_ECHECKSUMCHECKTCP(x) ((x) << S_ECHECKSUMCHECKTCP)
3050 1.1 jklos #define F_ECHECKSUMCHECKTCP V_ECHECKSUMCHECKTCP(1U)
3051 1.1 jklos
3052 1.1 jklos #define S_ECHECKSUMCHECKIP 12
3053 1.1 jklos #define V_ECHECKSUMCHECKIP(x) ((x) << S_ECHECKSUMCHECKIP)
3054 1.1 jklos #define F_ECHECKSUMCHECKIP V_ECHECKSUMCHECKIP(1U)
3055 1.1 jklos
3056 1.1 jklos #define S_ECPL 10
3057 1.1 jklos #define V_ECPL(x) ((x) << S_ECPL)
3058 1.1 jklos #define F_ECPL V_ECPL(1U)
3059 1.1 jklos
3060 1.1 jklos #define S_EETHERNET 8
3061 1.1 jklos #define V_EETHERNET(x) ((x) << S_EETHERNET)
3062 1.1 jklos #define F_EETHERNET V_EETHERNET(1U)
3063 1.1 jklos
3064 1.1 jklos #define S_ETUNNEL 7
3065 1.1 jklos #define V_ETUNNEL(x) ((x) << S_ETUNNEL)
3066 1.1 jklos #define F_ETUNNEL V_ETUNNEL(1U)
3067 1.1 jklos
3068 1.1 jklos #define S_CCHECKSUMCHECKTCP 6
3069 1.1 jklos #define V_CCHECKSUMCHECKTCP(x) ((x) << S_CCHECKSUMCHECKTCP)
3070 1.1 jklos #define F_CCHECKSUMCHECKTCP V_CCHECKSUMCHECKTCP(1U)
3071 1.1 jklos
3072 1.1 jklos #define S_CCHECKSUMCHECKIP 5
3073 1.1 jklos #define V_CCHECKSUMCHECKIP(x) ((x) << S_CCHECKSUMCHECKIP)
3074 1.1 jklos #define F_CCHECKSUMCHECKIP V_CCHECKSUMCHECKIP(1U)
3075 1.1 jklos
3076 1.1 jklos #define S_CCPL 3
3077 1.1 jklos #define V_CCPL(x) ((x) << S_CCPL)
3078 1.1 jklos #define F_CCPL V_CCPL(1U)
3079 1.1 jklos
3080 1.1 jklos #define S_CETHERNET 1
3081 1.1 jklos #define V_CETHERNET(x) ((x) << S_CETHERNET)
3082 1.1 jklos #define F_CETHERNET V_CETHERNET(1U)
3083 1.1 jklos
3084 1.1 jklos #define S_CTUNNEL 0
3085 1.1 jklos #define V_CTUNNEL(x) ((x) << S_CTUNNEL)
3086 1.1 jklos #define F_CTUNNEL V_CTUNNEL(1U)
3087 1.1 jklos
3088 1.1 jklos #define S_IPV6ENABLE 15
3089 1.1 jklos #define V_IPV6ENABLE(x) ((x) << S_IPV6ENABLE)
3090 1.1 jklos #define F_IPV6ENABLE V_IPV6ENABLE(1U)
3091 1.1 jklos
3092 1.1 jklos #define A_TP_OUT_CONFIG 0x304
3093 1.1 jklos
3094 1.1 jklos #define S_VLANEXTRACTIONENABLE 12
3095 1.1 jklos #define V_VLANEXTRACTIONENABLE(x) ((x) << S_VLANEXTRACTIONENABLE)
3096 1.1 jklos #define F_VLANEXTRACTIONENABLE V_VLANEXTRACTIONENABLE(1U)
3097 1.1 jklos
3098 1.1 jklos #define S_ECHECKSUMGENERATETCP 11
3099 1.1 jklos #define V_ECHECKSUMGENERATETCP(x) ((x) << S_ECHECKSUMGENERATETCP)
3100 1.1 jklos #define F_ECHECKSUMGENERATETCP V_ECHECKSUMGENERATETCP(1U)
3101 1.1 jklos
3102 1.1 jklos #define S_ECHECKSUMGENERATEIP 10
3103 1.1 jklos #define V_ECHECKSUMGENERATEIP(x) ((x) << S_ECHECKSUMGENERATEIP)
3104 1.1 jklos #define F_ECHECKSUMGENERATEIP V_ECHECKSUMGENERATEIP(1U)
3105 1.1 jklos
3106 1.1 jklos #define S_OUT_ECPL 8
3107 1.1 jklos #define V_OUT_ECPL(x) ((x) << S_OUT_ECPL)
3108 1.1 jklos #define F_OUT_ECPL V_OUT_ECPL(1U)
3109 1.1 jklos
3110 1.1 jklos #define S_OUT_EETHERNET 6
3111 1.1 jklos #define V_OUT_EETHERNET(x) ((x) << S_OUT_EETHERNET)
3112 1.1 jklos #define F_OUT_EETHERNET V_OUT_EETHERNET(1U)
3113 1.1 jklos
3114 1.1 jklos #define S_CCHECKSUMGENERATETCP 5
3115 1.1 jklos #define V_CCHECKSUMGENERATETCP(x) ((x) << S_CCHECKSUMGENERATETCP)
3116 1.1 jklos #define F_CCHECKSUMGENERATETCP V_CCHECKSUMGENERATETCP(1U)
3117 1.1 jklos
3118 1.1 jklos #define S_CCHECKSUMGENERATEIP 4
3119 1.1 jklos #define V_CCHECKSUMGENERATEIP(x) ((x) << S_CCHECKSUMGENERATEIP)
3120 1.1 jklos #define F_CCHECKSUMGENERATEIP V_CCHECKSUMGENERATEIP(1U)
3121 1.1 jklos
3122 1.1 jklos #define S_OUT_CCPL 2
3123 1.1 jklos #define V_OUT_CCPL(x) ((x) << S_OUT_CCPL)
3124 1.1 jklos #define F_OUT_CCPL V_OUT_CCPL(1U)
3125 1.1 jklos
3126 1.1 jklos #define S_OUT_CETHERNET 0
3127 1.1 jklos #define V_OUT_CETHERNET(x) ((x) << S_OUT_CETHERNET)
3128 1.1 jklos #define F_OUT_CETHERNET V_OUT_CETHERNET(1U)
3129 1.1 jklos
3130 1.1 jklos #define S_IPIDSPLITMODE 16
3131 1.1 jklos #define V_IPIDSPLITMODE(x) ((x) << S_IPIDSPLITMODE)
3132 1.1 jklos #define F_IPIDSPLITMODE V_IPIDSPLITMODE(1U)
3133 1.1 jklos
3134 1.1 jklos #define S_VLANEXTRACTIONENABLE2NDPORT 13
3135 1.1 jklos #define V_VLANEXTRACTIONENABLE2NDPORT(x) ((x) << S_VLANEXTRACTIONENABLE2NDPORT)
3136 1.1 jklos #define F_VLANEXTRACTIONENABLE2NDPORT V_VLANEXTRACTIONENABLE2NDPORT(1U)
3137 1.1 jklos
3138 1.1 jklos #define A_TP_GLOBAL_CONFIG 0x308
3139 1.1 jklos
3140 1.1 jklos #define S_RXFLOWCONTROLDISABLE 25
3141 1.1 jklos #define V_RXFLOWCONTROLDISABLE(x) ((x) << S_RXFLOWCONTROLDISABLE)
3142 1.1 jklos #define F_RXFLOWCONTROLDISABLE V_RXFLOWCONTROLDISABLE(1U)
3143 1.1 jklos
3144 1.1 jklos #define S_TXPACINGENABLE 24
3145 1.1 jklos #define V_TXPACINGENABLE(x) ((x) << S_TXPACINGENABLE)
3146 1.1 jklos #define F_TXPACINGENABLE V_TXPACINGENABLE(1U)
3147 1.1 jklos
3148 1.1 jklos #define S_ATTACKFILTERENABLE 23
3149 1.1 jklos #define V_ATTACKFILTERENABLE(x) ((x) << S_ATTACKFILTERENABLE)
3150 1.1 jklos #define F_ATTACKFILTERENABLE V_ATTACKFILTERENABLE(1U)
3151 1.1 jklos
3152 1.1 jklos #define S_SYNCOOKIENOOPTIONS 22
3153 1.1 jklos #define V_SYNCOOKIENOOPTIONS(x) ((x) << S_SYNCOOKIENOOPTIONS)
3154 1.1 jklos #define F_SYNCOOKIENOOPTIONS V_SYNCOOKIENOOPTIONS(1U)
3155 1.1 jklos
3156 1.1 jklos #define S_PROTECTEDMODE 21
3157 1.1 jklos #define V_PROTECTEDMODE(x) ((x) << S_PROTECTEDMODE)
3158 1.1 jklos #define F_PROTECTEDMODE V_PROTECTEDMODE(1U)
3159 1.1 jklos
3160 1.1 jklos #define S_PINGDROP 20
3161 1.1 jklos #define V_PINGDROP(x) ((x) << S_PINGDROP)
3162 1.1 jklos #define F_PINGDROP V_PINGDROP(1U)
3163 1.1 jklos
3164 1.1 jklos #define S_FRAGMENTDROP 19
3165 1.1 jklos #define V_FRAGMENTDROP(x) ((x) << S_FRAGMENTDROP)
3166 1.1 jklos #define F_FRAGMENTDROP V_FRAGMENTDROP(1U)
3167 1.1 jklos
3168 1.1 jklos #define S_FIVETUPLELOOKUP 17
3169 1.1 jklos #define M_FIVETUPLELOOKUP 0x3
3170 1.1 jklos #define V_FIVETUPLELOOKUP(x) ((x) << S_FIVETUPLELOOKUP)
3171 1.1 jklos #define G_FIVETUPLELOOKUP(x) (((x) >> S_FIVETUPLELOOKUP) & M_FIVETUPLELOOKUP)
3172 1.1 jklos
3173 1.1 jklos #define S_PATHMTU 15
3174 1.1 jklos #define V_PATHMTU(x) ((x) << S_PATHMTU)
3175 1.1 jklos #define F_PATHMTU V_PATHMTU(1U)
3176 1.1 jklos
3177 1.1 jklos #define S_IPIDENTSPLIT 14
3178 1.1 jklos #define V_IPIDENTSPLIT(x) ((x) << S_IPIDENTSPLIT)
3179 1.1 jklos #define F_IPIDENTSPLIT V_IPIDENTSPLIT(1U)
3180 1.1 jklos
3181 1.1 jklos #define S_IPCHECKSUMOFFLOAD 13
3182 1.1 jklos #define V_IPCHECKSUMOFFLOAD(x) ((x) << S_IPCHECKSUMOFFLOAD)
3183 1.1 jklos #define F_IPCHECKSUMOFFLOAD V_IPCHECKSUMOFFLOAD(1U)
3184 1.1 jklos
3185 1.1 jklos #define S_UDPCHECKSUMOFFLOAD 12
3186 1.1 jklos #define V_UDPCHECKSUMOFFLOAD(x) ((x) << S_UDPCHECKSUMOFFLOAD)
3187 1.1 jklos #define F_UDPCHECKSUMOFFLOAD V_UDPCHECKSUMOFFLOAD(1U)
3188 1.1 jklos
3189 1.1 jklos #define S_TCPCHECKSUMOFFLOAD 11
3190 1.1 jklos #define V_TCPCHECKSUMOFFLOAD(x) ((x) << S_TCPCHECKSUMOFFLOAD)
3191 1.1 jklos #define F_TCPCHECKSUMOFFLOAD V_TCPCHECKSUMOFFLOAD(1U)
3192 1.1 jklos
3193 1.1 jklos #define S_QOSMAPPING 10
3194 1.1 jklos #define V_QOSMAPPING(x) ((x) << S_QOSMAPPING)
3195 1.1 jklos #define F_QOSMAPPING V_QOSMAPPING(1U)
3196 1.1 jklos
3197 1.1 jklos #define S_TCAMSERVERUSE 8
3198 1.1 jklos #define M_TCAMSERVERUSE 0x3
3199 1.1 jklos #define V_TCAMSERVERUSE(x) ((x) << S_TCAMSERVERUSE)
3200 1.1 jklos #define G_TCAMSERVERUSE(x) (((x) >> S_TCAMSERVERUSE) & M_TCAMSERVERUSE)
3201 1.1 jklos
3202 1.1 jklos #define S_IPTTL 0
3203 1.1 jklos #define M_IPTTL 0xff
3204 1.1 jklos #define V_IPTTL(x) ((x) << S_IPTTL)
3205 1.1 jklos #define G_IPTTL(x) (((x) >> S_IPTTL) & M_IPTTL)
3206 1.1 jklos
3207 1.1 jklos #define S_SYNCOOKIEPARAMS 26
3208 1.1 jklos #define M_SYNCOOKIEPARAMS 0x3f
3209 1.1 jklos #define V_SYNCOOKIEPARAMS(x) ((x) << S_SYNCOOKIEPARAMS)
3210 1.1 jklos #define G_SYNCOOKIEPARAMS(x) (((x) >> S_SYNCOOKIEPARAMS) & M_SYNCOOKIEPARAMS)
3211 1.1 jklos
3212 1.1 jklos #define A_TP_GLOBAL_RX_CREDIT 0x30c
3213 1.1 jklos #define A_TP_CMM_SIZE 0x310
3214 1.1 jklos
3215 1.1 jklos #define S_CMMEMMGRSIZE 0
3216 1.1 jklos #define M_CMMEMMGRSIZE 0xfffffff
3217 1.1 jklos #define V_CMMEMMGRSIZE(x) ((x) << S_CMMEMMGRSIZE)
3218 1.1 jklos #define G_CMMEMMGRSIZE(x) (((x) >> S_CMMEMMGRSIZE) & M_CMMEMMGRSIZE)
3219 1.1 jklos
3220 1.1 jklos #define A_TP_CMM_MM_BASE 0x314
3221 1.1 jklos
3222 1.1 jklos #define S_CMMEMMGRBASE 0
3223 1.1 jklos #define M_CMMEMMGRBASE 0xfffffff
3224 1.1 jklos #define V_CMMEMMGRBASE(x) ((x) << S_CMMEMMGRBASE)
3225 1.1 jklos #define G_CMMEMMGRBASE(x) (((x) >> S_CMMEMMGRBASE) & M_CMMEMMGRBASE)
3226 1.1 jklos
3227 1.1 jklos #define A_TP_CMM_TIMER_BASE 0x318
3228 1.1 jklos
3229 1.1 jklos #define S_CMTIMERBASE 0
3230 1.1 jklos #define M_CMTIMERBASE 0xfffffff
3231 1.1 jklos #define V_CMTIMERBASE(x) ((x) << S_CMTIMERBASE)
3232 1.1 jklos #define G_CMTIMERBASE(x) (((x) >> S_CMTIMERBASE) & M_CMTIMERBASE)
3233 1.1 jklos
3234 1.1 jklos #define S_CMTIMERMAXNUM 28
3235 1.1 jklos #define M_CMTIMERMAXNUM 0x3
3236 1.1 jklos #define V_CMTIMERMAXNUM(x) ((x) << S_CMTIMERMAXNUM)
3237 1.1 jklos #define G_CMTIMERMAXNUM(x) (((x) >> S_CMTIMERMAXNUM) & M_CMTIMERMAXNUM)
3238 1.1 jklos
3239 1.1 jklos #define A_TP_PMM_SIZE 0x31c
3240 1.1 jklos
3241 1.1 jklos #define S_PMSIZE 0
3242 1.1 jklos #define M_PMSIZE 0xfffffff
3243 1.1 jklos #define V_PMSIZE(x) ((x) << S_PMSIZE)
3244 1.1 jklos #define G_PMSIZE(x) (((x) >> S_PMSIZE) & M_PMSIZE)
3245 1.1 jklos
3246 1.1 jklos #define A_TP_PMM_TX_BASE 0x320
3247 1.1 jklos #define A_TP_PMM_DEFRAG_BASE 0x324
3248 1.1 jklos #define A_TP_PMM_RX_BASE 0x328
3249 1.1 jklos #define A_TP_PMM_RX_PAGE_SIZE 0x32c
3250 1.1 jklos #define A_TP_PMM_RX_MAX_PAGE 0x330
3251 1.1 jklos
3252 1.1 jklos #define S_PMRXMAXPAGE 0
3253 1.1 jklos #define M_PMRXMAXPAGE 0x1fffff
3254 1.1 jklos #define V_PMRXMAXPAGE(x) ((x) << S_PMRXMAXPAGE)
3255 1.1 jklos #define G_PMRXMAXPAGE(x) (((x) >> S_PMRXMAXPAGE) & M_PMRXMAXPAGE)
3256 1.1 jklos
3257 1.1 jklos #define A_TP_PMM_TX_PAGE_SIZE 0x334
3258 1.1 jklos #define A_TP_PMM_TX_MAX_PAGE 0x338
3259 1.1 jklos
3260 1.1 jklos #define S_PMTXMAXPAGE 0
3261 1.1 jklos #define M_PMTXMAXPAGE 0x1fffff
3262 1.1 jklos #define V_PMTXMAXPAGE(x) ((x) << S_PMTXMAXPAGE)
3263 1.1 jklos #define G_PMTXMAXPAGE(x) (((x) >> S_PMTXMAXPAGE) & M_PMTXMAXPAGE)
3264 1.1 jklos
3265 1.1 jklos #define A_TP_TCP_OPTIONS 0x340
3266 1.1 jklos
3267 1.1 jklos #define S_MTUDEFAULT 16
3268 1.1 jklos #define M_MTUDEFAULT 0xffff
3269 1.1 jklos #define V_MTUDEFAULT(x) ((x) << S_MTUDEFAULT)
3270 1.1 jklos #define G_MTUDEFAULT(x) (((x) >> S_MTUDEFAULT) & M_MTUDEFAULT)
3271 1.1 jklos
3272 1.1 jklos #define S_MTUENABLE 10
3273 1.1 jklos #define V_MTUENABLE(x) ((x) << S_MTUENABLE)
3274 1.1 jklos #define F_MTUENABLE V_MTUENABLE(1U)
3275 1.1 jklos
3276 1.1 jklos #define S_SACKTX 9
3277 1.1 jklos #define V_SACKTX(x) ((x) << S_SACKTX)
3278 1.1 jklos #define F_SACKTX V_SACKTX(1U)
3279 1.1 jklos
3280 1.1 jklos #define S_SACKRX 8
3281 1.1 jklos #define V_SACKRX(x) ((x) << S_SACKRX)
3282 1.1 jklos #define F_SACKRX V_SACKRX(1U)
3283 1.1 jklos
3284 1.1 jklos #define S_SACKMODE 4
3285 1.1 jklos #define M_SACKMODE 0x3
3286 1.1 jklos #define V_SACKMODE(x) ((x) << S_SACKMODE)
3287 1.1 jklos #define G_SACKMODE(x) (((x) >> S_SACKMODE) & M_SACKMODE)
3288 1.1 jklos
3289 1.1 jklos #define S_WINDOWSCALEMODE 2
3290 1.1 jklos #define M_WINDOWSCALEMODE 0x3
3291 1.1 jklos #define V_WINDOWSCALEMODE(x) ((x) << S_WINDOWSCALEMODE)
3292 1.1 jklos #define G_WINDOWSCALEMODE(x) (((x) >> S_WINDOWSCALEMODE) & M_WINDOWSCALEMODE)
3293 1.1 jklos
3294 1.1 jklos #define S_TIMESTAMPSMODE 0
3295 1.1 jklos #define M_TIMESTAMPSMODE 0x3
3296 1.1 jklos #define V_TIMESTAMPSMODE(x) ((x) << S_TIMESTAMPSMODE)
3297 1.1 jklos #define G_TIMESTAMPSMODE(x) (((x) >> S_TIMESTAMPSMODE) & M_TIMESTAMPSMODE)
3298 1.1 jklos
3299 1.1 jklos #define A_TP_DACK_CONFIG 0x344
3300 1.1 jklos
3301 1.1 jklos #define S_AUTOSTATE3 30
3302 1.1 jklos #define M_AUTOSTATE3 0x3
3303 1.1 jklos #define V_AUTOSTATE3(x) ((x) << S_AUTOSTATE3)
3304 1.1 jklos #define G_AUTOSTATE3(x) (((x) >> S_AUTOSTATE3) & M_AUTOSTATE3)
3305 1.1 jklos
3306 1.1 jklos #define S_AUTOSTATE2 28
3307 1.1 jklos #define M_AUTOSTATE2 0x3
3308 1.1 jklos #define V_AUTOSTATE2(x) ((x) << S_AUTOSTATE2)
3309 1.1 jklos #define G_AUTOSTATE2(x) (((x) >> S_AUTOSTATE2) & M_AUTOSTATE2)
3310 1.1 jklos
3311 1.1 jklos #define S_AUTOSTATE1 26
3312 1.1 jklos #define M_AUTOSTATE1 0x3
3313 1.1 jklos #define V_AUTOSTATE1(x) ((x) << S_AUTOSTATE1)
3314 1.1 jklos #define G_AUTOSTATE1(x) (((x) >> S_AUTOSTATE1) & M_AUTOSTATE1)
3315 1.1 jklos
3316 1.1 jklos #define S_BYTETHRESHOLD 5
3317 1.1 jklos #define M_BYTETHRESHOLD 0xfffff
3318 1.1 jklos #define V_BYTETHRESHOLD(x) ((x) << S_BYTETHRESHOLD)
3319 1.1 jklos #define G_BYTETHRESHOLD(x) (((x) >> S_BYTETHRESHOLD) & M_BYTETHRESHOLD)
3320 1.1 jklos
3321 1.1 jklos #define S_MSSTHRESHOLD 3
3322 1.1 jklos #define M_MSSTHRESHOLD 0x3
3323 1.1 jklos #define V_MSSTHRESHOLD(x) ((x) << S_MSSTHRESHOLD)
3324 1.1 jklos #define G_MSSTHRESHOLD(x) (((x) >> S_MSSTHRESHOLD) & M_MSSTHRESHOLD)
3325 1.1 jklos
3326 1.1 jklos #define S_AUTOCAREFUL 2
3327 1.1 jklos #define V_AUTOCAREFUL(x) ((x) << S_AUTOCAREFUL)
3328 1.1 jklos #define F_AUTOCAREFUL V_AUTOCAREFUL(1U)
3329 1.1 jklos
3330 1.1 jklos #define S_AUTOENABLE 1
3331 1.1 jklos #define V_AUTOENABLE(x) ((x) << S_AUTOENABLE)
3332 1.1 jklos #define F_AUTOENABLE V_AUTOENABLE(1U)
3333 1.1 jklos
3334 1.1 jklos #define S_DACK_MODE 0
3335 1.1 jklos #define V_DACK_MODE(x) ((x) << S_DACK_MODE)
3336 1.1 jklos #define F_DACK_MODE V_DACK_MODE(1U)
3337 1.1 jklos
3338 1.1 jklos #define A_TP_PC_CONFIG 0x348
3339 1.1 jklos
3340 1.1 jklos #define S_TXTOSQUEUEMAPMODE 26
3341 1.1 jklos #define V_TXTOSQUEUEMAPMODE(x) ((x) << S_TXTOSQUEUEMAPMODE)
3342 1.1 jklos #define F_TXTOSQUEUEMAPMODE V_TXTOSQUEUEMAPMODE(1U)
3343 1.1 jklos
3344 1.1 jklos #define S_RDDPCONGEN 25
3345 1.1 jklos #define V_RDDPCONGEN(x) ((x) << S_RDDPCONGEN)
3346 1.1 jklos #define F_RDDPCONGEN V_RDDPCONGEN(1U)
3347 1.1 jklos
3348 1.1 jklos #define S_ENABLEONFLYPDU 24
3349 1.1 jklos #define V_ENABLEONFLYPDU(x) ((x) << S_ENABLEONFLYPDU)
3350 1.1 jklos #define F_ENABLEONFLYPDU V_ENABLEONFLYPDU(1U)
3351 1.1 jklos
3352 1.1 jklos #define S_ENABLEEPCMDAFULL 23
3353 1.1 jklos #define V_ENABLEEPCMDAFULL(x) ((x) << S_ENABLEEPCMDAFULL)
3354 1.1 jklos #define F_ENABLEEPCMDAFULL V_ENABLEEPCMDAFULL(1U)
3355 1.1 jklos
3356 1.1 jklos #define S_MODULATEUNIONMODE 22
3357 1.1 jklos #define V_MODULATEUNIONMODE(x) ((x) << S_MODULATEUNIONMODE)
3358 1.1 jklos #define F_MODULATEUNIONMODE V_MODULATEUNIONMODE(1U)
3359 1.1 jklos
3360 1.1 jklos #define S_TXDATAACKRATEENABLE 21
3361 1.1 jklos #define V_TXDATAACKRATEENABLE(x) ((x) << S_TXDATAACKRATEENABLE)
3362 1.1 jklos #define F_TXDATAACKRATEENABLE V_TXDATAACKRATEENABLE(1U)
3363 1.1 jklos
3364 1.1 jklos #define S_TXDEFERENABLE 20
3365 1.1 jklos #define V_TXDEFERENABLE(x) ((x) << S_TXDEFERENABLE)
3366 1.1 jklos #define F_TXDEFERENABLE V_TXDEFERENABLE(1U)
3367 1.1 jklos
3368 1.1 jklos #define S_RXCONGESTIONMODE 19
3369 1.1 jklos #define V_RXCONGESTIONMODE(x) ((x) << S_RXCONGESTIONMODE)
3370 1.1 jklos #define F_RXCONGESTIONMODE V_RXCONGESTIONMODE(1U)
3371 1.1 jklos
3372 1.1 jklos #define S_HEARBEATONCEDACK 18
3373 1.1 jklos #define V_HEARBEATONCEDACK(x) ((x) << S_HEARBEATONCEDACK)
3374 1.1 jklos #define F_HEARBEATONCEDACK V_HEARBEATONCEDACK(1U)
3375 1.1 jklos
3376 1.1 jklos #define S_HEARBEATONCEHEAP 17
3377 1.1 jklos #define V_HEARBEATONCEHEAP(x) ((x) << S_HEARBEATONCEHEAP)
3378 1.1 jklos #define F_HEARBEATONCEHEAP V_HEARBEATONCEHEAP(1U)
3379 1.1 jklos
3380 1.1 jklos #define S_HEARBEATDACK 16
3381 1.1 jklos #define V_HEARBEATDACK(x) ((x) << S_HEARBEATDACK)
3382 1.1 jklos #define F_HEARBEATDACK V_HEARBEATDACK(1U)
3383 1.1 jklos
3384 1.1 jklos #define S_TXCONGESTIONMODE 15
3385 1.1 jklos #define V_TXCONGESTIONMODE(x) ((x) << S_TXCONGESTIONMODE)
3386 1.1 jklos #define F_TXCONGESTIONMODE V_TXCONGESTIONMODE(1U)
3387 1.1 jklos
3388 1.1 jklos #define S_ACCEPTLATESTRCVADV 14
3389 1.1 jklos #define V_ACCEPTLATESTRCVADV(x) ((x) << S_ACCEPTLATESTRCVADV)
3390 1.1 jklos #define F_ACCEPTLATESTRCVADV V_ACCEPTLATESTRCVADV(1U)
3391 1.1 jklos
3392 1.1 jklos #define S_DISABLESYNDATA 13
3393 1.1 jklos #define V_DISABLESYNDATA(x) ((x) << S_DISABLESYNDATA)
3394 1.1 jklos #define F_DISABLESYNDATA V_DISABLESYNDATA(1U)
3395 1.1 jklos
3396 1.1 jklos #define S_DISABLEWINDOWPSH 12
3397 1.1 jklos #define V_DISABLEWINDOWPSH(x) ((x) << S_DISABLEWINDOWPSH)
3398 1.1 jklos #define F_DISABLEWINDOWPSH V_DISABLEWINDOWPSH(1U)
3399 1.1 jklos
3400 1.1 jklos #define S_DISABLEFINOLDDATA 11
3401 1.1 jklos #define V_DISABLEFINOLDDATA(x) ((x) << S_DISABLEFINOLDDATA)
3402 1.1 jklos #define F_DISABLEFINOLDDATA V_DISABLEFINOLDDATA(1U)
3403 1.1 jklos
3404 1.1 jklos #define S_ENABLEFLMERROR 10
3405 1.1 jklos #define V_ENABLEFLMERROR(x) ((x) << S_ENABLEFLMERROR)
3406 1.1 jklos #define F_ENABLEFLMERROR V_ENABLEFLMERROR(1U)
3407 1.1 jklos
3408 1.1 jklos #define S_DISABLENEXTMTU 9
3409 1.1 jklos #define V_DISABLENEXTMTU(x) ((x) << S_DISABLENEXTMTU)
3410 1.1 jklos #define F_DISABLENEXTMTU V_DISABLENEXTMTU(1U)
3411 1.1 jklos
3412 1.1 jklos #define S_FILTERPEERFIN 8
3413 1.1 jklos #define V_FILTERPEERFIN(x) ((x) << S_FILTERPEERFIN)
3414 1.1 jklos #define F_FILTERPEERFIN V_FILTERPEERFIN(1U)
3415 1.1 jklos
3416 1.1 jklos #define S_ENABLEFEEDBACKSEND 7
3417 1.1 jklos #define V_ENABLEFEEDBACKSEND(x) ((x) << S_ENABLEFEEDBACKSEND)
3418 1.1 jklos #define F_ENABLEFEEDBACKSEND V_ENABLEFEEDBACKSEND(1U)
3419 1.1 jklos
3420 1.1 jklos #define S_ENABLERDMAERROR 6
3421 1.1 jklos #define V_ENABLERDMAERROR(x) ((x) << S_ENABLERDMAERROR)
3422 1.1 jklos #define F_ENABLERDMAERROR V_ENABLERDMAERROR(1U)
3423 1.1 jklos
3424 1.1 jklos #define S_ENABLEDDPFLOWCONTROL 5
3425 1.1 jklos #define V_ENABLEDDPFLOWCONTROL(x) ((x) << S_ENABLEDDPFLOWCONTROL)
3426 1.1 jklos #define F_ENABLEDDPFLOWCONTROL V_ENABLEDDPFLOWCONTROL(1U)
3427 1.1 jklos
3428 1.1 jklos #define S_DISABLEHELDFIN 4
3429 1.1 jklos #define V_DISABLEHELDFIN(x) ((x) << S_DISABLEHELDFIN)
3430 1.1 jklos #define F_DISABLEHELDFIN V_DISABLEHELDFIN(1U)
3431 1.1 jklos
3432 1.1 jklos #define S_TABLELATENCYDELTA 0
3433 1.1 jklos #define M_TABLELATENCYDELTA 0xf
3434 1.1 jklos #define V_TABLELATENCYDELTA(x) ((x) << S_TABLELATENCYDELTA)
3435 1.1 jklos #define G_TABLELATENCYDELTA(x) (((x) >> S_TABLELATENCYDELTA) & M_TABLELATENCYDELTA)
3436 1.1 jklos
3437 1.1 jklos #define S_CMCACHEDISABLE 31
3438 1.1 jklos #define V_CMCACHEDISABLE(x) ((x) << S_CMCACHEDISABLE)
3439 1.1 jklos #define F_CMCACHEDISABLE V_CMCACHEDISABLE(1U)
3440 1.1 jklos
3441 1.1 jklos #define S_ENABLEOCSPIFULL 30
3442 1.1 jklos #define V_ENABLEOCSPIFULL(x) ((x) << S_ENABLEOCSPIFULL)
3443 1.1 jklos #define F_ENABLEOCSPIFULL V_ENABLEOCSPIFULL(1U)
3444 1.1 jklos
3445 1.1 jklos #define S_ENABLEFLMERRORDDP 29
3446 1.1 jklos #define V_ENABLEFLMERRORDDP(x) ((x) << S_ENABLEFLMERRORDDP)
3447 1.1 jklos #define F_ENABLEFLMERRORDDP V_ENABLEFLMERRORDDP(1U)
3448 1.1 jklos
3449 1.1 jklos #define S_LOCKTID 28
3450 1.1 jklos #define V_LOCKTID(x) ((x) << S_LOCKTID)
3451 1.1 jklos #define F_LOCKTID V_LOCKTID(1U)
3452 1.1 jklos
3453 1.1 jklos #define S_FIXRCVWND 27
3454 1.1 jklos #define V_FIXRCVWND(x) ((x) << S_FIXRCVWND)
3455 1.1 jklos #define F_FIXRCVWND V_FIXRCVWND(1U)
3456 1.1 jklos
3457 1.1 jklos #define A_TP_PC_CONFIG2 0x34c
3458 1.1 jklos
3459 1.1 jklos #define S_ENABLEDROPRQEMPTYPKT 10
3460 1.1 jklos #define V_ENABLEDROPRQEMPTYPKT(x) ((x) << S_ENABLEDROPRQEMPTYPKT)
3461 1.1 jklos #define F_ENABLEDROPRQEMPTYPKT V_ENABLEDROPRQEMPTYPKT(1U)
3462 1.1 jklos
3463 1.1 jklos #define S_ENABLETXPORTFROMDA2 9
3464 1.1 jklos #define V_ENABLETXPORTFROMDA2(x) ((x) << S_ENABLETXPORTFROMDA2)
3465 1.1 jklos #define F_ENABLETXPORTFROMDA2 V_ENABLETXPORTFROMDA2(1U)
3466 1.1 jklos
3467 1.1 jklos #define S_ENABLERXPKTTMSTPRSS 8
3468 1.1 jklos #define V_ENABLERXPKTTMSTPRSS(x) ((x) << S_ENABLERXPKTTMSTPRSS)
3469 1.1 jklos #define F_ENABLERXPKTTMSTPRSS V_ENABLERXPKTTMSTPRSS(1U)
3470 1.1 jklos
3471 1.1 jklos #define S_ENABLESNDUNAINRXDATA 7
3472 1.1 jklos #define V_ENABLESNDUNAINRXDATA(x) ((x) << S_ENABLESNDUNAINRXDATA)
3473 1.1 jklos #define F_ENABLESNDUNAINRXDATA V_ENABLESNDUNAINRXDATA(1U)
3474 1.1 jklos
3475 1.1 jklos #define S_ENABLERXPORTFROMADDR 6
3476 1.1 jklos #define V_ENABLERXPORTFROMADDR(x) ((x) << S_ENABLERXPORTFROMADDR)
3477 1.1 jklos #define F_ENABLERXPORTFROMADDR V_ENABLERXPORTFROMADDR(1U)
3478 1.1 jklos
3479 1.1 jklos #define S_ENABLETXPORTFROMDA 5
3480 1.1 jklos #define V_ENABLETXPORTFROMDA(x) ((x) << S_ENABLETXPORTFROMDA)
3481 1.1 jklos #define F_ENABLETXPORTFROMDA V_ENABLETXPORTFROMDA(1U)
3482 1.1 jklos
3483 1.1 jklos #define S_CHDRAFULL 4
3484 1.1 jklos #define V_CHDRAFULL(x) ((x) << S_CHDRAFULL)
3485 1.1 jklos #define F_CHDRAFULL V_CHDRAFULL(1U)
3486 1.1 jklos
3487 1.1 jklos #define S_ENABLENONOFDSCBBIT 3
3488 1.1 jklos #define V_ENABLENONOFDSCBBIT(x) ((x) << S_ENABLENONOFDSCBBIT)
3489 1.1 jklos #define F_ENABLENONOFDSCBBIT V_ENABLENONOFDSCBBIT(1U)
3490 1.1 jklos
3491 1.1 jklos #define S_ENABLENONOFDTIDRSS 2
3492 1.1 jklos #define V_ENABLENONOFDTIDRSS(x) ((x) << S_ENABLENONOFDTIDRSS)
3493 1.1 jklos #define F_ENABLENONOFDTIDRSS V_ENABLENONOFDTIDRSS(1U)
3494 1.1 jklos
3495 1.1 jklos #define S_ENABLENONOFDTCBRSS 1
3496 1.1 jklos #define V_ENABLENONOFDTCBRSS(x) ((x) << S_ENABLENONOFDTCBRSS)
3497 1.1 jklos #define F_ENABLENONOFDTCBRSS V_ENABLENONOFDTCBRSS(1U)
3498 1.1 jklos
3499 1.1 jklos #define S_ENABLEOLDRXFORWARD 0
3500 1.1 jklos #define V_ENABLEOLDRXFORWARD(x) ((x) << S_ENABLEOLDRXFORWARD)
3501 1.1 jklos #define F_ENABLEOLDRXFORWARD V_ENABLEOLDRXFORWARD(1U)
3502 1.1 jklos
3503 1.1 jklos #define A_TP_TCP_BACKOFF_REG0 0x350
3504 1.1 jklos
3505 1.1 jklos #define S_TIMERBACKOFFINDEX3 24
3506 1.1 jklos #define M_TIMERBACKOFFINDEX3 0xff
3507 1.1 jklos #define V_TIMERBACKOFFINDEX3(x) ((x) << S_TIMERBACKOFFINDEX3)
3508 1.1 jklos #define G_TIMERBACKOFFINDEX3(x) (((x) >> S_TIMERBACKOFFINDEX3) & M_TIMERBACKOFFINDEX3)
3509 1.1 jklos
3510 1.1 jklos #define S_TIMERBACKOFFINDEX2 16
3511 1.1 jklos #define M_TIMERBACKOFFINDEX2 0xff
3512 1.1 jklos #define V_TIMERBACKOFFINDEX2(x) ((x) << S_TIMERBACKOFFINDEX2)
3513 1.1 jklos #define G_TIMERBACKOFFINDEX2(x) (((x) >> S_TIMERBACKOFFINDEX2) & M_TIMERBACKOFFINDEX2)
3514 1.1 jklos
3515 1.1 jklos #define S_TIMERBACKOFFINDEX1 8
3516 1.1 jklos #define M_TIMERBACKOFFINDEX1 0xff
3517 1.1 jklos #define V_TIMERBACKOFFINDEX1(x) ((x) << S_TIMERBACKOFFINDEX1)
3518 1.1 jklos #define G_TIMERBACKOFFINDEX1(x) (((x) >> S_TIMERBACKOFFINDEX1) & M_TIMERBACKOFFINDEX1)
3519 1.1 jklos
3520 1.1 jklos #define S_TIMERBACKOFFINDEX0 0
3521 1.1 jklos #define M_TIMERBACKOFFINDEX0 0xff
3522 1.1 jklos #define V_TIMERBACKOFFINDEX0(x) ((x) << S_TIMERBACKOFFINDEX0)
3523 1.1 jklos #define G_TIMERBACKOFFINDEX0(x) (((x) >> S_TIMERBACKOFFINDEX0) & M_TIMERBACKOFFINDEX0)
3524 1.1 jklos
3525 1.1 jklos #define A_TP_TCP_BACKOFF_REG1 0x354
3526 1.1 jklos
3527 1.1 jklos #define S_TIMERBACKOFFINDEX7 24
3528 1.1 jklos #define M_TIMERBACKOFFINDEX7 0xff
3529 1.1 jklos #define V_TIMERBACKOFFINDEX7(x) ((x) << S_TIMERBACKOFFINDEX7)
3530 1.1 jklos #define G_TIMERBACKOFFINDEX7(x) (((x) >> S_TIMERBACKOFFINDEX7) & M_TIMERBACKOFFINDEX7)
3531 1.1 jklos
3532 1.1 jklos #define S_TIMERBACKOFFINDEX6 16
3533 1.1 jklos #define M_TIMERBACKOFFINDEX6 0xff
3534 1.1 jklos #define V_TIMERBACKOFFINDEX6(x) ((x) << S_TIMERBACKOFFINDEX6)
3535 1.1 jklos #define G_TIMERBACKOFFINDEX6(x) (((x) >> S_TIMERBACKOFFINDEX6) & M_TIMERBACKOFFINDEX6)
3536 1.1 jklos
3537 1.1 jklos #define S_TIMERBACKOFFINDEX5 8
3538 1.1 jklos #define M_TIMERBACKOFFINDEX5 0xff
3539 1.1 jklos #define V_TIMERBACKOFFINDEX5(x) ((x) << S_TIMERBACKOFFINDEX5)
3540 1.1 jklos #define G_TIMERBACKOFFINDEX5(x) (((x) >> S_TIMERBACKOFFINDEX5) & M_TIMERBACKOFFINDEX5)
3541 1.1 jklos
3542 1.1 jklos #define S_TIMERBACKOFFINDEX4 0
3543 1.1 jklos #define M_TIMERBACKOFFINDEX4 0xff
3544 1.1 jklos #define V_TIMERBACKOFFINDEX4(x) ((x) << S_TIMERBACKOFFINDEX4)
3545 1.1 jklos #define G_TIMERBACKOFFINDEX4(x) (((x) >> S_TIMERBACKOFFINDEX4) & M_TIMERBACKOFFINDEX4)
3546 1.1 jklos
3547 1.1 jklos #define A_TP_TCP_BACKOFF_REG2 0x358
3548 1.1 jklos
3549 1.1 jklos #define S_TIMERBACKOFFINDEX11 24
3550 1.1 jklos #define M_TIMERBACKOFFINDEX11 0xff
3551 1.1 jklos #define V_TIMERBACKOFFINDEX11(x) ((x) << S_TIMERBACKOFFINDEX11)
3552 1.1 jklos #define G_TIMERBACKOFFINDEX11(x) (((x) >> S_TIMERBACKOFFINDEX11) & M_TIMERBACKOFFINDEX11)
3553 1.1 jklos
3554 1.1 jklos #define S_TIMERBACKOFFINDEX10 16
3555 1.1 jklos #define M_TIMERBACKOFFINDEX10 0xff
3556 1.1 jklos #define V_TIMERBACKOFFINDEX10(x) ((x) << S_TIMERBACKOFFINDEX10)
3557 1.1 jklos #define G_TIMERBACKOFFINDEX10(x) (((x) >> S_TIMERBACKOFFINDEX10) & M_TIMERBACKOFFINDEX10)
3558 1.1 jklos
3559 1.1 jklos #define S_TIMERBACKOFFINDEX9 8
3560 1.1 jklos #define M_TIMERBACKOFFINDEX9 0xff
3561 1.1 jklos #define V_TIMERBACKOFFINDEX9(x) ((x) << S_TIMERBACKOFFINDEX9)
3562 1.1 jklos #define G_TIMERBACKOFFINDEX9(x) (((x) >> S_TIMERBACKOFFINDEX9) & M_TIMERBACKOFFINDEX9)
3563 1.1 jklos
3564 1.1 jklos #define S_TIMERBACKOFFINDEX8 0
3565 1.1 jklos #define M_TIMERBACKOFFINDEX8 0xff
3566 1.1 jklos #define V_TIMERBACKOFFINDEX8(x) ((x) << S_TIMERBACKOFFINDEX8)
3567 1.1 jklos #define G_TIMERBACKOFFINDEX8(x) (((x) >> S_TIMERBACKOFFINDEX8) & M_TIMERBACKOFFINDEX8)
3568 1.1 jklos
3569 1.1 jklos #define A_TP_TCP_BACKOFF_REG3 0x35c
3570 1.1 jklos
3571 1.1 jklos #define S_TIMERBACKOFFINDEX15 24
3572 1.1 jklos #define M_TIMERBACKOFFINDEX15 0xff
3573 1.1 jklos #define V_TIMERBACKOFFINDEX15(x) ((x) << S_TIMERBACKOFFINDEX15)
3574 1.1 jklos #define G_TIMERBACKOFFINDEX15(x) (((x) >> S_TIMERBACKOFFINDEX15) & M_TIMERBACKOFFINDEX15)
3575 1.1 jklos
3576 1.1 jklos #define S_TIMERBACKOFFINDEX14 16
3577 1.1 jklos #define M_TIMERBACKOFFINDEX14 0xff
3578 1.1 jklos #define V_TIMERBACKOFFINDEX14(x) ((x) << S_TIMERBACKOFFINDEX14)
3579 1.1 jklos #define G_TIMERBACKOFFINDEX14(x) (((x) >> S_TIMERBACKOFFINDEX14) & M_TIMERBACKOFFINDEX14)
3580 1.1 jklos
3581 1.1 jklos #define S_TIMERBACKOFFINDEX13 8
3582 1.1 jklos #define M_TIMERBACKOFFINDEX13 0xff
3583 1.1 jklos #define V_TIMERBACKOFFINDEX13(x) ((x) << S_TIMERBACKOFFINDEX13)
3584 1.1 jklos #define G_TIMERBACKOFFINDEX13(x) (((x) >> S_TIMERBACKOFFINDEX13) & M_TIMERBACKOFFINDEX13)
3585 1.1 jklos
3586 1.1 jklos #define S_TIMERBACKOFFINDEX12 0
3587 1.1 jklos #define M_TIMERBACKOFFINDEX12 0xff
3588 1.1 jklos #define V_TIMERBACKOFFINDEX12(x) ((x) << S_TIMERBACKOFFINDEX12)
3589 1.1 jklos #define G_TIMERBACKOFFINDEX12(x) (((x) >> S_TIMERBACKOFFINDEX12) & M_TIMERBACKOFFINDEX12)
3590 1.1 jklos
3591 1.1 jklos #define A_TP_PARA_REG0 0x360
3592 1.1 jklos
3593 1.1 jklos #define S_INITCWND 24
3594 1.1 jklos #define M_INITCWND 0x7
3595 1.1 jklos #define V_INITCWND(x) ((x) << S_INITCWND)
3596 1.1 jklos #define G_INITCWND(x) (((x) >> S_INITCWND) & M_INITCWND)
3597 1.1 jklos
3598 1.1 jklos #define S_DUPACKTHRESH 20
3599 1.1 jklos #define M_DUPACKTHRESH 0xf
3600 1.1 jklos #define V_DUPACKTHRESH(x) ((x) << S_DUPACKTHRESH)
3601 1.1 jklos #define G_DUPACKTHRESH(x) (((x) >> S_DUPACKTHRESH) & M_DUPACKTHRESH)
3602 1.1 jklos
3603 1.1 jklos #define A_TP_PARA_REG1 0x364
3604 1.1 jklos
3605 1.1 jklos #define S_INITRWND 16
3606 1.1 jklos #define M_INITRWND 0xffff
3607 1.1 jklos #define V_INITRWND(x) ((x) << S_INITRWND)
3608 1.1 jklos #define G_INITRWND(x) (((x) >> S_INITRWND) & M_INITRWND)
3609 1.1 jklos
3610 1.1 jklos #define S_INITIALSSTHRESH 0
3611 1.1 jklos #define M_INITIALSSTHRESH 0xffff
3612 1.1 jklos #define V_INITIALSSTHRESH(x) ((x) << S_INITIALSSTHRESH)
3613 1.1 jklos #define G_INITIALSSTHRESH(x) (((x) >> S_INITIALSSTHRESH) & M_INITIALSSTHRESH)
3614 1.1 jklos
3615 1.1 jklos #define A_TP_PARA_REG2 0x368
3616 1.1 jklos
3617 1.1 jklos #define S_MAXRXDATA 16
3618 1.1 jklos #define M_MAXRXDATA 0xffff
3619 1.1 jklos #define V_MAXRXDATA(x) ((x) << S_MAXRXDATA)
3620 1.1 jklos #define G_MAXRXDATA(x) (((x) >> S_MAXRXDATA) & M_MAXRXDATA)
3621 1.1 jklos
3622 1.1 jklos #define S_RXCOALESCESIZE 0
3623 1.1 jklos #define M_RXCOALESCESIZE 0xffff
3624 1.1 jklos #define V_RXCOALESCESIZE(x) ((x) << S_RXCOALESCESIZE)
3625 1.1 jklos #define G_RXCOALESCESIZE(x) (((x) >> S_RXCOALESCESIZE) & M_RXCOALESCESIZE)
3626 1.1 jklos
3627 1.1 jklos #define A_TP_PARA_REG3 0x36c
3628 1.1 jklos
3629 1.1 jklos #define S_TUNNELCNGDROP1 21
3630 1.1 jklos #define V_TUNNELCNGDROP1(x) ((x) << S_TUNNELCNGDROP1)
3631 1.1 jklos #define F_TUNNELCNGDROP1 V_TUNNELCNGDROP1(1U)
3632 1.1 jklos
3633 1.1 jklos #define S_TUNNELCNGDROP0 20
3634 1.1 jklos #define V_TUNNELCNGDROP0(x) ((x) << S_TUNNELCNGDROP0)
3635 1.1 jklos #define F_TUNNELCNGDROP0 V_TUNNELCNGDROP0(1U)
3636 1.1 jklos
3637 1.1 jklos #define S_TXDATAACKIDX 16
3638 1.1 jklos #define M_TXDATAACKIDX 0xf
3639 1.1 jklos #define V_TXDATAACKIDX(x) ((x) << S_TXDATAACKIDX)
3640 1.1 jklos #define G_TXDATAACKIDX(x) (((x) >> S_TXDATAACKIDX) & M_TXDATAACKIDX)
3641 1.1 jklos
3642 1.1 jklos #define S_RXFRAGENABLE 12
3643 1.1 jklos #define M_RXFRAGENABLE 0x7
3644 1.1 jklos #define V_RXFRAGENABLE(x) ((x) << S_RXFRAGENABLE)
3645 1.1 jklos #define G_RXFRAGENABLE(x) (((x) >> S_RXFRAGENABLE) & M_RXFRAGENABLE)
3646 1.1 jklos
3647 1.1 jklos #define S_TXPACEFIXEDSTRICT 11
3648 1.1 jklos #define V_TXPACEFIXEDSTRICT(x) ((x) << S_TXPACEFIXEDSTRICT)
3649 1.1 jklos #define F_TXPACEFIXEDSTRICT V_TXPACEFIXEDSTRICT(1U)
3650 1.1 jklos
3651 1.1 jklos #define S_TXPACEAUTOSTRICT 10
3652 1.1 jklos #define V_TXPACEAUTOSTRICT(x) ((x) << S_TXPACEAUTOSTRICT)
3653 1.1 jklos #define F_TXPACEAUTOSTRICT V_TXPACEAUTOSTRICT(1U)
3654 1.1 jklos
3655 1.1 jklos #define S_TXPACEFIXED 9
3656 1.1 jklos #define V_TXPACEFIXED(x) ((x) << S_TXPACEFIXED)
3657 1.1 jklos #define F_TXPACEFIXED V_TXPACEFIXED(1U)
3658 1.1 jklos
3659 1.1 jklos #define S_TXPACEAUTO 8
3660 1.1 jklos #define V_TXPACEAUTO(x) ((x) << S_TXPACEAUTO)
3661 1.1 jklos #define F_TXPACEAUTO V_TXPACEAUTO(1U)
3662 1.1 jklos
3663 1.1 jklos #define S_RXURGMODE 5
3664 1.1 jklos #define V_RXURGMODE(x) ((x) << S_RXURGMODE)
3665 1.1 jklos #define F_RXURGMODE V_RXURGMODE(1U)
3666 1.1 jklos
3667 1.1 jklos #define S_TXURGMODE 4
3668 1.1 jklos #define V_TXURGMODE(x) ((x) << S_TXURGMODE)
3669 1.1 jklos #define F_TXURGMODE V_TXURGMODE(1U)
3670 1.1 jklos
3671 1.1 jklos #define S_CNGCTRLMODE 2
3672 1.1 jklos #define M_CNGCTRLMODE 0x3
3673 1.1 jklos #define V_CNGCTRLMODE(x) ((x) << S_CNGCTRLMODE)
3674 1.1 jklos #define G_CNGCTRLMODE(x) (((x) >> S_CNGCTRLMODE) & M_CNGCTRLMODE)
3675 1.1 jklos
3676 1.1 jklos #define S_RXCOALESCEENABLE 1
3677 1.1 jklos #define V_RXCOALESCEENABLE(x) ((x) << S_RXCOALESCEENABLE)
3678 1.1 jklos #define F_RXCOALESCEENABLE V_RXCOALESCEENABLE(1U)
3679 1.1 jklos
3680 1.1 jklos #define S_RXCOALESCEPSHEN 0
3681 1.1 jklos #define V_RXCOALESCEPSHEN(x) ((x) << S_RXCOALESCEPSHEN)
3682 1.1 jklos #define F_RXCOALESCEPSHEN V_RXCOALESCEPSHEN(1U)
3683 1.1 jklos
3684 1.1 jklos #define S_RXURGTUNNEL 6
3685 1.1 jklos #define V_RXURGTUNNEL(x) ((x) << S_RXURGTUNNEL)
3686 1.1 jklos #define F_RXURGTUNNEL V_RXURGTUNNEL(1U)
3687 1.1 jklos
3688 1.1 jklos #define A_TP_PARA_REG4 0x370
3689 1.1 jklos
3690 1.1 jklos #define S_HIGHSPEEDCFG 24
3691 1.1 jklos #define M_HIGHSPEEDCFG 0xff
3692 1.1 jklos #define V_HIGHSPEEDCFG(x) ((x) << S_HIGHSPEEDCFG)
3693 1.1 jklos #define G_HIGHSPEEDCFG(x) (((x) >> S_HIGHSPEEDCFG) & M_HIGHSPEEDCFG)
3694 1.1 jklos
3695 1.1 jklos #define S_NEWRENOCFG 16
3696 1.1 jklos #define M_NEWRENOCFG 0xff
3697 1.1 jklos #define V_NEWRENOCFG(x) ((x) << S_NEWRENOCFG)
3698 1.1 jklos #define G_NEWRENOCFG(x) (((x) >> S_NEWRENOCFG) & M_NEWRENOCFG)
3699 1.1 jklos
3700 1.1 jklos #define S_TAHOECFG 8
3701 1.1 jklos #define M_TAHOECFG 0xff
3702 1.1 jklos #define V_TAHOECFG(x) ((x) << S_TAHOECFG)
3703 1.1 jklos #define G_TAHOECFG(x) (((x) >> S_TAHOECFG) & M_TAHOECFG)
3704 1.1 jklos
3705 1.1 jklos #define S_RENOCFG 0
3706 1.1 jklos #define M_RENOCFG 0xff
3707 1.1 jklos #define V_RENOCFG(x) ((x) << S_RENOCFG)
3708 1.1 jklos #define G_RENOCFG(x) (((x) >> S_RENOCFG) & M_RENOCFG)
3709 1.1 jklos
3710 1.1 jklos #define A_TP_PARA_REG5 0x374
3711 1.1 jklos
3712 1.1 jklos #define S_INDICATESIZE 16
3713 1.1 jklos #define M_INDICATESIZE 0xffff
3714 1.1 jklos #define V_INDICATESIZE(x) ((x) << S_INDICATESIZE)
3715 1.1 jklos #define G_INDICATESIZE(x) (((x) >> S_INDICATESIZE) & M_INDICATESIZE)
3716 1.1 jklos
3717 1.1 jklos #define S_SCHDENABLE 8
3718 1.1 jklos #define V_SCHDENABLE(x) ((x) << S_SCHDENABLE)
3719 1.1 jklos #define F_SCHDENABLE V_SCHDENABLE(1U)
3720 1.1 jklos
3721 1.1 jklos #define S_ONFLYDDPENABLE 2
3722 1.1 jklos #define V_ONFLYDDPENABLE(x) ((x) << S_ONFLYDDPENABLE)
3723 1.1 jklos #define F_ONFLYDDPENABLE V_ONFLYDDPENABLE(1U)
3724 1.1 jklos
3725 1.1 jklos #define S_DACKTIMERSPIN 1
3726 1.1 jklos #define V_DACKTIMERSPIN(x) ((x) << S_DACKTIMERSPIN)
3727 1.1 jklos #define F_DACKTIMERSPIN V_DACKTIMERSPIN(1U)
3728 1.1 jklos
3729 1.1 jklos #define S_PUSHTIMERENABLE 0
3730 1.1 jklos #define V_PUSHTIMERENABLE(x) ((x) << S_PUSHTIMERENABLE)
3731 1.1 jklos #define F_PUSHTIMERENABLE V_PUSHTIMERENABLE(1U)
3732 1.1 jklos
3733 1.1 jklos #define A_TP_PARA_REG6 0x378
3734 1.1 jklos
3735 1.1 jklos #define S_TXPDUSIZEADJ 16
3736 1.1 jklos #define M_TXPDUSIZEADJ 0xff
3737 1.1 jklos #define V_TXPDUSIZEADJ(x) ((x) << S_TXPDUSIZEADJ)
3738 1.1 jklos #define G_TXPDUSIZEADJ(x) (((x) >> S_TXPDUSIZEADJ) & M_TXPDUSIZEADJ)
3739 1.1 jklos
3740 1.1 jklos #define S_ENABLEEPDU 14
3741 1.1 jklos #define V_ENABLEEPDU(x) ((x) << S_ENABLEEPDU)
3742 1.1 jklos #define F_ENABLEEPDU V_ENABLEEPDU(1U)
3743 1.1 jklos
3744 1.1 jklos #define S_T3A_ENABLEESND 13
3745 1.1 jklos #define V_T3A_ENABLEESND(x) ((x) << S_T3A_ENABLEESND)
3746 1.1 jklos #define F_T3A_ENABLEESND V_T3A_ENABLEESND(1U)
3747 1.1 jklos
3748 1.1 jklos #define S_T3A_ENABLECSND 12
3749 1.1 jklos #define V_T3A_ENABLECSND(x) ((x) << S_T3A_ENABLECSND)
3750 1.1 jklos #define F_T3A_ENABLECSND V_T3A_ENABLECSND(1U)
3751 1.1 jklos
3752 1.1 jklos #define S_T3A_ENABLEDEFERACK 9
3753 1.1 jklos #define V_T3A_ENABLEDEFERACK(x) ((x) << S_T3A_ENABLEDEFERACK)
3754 1.1 jklos #define F_T3A_ENABLEDEFERACK V_T3A_ENABLEDEFERACK(1U)
3755 1.1 jklos
3756 1.1 jklos #define S_ENABLEPDUC 8
3757 1.1 jklos #define V_ENABLEPDUC(x) ((x) << S_ENABLEPDUC)
3758 1.1 jklos #define F_ENABLEPDUC V_ENABLEPDUC(1U)
3759 1.1 jklos
3760 1.1 jklos #define S_ENABLEPDUI 7
3761 1.1 jklos #define V_ENABLEPDUI(x) ((x) << S_ENABLEPDUI)
3762 1.1 jklos #define F_ENABLEPDUI V_ENABLEPDUI(1U)
3763 1.1 jklos
3764 1.1 jklos #define S_T3A_ENABLEPDUE 6
3765 1.1 jklos #define V_T3A_ENABLEPDUE(x) ((x) << S_T3A_ENABLEPDUE)
3766 1.1 jklos #define F_T3A_ENABLEPDUE V_T3A_ENABLEPDUE(1U)
3767 1.1 jklos
3768 1.1 jklos #define S_ENABLEDEFER 5
3769 1.1 jklos #define V_ENABLEDEFER(x) ((x) << S_ENABLEDEFER)
3770 1.1 jklos #define F_ENABLEDEFER V_ENABLEDEFER(1U)
3771 1.1 jklos
3772 1.1 jklos #define S_ENABLECLEARRXMTOOS 4
3773 1.1 jklos #define V_ENABLECLEARRXMTOOS(x) ((x) << S_ENABLECLEARRXMTOOS)
3774 1.1 jklos #define F_ENABLECLEARRXMTOOS V_ENABLECLEARRXMTOOS(1U)
3775 1.1 jklos
3776 1.1 jklos #define S_DISABLEPDUCNG 3
3777 1.1 jklos #define V_DISABLEPDUCNG(x) ((x) << S_DISABLEPDUCNG)
3778 1.1 jklos #define F_DISABLEPDUCNG V_DISABLEPDUCNG(1U)
3779 1.1 jklos
3780 1.1 jklos #define S_DISABLEPDUTIMEOUT 2
3781 1.1 jklos #define V_DISABLEPDUTIMEOUT(x) ((x) << S_DISABLEPDUTIMEOUT)
3782 1.1 jklos #define F_DISABLEPDUTIMEOUT V_DISABLEPDUTIMEOUT(1U)
3783 1.1 jklos
3784 1.1 jklos #define S_DISABLEPDURXMT 1
3785 1.1 jklos #define V_DISABLEPDURXMT(x) ((x) << S_DISABLEPDURXMT)
3786 1.1 jklos #define F_DISABLEPDURXMT V_DISABLEPDURXMT(1U)
3787 1.1 jklos
3788 1.1 jklos #define S_DISABLEPDUXMT 0
3789 1.1 jklos #define V_DISABLEPDUXMT(x) ((x) << S_DISABLEPDUXMT)
3790 1.1 jklos #define F_DISABLEPDUXMT V_DISABLEPDUXMT(1U)
3791 1.1 jklos
3792 1.1 jklos #define S_ENABLEDEFERACK 12
3793 1.1 jklos #define V_ENABLEDEFERACK(x) ((x) << S_ENABLEDEFERACK)
3794 1.1 jklos #define F_ENABLEDEFERACK V_ENABLEDEFERACK(1U)
3795 1.1 jklos
3796 1.1 jklos #define S_ENABLEESND 11
3797 1.1 jklos #define V_ENABLEESND(x) ((x) << S_ENABLEESND)
3798 1.1 jklos #define F_ENABLEESND V_ENABLEESND(1U)
3799 1.1 jklos
3800 1.1 jklos #define S_ENABLECSND 10
3801 1.1 jklos #define V_ENABLECSND(x) ((x) << S_ENABLECSND)
3802 1.1 jklos #define F_ENABLECSND V_ENABLECSND(1U)
3803 1.1 jklos
3804 1.1 jklos #define S_ENABLEPDUE 9
3805 1.1 jklos #define V_ENABLEPDUE(x) ((x) << S_ENABLEPDUE)
3806 1.1 jklos #define F_ENABLEPDUE V_ENABLEPDUE(1U)
3807 1.1 jklos
3808 1.1 jklos #define S_ENABLEBUFI 7
3809 1.1 jklos #define V_ENABLEBUFI(x) ((x) << S_ENABLEBUFI)
3810 1.1 jklos #define F_ENABLEBUFI V_ENABLEBUFI(1U)
3811 1.1 jklos
3812 1.1 jklos #define S_ENABLEBUFE 6
3813 1.1 jklos #define V_ENABLEBUFE(x) ((x) << S_ENABLEBUFE)
3814 1.1 jklos #define F_ENABLEBUFE V_ENABLEBUFE(1U)
3815 1.1 jklos
3816 1.1 jklos #define A_TP_PARA_REG7 0x37c
3817 1.1 jklos
3818 1.1 jklos #define S_PMMAXXFERLEN1 16
3819 1.1 jklos #define M_PMMAXXFERLEN1 0xffff
3820 1.1 jklos #define V_PMMAXXFERLEN1(x) ((x) << S_PMMAXXFERLEN1)
3821 1.1 jklos #define G_PMMAXXFERLEN1(x) (((x) >> S_PMMAXXFERLEN1) & M_PMMAXXFERLEN1)
3822 1.1 jklos
3823 1.1 jklos #define S_PMMAXXFERLEN0 0
3824 1.1 jklos #define M_PMMAXXFERLEN0 0xffff
3825 1.1 jklos #define V_PMMAXXFERLEN0(x) ((x) << S_PMMAXXFERLEN0)
3826 1.1 jklos #define G_PMMAXXFERLEN0(x) (((x) >> S_PMMAXXFERLEN0) & M_PMMAXXFERLEN0)
3827 1.1 jklos
3828 1.1 jklos #define A_TP_TIMER_RESOLUTION 0x390
3829 1.1 jklos
3830 1.1 jklos #define S_TIMERRESOLUTION 16
3831 1.1 jklos #define M_TIMERRESOLUTION 0xff
3832 1.1 jklos #define V_TIMERRESOLUTION(x) ((x) << S_TIMERRESOLUTION)
3833 1.1 jklos #define G_TIMERRESOLUTION(x) (((x) >> S_TIMERRESOLUTION) & M_TIMERRESOLUTION)
3834 1.1 jklos
3835 1.1 jklos #define S_TIMESTAMPRESOLUTION 8
3836 1.1 jklos #define M_TIMESTAMPRESOLUTION 0xff
3837 1.1 jklos #define V_TIMESTAMPRESOLUTION(x) ((x) << S_TIMESTAMPRESOLUTION)
3838 1.1 jklos #define G_TIMESTAMPRESOLUTION(x) (((x) >> S_TIMESTAMPRESOLUTION) & M_TIMESTAMPRESOLUTION)
3839 1.1 jklos
3840 1.1 jklos #define S_DELAYEDACKRESOLUTION 0
3841 1.1 jklos #define M_DELAYEDACKRESOLUTION 0xff
3842 1.1 jklos #define V_DELAYEDACKRESOLUTION(x) ((x) << S_DELAYEDACKRESOLUTION)
3843 1.1 jklos #define G_DELAYEDACKRESOLUTION(x) (((x) >> S_DELAYEDACKRESOLUTION) & M_DELAYEDACKRESOLUTION)
3844 1.1 jklos
3845 1.1 jklos #define A_TP_MSL 0x394
3846 1.1 jklos
3847 1.1 jklos #define S_MSL 0
3848 1.1 jklos #define M_MSL 0x3fffffff
3849 1.1 jklos #define V_MSL(x) ((x) << S_MSL)
3850 1.1 jklos #define G_MSL(x) (((x) >> S_MSL) & M_MSL)
3851 1.1 jklos
3852 1.1 jklos #define A_TP_RXT_MIN 0x398
3853 1.1 jklos
3854 1.1 jklos #define S_RXTMIN 0
3855 1.1 jklos #define M_RXTMIN 0x3fffffff
3856 1.1 jklos #define V_RXTMIN(x) ((x) << S_RXTMIN)
3857 1.1 jklos #define G_RXTMIN(x) (((x) >> S_RXTMIN) & M_RXTMIN)
3858 1.1 jklos
3859 1.1 jklos #define A_TP_RXT_MAX 0x39c
3860 1.1 jklos
3861 1.1 jklos #define S_RXTMAX 0
3862 1.1 jklos #define M_RXTMAX 0x3fffffff
3863 1.1 jklos #define V_RXTMAX(x) ((x) << S_RXTMAX)
3864 1.1 jklos #define G_RXTMAX(x) (((x) >> S_RXTMAX) & M_RXTMAX)
3865 1.1 jklos
3866 1.1 jklos #define A_TP_PERS_MIN 0x3a0
3867 1.1 jklos
3868 1.1 jklos #define S_PERSMIN 0
3869 1.1 jklos #define M_PERSMIN 0x3fffffff
3870 1.1 jklos #define V_PERSMIN(x) ((x) << S_PERSMIN)
3871 1.1 jklos #define G_PERSMIN(x) (((x) >> S_PERSMIN) & M_PERSMIN)
3872 1.1 jklos
3873 1.1 jklos #define A_TP_PERS_MAX 0x3a4
3874 1.1 jklos
3875 1.1 jklos #define S_PERSMAX 0
3876 1.1 jklos #define M_PERSMAX 0x3fffffff
3877 1.1 jklos #define V_PERSMAX(x) ((x) << S_PERSMAX)
3878 1.1 jklos #define G_PERSMAX(x) (((x) >> S_PERSMAX) & M_PERSMAX)
3879 1.1 jklos
3880 1.1 jklos #define A_TP_KEEP_IDLE 0x3a8
3881 1.1 jklos
3882 1.1 jklos #define S_KEEPALIVEIDLE 0
3883 1.1 jklos #define M_KEEPALIVEIDLE 0x3fffffff
3884 1.1 jklos #define V_KEEPALIVEIDLE(x) ((x) << S_KEEPALIVEIDLE)
3885 1.1 jklos #define G_KEEPALIVEIDLE(x) (((x) >> S_KEEPALIVEIDLE) & M_KEEPALIVEIDLE)
3886 1.1 jklos
3887 1.1 jklos #define A_TP_KEEP_INTVL 0x3ac
3888 1.1 jklos
3889 1.1 jklos #define S_KEEPALIVEINTVL 0
3890 1.1 jklos #define M_KEEPALIVEINTVL 0x3fffffff
3891 1.1 jklos #define V_KEEPALIVEINTVL(x) ((x) << S_KEEPALIVEINTVL)
3892 1.1 jklos #define G_KEEPALIVEINTVL(x) (((x) >> S_KEEPALIVEINTVL) & M_KEEPALIVEINTVL)
3893 1.1 jklos
3894 1.1 jklos #define A_TP_INIT_SRTT 0x3b0
3895 1.1 jklos
3896 1.1 jklos #define S_INITSRTT 0
3897 1.1 jklos #define M_INITSRTT 0xffff
3898 1.1 jklos #define V_INITSRTT(x) ((x) << S_INITSRTT)
3899 1.1 jklos #define G_INITSRTT(x) (((x) >> S_INITSRTT) & M_INITSRTT)
3900 1.1 jklos
3901 1.1 jklos #define A_TP_DACK_TIMER 0x3b4
3902 1.1 jklos
3903 1.1 jklos #define S_DACKTIME 0
3904 1.1 jklos #define M_DACKTIME 0xfff
3905 1.1 jklos #define V_DACKTIME(x) ((x) << S_DACKTIME)
3906 1.1 jklos #define G_DACKTIME(x) (((x) >> S_DACKTIME) & M_DACKTIME)
3907 1.1 jklos
3908 1.1 jklos #define A_TP_FINWAIT2_TIMER 0x3b8
3909 1.1 jklos
3910 1.1 jklos #define S_FINWAIT2TIME 0
3911 1.1 jklos #define M_FINWAIT2TIME 0x3fffffff
3912 1.1 jklos #define V_FINWAIT2TIME(x) ((x) << S_FINWAIT2TIME)
3913 1.1 jklos #define G_FINWAIT2TIME(x) (((x) >> S_FINWAIT2TIME) & M_FINWAIT2TIME)
3914 1.1 jklos
3915 1.1 jklos #define A_TP_FAST_FINWAIT2_TIMER 0x3bc
3916 1.1 jklos
3917 1.1 jklos #define S_FASTFINWAIT2TIME 0
3918 1.1 jklos #define M_FASTFINWAIT2TIME 0x3fffffff
3919 1.1 jklos #define V_FASTFINWAIT2TIME(x) ((x) << S_FASTFINWAIT2TIME)
3920 1.1 jklos #define G_FASTFINWAIT2TIME(x) (((x) >> S_FASTFINWAIT2TIME) & M_FASTFINWAIT2TIME)
3921 1.1 jklos
3922 1.1 jklos #define A_TP_SHIFT_CNT 0x3c0
3923 1.1 jklos
3924 1.1 jklos #define S_SYNSHIFTMAX 24
3925 1.1 jklos #define M_SYNSHIFTMAX 0xff
3926 1.1 jklos #define V_SYNSHIFTMAX(x) ((x) << S_SYNSHIFTMAX)
3927 1.1 jklos #define G_SYNSHIFTMAX(x) (((x) >> S_SYNSHIFTMAX) & M_SYNSHIFTMAX)
3928 1.1 jklos
3929 1.1 jklos #define S_RXTSHIFTMAXR1 20
3930 1.1 jklos #define M_RXTSHIFTMAXR1 0xf
3931 1.1 jklos #define V_RXTSHIFTMAXR1(x) ((x) << S_RXTSHIFTMAXR1)
3932 1.1 jklos #define G_RXTSHIFTMAXR1(x) (((x) >> S_RXTSHIFTMAXR1) & M_RXTSHIFTMAXR1)
3933 1.1 jklos
3934 1.1 jklos #define S_RXTSHIFTMAXR2 16
3935 1.1 jklos #define M_RXTSHIFTMAXR2 0xf
3936 1.1 jklos #define V_RXTSHIFTMAXR2(x) ((x) << S_RXTSHIFTMAXR2)
3937 1.1 jklos #define G_RXTSHIFTMAXR2(x) (((x) >> S_RXTSHIFTMAXR2) & M_RXTSHIFTMAXR2)
3938 1.1 jklos
3939 1.1 jklos #define S_PERSHIFTBACKOFFMAX 12
3940 1.1 jklos #define M_PERSHIFTBACKOFFMAX 0xf
3941 1.1 jklos #define V_PERSHIFTBACKOFFMAX(x) ((x) << S_PERSHIFTBACKOFFMAX)
3942 1.1 jklos #define G_PERSHIFTBACKOFFMAX(x) (((x) >> S_PERSHIFTBACKOFFMAX) & M_PERSHIFTBACKOFFMAX)
3943 1.1 jklos
3944 1.1 jklos #define S_PERSHIFTMAX 8
3945 1.1 jklos #define M_PERSHIFTMAX 0xf
3946 1.1 jklos #define V_PERSHIFTMAX(x) ((x) << S_PERSHIFTMAX)
3947 1.1 jklos #define G_PERSHIFTMAX(x) (((x) >> S_PERSHIFTMAX) & M_PERSHIFTMAX)
3948 1.1 jklos
3949 1.1 jklos #define S_KEEPALIVEMAX 0
3950 1.1 jklos #define M_KEEPALIVEMAX 0xff
3951 1.1 jklos #define V_KEEPALIVEMAX(x) ((x) << S_KEEPALIVEMAX)
3952 1.1 jklos #define G_KEEPALIVEMAX(x) (((x) >> S_KEEPALIVEMAX) & M_KEEPALIVEMAX)
3953 1.1 jklos
3954 1.1 jklos #define A_TP_TIME_HI 0x3c8
3955 1.1 jklos #define A_TP_TIME_LO 0x3cc
3956 1.1 jklos #define A_TP_MTU_PORT_TABLE 0x3d0
3957 1.1 jklos
3958 1.1 jklos #define S_PORT1MTUVALUE 16
3959 1.1 jklos #define M_PORT1MTUVALUE 0xffff
3960 1.1 jklos #define V_PORT1MTUVALUE(x) ((x) << S_PORT1MTUVALUE)
3961 1.1 jklos #define G_PORT1MTUVALUE(x) (((x) >> S_PORT1MTUVALUE) & M_PORT1MTUVALUE)
3962 1.1 jklos
3963 1.1 jklos #define S_PORT0MTUVALUE 0
3964 1.1 jklos #define M_PORT0MTUVALUE 0xffff
3965 1.1 jklos #define V_PORT0MTUVALUE(x) ((x) << S_PORT0MTUVALUE)
3966 1.1 jklos #define G_PORT0MTUVALUE(x) (((x) >> S_PORT0MTUVALUE) & M_PORT0MTUVALUE)
3967 1.1 jklos
3968 1.1 jklos #define A_TP_ULP_TABLE 0x3d4
3969 1.1 jklos
3970 1.1 jklos #define S_ULPTYPE7FIELD 28
3971 1.1 jklos #define M_ULPTYPE7FIELD 0xf
3972 1.1 jklos #define V_ULPTYPE7FIELD(x) ((x) << S_ULPTYPE7FIELD)
3973 1.1 jklos #define G_ULPTYPE7FIELD(x) (((x) >> S_ULPTYPE7FIELD) & M_ULPTYPE7FIELD)
3974 1.1 jklos
3975 1.1 jklos #define S_ULPTYPE6FIELD 24
3976 1.1 jklos #define M_ULPTYPE6FIELD 0xf
3977 1.1 jklos #define V_ULPTYPE6FIELD(x) ((x) << S_ULPTYPE6FIELD)
3978 1.1 jklos #define G_ULPTYPE6FIELD(x) (((x) >> S_ULPTYPE6FIELD) & M_ULPTYPE6FIELD)
3979 1.1 jklos
3980 1.1 jklos #define S_ULPTYPE5FIELD 20
3981 1.1 jklos #define M_ULPTYPE5FIELD 0xf
3982 1.1 jklos #define V_ULPTYPE5FIELD(x) ((x) << S_ULPTYPE5FIELD)
3983 1.1 jklos #define G_ULPTYPE5FIELD(x) (((x) >> S_ULPTYPE5FIELD) & M_ULPTYPE5FIELD)
3984 1.1 jklos
3985 1.1 jklos #define S_ULPTYPE4FIELD 16
3986 1.1 jklos #define M_ULPTYPE4FIELD 0xf
3987 1.1 jklos #define V_ULPTYPE4FIELD(x) ((x) << S_ULPTYPE4FIELD)
3988 1.1 jklos #define G_ULPTYPE4FIELD(x) (((x) >> S_ULPTYPE4FIELD) & M_ULPTYPE4FIELD)
3989 1.1 jklos
3990 1.1 jklos #define S_ULPTYPE3FIELD 12
3991 1.1 jklos #define M_ULPTYPE3FIELD 0xf
3992 1.1 jklos #define V_ULPTYPE3FIELD(x) ((x) << S_ULPTYPE3FIELD)
3993 1.1 jklos #define G_ULPTYPE3FIELD(x) (((x) >> S_ULPTYPE3FIELD) & M_ULPTYPE3FIELD)
3994 1.1 jklos
3995 1.1 jklos #define S_ULPTYPE2FIELD 8
3996 1.1 jklos #define M_ULPTYPE2FIELD 0xf
3997 1.1 jklos #define V_ULPTYPE2FIELD(x) ((x) << S_ULPTYPE2FIELD)
3998 1.1 jklos #define G_ULPTYPE2FIELD(x) (((x) >> S_ULPTYPE2FIELD) & M_ULPTYPE2FIELD)
3999 1.1 jklos
4000 1.1 jklos #define S_ULPTYPE1FIELD 4
4001 1.1 jklos #define M_ULPTYPE1FIELD 0xf
4002 1.1 jklos #define V_ULPTYPE1FIELD(x) ((x) << S_ULPTYPE1FIELD)
4003 1.1 jklos #define G_ULPTYPE1FIELD(x) (((x) >> S_ULPTYPE1FIELD) & M_ULPTYPE1FIELD)
4004 1.1 jklos
4005 1.1 jklos #define S_ULPTYPE0FIELD 0
4006 1.1 jklos #define M_ULPTYPE0FIELD 0xf
4007 1.1 jklos #define V_ULPTYPE0FIELD(x) ((x) << S_ULPTYPE0FIELD)
4008 1.1 jklos #define G_ULPTYPE0FIELD(x) (((x) >> S_ULPTYPE0FIELD) & M_ULPTYPE0FIELD)
4009 1.1 jklos
4010 1.1 jklos #define A_TP_PACE_TABLE 0x3d8
4011 1.1 jklos #define A_TP_CCTRL_TABLE 0x3dc
4012 1.1 jklos #define A_TP_TOS_TABLE 0x3e0
4013 1.1 jklos #define A_TP_MTU_TABLE 0x3e4
4014 1.1 jklos #define A_TP_RSS_MAP_TABLE 0x3e8
4015 1.1 jklos #define A_TP_RSS_LKP_TABLE 0x3ec
4016 1.1 jklos #define A_TP_RSS_CONFIG 0x3f0
4017 1.1 jklos
4018 1.1 jklos #define S_TNL4TUPEN 29
4019 1.1 jklos #define V_TNL4TUPEN(x) ((x) << S_TNL4TUPEN)
4020 1.1 jklos #define F_TNL4TUPEN V_TNL4TUPEN(1U)
4021 1.1 jklos
4022 1.1 jklos #define S_TNL2TUPEN 28
4023 1.1 jklos #define V_TNL2TUPEN(x) ((x) << S_TNL2TUPEN)
4024 1.1 jklos #define F_TNL2TUPEN V_TNL2TUPEN(1U)
4025 1.1 jklos
4026 1.1 jklos #define S_TNLPRTEN 26
4027 1.1 jklos #define V_TNLPRTEN(x) ((x) << S_TNLPRTEN)
4028 1.1 jklos #define F_TNLPRTEN V_TNLPRTEN(1U)
4029 1.1 jklos
4030 1.1 jklos #define S_TNLMAPEN 25
4031 1.1 jklos #define V_TNLMAPEN(x) ((x) << S_TNLMAPEN)
4032 1.1 jklos #define F_TNLMAPEN V_TNLMAPEN(1U)
4033 1.1 jklos
4034 1.1 jklos #define S_TNLLKPEN 24
4035 1.1 jklos #define V_TNLLKPEN(x) ((x) << S_TNLLKPEN)
4036 1.1 jklos #define F_TNLLKPEN V_TNLLKPEN(1U)
4037 1.1 jklos
4038 1.1 jklos #define S_OFD4TUPEN 21
4039 1.1 jklos #define V_OFD4TUPEN(x) ((x) << S_OFD4TUPEN)
4040 1.1 jklos #define F_OFD4TUPEN V_OFD4TUPEN(1U)
4041 1.1 jklos
4042 1.1 jklos #define S_OFD2TUPEN 20
4043 1.1 jklos #define V_OFD2TUPEN(x) ((x) << S_OFD2TUPEN)
4044 1.1 jklos #define F_OFD2TUPEN V_OFD2TUPEN(1U)
4045 1.1 jklos
4046 1.1 jklos #define S_OFDMAPEN 17
4047 1.1 jklos #define V_OFDMAPEN(x) ((x) << S_OFDMAPEN)
4048 1.1 jklos #define F_OFDMAPEN V_OFDMAPEN(1U)
4049 1.1 jklos
4050 1.1 jklos #define S_OFDLKPEN 16
4051 1.1 jklos #define V_OFDLKPEN(x) ((x) << S_OFDLKPEN)
4052 1.1 jklos #define F_OFDLKPEN V_OFDLKPEN(1U)
4053 1.1 jklos
4054 1.1 jklos #define S_SYN4TUPEN 13
4055 1.1 jklos #define V_SYN4TUPEN(x) ((x) << S_SYN4TUPEN)
4056 1.1 jklos #define F_SYN4TUPEN V_SYN4TUPEN(1U)
4057 1.1 jklos
4058 1.1 jklos #define S_SYN2TUPEN 12
4059 1.1 jklos #define V_SYN2TUPEN(x) ((x) << S_SYN2TUPEN)
4060 1.1 jklos #define F_SYN2TUPEN V_SYN2TUPEN(1U)
4061 1.1 jklos
4062 1.1 jklos #define S_SYNMAPEN 9
4063 1.1 jklos #define V_SYNMAPEN(x) ((x) << S_SYNMAPEN)
4064 1.1 jklos #define F_SYNMAPEN V_SYNMAPEN(1U)
4065 1.1 jklos
4066 1.1 jklos #define S_SYNLKPEN 8
4067 1.1 jklos #define V_SYNLKPEN(x) ((x) << S_SYNLKPEN)
4068 1.1 jklos #define F_SYNLKPEN V_SYNLKPEN(1U)
4069 1.1 jklos
4070 1.1 jklos #define S_RRCPLMAPEN 7
4071 1.1 jklos #define V_RRCPLMAPEN(x) ((x) << S_RRCPLMAPEN)
4072 1.1 jklos #define F_RRCPLMAPEN V_RRCPLMAPEN(1U)
4073 1.1 jklos
4074 1.1 jklos #define S_RRCPLCPUSIZE 4
4075 1.1 jklos #define M_RRCPLCPUSIZE 0x7
4076 1.1 jklos #define V_RRCPLCPUSIZE(x) ((x) << S_RRCPLCPUSIZE)
4077 1.1 jklos #define G_RRCPLCPUSIZE(x) (((x) >> S_RRCPLCPUSIZE) & M_RRCPLCPUSIZE)
4078 1.1 jklos
4079 1.1 jklos #define S_RQFEEDBACKENABLE 3
4080 1.1 jklos #define V_RQFEEDBACKENABLE(x) ((x) << S_RQFEEDBACKENABLE)
4081 1.1 jklos #define F_RQFEEDBACKENABLE V_RQFEEDBACKENABLE(1U)
4082 1.1 jklos
4083 1.1 jklos #define S_HASHTOEPLITZ 2
4084 1.1 jklos #define V_HASHTOEPLITZ(x) ((x) << S_HASHTOEPLITZ)
4085 1.1 jklos #define F_HASHTOEPLITZ V_HASHTOEPLITZ(1U)
4086 1.1 jklos
4087 1.1 jklos #define S_HASHSAVE 1
4088 1.1 jklos #define V_HASHSAVE(x) ((x) << S_HASHSAVE)
4089 1.1 jklos #define F_HASHSAVE V_HASHSAVE(1U)
4090 1.1 jklos
4091 1.1 jklos #define S_DISABLE 0
4092 1.1 jklos #define V_DISABLE(x) ((x) << S_DISABLE)
4093 1.1 jklos #define F_DISABLE V_DISABLE(1U)
4094 1.1 jklos
4095 1.1 jklos #define A_TP_RSS_CONFIG_TNL 0x3f4
4096 1.1 jklos
4097 1.1 jklos #define S_MASKSIZE 28
4098 1.1 jklos #define M_MASKSIZE 0x7
4099 1.1 jklos #define V_MASKSIZE(x) ((x) << S_MASKSIZE)
4100 1.1 jklos #define G_MASKSIZE(x) (((x) >> S_MASKSIZE) & M_MASKSIZE)
4101 1.1 jklos
4102 1.1 jklos #define S_DEFAULTCPUBASE 22
4103 1.1 jklos #define M_DEFAULTCPUBASE 0x3f
4104 1.1 jklos #define V_DEFAULTCPUBASE(x) ((x) << S_DEFAULTCPUBASE)
4105 1.1 jklos #define G_DEFAULTCPUBASE(x) (((x) >> S_DEFAULTCPUBASE) & M_DEFAULTCPUBASE)
4106 1.1 jklos
4107 1.1 jklos #define S_DEFAULTCPU 16
4108 1.1 jklos #define M_DEFAULTCPU 0x3f
4109 1.1 jklos #define V_DEFAULTCPU(x) ((x) << S_DEFAULTCPU)
4110 1.1 jklos #define G_DEFAULTCPU(x) (((x) >> S_DEFAULTCPU) & M_DEFAULTCPU)
4111 1.1 jklos
4112 1.1 jklos #define S_DEFAULTQUEUE 0
4113 1.1 jklos #define M_DEFAULTQUEUE 0xffff
4114 1.1 jklos #define V_DEFAULTQUEUE(x) ((x) << S_DEFAULTQUEUE)
4115 1.1 jklos #define G_DEFAULTQUEUE(x) (((x) >> S_DEFAULTQUEUE) & M_DEFAULTQUEUE)
4116 1.1 jklos
4117 1.1 jklos #define A_TP_RSS_CONFIG_OFD 0x3f8
4118 1.1 jklos #define A_TP_RSS_CONFIG_SYN 0x3fc
4119 1.1 jklos #define A_TP_RSS_SECRET_KEY0 0x400
4120 1.1 jklos #define A_TP_RSS_SECRET_KEY1 0x404
4121 1.1 jklos #define A_TP_RSS_SECRET_KEY2 0x408
4122 1.1 jklos #define A_TP_RSS_SECRET_KEY3 0x40c
4123 1.1 jklos #define A_TP_TM_PIO_ADDR 0x418
4124 1.1 jklos #define A_TP_TM_PIO_DATA 0x41c
4125 1.1 jklos #define A_TP_TX_MOD_QUE_TABLE 0x420
4126 1.1 jklos #define A_TP_TX_RESOURCE_LIMIT 0x424
4127 1.1 jklos
4128 1.1 jklos #define S_TX_RESOURCE_LIMIT_CH1_PC 24
4129 1.1 jklos #define M_TX_RESOURCE_LIMIT_CH1_PC 0xff
4130 1.1 jklos #define V_TX_RESOURCE_LIMIT_CH1_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH1_PC)
4131 1.1 jklos #define G_TX_RESOURCE_LIMIT_CH1_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH1_PC) & M_TX_RESOURCE_LIMIT_CH1_PC)
4132 1.1 jklos
4133 1.1 jklos #define S_TX_RESOURCE_LIMIT_CH1_NON_PC 16
4134 1.1 jklos #define M_TX_RESOURCE_LIMIT_CH1_NON_PC 0xff
4135 1.1 jklos #define V_TX_RESOURCE_LIMIT_CH1_NON_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH1_NON_PC)
4136 1.1 jklos #define G_TX_RESOURCE_LIMIT_CH1_NON_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH1_NON_PC) & M_TX_RESOURCE_LIMIT_CH1_NON_PC)
4137 1.1 jklos
4138 1.1 jklos #define S_TX_RESOURCE_LIMIT_CH0_PC 8
4139 1.1 jklos #define M_TX_RESOURCE_LIMIT_CH0_PC 0xff
4140 1.1 jklos #define V_TX_RESOURCE_LIMIT_CH0_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH0_PC)
4141 1.1 jklos #define G_TX_RESOURCE_LIMIT_CH0_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH0_PC) & M_TX_RESOURCE_LIMIT_CH0_PC)
4142 1.1 jklos
4143 1.1 jklos #define S_TX_RESOURCE_LIMIT_CH0_NON_PC 0
4144 1.1 jklos #define M_TX_RESOURCE_LIMIT_CH0_NON_PC 0xff
4145 1.1 jklos #define V_TX_RESOURCE_LIMIT_CH0_NON_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH0_NON_PC)
4146 1.1 jklos #define G_TX_RESOURCE_LIMIT_CH0_NON_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH0_NON_PC) & M_TX_RESOURCE_LIMIT_CH0_NON_PC)
4147 1.1 jklos
4148 1.1 jklos #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x428
4149 1.1 jklos
4150 1.1 jklos #define S_RX_MOD_WEIGHT 24
4151 1.1 jklos #define M_RX_MOD_WEIGHT 0xff
4152 1.1 jklos #define V_RX_MOD_WEIGHT(x) ((x) << S_RX_MOD_WEIGHT)
4153 1.1 jklos #define G_RX_MOD_WEIGHT(x) (((x) >> S_RX_MOD_WEIGHT) & M_RX_MOD_WEIGHT)
4154 1.1 jklos
4155 1.1 jklos #define S_TX_MOD_WEIGHT 16
4156 1.1 jklos #define M_TX_MOD_WEIGHT 0xff
4157 1.1 jklos #define V_TX_MOD_WEIGHT(x) ((x) << S_TX_MOD_WEIGHT)
4158 1.1 jklos #define G_TX_MOD_WEIGHT(x) (((x) >> S_TX_MOD_WEIGHT) & M_TX_MOD_WEIGHT)
4159 1.1 jklos
4160 1.1 jklos #define S_TX_MOD_TIMER_MODE 8
4161 1.1 jklos #define M_TX_MOD_TIMER_MODE 0xff
4162 1.1 jklos #define V_TX_MOD_TIMER_MODE(x) ((x) << S_TX_MOD_TIMER_MODE)
4163 1.1 jklos #define G_TX_MOD_TIMER_MODE(x) (((x) >> S_TX_MOD_TIMER_MODE) & M_TX_MOD_TIMER_MODE)
4164 1.1 jklos
4165 1.1 jklos #define S_TX_MOD_QUEUE_REQ_MAP 0
4166 1.1 jklos #define M_TX_MOD_QUEUE_REQ_MAP 0xff
4167 1.1 jklos #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP)
4168 1.1 jklos #define G_TX_MOD_QUEUE_REQ_MAP(x) (((x) >> S_TX_MOD_QUEUE_REQ_MAP) & M_TX_MOD_QUEUE_REQ_MAP)
4169 1.1 jklos
4170 1.1 jklos #define A_TP_TX_MOD_QUEUE_WEIGHT1 0x42c
4171 1.1 jklos
4172 1.1 jklos #define S_TP_TX_MODQ_WGHT7 24
4173 1.1 jklos #define M_TP_TX_MODQ_WGHT7 0xff
4174 1.1 jklos #define V_TP_TX_MODQ_WGHT7(x) ((x) << S_TP_TX_MODQ_WGHT7)
4175 1.1 jklos #define G_TP_TX_MODQ_WGHT7(x) (((x) >> S_TP_TX_MODQ_WGHT7) & M_TP_TX_MODQ_WGHT7)
4176 1.1 jklos
4177 1.1 jklos #define S_TP_TX_MODQ_WGHT6 16
4178 1.1 jklos #define M_TP_TX_MODQ_WGHT6 0xff
4179 1.1 jklos #define V_TP_TX_MODQ_WGHT6(x) ((x) << S_TP_TX_MODQ_WGHT6)
4180 1.1 jklos #define G_TP_TX_MODQ_WGHT6(x) (((x) >> S_TP_TX_MODQ_WGHT6) & M_TP_TX_MODQ_WGHT6)
4181 1.1 jklos
4182 1.1 jklos #define S_TP_TX_MODQ_WGHT5 8
4183 1.1 jklos #define M_TP_TX_MODQ_WGHT5 0xff
4184 1.1 jklos #define V_TP_TX_MODQ_WGHT5(x) ((x) << S_TP_TX_MODQ_WGHT5)
4185 1.1 jklos #define G_TP_TX_MODQ_WGHT5(x) (((x) >> S_TP_TX_MODQ_WGHT5) & M_TP_TX_MODQ_WGHT5)
4186 1.1 jklos
4187 1.1 jklos #define S_TP_TX_MODQ_WGHT4 0
4188 1.1 jklos #define M_TP_TX_MODQ_WGHT4 0xff
4189 1.1 jklos #define V_TP_TX_MODQ_WGHT4(x) ((x) << S_TP_TX_MODQ_WGHT4)
4190 1.1 jklos #define G_TP_TX_MODQ_WGHT4(x) (((x) >> S_TP_TX_MODQ_WGHT4) & M_TP_TX_MODQ_WGHT4)
4191 1.1 jklos
4192 1.1 jklos #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x430
4193 1.1 jklos
4194 1.1 jklos #define S_TP_TX_MODQ_WGHT3 24
4195 1.1 jklos #define M_TP_TX_MODQ_WGHT3 0xff
4196 1.1 jklos #define V_TP_TX_MODQ_WGHT3(x) ((x) << S_TP_TX_MODQ_WGHT3)
4197 1.1 jklos #define G_TP_TX_MODQ_WGHT3(x) (((x) >> S_TP_TX_MODQ_WGHT3) & M_TP_TX_MODQ_WGHT3)
4198 1.1 jklos
4199 1.1 jklos #define S_TP_TX_MODQ_WGHT2 16
4200 1.1 jklos #define M_TP_TX_MODQ_WGHT2 0xff
4201 1.1 jklos #define V_TP_TX_MODQ_WGHT2(x) ((x) << S_TP_TX_MODQ_WGHT2)
4202 1.1 jklos #define G_TP_TX_MODQ_WGHT2(x) (((x) >> S_TP_TX_MODQ_WGHT2) & M_TP_TX_MODQ_WGHT2)
4203 1.1 jklos
4204 1.1 jklos #define S_TP_TX_MODQ_WGHT1 8
4205 1.1 jklos #define M_TP_TX_MODQ_WGHT1 0xff
4206 1.1 jklos #define V_TP_TX_MODQ_WGHT1(x) ((x) << S_TP_TX_MODQ_WGHT1)
4207 1.1 jklos #define G_TP_TX_MODQ_WGHT1(x) (((x) >> S_TP_TX_MODQ_WGHT1) & M_TP_TX_MODQ_WGHT1)
4208 1.1 jklos
4209 1.1 jklos #define S_TP_TX_MODQ_WGHT0 0
4210 1.1 jklos #define M_TP_TX_MODQ_WGHT0 0xff
4211 1.1 jklos #define V_TP_TX_MODQ_WGHT0(x) ((x) << S_TP_TX_MODQ_WGHT0)
4212 1.1 jklos #define G_TP_TX_MODQ_WGHT0(x) (((x) >> S_TP_TX_MODQ_WGHT0) & M_TP_TX_MODQ_WGHT0)
4213 1.1 jklos
4214 1.1 jklos #define A_TP_MOD_CHANNEL_WEIGHT 0x434
4215 1.1 jklos
4216 1.1 jklos #define S_RX_MOD_CHANNEL_WEIGHT1 24
4217 1.1 jklos #define M_RX_MOD_CHANNEL_WEIGHT1 0xff
4218 1.1 jklos #define V_RX_MOD_CHANNEL_WEIGHT1(x) ((x) << S_RX_MOD_CHANNEL_WEIGHT1)
4219 1.1 jklos #define G_RX_MOD_CHANNEL_WEIGHT1(x) (((x) >> S_RX_MOD_CHANNEL_WEIGHT1) & M_RX_MOD_CHANNEL_WEIGHT1)
4220 1.1 jklos
4221 1.1 jklos #define S_RX_MOD_CHANNEL_WEIGHT0 16
4222 1.1 jklos #define M_RX_MOD_CHANNEL_WEIGHT0 0xff
4223 1.1 jklos #define V_RX_MOD_CHANNEL_WEIGHT0(x) ((x) << S_RX_MOD_CHANNEL_WEIGHT0)
4224 1.1 jklos #define G_RX_MOD_CHANNEL_WEIGHT0(x) (((x) >> S_RX_MOD_CHANNEL_WEIGHT0) & M_RX_MOD_CHANNEL_WEIGHT0)
4225 1.1 jklos
4226 1.1 jklos #define S_TX_MOD_CHANNEL_WEIGHT1 8
4227 1.1 jklos #define M_TX_MOD_CHANNEL_WEIGHT1 0xff
4228 1.1 jklos #define V_TX_MOD_CHANNEL_WEIGHT1(x) ((x) << S_TX_MOD_CHANNEL_WEIGHT1)
4229 1.1 jklos #define G_TX_MOD_CHANNEL_WEIGHT1(x) (((x) >> S_TX_MOD_CHANNEL_WEIGHT1) & M_TX_MOD_CHANNEL_WEIGHT1)
4230 1.1 jklos
4231 1.1 jklos #define S_TX_MOD_CHANNEL_WEIGHT0 0
4232 1.1 jklos #define M_TX_MOD_CHANNEL_WEIGHT0 0xff
4233 1.1 jklos #define V_TX_MOD_CHANNEL_WEIGHT0(x) ((x) << S_TX_MOD_CHANNEL_WEIGHT0)
4234 1.1 jklos #define G_TX_MOD_CHANNEL_WEIGHT0(x) (((x) >> S_TX_MOD_CHANNEL_WEIGHT0) & M_TX_MOD_CHANNEL_WEIGHT0)
4235 1.1 jklos
4236 1.1 jklos #define A_TP_MOD_RATE_LIMIT 0x438
4237 1.1 jklos
4238 1.1 jklos #define S_RX_MOD_RATE_LIMIT_INC 24
4239 1.1 jklos #define M_RX_MOD_RATE_LIMIT_INC 0xff
4240 1.1 jklos #define V_RX_MOD_RATE_LIMIT_INC(x) ((x) << S_RX_MOD_RATE_LIMIT_INC)
4241 1.1 jklos #define G_RX_MOD_RATE_LIMIT_INC(x) (((x) >> S_RX_MOD_RATE_LIMIT_INC) & M_RX_MOD_RATE_LIMIT_INC)
4242 1.1 jklos
4243 1.1 jklos #define S_RX_MOD_RATE_LIMIT_TICK 16
4244 1.1 jklos #define M_RX_MOD_RATE_LIMIT_TICK 0xff
4245 1.1 jklos #define V_RX_MOD_RATE_LIMIT_TICK(x) ((x) << S_RX_MOD_RATE_LIMIT_TICK)
4246 1.1 jklos #define G_RX_MOD_RATE_LIMIT_TICK(x) (((x) >> S_RX_MOD_RATE_LIMIT_TICK) & M_RX_MOD_RATE_LIMIT_TICK)
4247 1.1 jklos
4248 1.1 jklos #define S_TX_MOD_RATE_LIMIT_INC 8
4249 1.1 jklos #define M_TX_MOD_RATE_LIMIT_INC 0xff
4250 1.1 jklos #define V_TX_MOD_RATE_LIMIT_INC(x) ((x) << S_TX_MOD_RATE_LIMIT_INC)
4251 1.1 jklos #define G_TX_MOD_RATE_LIMIT_INC(x) (((x) >> S_TX_MOD_RATE_LIMIT_INC) & M_TX_MOD_RATE_LIMIT_INC)
4252 1.1 jklos
4253 1.1 jklos #define S_TX_MOD_RATE_LIMIT_TICK 0
4254 1.1 jklos #define M_TX_MOD_RATE_LIMIT_TICK 0xff
4255 1.1 jklos #define V_TX_MOD_RATE_LIMIT_TICK(x) ((x) << S_TX_MOD_RATE_LIMIT_TICK)
4256 1.1 jklos #define G_TX_MOD_RATE_LIMIT_TICK(x) (((x) >> S_TX_MOD_RATE_LIMIT_TICK) & M_TX_MOD_RATE_LIMIT_TICK)
4257 1.1 jklos
4258 1.1 jklos #define A_TP_PIO_ADDR 0x440
4259 1.1 jklos #define A_TP_PIO_DATA 0x444
4260 1.1 jklos #define A_TP_RESET 0x44c
4261 1.1 jklos
4262 1.1 jklos #define S_FLSTINITENABLE 1
4263 1.1 jklos #define V_FLSTINITENABLE(x) ((x) << S_FLSTINITENABLE)
4264 1.1 jklos #define F_FLSTINITENABLE V_FLSTINITENABLE(1U)
4265 1.1 jklos
4266 1.1 jklos #define S_TPRESET 0
4267 1.1 jklos #define V_TPRESET(x) ((x) << S_TPRESET)
4268 1.1 jklos #define F_TPRESET V_TPRESET(1U)
4269 1.1 jklos
4270 1.1 jklos #define A_TP_MIB_INDEX 0x450
4271 1.1 jklos #define A_TP_MIB_RDATA 0x454
4272 1.1 jklos #define A_TP_SYNC_TIME_HI 0x458
4273 1.1 jklos #define A_TP_SYNC_TIME_LO 0x45c
4274 1.1 jklos #define A_TP_CMM_MM_RX_FLST_BASE 0x460
4275 1.1 jklos
4276 1.1 jklos #define S_CMRXFLSTBASE 0
4277 1.1 jklos #define M_CMRXFLSTBASE 0xfffffff
4278 1.1 jklos #define V_CMRXFLSTBASE(x) ((x) << S_CMRXFLSTBASE)
4279 1.1 jklos #define G_CMRXFLSTBASE(x) (((x) >> S_CMRXFLSTBASE) & M_CMRXFLSTBASE)
4280 1.1 jklos
4281 1.1 jklos #define A_TP_CMM_MM_TX_FLST_BASE 0x464
4282 1.1 jklos
4283 1.1 jklos #define S_CMTXFLSTBASE 0
4284 1.1 jklos #define M_CMTXFLSTBASE 0xfffffff
4285 1.1 jklos #define V_CMTXFLSTBASE(x) ((x) << S_CMTXFLSTBASE)
4286 1.1 jklos #define G_CMTXFLSTBASE(x) (((x) >> S_CMTXFLSTBASE) & M_CMTXFLSTBASE)
4287 1.1 jklos
4288 1.1 jklos #define A_TP_CMM_MM_PS_FLST_BASE 0x468
4289 1.1 jklos
4290 1.1 jklos #define S_CMPSFLSTBASE 0
4291 1.1 jklos #define M_CMPSFLSTBASE 0xfffffff
4292 1.1 jklos #define V_CMPSFLSTBASE(x) ((x) << S_CMPSFLSTBASE)
4293 1.1 jklos #define G_CMPSFLSTBASE(x) (((x) >> S_CMPSFLSTBASE) & M_CMPSFLSTBASE)
4294 1.1 jklos
4295 1.1 jklos #define A_TP_CMM_MM_MAX_PSTRUCT 0x46c
4296 1.1 jklos
4297 1.1 jklos #define S_CMMAXPSTRUCT 0
4298 1.1 jklos #define M_CMMAXPSTRUCT 0x1fffff
4299 1.1 jklos #define V_CMMAXPSTRUCT(x) ((x) << S_CMMAXPSTRUCT)
4300 1.1 jklos #define G_CMMAXPSTRUCT(x) (((x) >> S_CMMAXPSTRUCT) & M_CMMAXPSTRUCT)
4301 1.1 jklos
4302 1.1 jklos #define A_TP_INT_ENABLE 0x470
4303 1.1 jklos #define A_TP_INT_CAUSE 0x474
4304 1.1 jklos #define A_TP_FLM_FREE_PS_CNT 0x480
4305 1.1 jklos
4306 1.1 jklos #define S_FREEPSTRUCTCOUNT 0
4307 1.1 jklos #define M_FREEPSTRUCTCOUNT 0x1fffff
4308 1.1 jklos #define V_FREEPSTRUCTCOUNT(x) ((x) << S_FREEPSTRUCTCOUNT)
4309 1.1 jklos #define G_FREEPSTRUCTCOUNT(x) (((x) >> S_FREEPSTRUCTCOUNT) & M_FREEPSTRUCTCOUNT)
4310 1.1 jklos
4311 1.1 jklos #define A_TP_FLM_FREE_RX_CNT 0x484
4312 1.1 jklos
4313 1.1 jklos #define S_FREERXPAGECOUNT 0
4314 1.1 jklos #define M_FREERXPAGECOUNT 0x1fffff
4315 1.1 jklos #define V_FREERXPAGECOUNT(x) ((x) << S_FREERXPAGECOUNT)
4316 1.1 jklos #define G_FREERXPAGECOUNT(x) (((x) >> S_FREERXPAGECOUNT) & M_FREERXPAGECOUNT)
4317 1.1 jklos
4318 1.1 jklos #define A_TP_FLM_FREE_TX_CNT 0x488
4319 1.1 jklos
4320 1.1 jklos #define S_FREETXPAGECOUNT 0
4321 1.1 jklos #define M_FREETXPAGECOUNT 0x1fffff
4322 1.1 jklos #define V_FREETXPAGECOUNT(x) ((x) << S_FREETXPAGECOUNT)
4323 1.1 jklos #define G_FREETXPAGECOUNT(x) (((x) >> S_FREETXPAGECOUNT) & M_FREETXPAGECOUNT)
4324 1.1 jklos
4325 1.1 jklos #define A_TP_TM_HEAP_PUSH_CNT 0x48c
4326 1.1 jklos #define A_TP_TM_HEAP_POP_CNT 0x490
4327 1.1 jklos #define A_TP_TM_DACK_PUSH_CNT 0x494
4328 1.1 jklos #define A_TP_TM_DACK_POP_CNT 0x498
4329 1.1 jklos #define A_TP_TM_MOD_PUSH_CNT 0x49c
4330 1.1 jklos #define A_TP_MOD_POP_CNT 0x4a0
4331 1.1 jklos #define A_TP_TIMER_SEPARATOR 0x4a4
4332 1.1 jklos #define A_TP_DEBUG_SEL 0x4a8
4333 1.1 jklos #define A_TP_DEBUG_FLAGS 0x4ac
4334 1.1 jklos
4335 1.1 jklos #define S_RXDEBUGFLAGS 16
4336 1.1 jklos #define M_RXDEBUGFLAGS 0xffff
4337 1.1 jklos #define V_RXDEBUGFLAGS(x) ((x) << S_RXDEBUGFLAGS)
4338 1.1 jklos #define G_RXDEBUGFLAGS(x) (((x) >> S_RXDEBUGFLAGS) & M_RXDEBUGFLAGS)
4339 1.1 jklos
4340 1.1 jklos #define S_TXDEBUGFLAGS 0
4341 1.1 jklos #define M_TXDEBUGFLAGS 0xffff
4342 1.1 jklos #define V_TXDEBUGFLAGS(x) ((x) << S_TXDEBUGFLAGS)
4343 1.1 jklos #define G_TXDEBUGFLAGS(x) (((x) >> S_TXDEBUGFLAGS) & M_TXDEBUGFLAGS)
4344 1.1 jklos
4345 1.1 jklos #define S_RXTIMERDACKFIRST 26
4346 1.1 jklos #define V_RXTIMERDACKFIRST(x) ((x) << S_RXTIMERDACKFIRST)
4347 1.1 jklos #define F_RXTIMERDACKFIRST V_RXTIMERDACKFIRST(1U)
4348 1.1 jklos
4349 1.1 jklos #define S_RXTIMERDACK 25
4350 1.1 jklos #define V_RXTIMERDACK(x) ((x) << S_RXTIMERDACK)
4351 1.1 jklos #define F_RXTIMERDACK V_RXTIMERDACK(1U)
4352 1.1 jklos
4353 1.1 jklos #define S_RXTIMERHEARTBEAT 24
4354 1.1 jklos #define V_RXTIMERHEARTBEAT(x) ((x) << S_RXTIMERHEARTBEAT)
4355 1.1 jklos #define F_RXTIMERHEARTBEAT V_RXTIMERHEARTBEAT(1U)
4356 1.1 jklos
4357 1.1 jklos #define S_RXPAWSDROP 23
4358 1.1 jklos #define V_RXPAWSDROP(x) ((x) << S_RXPAWSDROP)
4359 1.1 jklos #define F_RXPAWSDROP V_RXPAWSDROP(1U)
4360 1.1 jklos
4361 1.1 jklos #define S_RXURGDATADROP 22
4362 1.1 jklos #define V_RXURGDATADROP(x) ((x) << S_RXURGDATADROP)
4363 1.1 jklos #define F_RXURGDATADROP V_RXURGDATADROP(1U)
4364 1.1 jklos
4365 1.1 jklos #define S_RXFUTUREDATA 21
4366 1.1 jklos #define V_RXFUTUREDATA(x) ((x) << S_RXFUTUREDATA)
4367 1.1 jklos #define F_RXFUTUREDATA V_RXFUTUREDATA(1U)
4368 1.1 jklos
4369 1.1 jklos #define S_RXRCVRXMDATA 20
4370 1.1 jklos #define V_RXRCVRXMDATA(x) ((x) << S_RXRCVRXMDATA)
4371 1.1 jklos #define F_RXRCVRXMDATA V_RXRCVRXMDATA(1U)
4372 1.1 jklos
4373 1.1 jklos #define S_RXRCVOOODATAFIN 19
4374 1.1 jklos #define V_RXRCVOOODATAFIN(x) ((x) << S_RXRCVOOODATAFIN)
4375 1.1 jklos #define F_RXRCVOOODATAFIN V_RXRCVOOODATAFIN(1U)
4376 1.1 jklos
4377 1.1 jklos #define S_RXRCVOOODATA 18
4378 1.1 jklos #define V_RXRCVOOODATA(x) ((x) << S_RXRCVOOODATA)
4379 1.1 jklos #define F_RXRCVOOODATA V_RXRCVOOODATA(1U)
4380 1.1 jklos
4381 1.1 jklos #define S_RXRCVWNDZERO 17
4382 1.1 jklos #define V_RXRCVWNDZERO(x) ((x) << S_RXRCVWNDZERO)
4383 1.1 jklos #define F_RXRCVWNDZERO V_RXRCVWNDZERO(1U)
4384 1.1 jklos
4385 1.1 jklos #define S_RXRCVWNDLTMSS 16
4386 1.1 jklos #define V_RXRCVWNDLTMSS(x) ((x) << S_RXRCVWNDLTMSS)
4387 1.1 jklos #define F_RXRCVWNDLTMSS V_RXRCVWNDLTMSS(1U)
4388 1.1 jklos
4389 1.1 jklos #define S_TXDUPACKINC 11
4390 1.1 jklos #define V_TXDUPACKINC(x) ((x) << S_TXDUPACKINC)
4391 1.1 jklos #define F_TXDUPACKINC V_TXDUPACKINC(1U)
4392 1.1 jklos
4393 1.1 jklos #define S_TXRXMURG 10
4394 1.1 jklos #define V_TXRXMURG(x) ((x) << S_TXRXMURG)
4395 1.1 jklos #define F_TXRXMURG V_TXRXMURG(1U)
4396 1.1 jklos
4397 1.1 jklos #define S_TXRXMFIN 9
4398 1.1 jklos #define V_TXRXMFIN(x) ((x) << S_TXRXMFIN)
4399 1.1 jklos #define F_TXRXMFIN V_TXRXMFIN(1U)
4400 1.1 jklos
4401 1.1 jklos #define S_TXRXMSYN 8
4402 1.1 jklos #define V_TXRXMSYN(x) ((x) << S_TXRXMSYN)
4403 1.1 jklos #define F_TXRXMSYN V_TXRXMSYN(1U)
4404 1.1 jklos
4405 1.1 jklos #define S_TXRXMNEWRENO 7
4406 1.1 jklos #define V_TXRXMNEWRENO(x) ((x) << S_TXRXMNEWRENO)
4407 1.1 jklos #define F_TXRXMNEWRENO V_TXRXMNEWRENO(1U)
4408 1.1 jklos
4409 1.1 jklos #define S_TXRXMFAST 6
4410 1.1 jklos #define V_TXRXMFAST(x) ((x) << S_TXRXMFAST)
4411 1.1 jklos #define F_TXRXMFAST V_TXRXMFAST(1U)
4412 1.1 jklos
4413 1.1 jklos #define S_TXRXMTIMER 5
4414 1.1 jklos #define V_TXRXMTIMER(x) ((x) << S_TXRXMTIMER)
4415 1.1 jklos #define F_TXRXMTIMER V_TXRXMTIMER(1U)
4416 1.1 jklos
4417 1.1 jklos #define S_TXRXMTIMERKEEPALIVE 4
4418 1.1 jklos #define V_TXRXMTIMERKEEPALIVE(x) ((x) << S_TXRXMTIMERKEEPALIVE)
4419 1.1 jklos #define F_TXRXMTIMERKEEPALIVE V_TXRXMTIMERKEEPALIVE(1U)
4420 1.1 jklos
4421 1.1 jklos #define S_TXRXMTIMERPERSIST 3
4422 1.1 jklos #define V_TXRXMTIMERPERSIST(x) ((x) << S_TXRXMTIMERPERSIST)
4423 1.1 jklos #define F_TXRXMTIMERPERSIST V_TXRXMTIMERPERSIST(1U)
4424 1.1 jklos
4425 1.1 jklos #define S_TXRCVADVSHRUNK 2
4426 1.1 jklos #define V_TXRCVADVSHRUNK(x) ((x) << S_TXRCVADVSHRUNK)
4427 1.1 jklos #define F_TXRCVADVSHRUNK V_TXRCVADVSHRUNK(1U)
4428 1.1 jklos
4429 1.1 jklos #define S_TXRCVADVZERO 1
4430 1.1 jklos #define V_TXRCVADVZERO(x) ((x) << S_TXRCVADVZERO)
4431 1.1 jklos #define F_TXRCVADVZERO V_TXRCVADVZERO(1U)
4432 1.1 jklos
4433 1.1 jklos #define S_TXRCVADVLTMSS 0
4434 1.1 jklos #define V_TXRCVADVLTMSS(x) ((x) << S_TXRCVADVLTMSS)
4435 1.1 jklos #define F_TXRCVADVLTMSS V_TXRCVADVLTMSS(1U)
4436 1.1 jklos
4437 1.1 jklos #define A_TP_CM_FLOW_CNTL_MODE 0x4b0
4438 1.1 jklos
4439 1.1 jklos #define S_CMFLOWCACHEDISABLE 0
4440 1.1 jklos #define V_CMFLOWCACHEDISABLE(x) ((x) << S_CMFLOWCACHEDISABLE)
4441 1.1 jklos #define F_CMFLOWCACHEDISABLE V_CMFLOWCACHEDISABLE(1U)
4442 1.1 jklos
4443 1.1 jklos #define A_TP_PROXY_FLOW_CNTL 0x4b0
4444 1.1 jklos #define A_TP_PC_CONGESTION_CNTL 0x4b4
4445 1.1 jklos
4446 1.1 jklos #define S_EDROPTUNNEL 19
4447 1.1 jklos #define V_EDROPTUNNEL(x) ((x) << S_EDROPTUNNEL)
4448 1.1 jklos #define F_EDROPTUNNEL V_EDROPTUNNEL(1U)
4449 1.1 jklos
4450 1.1 jklos #define S_CDROPTUNNEL 18
4451 1.1 jklos #define V_CDROPTUNNEL(x) ((x) << S_CDROPTUNNEL)
4452 1.1 jklos #define F_CDROPTUNNEL V_CDROPTUNNEL(1U)
4453 1.1 jklos
4454 1.1 jklos #define S_ETHRESHOLD 12
4455 1.1 jklos #define M_ETHRESHOLD 0x3f
4456 1.1 jklos #define V_ETHRESHOLD(x) ((x) << S_ETHRESHOLD)
4457 1.1 jklos #define G_ETHRESHOLD(x) (((x) >> S_ETHRESHOLD) & M_ETHRESHOLD)
4458 1.1 jklos
4459 1.1 jklos #define S_CTHRESHOLD 6
4460 1.1 jklos #define M_CTHRESHOLD 0x3f
4461 1.1 jklos #define V_CTHRESHOLD(x) ((x) << S_CTHRESHOLD)
4462 1.1 jklos #define G_CTHRESHOLD(x) (((x) >> S_CTHRESHOLD) & M_CTHRESHOLD)
4463 1.1 jklos
4464 1.1 jklos #define S_TXTHRESHOLD 0
4465 1.1 jklos #define M_TXTHRESHOLD 0x3f
4466 1.1 jklos #define V_TXTHRESHOLD(x) ((x) << S_TXTHRESHOLD)
4467 1.1 jklos #define G_TXTHRESHOLD(x) (((x) >> S_TXTHRESHOLD) & M_TXTHRESHOLD)
4468 1.1 jklos
4469 1.1 jklos #define A_TP_TX_DROP_COUNT 0x4bc
4470 1.1 jklos #define A_TP_CLEAR_DEBUG 0x4c0
4471 1.1 jklos
4472 1.1 jklos #define S_CLRDEBUG 0
4473 1.1 jklos #define V_CLRDEBUG(x) ((x) << S_CLRDEBUG)
4474 1.1 jklos #define F_CLRDEBUG V_CLRDEBUG(1U)
4475 1.1 jklos
4476 1.1 jklos #define A_TP_DEBUG_VEC 0x4c4
4477 1.1 jklos #define A_TP_DEBUG_VEC2 0x4c8
4478 1.1 jklos #define A_TP_DEBUG_REG_SEL 0x4cc
4479 1.1 jklos #define A_TP_DEBUG 0x4d0
4480 1.1 jklos #define A_TP_DBG_LA_CONFIG 0x4d4
4481 1.1 jklos #define A_TP_DBG_LA_DATAH 0x4d8
4482 1.1 jklos #define A_TP_DBG_LA_DATAL 0x4dc
4483 1.1 jklos #define A_TP_EMBED_OP_FIELD0 0x4e8
4484 1.1 jklos #define A_TP_EMBED_OP_FIELD1 0x4ec
4485 1.1 jklos #define A_TP_EMBED_OP_FIELD2 0x4f0
4486 1.1 jklos #define A_TP_EMBED_OP_FIELD3 0x4f4
4487 1.1 jklos #define A_TP_EMBED_OP_FIELD4 0x4f8
4488 1.1 jklos #define A_TP_EMBED_OP_FIELD5 0x4fc
4489 1.1 jklos #define A_TP_TX_MOD_Q7_Q6_TIMER_SEPARATOR 0x0
4490 1.1 jklos #define A_TP_TX_MOD_Q5_Q4_TIMER_SEPARATOR 0x1
4491 1.1 jklos #define A_TP_TX_MOD_Q3_Q2_TIMER_SEPARATOR 0x2
4492 1.1 jklos #define A_TP_TX_MOD_Q1_Q0_TIMER_SEPARATOR 0x3
4493 1.1 jklos #define A_TP_RX_MOD_Q1_Q0_TIMER_SEPARATOR 0x4
4494 1.1 jklos #define A_TP_TX_MOD_Q7_Q6_RATE_LIMIT 0x5
4495 1.1 jklos #define A_TP_TX_MOD_Q5_Q4_RATE_LIMIT 0x6
4496 1.1 jklos #define A_TP_TX_MOD_Q3_Q2_RATE_LIMIT 0x7
4497 1.1 jklos #define A_TP_TX_MOD_Q1_Q0_RATE_LIMIT 0x8
4498 1.1 jklos #define A_TP_RX_MOD_Q1_Q0_RATE_LIMIT 0x9
4499 1.1 jklos #define A_TP_TX_TRC_KEY0 0x20
4500 1.1 jklos #define A_TP_TX_TRC_MASK0 0x21
4501 1.1 jklos #define A_TP_TX_TRC_KEY1 0x22
4502 1.1 jklos #define A_TP_TX_TRC_MASK1 0x23
4503 1.1 jklos #define A_TP_TX_TRC_KEY2 0x24
4504 1.1 jklos #define A_TP_TX_TRC_MASK2 0x25
4505 1.1 jklos #define A_TP_TX_TRC_KEY3 0x26
4506 1.1 jklos #define A_TP_TX_TRC_MASK3 0x27
4507 1.1 jklos #define A_TP_IPMI_CFG1 0x28
4508 1.1 jklos
4509 1.1 jklos #define S_VLANENABLE 31
4510 1.1 jklos #define V_VLANENABLE(x) ((x) << S_VLANENABLE)
4511 1.1 jklos #define F_VLANENABLE V_VLANENABLE(1U)
4512 1.1 jklos
4513 1.1 jklos #define S_PRIMARYPORTENABLE 30
4514 1.1 jklos #define V_PRIMARYPORTENABLE(x) ((x) << S_PRIMARYPORTENABLE)
4515 1.1 jklos #define F_PRIMARYPORTENABLE V_PRIMARYPORTENABLE(1U)
4516 1.1 jklos
4517 1.1 jklos #define S_SECUREPORTENABLE 29
4518 1.1 jklos #define V_SECUREPORTENABLE(x) ((x) << S_SECUREPORTENABLE)
4519 1.1 jklos #define F_SECUREPORTENABLE V_SECUREPORTENABLE(1U)
4520 1.1 jklos
4521 1.1 jklos #define S_ARPENABLE 28
4522 1.1 jklos #define V_ARPENABLE(x) ((x) << S_ARPENABLE)
4523 1.1 jklos #define F_ARPENABLE V_ARPENABLE(1U)
4524 1.1 jklos
4525 1.1 jklos #define S_VLAN 0
4526 1.1 jklos #define M_VLAN 0xffff
4527 1.1 jklos #define V_VLAN(x) ((x) << S_VLAN)
4528 1.1 jklos #define G_VLAN(x) (((x) >> S_VLAN) & M_VLAN)
4529 1.1 jklos
4530 1.1 jklos #define A_TP_IPMI_CFG2 0x29
4531 1.1 jklos
4532 1.1 jklos #define S_SECUREPORT 16
4533 1.1 jklos #define M_SECUREPORT 0xffff
4534 1.1 jklos #define V_SECUREPORT(x) ((x) << S_SECUREPORT)
4535 1.1 jklos #define G_SECUREPORT(x) (((x) >> S_SECUREPORT) & M_SECUREPORT)
4536 1.1 jklos
4537 1.1 jklos #define S_PRIMARYPORT 0
4538 1.1 jklos #define M_PRIMARYPORT 0xffff
4539 1.1 jklos #define V_PRIMARYPORT(x) ((x) << S_PRIMARYPORT)
4540 1.1 jklos #define G_PRIMARYPORT(x) (((x) >> S_PRIMARYPORT) & M_PRIMARYPORT)
4541 1.1 jklos
4542 1.1 jklos #define A_TP_RX_TRC_KEY0 0x120
4543 1.1 jklos #define A_TP_RX_TRC_MASK0 0x121
4544 1.1 jklos #define A_TP_RX_TRC_KEY1 0x122
4545 1.1 jklos #define A_TP_RX_TRC_MASK1 0x123
4546 1.1 jklos #define A_TP_RX_TRC_KEY2 0x124
4547 1.1 jklos #define A_TP_RX_TRC_MASK2 0x125
4548 1.1 jklos #define A_TP_RX_TRC_KEY3 0x126
4549 1.1 jklos #define A_TP_RX_TRC_MASK3 0x127
4550 1.1 jklos #define A_TP_QOS_RX_TOS_MAP_H 0x128
4551 1.1 jklos #define A_TP_QOS_RX_TOS_MAP_L 0x129
4552 1.1 jklos #define A_TP_QOS_RX_MAP_MODE 0x12a
4553 1.1 jklos
4554 1.1 jklos #define S_DEFAULTCH 11
4555 1.1 jklos #define V_DEFAULTCH(x) ((x) << S_DEFAULTCH)
4556 1.1 jklos #define F_DEFAULTCH V_DEFAULTCH(1U)
4557 1.1 jklos
4558 1.1 jklos #define S_RXMAPMODE 8
4559 1.1 jklos #define M_RXMAPMODE 0x7
4560 1.1 jklos #define V_RXMAPMODE(x) ((x) << S_RXMAPMODE)
4561 1.1 jklos #define G_RXMAPMODE(x) (((x) >> S_RXMAPMODE) & M_RXMAPMODE)
4562 1.1 jklos
4563 1.1 jklos #define S_RXVLANMAP 7
4564 1.1 jklos #define V_RXVLANMAP(x) ((x) << S_RXVLANMAP)
4565 1.1 jklos #define F_RXVLANMAP V_RXVLANMAP(1U)
4566 1.1 jklos
4567 1.1 jklos #define A_TP_TX_DROP_CFG_CH0 0x12b
4568 1.1 jklos
4569 1.1 jklos #define S_TIMERENABLED 31
4570 1.1 jklos #define V_TIMERENABLED(x) ((x) << S_TIMERENABLED)
4571 1.1 jklos #define F_TIMERENABLED V_TIMERENABLED(1U)
4572 1.1 jklos
4573 1.1 jklos #define S_TIMERERRORENABLE 30
4574 1.1 jklos #define V_TIMERERRORENABLE(x) ((x) << S_TIMERERRORENABLE)
4575 1.1 jklos #define F_TIMERERRORENABLE V_TIMERERRORENABLE(1U)
4576 1.1 jklos
4577 1.1 jklos #define S_TIMERTHRESHOLD 4
4578 1.1 jklos #define M_TIMERTHRESHOLD 0x3ffffff
4579 1.1 jklos #define V_TIMERTHRESHOLD(x) ((x) << S_TIMERTHRESHOLD)
4580 1.1 jklos #define G_TIMERTHRESHOLD(x) (((x) >> S_TIMERTHRESHOLD) & M_TIMERTHRESHOLD)
4581 1.1 jklos
4582 1.1 jklos #define S_PACKETDROPS 0
4583 1.1 jklos #define M_PACKETDROPS 0xf
4584 1.1 jklos #define V_PACKETDROPS(x) ((x) << S_PACKETDROPS)
4585 1.1 jklos #define G_PACKETDROPS(x) (((x) >> S_PACKETDROPS) & M_PACKETDROPS)
4586 1.1 jklos
4587 1.1 jklos #define A_TP_TX_DROP_CFG_CH1 0x12c
4588 1.1 jklos #define A_TP_TX_DROP_CNT_CH0 0x12d
4589 1.1 jklos
4590 1.1 jklos #define S_TXDROPCNTCH0SENT 16
4591 1.1 jklos #define M_TXDROPCNTCH0SENT 0xffff
4592 1.1 jklos #define V_TXDROPCNTCH0SENT(x) ((x) << S_TXDROPCNTCH0SENT)
4593 1.1 jklos #define G_TXDROPCNTCH0SENT(x) (((x) >> S_TXDROPCNTCH0SENT) & M_TXDROPCNTCH0SENT)
4594 1.1 jklos
4595 1.1 jklos #define S_TXDROPCNTCH0RCVD 0
4596 1.1 jklos #define M_TXDROPCNTCH0RCVD 0xffff
4597 1.1 jklos #define V_TXDROPCNTCH0RCVD(x) ((x) << S_TXDROPCNTCH0RCVD)
4598 1.1 jklos #define G_TXDROPCNTCH0RCVD(x) (((x) >> S_TXDROPCNTCH0RCVD) & M_TXDROPCNTCH0RCVD)
4599 1.1 jklos
4600 1.1 jklos #define A_TP_TX_DROP_CNT_CH1 0x12e
4601 1.1 jklos
4602 1.1 jklos #define S_TXDROPCNTCH1SENT 16
4603 1.1 jklos #define M_TXDROPCNTCH1SENT 0xffff
4604 1.1 jklos #define V_TXDROPCNTCH1SENT(x) ((x) << S_TXDROPCNTCH1SENT)
4605 1.1 jklos #define G_TXDROPCNTCH1SENT(x) (((x) >> S_TXDROPCNTCH1SENT) & M_TXDROPCNTCH1SENT)
4606 1.1 jklos
4607 1.1 jklos #define S_TXDROPCNTCH1RCVD 0
4608 1.1 jklos #define M_TXDROPCNTCH1RCVD 0xffff
4609 1.1 jklos #define V_TXDROPCNTCH1RCVD(x) ((x) << S_TXDROPCNTCH1RCVD)
4610 1.1 jklos #define G_TXDROPCNTCH1RCVD(x) (((x) >> S_TXDROPCNTCH1RCVD) & M_TXDROPCNTCH1RCVD)
4611 1.1 jklos
4612 1.1 jklos #define A_TP_TX_DROP_MODE 0x12f
4613 1.1 jklos
4614 1.1 jklos #define S_TXDROPMODECH1 1
4615 1.1 jklos #define V_TXDROPMODECH1(x) ((x) << S_TXDROPMODECH1)
4616 1.1 jklos #define F_TXDROPMODECH1 V_TXDROPMODECH1(1U)
4617 1.1 jklos
4618 1.1 jklos #define S_TXDROPMODECH0 0
4619 1.1 jklos #define V_TXDROPMODECH0(x) ((x) << S_TXDROPMODECH0)
4620 1.1 jklos #define F_TXDROPMODECH0 V_TXDROPMODECH0(1U)
4621 1.1 jklos
4622 1.1 jklos #define A_TP_VLAN_PRI_MAP 0x137
4623 1.1 jklos
4624 1.1 jklos #define S_VLANPRIMAP7 14
4625 1.1 jklos #define M_VLANPRIMAP7 0x3
4626 1.1 jklos #define V_VLANPRIMAP7(x) ((x) << S_VLANPRIMAP7)
4627 1.1 jklos #define G_VLANPRIMAP7(x) (((x) >> S_VLANPRIMAP7) & M_VLANPRIMAP7)
4628 1.1 jklos
4629 1.1 jklos #define S_VLANPRIMAP6 12
4630 1.1 jklos #define M_VLANPRIMAP6 0x3
4631 1.1 jklos #define V_VLANPRIMAP6(x) ((x) << S_VLANPRIMAP6)
4632 1.1 jklos #define G_VLANPRIMAP6(x) (((x) >> S_VLANPRIMAP6) & M_VLANPRIMAP6)
4633 1.1 jklos
4634 1.1 jklos #define S_VLANPRIMAP5 10
4635 1.1 jklos #define M_VLANPRIMAP5 0x3
4636 1.1 jklos #define V_VLANPRIMAP5(x) ((x) << S_VLANPRIMAP5)
4637 1.1 jklos #define G_VLANPRIMAP5(x) (((x) >> S_VLANPRIMAP5) & M_VLANPRIMAP5)
4638 1.1 jklos
4639 1.1 jklos #define S_VLANPRIMAP4 8
4640 1.1 jklos #define M_VLANPRIMAP4 0x3
4641 1.1 jklos #define V_VLANPRIMAP4(x) ((x) << S_VLANPRIMAP4)
4642 1.1 jklos #define G_VLANPRIMAP4(x) (((x) >> S_VLANPRIMAP4) & M_VLANPRIMAP4)
4643 1.1 jklos
4644 1.1 jklos #define S_VLANPRIMAP3 6
4645 1.1 jklos #define M_VLANPRIMAP3 0x3
4646 1.1 jklos #define V_VLANPRIMAP3(x) ((x) << S_VLANPRIMAP3)
4647 1.1 jklos #define G_VLANPRIMAP3(x) (((x) >> S_VLANPRIMAP3) & M_VLANPRIMAP3)
4648 1.1 jklos
4649 1.1 jklos #define S_VLANPRIMAP2 4
4650 1.1 jklos #define M_VLANPRIMAP2 0x3
4651 1.1 jklos #define V_VLANPRIMAP2(x) ((x) << S_VLANPRIMAP2)
4652 1.1 jklos #define G_VLANPRIMAP2(x) (((x) >> S_VLANPRIMAP2) & M_VLANPRIMAP2)
4653 1.1 jklos
4654 1.1 jklos #define S_VLANPRIMAP1 2
4655 1.1 jklos #define M_VLANPRIMAP1 0x3
4656 1.1 jklos #define V_VLANPRIMAP1(x) ((x) << S_VLANPRIMAP1)
4657 1.1 jklos #define G_VLANPRIMAP1(x) (((x) >> S_VLANPRIMAP1) & M_VLANPRIMAP1)
4658 1.1 jklos
4659 1.1 jklos #define S_VLANPRIMAP0 0
4660 1.1 jklos #define M_VLANPRIMAP0 0x3
4661 1.1 jklos #define V_VLANPRIMAP0(x) ((x) << S_VLANPRIMAP0)
4662 1.1 jklos #define G_VLANPRIMAP0(x) (((x) >> S_VLANPRIMAP0) & M_VLANPRIMAP0)
4663 1.1 jklos
4664 1.1 jklos #define A_TP_MAC_MATCH_MAP0 0x138
4665 1.1 jklos
4666 1.1 jklos #define S_MACMATCHMAP7 21
4667 1.1 jklos #define M_MACMATCHMAP7 0x7
4668 1.1 jklos #define V_MACMATCHMAP7(x) ((x) << S_MACMATCHMAP7)
4669 1.1 jklos #define G_MACMATCHMAP7(x) (((x) >> S_MACMATCHMAP7) & M_MACMATCHMAP7)
4670 1.1 jklos
4671 1.1 jklos #define S_MACMATCHMAP6 18
4672 1.1 jklos #define M_MACMATCHMAP6 0x7
4673 1.1 jklos #define V_MACMATCHMAP6(x) ((x) << S_MACMATCHMAP6)
4674 1.1 jklos #define G_MACMATCHMAP6(x) (((x) >> S_MACMATCHMAP6) & M_MACMATCHMAP6)
4675 1.1 jklos
4676 1.1 jklos #define S_MACMATCHMAP5 15
4677 1.1 jklos #define M_MACMATCHMAP5 0x7
4678 1.1 jklos #define V_MACMATCHMAP5(x) ((x) << S_MACMATCHMAP5)
4679 1.1 jklos #define G_MACMATCHMAP5(x) (((x) >> S_MACMATCHMAP5) & M_MACMATCHMAP5)
4680 1.1 jklos
4681 1.1 jklos #define S_MACMATCHMAP4 12
4682 1.1 jklos #define M_MACMATCHMAP4 0x7
4683 1.1 jklos #define V_MACMATCHMAP4(x) ((x) << S_MACMATCHMAP4)
4684 1.1 jklos #define G_MACMATCHMAP4(x) (((x) >> S_MACMATCHMAP4) & M_MACMATCHMAP4)
4685 1.1 jklos
4686 1.1 jklos #define S_MACMATCHMAP3 9
4687 1.1 jklos #define M_MACMATCHMAP3 0x7
4688 1.1 jklos #define V_MACMATCHMAP3(x) ((x) << S_MACMATCHMAP3)
4689 1.1 jklos #define G_MACMATCHMAP3(x) (((x) >> S_MACMATCHMAP3) & M_MACMATCHMAP3)
4690 1.1 jklos
4691 1.1 jklos #define S_MACMATCHMAP2 6
4692 1.1 jklos #define M_MACMATCHMAP2 0x7
4693 1.1 jklos #define V_MACMATCHMAP2(x) ((x) << S_MACMATCHMAP2)
4694 1.1 jklos #define G_MACMATCHMAP2(x) (((x) >> S_MACMATCHMAP2) & M_MACMATCHMAP2)
4695 1.1 jklos
4696 1.1 jklos #define S_MACMATCHMAP1 3
4697 1.1 jklos #define M_MACMATCHMAP1 0x7
4698 1.1 jklos #define V_MACMATCHMAP1(x) ((x) << S_MACMATCHMAP1)
4699 1.1 jklos #define G_MACMATCHMAP1(x) (((x) >> S_MACMATCHMAP1) & M_MACMATCHMAP1)
4700 1.1 jklos
4701 1.1 jklos #define S_MACMATCHMAP0 0
4702 1.1 jklos #define M_MACMATCHMAP0 0x7
4703 1.1 jklos #define V_MACMATCHMAP0(x) ((x) << S_MACMATCHMAP0)
4704 1.1 jklos #define G_MACMATCHMAP0(x) (((x) >> S_MACMATCHMAP0) & M_MACMATCHMAP0)
4705 1.1 jklos
4706 1.1 jklos #define A_TP_MAC_MATCH_MAP1 0x139
4707 1.1 jklos #define A_TP_INGRESS_CONFIG 0x141
4708 1.1 jklos
4709 1.1 jklos #define S_LOOKUPEVERYPKT 28
4710 1.1 jklos #define V_LOOKUPEVERYPKT(x) ((x) << S_LOOKUPEVERYPKT)
4711 1.1 jklos #define F_LOOKUPEVERYPKT V_LOOKUPEVERYPKT(1U)
4712 1.1 jklos
4713 1.1 jklos #define S_ENABLEINSERTIONSFD 27
4714 1.1 jklos #define V_ENABLEINSERTIONSFD(x) ((x) << S_ENABLEINSERTIONSFD)
4715 1.1 jklos #define F_ENABLEINSERTIONSFD V_ENABLEINSERTIONSFD(1U)
4716 1.1 jklos
4717 1.1 jklos #define S_ENABLEINSERTION 26
4718 1.1 jklos #define V_ENABLEINSERTION(x) ((x) << S_ENABLEINSERTION)
4719 1.1 jklos #define F_ENABLEINSERTION V_ENABLEINSERTION(1U)
4720 1.1 jklos
4721 1.1 jklos #define S_ENABLEEXTRACTIONSFD 25
4722 1.1 jklos #define V_ENABLEEXTRACTIONSFD(x) ((x) << S_ENABLEEXTRACTIONSFD)
4723 1.1 jklos #define F_ENABLEEXTRACTIONSFD V_ENABLEEXTRACTIONSFD(1U)
4724 1.1 jklos
4725 1.1 jklos #define S_ENABLEEXTRACT 24
4726 1.1 jklos #define V_ENABLEEXTRACT(x) ((x) << S_ENABLEEXTRACT)
4727 1.1 jklos #define F_ENABLEEXTRACT V_ENABLEEXTRACT(1U)
4728 1.1 jklos
4729 1.1 jklos #define S_BITPOS3 18
4730 1.1 jklos #define M_BITPOS3 0x3f
4731 1.1 jklos #define V_BITPOS3(x) ((x) << S_BITPOS3)
4732 1.1 jklos #define G_BITPOS3(x) (((x) >> S_BITPOS3) & M_BITPOS3)
4733 1.1 jklos
4734 1.1 jklos #define S_BITPOS2 12
4735 1.1 jklos #define M_BITPOS2 0x3f
4736 1.1 jklos #define V_BITPOS2(x) ((x) << S_BITPOS2)
4737 1.1 jklos #define G_BITPOS2(x) (((x) >> S_BITPOS2) & M_BITPOS2)
4738 1.1 jklos
4739 1.1 jklos #define S_BITPOS1 6
4740 1.1 jklos #define M_BITPOS1 0x3f
4741 1.1 jklos #define V_BITPOS1(x) ((x) << S_BITPOS1)
4742 1.1 jklos #define G_BITPOS1(x) (((x) >> S_BITPOS1) & M_BITPOS1)
4743 1.1 jklos
4744 1.1 jklos #define S_BITPOS0 0
4745 1.1 jklos #define M_BITPOS0 0x3f
4746 1.1 jklos #define V_BITPOS0(x) ((x) << S_BITPOS0)
4747 1.1 jklos #define G_BITPOS0(x) (((x) >> S_BITPOS0) & M_BITPOS0)
4748 1.1 jklos
4749 1.1 jklos #define A_TP_PREAMBLE_MSB 0x142
4750 1.1 jklos #define A_TP_PREAMBLE_LSB 0x143
4751 1.1 jklos #define A_TP_EGRESS_CONFIG 0x145
4752 1.1 jklos
4753 1.1 jklos #define S_REWRITEFORCETOSIZE 0
4754 1.1 jklos #define V_REWRITEFORCETOSIZE(x) ((x) << S_REWRITEFORCETOSIZE)
4755 1.1 jklos #define F_REWRITEFORCETOSIZE V_REWRITEFORCETOSIZE(1U)
4756 1.1 jklos
4757 1.1 jklos #define A_TP_INTF_FROM_TX_PKT 0x244
4758 1.1 jklos
4759 1.1 jklos #define S_INTFFROMTXPKT 0
4760 1.1 jklos #define V_INTFFROMTXPKT(x) ((x) << S_INTFFROMTXPKT)
4761 1.1 jklos #define F_INTFFROMTXPKT V_INTFFROMTXPKT(1U)
4762 1.1 jklos
4763 1.1 jklos #define A_TP_FIFO_CONFIG 0x8c0
4764 1.1 jklos
4765 1.1 jklos #define S_RXFIFOCONFIG 10
4766 1.1 jklos #define M_RXFIFOCONFIG 0x3f
4767 1.1 jklos #define V_RXFIFOCONFIG(x) ((x) << S_RXFIFOCONFIG)
4768 1.1 jklos #define G_RXFIFOCONFIG(x) (((x) >> S_RXFIFOCONFIG) & M_RXFIFOCONFIG)
4769 1.1 jklos
4770 1.1 jklos #define S_TXFIFOCONFIG 2
4771 1.1 jklos #define M_TXFIFOCONFIG 0x3f
4772 1.1 jklos #define V_TXFIFOCONFIG(x) ((x) << S_TXFIFOCONFIG)
4773 1.1 jklos #define G_TXFIFOCONFIG(x) (((x) >> S_TXFIFOCONFIG) & M_TXFIFOCONFIG)
4774 1.1 jklos
4775 1.1 jklos /* registers for module ULP2_RX */
4776 1.1 jklos #define ULP2_RX_BASE_ADDR 0x500
4777 1.1 jklos
4778 1.1 jklos #define A_ULPRX_CTL 0x500
4779 1.1 jklos
4780 1.1 jklos #define S_PCMD1THRESHOLD 24
4781 1.1 jklos #define M_PCMD1THRESHOLD 0xff
4782 1.1 jklos #define V_PCMD1THRESHOLD(x) ((x) << S_PCMD1THRESHOLD)
4783 1.1 jklos #define G_PCMD1THRESHOLD(x) (((x) >> S_PCMD1THRESHOLD) & M_PCMD1THRESHOLD)
4784 1.1 jklos
4785 1.1 jklos #define S_PCMD0THRESHOLD 16
4786 1.1 jklos #define M_PCMD0THRESHOLD 0xff
4787 1.1 jklos #define V_PCMD0THRESHOLD(x) ((x) << S_PCMD0THRESHOLD)
4788 1.1 jklos #define G_PCMD0THRESHOLD(x) (((x) >> S_PCMD0THRESHOLD) & M_PCMD0THRESHOLD)
4789 1.1 jklos
4790 1.1 jklos #define S_ROUND_ROBIN 4
4791 1.1 jklos #define V_ROUND_ROBIN(x) ((x) << S_ROUND_ROBIN)
4792 1.1 jklos #define F_ROUND_ROBIN V_ROUND_ROBIN(1U)
4793 1.1 jklos
4794 1.1 jklos #define S_RDMA_PERMISSIVE_MODE 3
4795 1.1 jklos #define V_RDMA_PERMISSIVE_MODE(x) ((x) << S_RDMA_PERMISSIVE_MODE)
4796 1.1 jklos #define F_RDMA_PERMISSIVE_MODE V_RDMA_PERMISSIVE_MODE(1U)
4797 1.1 jklos
4798 1.1 jklos #define S_PAGEPODME 2
4799 1.1 jklos #define V_PAGEPODME(x) ((x) << S_PAGEPODME)
4800 1.1 jklos #define F_PAGEPODME V_PAGEPODME(1U)
4801 1.1 jklos
4802 1.1 jklos #define S_ISCSITAGTCB 1
4803 1.1 jklos #define V_ISCSITAGTCB(x) ((x) << S_ISCSITAGTCB)
4804 1.1 jklos #define F_ISCSITAGTCB V_ISCSITAGTCB(1U)
4805 1.1 jklos
4806 1.1 jklos #define S_TDDPTAGTCB 0
4807 1.1 jklos #define V_TDDPTAGTCB(x) ((x) << S_TDDPTAGTCB)
4808 1.1 jklos #define F_TDDPTAGTCB V_TDDPTAGTCB(1U)
4809 1.1 jklos
4810 1.1 jklos #define A_ULPRX_INT_ENABLE 0x504
4811 1.1 jklos
4812 1.1 jklos #define S_PARERR 0
4813 1.1 jklos #define V_PARERR(x) ((x) << S_PARERR)
4814 1.1 jklos #define F_PARERR V_PARERR(1U)
4815 1.1 jklos
4816 1.1 jklos #define A_ULPRX_INT_CAUSE 0x508
4817 1.1 jklos #define A_ULPRX_ISCSI_LLIMIT 0x50c
4818 1.1 jklos
4819 1.1 jklos #define S_ISCSILLIMIT 6
4820 1.1 jklos #define M_ISCSILLIMIT 0x3ffffff
4821 1.1 jklos #define V_ISCSILLIMIT(x) ((x) << S_ISCSILLIMIT)
4822 1.1 jklos #define G_ISCSILLIMIT(x) (((x) >> S_ISCSILLIMIT) & M_ISCSILLIMIT)
4823 1.1 jklos
4824 1.1 jklos #define A_ULPRX_ISCSI_ULIMIT 0x510
4825 1.1 jklos
4826 1.1 jklos #define S_ISCSIULIMIT 6
4827 1.1 jklos #define M_ISCSIULIMIT 0x3ffffff
4828 1.1 jklos #define V_ISCSIULIMIT(x) ((x) << S_ISCSIULIMIT)
4829 1.1 jklos #define G_ISCSIULIMIT(x) (((x) >> S_ISCSIULIMIT) & M_ISCSIULIMIT)
4830 1.1 jklos
4831 1.1 jklos #define A_ULPRX_ISCSI_TAGMASK 0x514
4832 1.1 jklos
4833 1.1 jklos #define S_ISCSITAGMASK 6
4834 1.1 jklos #define M_ISCSITAGMASK 0x3ffffff
4835 1.1 jklos #define V_ISCSITAGMASK(x) ((x) << S_ISCSITAGMASK)
4836 1.1 jklos #define G_ISCSITAGMASK(x) (((x) >> S_ISCSITAGMASK) & M_ISCSITAGMASK)
4837 1.1 jklos
4838 1.1 jklos #define A_ULPRX_ISCSI_PSZ 0x518
4839 1.1 jklos
4840 1.1 jklos #define S_HPZ3 24
4841 1.1 jklos #define M_HPZ3 0xf
4842 1.1 jklos #define V_HPZ3(x) ((x) << S_HPZ3)
4843 1.1 jklos #define G_HPZ3(x) (((x) >> S_HPZ3) & M_HPZ3)
4844 1.1 jklos
4845 1.1 jklos #define S_HPZ2 16
4846 1.1 jklos #define M_HPZ2 0xf
4847 1.1 jklos #define V_HPZ2(x) ((x) << S_HPZ2)
4848 1.1 jklos #define G_HPZ2(x) (((x) >> S_HPZ2) & M_HPZ2)
4849 1.1 jklos
4850 1.1 jklos #define S_HPZ1 8
4851 1.1 jklos #define M_HPZ1 0xf
4852 1.1 jklos #define V_HPZ1(x) ((x) << S_HPZ1)
4853 1.1 jklos #define G_HPZ1(x) (((x) >> S_HPZ1) & M_HPZ1)
4854 1.1 jklos
4855 1.1 jklos #define S_HPZ0 0
4856 1.1 jklos #define M_HPZ0 0xf
4857 1.1 jklos #define V_HPZ0(x) ((x) << S_HPZ0)
4858 1.1 jklos #define G_HPZ0(x) (((x) >> S_HPZ0) & M_HPZ0)
4859 1.1 jklos
4860 1.1 jklos #define A_ULPRX_TDDP_LLIMIT 0x51c
4861 1.1 jklos
4862 1.1 jklos #define S_TDDPLLIMIT 6
4863 1.1 jklos #define M_TDDPLLIMIT 0x3ffffff
4864 1.1 jklos #define V_TDDPLLIMIT(x) ((x) << S_TDDPLLIMIT)
4865 1.1 jklos #define G_TDDPLLIMIT(x) (((x) >> S_TDDPLLIMIT) & M_TDDPLLIMIT)
4866 1.1 jklos
4867 1.1 jklos #define A_ULPRX_TDDP_ULIMIT 0x520
4868 1.1 jklos
4869 1.1 jklos #define S_TDDPULIMIT 6
4870 1.1 jklos #define M_TDDPULIMIT 0x3ffffff
4871 1.1 jklos #define V_TDDPULIMIT(x) ((x) << S_TDDPULIMIT)
4872 1.1 jklos #define G_TDDPULIMIT(x) (((x) >> S_TDDPULIMIT) & M_TDDPULIMIT)
4873 1.1 jklos
4874 1.1 jklos #define A_ULPRX_TDDP_TAGMASK 0x524
4875 1.1 jklos
4876 1.1 jklos #define S_TDDPTAGMASK 6
4877 1.1 jklos #define M_TDDPTAGMASK 0x3ffffff
4878 1.1 jklos #define V_TDDPTAGMASK(x) ((x) << S_TDDPTAGMASK)
4879 1.1 jklos #define G_TDDPTAGMASK(x) (((x) >> S_TDDPTAGMASK) & M_TDDPTAGMASK)
4880 1.1 jklos
4881 1.1 jklos #define A_ULPRX_TDDP_PSZ 0x528
4882 1.1 jklos #define A_ULPRX_STAG_LLIMIT 0x52c
4883 1.1 jklos #define A_ULPRX_STAG_ULIMIT 0x530
4884 1.1 jklos #define A_ULPRX_RQ_LLIMIT 0x534
4885 1.1 jklos #define A_ULPRX_RQ_ULIMIT 0x538
4886 1.1 jklos #define A_ULPRX_PBL_LLIMIT 0x53c
4887 1.1 jklos #define A_ULPRX_PBL_ULIMIT 0x540
4888 1.1 jklos
4889 1.1 jklos /* registers for module ULP2_TX */
4890 1.1 jklos #define ULP2_TX_BASE_ADDR 0x580
4891 1.1 jklos
4892 1.1 jklos #define A_ULPTX_CONFIG 0x580
4893 1.1 jklos
4894 1.1 jklos #define S_CFG_RR_ARB 0
4895 1.1 jklos #define V_CFG_RR_ARB(x) ((x) << S_CFG_RR_ARB)
4896 1.1 jklos #define F_CFG_RR_ARB V_CFG_RR_ARB(1U)
4897 1.1 jklos
4898 1.1 jklos #define A_ULPTX_INT_ENABLE 0x584
4899 1.1 jklos
4900 1.1 jklos #define S_PBL_BOUND_ERR_CH1 1
4901 1.1 jklos #define V_PBL_BOUND_ERR_CH1(x) ((x) << S_PBL_BOUND_ERR_CH1)
4902 1.1 jklos #define F_PBL_BOUND_ERR_CH1 V_PBL_BOUND_ERR_CH1(1U)
4903 1.1 jklos
4904 1.1 jklos #define S_PBL_BOUND_ERR_CH0 0
4905 1.1 jklos #define V_PBL_BOUND_ERR_CH0(x) ((x) << S_PBL_BOUND_ERR_CH0)
4906 1.1 jklos #define F_PBL_BOUND_ERR_CH0 V_PBL_BOUND_ERR_CH0(1U)
4907 1.1 jklos
4908 1.1 jklos #define A_ULPTX_INT_CAUSE 0x588
4909 1.1 jklos #define A_ULPTX_TPT_LLIMIT 0x58c
4910 1.1 jklos #define A_ULPTX_TPT_ULIMIT 0x590
4911 1.1 jklos #define A_ULPTX_PBL_LLIMIT 0x594
4912 1.1 jklos #define A_ULPTX_PBL_ULIMIT 0x598
4913 1.1 jklos #define A_ULPTX_CPL_ERR_OFFSET 0x59c
4914 1.1 jklos #define A_ULPTX_CPL_ERR_MASK 0x5a0
4915 1.1 jklos #define A_ULPTX_CPL_ERR_VALUE 0x5a4
4916 1.1 jklos #define A_ULPTX_CPL_PACK_SIZE 0x5a8
4917 1.1 jklos
4918 1.1 jklos #define S_VALUE 24
4919 1.1 jklos #define M_VALUE 0xff
4920 1.1 jklos #define V_VALUE(x) ((x) << S_VALUE)
4921 1.1 jklos #define G_VALUE(x) (((x) >> S_VALUE) & M_VALUE)
4922 1.1 jklos
4923 1.1 jklos #define S_CH1SIZE2 24
4924 1.1 jklos #define M_CH1SIZE2 0xff
4925 1.1 jklos #define V_CH1SIZE2(x) ((x) << S_CH1SIZE2)
4926 1.1 jklos #define G_CH1SIZE2(x) (((x) >> S_CH1SIZE2) & M_CH1SIZE2)
4927 1.1 jklos
4928 1.1 jklos #define S_CH1SIZE1 16
4929 1.1 jklos #define M_CH1SIZE1 0xff
4930 1.1 jklos #define V_CH1SIZE1(x) ((x) << S_CH1SIZE1)
4931 1.1 jklos #define G_CH1SIZE1(x) (((x) >> S_CH1SIZE1) & M_CH1SIZE1)
4932 1.1 jklos
4933 1.1 jklos #define S_CH0SIZE2 8
4934 1.1 jklos #define M_CH0SIZE2 0xff
4935 1.1 jklos #define V_CH0SIZE2(x) ((x) << S_CH0SIZE2)
4936 1.1 jklos #define G_CH0SIZE2(x) (((x) >> S_CH0SIZE2) & M_CH0SIZE2)
4937 1.1 jklos
4938 1.1 jklos #define S_CH0SIZE1 0
4939 1.1 jklos #define M_CH0SIZE1 0xff
4940 1.1 jklos #define V_CH0SIZE1(x) ((x) << S_CH0SIZE1)
4941 1.1 jklos #define G_CH0SIZE1(x) (((x) >> S_CH0SIZE1) & M_CH0SIZE1)
4942 1.1 jklos
4943 1.1 jklos #define A_ULPTX_DMA_WEIGHT 0x5ac
4944 1.1 jklos
4945 1.1 jklos #define S_D1_WEIGHT 16
4946 1.1 jklos #define M_D1_WEIGHT 0xffff
4947 1.1 jklos #define V_D1_WEIGHT(x) ((x) << S_D1_WEIGHT)
4948 1.1 jklos #define G_D1_WEIGHT(x) (((x) >> S_D1_WEIGHT) & M_D1_WEIGHT)
4949 1.1 jklos
4950 1.1 jklos #define S_D0_WEIGHT 0
4951 1.1 jklos #define M_D0_WEIGHT 0xffff
4952 1.1 jklos #define V_D0_WEIGHT(x) ((x) << S_D0_WEIGHT)
4953 1.1 jklos #define G_D0_WEIGHT(x) (((x) >> S_D0_WEIGHT) & M_D0_WEIGHT)
4954 1.1 jklos
4955 1.1 jklos /* registers for module PM1_RX */
4956 1.1 jklos #define PM1_RX_BASE_ADDR 0x5c0
4957 1.1 jklos
4958 1.1 jklos #define A_PM1_RX_CFG 0x5c0
4959 1.1 jklos #define A_PM1_RX_MODE 0x5c4
4960 1.1 jklos
4961 1.1 jklos #define S_STAT_CHANNEL 1
4962 1.1 jklos #define V_STAT_CHANNEL(x) ((x) << S_STAT_CHANNEL)
4963 1.1 jklos #define F_STAT_CHANNEL V_STAT_CHANNEL(1U)
4964 1.1 jklos
4965 1.1 jklos #define S_PRIORITY_CH 0
4966 1.1 jklos #define V_PRIORITY_CH(x) ((x) << S_PRIORITY_CH)
4967 1.1 jklos #define F_PRIORITY_CH V_PRIORITY_CH(1U)
4968 1.1 jklos
4969 1.1 jklos #define A_PM1_RX_STAT_CONFIG 0x5c8
4970 1.1 jklos #define A_PM1_RX_STAT_COUNT 0x5cc
4971 1.1 jklos #define A_PM1_RX_STAT_MSB 0x5d0
4972 1.1 jklos #define A_PM1_RX_STAT_LSB 0x5d4
4973 1.1 jklos #define A_PM1_RX_INT_ENABLE 0x5d8
4974 1.1 jklos
4975 1.1 jklos #define S_ZERO_E_CMD_ERROR 18
4976 1.1 jklos #define V_ZERO_E_CMD_ERROR(x) ((x) << S_ZERO_E_CMD_ERROR)
4977 1.1 jklos #define F_ZERO_E_CMD_ERROR V_ZERO_E_CMD_ERROR(1U)
4978 1.1 jklos
4979 1.1 jklos #define S_IESPI0_FIFO2X_RX_FRAMING_ERROR 17
4980 1.1 jklos #define V_IESPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_FIFO2X_RX_FRAMING_ERROR)
4981 1.1 jklos #define F_IESPI0_FIFO2X_RX_FRAMING_ERROR V_IESPI0_FIFO2X_RX_FRAMING_ERROR(1U)
4982 1.1 jklos
4983 1.1 jklos #define S_IESPI1_FIFO2X_RX_FRAMING_ERROR 16
4984 1.1 jklos #define V_IESPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_FIFO2X_RX_FRAMING_ERROR)
4985 1.1 jklos #define F_IESPI1_FIFO2X_RX_FRAMING_ERROR V_IESPI1_FIFO2X_RX_FRAMING_ERROR(1U)
4986 1.1 jklos
4987 1.1 jklos #define S_IESPI0_RX_FRAMING_ERROR 15
4988 1.1 jklos #define V_IESPI0_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_RX_FRAMING_ERROR)
4989 1.1 jklos #define F_IESPI0_RX_FRAMING_ERROR V_IESPI0_RX_FRAMING_ERROR(1U)
4990 1.1 jklos
4991 1.1 jklos #define S_IESPI1_RX_FRAMING_ERROR 14
4992 1.1 jklos #define V_IESPI1_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_RX_FRAMING_ERROR)
4993 1.1 jklos #define F_IESPI1_RX_FRAMING_ERROR V_IESPI1_RX_FRAMING_ERROR(1U)
4994 1.1 jklos
4995 1.1 jklos #define S_IESPI0_TX_FRAMING_ERROR 13
4996 1.1 jklos #define V_IESPI0_TX_FRAMING_ERROR(x) ((x) << S_IESPI0_TX_FRAMING_ERROR)
4997 1.1 jklos #define F_IESPI0_TX_FRAMING_ERROR V_IESPI0_TX_FRAMING_ERROR(1U)
4998 1.1 jklos
4999 1.1 jklos #define S_IESPI1_TX_FRAMING_ERROR 12
5000 1.1 jklos #define V_IESPI1_TX_FRAMING_ERROR(x) ((x) << S_IESPI1_TX_FRAMING_ERROR)
5001 1.1 jklos #define F_IESPI1_TX_FRAMING_ERROR V_IESPI1_TX_FRAMING_ERROR(1U)
5002 1.1 jklos
5003 1.1 jklos #define S_OCSPI0_RX_FRAMING_ERROR 11
5004 1.1 jklos #define V_OCSPI0_RX_FRAMING_ERROR(x) ((x) << S_OCSPI0_RX_FRAMING_ERROR)
5005 1.1 jklos #define F_OCSPI0_RX_FRAMING_ERROR V_OCSPI0_RX_FRAMING_ERROR(1U)
5006 1.1 jklos
5007 1.1 jklos #define S_OCSPI1_RX_FRAMING_ERROR 10
5008 1.1 jklos #define V_OCSPI1_RX_FRAMING_ERROR(x) ((x) << S_OCSPI1_RX_FRAMING_ERROR)
5009 1.1 jklos #define F_OCSPI1_RX_FRAMING_ERROR V_OCSPI1_RX_FRAMING_ERROR(1U)
5010 1.1 jklos
5011 1.1 jklos #define S_OCSPI0_TX_FRAMING_ERROR 9
5012 1.1 jklos #define V_OCSPI0_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_TX_FRAMING_ERROR)
5013 1.1 jklos #define F_OCSPI0_TX_FRAMING_ERROR V_OCSPI0_TX_FRAMING_ERROR(1U)
5014 1.1 jklos
5015 1.1 jklos #define S_OCSPI1_TX_FRAMING_ERROR 8
5016 1.1 jklos #define V_OCSPI1_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_TX_FRAMING_ERROR)
5017 1.1 jklos #define F_OCSPI1_TX_FRAMING_ERROR V_OCSPI1_TX_FRAMING_ERROR(1U)
5018 1.1 jklos
5019 1.1 jklos #define S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR 7
5020 1.1 jklos #define V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR)
5021 1.1 jklos #define F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
5022 1.1 jklos
5023 1.1 jklos #define S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR 6
5024 1.1 jklos #define V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
5025 1.1 jklos #define F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
5026 1.1 jklos
5027 1.1 jklos #define S_IESPI_PAR_ERROR 3
5028 1.1 jklos #define M_IESPI_PAR_ERROR 0x7
5029 1.1 jklos #define V_IESPI_PAR_ERROR(x) ((x) << S_IESPI_PAR_ERROR)
5030 1.1 jklos #define G_IESPI_PAR_ERROR(x) (((x) >> S_IESPI_PAR_ERROR) & M_IESPI_PAR_ERROR)
5031 1.1 jklos
5032 1.1 jklos #define S_OCSPI_PAR_ERROR 0
5033 1.1 jklos #define M_OCSPI_PAR_ERROR 0x7
5034 1.1 jklos #define V_OCSPI_PAR_ERROR(x) ((x) << S_OCSPI_PAR_ERROR)
5035 1.1 jklos #define G_OCSPI_PAR_ERROR(x) (((x) >> S_OCSPI_PAR_ERROR) & M_OCSPI_PAR_ERROR)
5036 1.1 jklos
5037 1.1 jklos #define A_PM1_RX_INT_CAUSE 0x5dc
5038 1.1 jklos
5039 1.1 jklos /* registers for module PM1_TX */
5040 1.1 jklos #define PM1_TX_BASE_ADDR 0x5e0
5041 1.1 jklos
5042 1.1 jklos #define A_PM1_TX_CFG 0x5e0
5043 1.1 jklos #define A_PM1_TX_MODE 0x5e4
5044 1.1 jklos #define A_PM1_TX_STAT_CONFIG 0x5e8
5045 1.1 jklos #define A_PM1_TX_STAT_COUNT 0x5ec
5046 1.1 jklos #define A_PM1_TX_STAT_MSB 0x5f0
5047 1.1 jklos #define A_PM1_TX_STAT_LSB 0x5f4
5048 1.1 jklos #define A_PM1_TX_INT_ENABLE 0x5f8
5049 1.1 jklos
5050 1.1 jklos #define S_ZERO_C_CMD_ERROR 18
5051 1.1 jklos #define V_ZERO_C_CMD_ERROR(x) ((x) << S_ZERO_C_CMD_ERROR)
5052 1.1 jklos #define F_ZERO_C_CMD_ERROR V_ZERO_C_CMD_ERROR(1U)
5053 1.1 jklos
5054 1.1 jklos #define S_ICSPI0_FIFO2X_RX_FRAMING_ERROR 17
5055 1.1 jklos #define V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_FIFO2X_RX_FRAMING_ERROR)
5056 1.1 jklos #define F_ICSPI0_FIFO2X_RX_FRAMING_ERROR V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(1U)
5057 1.1 jklos
5058 1.1 jklos #define S_ICSPI1_FIFO2X_RX_FRAMING_ERROR 16
5059 1.1 jklos #define V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_FIFO2X_RX_FRAMING_ERROR)
5060 1.1 jklos #define F_ICSPI1_FIFO2X_RX_FRAMING_ERROR V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(1U)
5061 1.1 jklos
5062 1.1 jklos #define S_ICSPI0_RX_FRAMING_ERROR 15
5063 1.1 jklos #define V_ICSPI0_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_RX_FRAMING_ERROR)
5064 1.1 jklos #define F_ICSPI0_RX_FRAMING_ERROR V_ICSPI0_RX_FRAMING_ERROR(1U)
5065 1.1 jklos
5066 1.1 jklos #define S_ICSPI1_RX_FRAMING_ERROR 14
5067 1.1 jklos #define V_ICSPI1_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_RX_FRAMING_ERROR)
5068 1.1 jklos #define F_ICSPI1_RX_FRAMING_ERROR V_ICSPI1_RX_FRAMING_ERROR(1U)
5069 1.1 jklos
5070 1.1 jklos #define S_ICSPI0_TX_FRAMING_ERROR 13
5071 1.1 jklos #define V_ICSPI0_TX_FRAMING_ERROR(x) ((x) << S_ICSPI0_TX_FRAMING_ERROR)
5072 1.1 jklos #define F_ICSPI0_TX_FRAMING_ERROR V_ICSPI0_TX_FRAMING_ERROR(1U)
5073 1.1 jklos
5074 1.1 jklos #define S_ICSPI1_TX_FRAMING_ERROR 12
5075 1.1 jklos #define V_ICSPI1_TX_FRAMING_ERROR(x) ((x) << S_ICSPI1_TX_FRAMING_ERROR)
5076 1.1 jklos #define F_ICSPI1_TX_FRAMING_ERROR V_ICSPI1_TX_FRAMING_ERROR(1U)
5077 1.1 jklos
5078 1.1 jklos #define S_OESPI0_RX_FRAMING_ERROR 11
5079 1.1 jklos #define V_OESPI0_RX_FRAMING_ERROR(x) ((x) << S_OESPI0_RX_FRAMING_ERROR)
5080 1.1 jklos #define F_OESPI0_RX_FRAMING_ERROR V_OESPI0_RX_FRAMING_ERROR(1U)
5081 1.1 jklos
5082 1.1 jklos #define S_OESPI1_RX_FRAMING_ERROR 10
5083 1.1 jklos #define V_OESPI1_RX_FRAMING_ERROR(x) ((x) << S_OESPI1_RX_FRAMING_ERROR)
5084 1.1 jklos #define F_OESPI1_RX_FRAMING_ERROR V_OESPI1_RX_FRAMING_ERROR(1U)
5085 1.1 jklos
5086 1.1 jklos #define S_OESPI0_TX_FRAMING_ERROR 9
5087 1.1 jklos #define V_OESPI0_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_TX_FRAMING_ERROR)
5088 1.1 jklos #define F_OESPI0_TX_FRAMING_ERROR V_OESPI0_TX_FRAMING_ERROR(1U)
5089 1.1 jklos
5090 1.1 jklos #define S_OESPI1_TX_FRAMING_ERROR 8
5091 1.1 jklos #define V_OESPI1_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_TX_FRAMING_ERROR)
5092 1.1 jklos #define F_OESPI1_TX_FRAMING_ERROR V_OESPI1_TX_FRAMING_ERROR(1U)
5093 1.1 jklos
5094 1.1 jklos #define S_OESPI0_OFIFO2X_TX_FRAMING_ERROR 7
5095 1.1 jklos #define V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_OFIFO2X_TX_FRAMING_ERROR)
5096 1.1 jklos #define F_OESPI0_OFIFO2X_TX_FRAMING_ERROR V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(1U)
5097 1.1 jklos
5098 1.1 jklos #define S_OESPI1_OFIFO2X_TX_FRAMING_ERROR 6
5099 1.1 jklos #define V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
5100 1.1 jklos #define F_OESPI1_OFIFO2X_TX_FRAMING_ERROR V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(1U)
5101 1.1 jklos
5102 1.1 jklos #define S_ICSPI_PAR_ERROR 3
5103 1.1 jklos #define M_ICSPI_PAR_ERROR 0x7
5104 1.1 jklos #define V_ICSPI_PAR_ERROR(x) ((x) << S_ICSPI_PAR_ERROR)
5105 1.1 jklos #define G_ICSPI_PAR_ERROR(x) (((x) >> S_ICSPI_PAR_ERROR) & M_ICSPI_PAR_ERROR)
5106 1.1 jklos
5107 1.1 jklos #define S_OESPI_PAR_ERROR 0
5108 1.1 jklos #define M_OESPI_PAR_ERROR 0x7
5109 1.1 jklos #define V_OESPI_PAR_ERROR(x) ((x) << S_OESPI_PAR_ERROR)
5110 1.1 jklos #define G_OESPI_PAR_ERROR(x) (((x) >> S_OESPI_PAR_ERROR) & M_OESPI_PAR_ERROR)
5111 1.1 jklos
5112 1.1 jklos #define A_PM1_TX_INT_CAUSE 0x5fc
5113 1.1 jklos
5114 1.1 jklos /* registers for module MPS0 */
5115 1.1 jklos #define MPS0_BASE_ADDR 0x600
5116 1.1 jklos
5117 1.1 jklos #define A_MPS_CFG 0x600
5118 1.1 jklos
5119 1.1 jklos #define S_SGETPQID 8
5120 1.1 jklos #define M_SGETPQID 0x7
5121 1.1 jklos #define V_SGETPQID(x) ((x) << S_SGETPQID)
5122 1.1 jklos #define G_SGETPQID(x) (((x) >> S_SGETPQID) & M_SGETPQID)
5123 1.1 jklos
5124 1.1 jklos #define S_TPRXPORTSIZE 7
5125 1.1 jklos #define V_TPRXPORTSIZE(x) ((x) << S_TPRXPORTSIZE)
5126 1.1 jklos #define F_TPRXPORTSIZE V_TPRXPORTSIZE(1U)
5127 1.1 jklos
5128 1.1 jklos #define S_TPTXPORT1SIZE 6
5129 1.1 jklos #define V_TPTXPORT1SIZE(x) ((x) << S_TPTXPORT1SIZE)
5130 1.1 jklos #define F_TPTXPORT1SIZE V_TPTXPORT1SIZE(1U)
5131 1.1 jklos
5132 1.1 jklos #define S_TPTXPORT0SIZE 5
5133 1.1 jklos #define V_TPTXPORT0SIZE(x) ((x) << S_TPTXPORT0SIZE)
5134 1.1 jklos #define F_TPTXPORT0SIZE V_TPTXPORT0SIZE(1U)
5135 1.1 jklos
5136 1.1 jklos #define S_TPRXPORTEN 4
5137 1.1 jklos #define V_TPRXPORTEN(x) ((x) << S_TPRXPORTEN)
5138 1.1 jklos #define F_TPRXPORTEN V_TPRXPORTEN(1U)
5139 1.1 jklos
5140 1.1 jklos #define S_TPTXPORT1EN 3
5141 1.1 jklos #define V_TPTXPORT1EN(x) ((x) << S_TPTXPORT1EN)
5142 1.1 jklos #define F_TPTXPORT1EN V_TPTXPORT1EN(1U)
5143 1.1 jklos
5144 1.1 jklos #define S_TPTXPORT0EN 2
5145 1.1 jklos #define V_TPTXPORT0EN(x) ((x) << S_TPTXPORT0EN)
5146 1.1 jklos #define F_TPTXPORT0EN V_TPTXPORT0EN(1U)
5147 1.1 jklos
5148 1.1 jklos #define S_PORT1ACTIVE 1
5149 1.1 jklos #define V_PORT1ACTIVE(x) ((x) << S_PORT1ACTIVE)
5150 1.1 jklos #define F_PORT1ACTIVE V_PORT1ACTIVE(1U)
5151 1.1 jklos
5152 1.1 jklos #define S_PORT0ACTIVE 0
5153 1.1 jklos #define V_PORT0ACTIVE(x) ((x) << S_PORT0ACTIVE)
5154 1.1 jklos #define F_PORT0ACTIVE V_PORT0ACTIVE(1U)
5155 1.1 jklos
5156 1.1 jklos #define S_ENFORCEPKT 11
5157 1.1 jklos #define V_ENFORCEPKT(x) ((x) << S_ENFORCEPKT)
5158 1.1 jklos #define F_ENFORCEPKT V_ENFORCEPKT(1U)
5159 1.1 jklos
5160 1.1 jklos #define A_MPS_DRR_CFG1 0x604
5161 1.1 jklos
5162 1.1 jklos #define S_RLDWTTPD1 11
5163 1.1 jklos #define M_RLDWTTPD1 0x7ff
5164 1.1 jklos #define V_RLDWTTPD1(x) ((x) << S_RLDWTTPD1)
5165 1.1 jklos #define G_RLDWTTPD1(x) (((x) >> S_RLDWTTPD1) & M_RLDWTTPD1)
5166 1.1 jklos
5167 1.1 jklos #define S_RLDWTTPD0 0
5168 1.1 jklos #define M_RLDWTTPD0 0x7ff
5169 1.1 jklos #define V_RLDWTTPD0(x) ((x) << S_RLDWTTPD0)
5170 1.1 jklos #define G_RLDWTTPD0(x) (((x) >> S_RLDWTTPD0) & M_RLDWTTPD0)
5171 1.1 jklos
5172 1.1 jklos #define A_MPS_DRR_CFG2 0x608
5173 1.1 jklos
5174 1.1 jklos #define S_RLDWTTOTAL 0
5175 1.1 jklos #define M_RLDWTTOTAL 0xfff
5176 1.1 jklos #define V_RLDWTTOTAL(x) ((x) << S_RLDWTTOTAL)
5177 1.1 jklos #define G_RLDWTTOTAL(x) (((x) >> S_RLDWTTOTAL) & M_RLDWTTOTAL)
5178 1.1 jklos
5179 1.1 jklos #define A_MPS_MCA_STATUS 0x60c
5180 1.1 jklos
5181 1.1 jklos #define S_MCAPKTCNT 12
5182 1.1 jklos #define M_MCAPKTCNT 0xfffff
5183 1.1 jklos #define V_MCAPKTCNT(x) ((x) << S_MCAPKTCNT)
5184 1.1 jklos #define G_MCAPKTCNT(x) (((x) >> S_MCAPKTCNT) & M_MCAPKTCNT)
5185 1.1 jklos
5186 1.1 jklos #define S_MCADEPTH 0
5187 1.1 jklos #define M_MCADEPTH 0xfff
5188 1.1 jklos #define V_MCADEPTH(x) ((x) << S_MCADEPTH)
5189 1.1 jklos #define G_MCADEPTH(x) (((x) >> S_MCADEPTH) & M_MCADEPTH)
5190 1.1 jklos
5191 1.1 jklos #define A_MPS_TX0_TP_CNT 0x610
5192 1.1 jklos
5193 1.1 jklos #define S_TX0TPDISCNT 24
5194 1.1 jklos #define M_TX0TPDISCNT 0xff
5195 1.1 jklos #define V_TX0TPDISCNT(x) ((x) << S_TX0TPDISCNT)
5196 1.1 jklos #define G_TX0TPDISCNT(x) (((x) >> S_TX0TPDISCNT) & M_TX0TPDISCNT)
5197 1.1 jklos
5198 1.1 jklos #define S_TX0TPCNT 0
5199 1.1 jklos #define M_TX0TPCNT 0xffffff
5200 1.1 jklos #define V_TX0TPCNT(x) ((x) << S_TX0TPCNT)
5201 1.1 jklos #define G_TX0TPCNT(x) (((x) >> S_TX0TPCNT) & M_TX0TPCNT)
5202 1.1 jklos
5203 1.1 jklos #define A_MPS_TX1_TP_CNT 0x614
5204 1.1 jklos
5205 1.1 jklos #define S_TX1TPDISCNT 24
5206 1.1 jklos #define M_TX1TPDISCNT 0xff
5207 1.1 jklos #define V_TX1TPDISCNT(x) ((x) << S_TX1TPDISCNT)
5208 1.1 jklos #define G_TX1TPDISCNT(x) (((x) >> S_TX1TPDISCNT) & M_TX1TPDISCNT)
5209 1.1 jklos
5210 1.1 jklos #define S_TX1TPCNT 0
5211 1.1 jklos #define M_TX1TPCNT 0xffffff
5212 1.1 jklos #define V_TX1TPCNT(x) ((x) << S_TX1TPCNT)
5213 1.1 jklos #define G_TX1TPCNT(x) (((x) >> S_TX1TPCNT) & M_TX1TPCNT)
5214 1.1 jklos
5215 1.1 jklos #define A_MPS_RX_TP_CNT 0x618
5216 1.1 jklos
5217 1.1 jklos #define S_RXTPDISCNT 24
5218 1.1 jklos #define M_RXTPDISCNT 0xff
5219 1.1 jklos #define V_RXTPDISCNT(x) ((x) << S_RXTPDISCNT)
5220 1.1 jklos #define G_RXTPDISCNT(x) (((x) >> S_RXTPDISCNT) & M_RXTPDISCNT)
5221 1.1 jklos
5222 1.1 jklos #define S_RXTPCNT 0
5223 1.1 jklos #define M_RXTPCNT 0xffffff
5224 1.1 jklos #define V_RXTPCNT(x) ((x) << S_RXTPCNT)
5225 1.1 jklos #define G_RXTPCNT(x) (((x) >> S_RXTPCNT) & M_RXTPCNT)
5226 1.1 jklos
5227 1.1 jklos #define A_MPS_INT_ENABLE 0x61c
5228 1.1 jklos
5229 1.1 jklos #define S_MCAPARERRENB 6
5230 1.1 jklos #define M_MCAPARERRENB 0x7
5231 1.1 jklos #define V_MCAPARERRENB(x) ((x) << S_MCAPARERRENB)
5232 1.1 jklos #define G_MCAPARERRENB(x) (((x) >> S_MCAPARERRENB) & M_MCAPARERRENB)
5233 1.1 jklos
5234 1.1 jklos #define S_RXTPPARERRENB 4
5235 1.1 jklos #define M_RXTPPARERRENB 0x3
5236 1.1 jklos #define V_RXTPPARERRENB(x) ((x) << S_RXTPPARERRENB)
5237 1.1 jklos #define G_RXTPPARERRENB(x) (((x) >> S_RXTPPARERRENB) & M_RXTPPARERRENB)
5238 1.1 jklos
5239 1.1 jklos #define S_TX1TPPARERRENB 2
5240 1.1 jklos #define M_TX1TPPARERRENB 0x3
5241 1.1 jklos #define V_TX1TPPARERRENB(x) ((x) << S_TX1TPPARERRENB)
5242 1.1 jklos #define G_TX1TPPARERRENB(x) (((x) >> S_TX1TPPARERRENB) & M_TX1TPPARERRENB)
5243 1.1 jklos
5244 1.1 jklos #define S_TX0TPPARERRENB 0
5245 1.1 jklos #define M_TX0TPPARERRENB 0x3
5246 1.1 jklos #define V_TX0TPPARERRENB(x) ((x) << S_TX0TPPARERRENB)
5247 1.1 jklos #define G_TX0TPPARERRENB(x) (((x) >> S_TX0TPPARERRENB) & M_TX0TPPARERRENB)
5248 1.1 jklos
5249 1.1 jklos #define A_MPS_INT_CAUSE 0x620
5250 1.1 jklos
5251 1.1 jklos #define S_MCAPARERR 6
5252 1.1 jklos #define M_MCAPARERR 0x7
5253 1.1 jklos #define V_MCAPARERR(x) ((x) << S_MCAPARERR)
5254 1.1 jklos #define G_MCAPARERR(x) (((x) >> S_MCAPARERR) & M_MCAPARERR)
5255 1.1 jklos
5256 1.1 jklos #define S_RXTPPARERR 4
5257 1.1 jklos #define M_RXTPPARERR 0x3
5258 1.1 jklos #define V_RXTPPARERR(x) ((x) << S_RXTPPARERR)
5259 1.1 jklos #define G_RXTPPARERR(x) (((x) >> S_RXTPPARERR) & M_RXTPPARERR)
5260 1.1 jklos
5261 1.1 jklos #define S_TX1TPPARERR 2
5262 1.1 jklos #define M_TX1TPPARERR 0x3
5263 1.1 jklos #define V_TX1TPPARERR(x) ((x) << S_TX1TPPARERR)
5264 1.1 jklos #define G_TX1TPPARERR(x) (((x) >> S_TX1TPPARERR) & M_TX1TPPARERR)
5265 1.1 jklos
5266 1.1 jklos #define S_TX0TPPARERR 0
5267 1.1 jklos #define M_TX0TPPARERR 0x3
5268 1.1 jklos #define V_TX0TPPARERR(x) ((x) << S_TX0TPPARERR)
5269 1.1 jklos #define G_TX0TPPARERR(x) (((x) >> S_TX0TPPARERR) & M_TX0TPPARERR)
5270 1.1 jklos
5271 1.1 jklos /* registers for module CPL_SWITCH */
5272 1.1 jklos #define CPL_SWITCH_BASE_ADDR 0x640
5273 1.1 jklos
5274 1.1 jklos #define A_CPL_SWITCH_CNTRL 0x640
5275 1.1 jklos
5276 1.1 jklos #define S_CPL_PKT_TID 8
5277 1.1 jklos #define M_CPL_PKT_TID 0xffffff
5278 1.1 jklos #define V_CPL_PKT_TID(x) ((x) << S_CPL_PKT_TID)
5279 1.1 jklos #define G_CPL_PKT_TID(x) (((x) >> S_CPL_PKT_TID) & M_CPL_PKT_TID)
5280 1.1 jklos
5281 1.1 jklos #define S_CPU_NO_3F_CIM_ENABLE 3
5282 1.1 jklos #define V_CPU_NO_3F_CIM_ENABLE(x) ((x) << S_CPU_NO_3F_CIM_ENABLE)
5283 1.1 jklos #define F_CPU_NO_3F_CIM_ENABLE V_CPU_NO_3F_CIM_ENABLE(1U)
5284 1.1 jklos
5285 1.1 jklos #define S_SWITCH_TABLE_ENABLE 2
5286 1.1 jklos #define V_SWITCH_TABLE_ENABLE(x) ((x) << S_SWITCH_TABLE_ENABLE)
5287 1.1 jklos #define F_SWITCH_TABLE_ENABLE V_SWITCH_TABLE_ENABLE(1U)
5288 1.1 jklos
5289 1.1 jklos #define S_SGE_ENABLE 1
5290 1.1 jklos #define V_SGE_ENABLE(x) ((x) << S_SGE_ENABLE)
5291 1.1 jklos #define F_SGE_ENABLE V_SGE_ENABLE(1U)
5292 1.1 jklos
5293 1.1 jklos #define S_CIM_ENABLE 0
5294 1.1 jklos #define V_CIM_ENABLE(x) ((x) << S_CIM_ENABLE)
5295 1.1 jklos #define F_CIM_ENABLE V_CIM_ENABLE(1U)
5296 1.1 jklos
5297 1.1 jklos #define A_CPL_SWITCH_TBL_IDX 0x644
5298 1.1 jklos
5299 1.1 jklos #define S_SWITCH_TBL_IDX 0
5300 1.1 jklos #define M_SWITCH_TBL_IDX 0xf
5301 1.1 jklos #define V_SWITCH_TBL_IDX(x) ((x) << S_SWITCH_TBL_IDX)
5302 1.1 jklos #define G_SWITCH_TBL_IDX(x) (((x) >> S_SWITCH_TBL_IDX) & M_SWITCH_TBL_IDX)
5303 1.1 jklos
5304 1.1 jklos #define A_CPL_SWITCH_TBL_DATA 0x648
5305 1.1 jklos #define A_CPL_SWITCH_ZERO_ERROR 0x64c
5306 1.1 jklos
5307 1.1 jklos #define S_ZERO_CMD 0
5308 1.1 jklos #define M_ZERO_CMD 0xff
5309 1.1 jklos #define V_ZERO_CMD(x) ((x) << S_ZERO_CMD)
5310 1.1 jklos #define G_ZERO_CMD(x) (((x) >> S_ZERO_CMD) & M_ZERO_CMD)
5311 1.1 jklos
5312 1.1 jklos #define A_CPL_INTR_ENABLE 0x650
5313 1.1 jklos
5314 1.1 jklos #define S_CIM_OVFL_ERROR 4
5315 1.1 jklos #define V_CIM_OVFL_ERROR(x) ((x) << S_CIM_OVFL_ERROR)
5316 1.1 jklos #define F_CIM_OVFL_ERROR V_CIM_OVFL_ERROR(1U)
5317 1.1 jklos
5318 1.1 jklos #define S_TP_FRAMING_ERROR 3
5319 1.1 jklos #define V_TP_FRAMING_ERROR(x) ((x) << S_TP_FRAMING_ERROR)
5320 1.1 jklos #define F_TP_FRAMING_ERROR V_TP_FRAMING_ERROR(1U)
5321 1.1 jklos
5322 1.1 jklos #define S_SGE_FRAMING_ERROR 2
5323 1.1 jklos #define V_SGE_FRAMING_ERROR(x) ((x) << S_SGE_FRAMING_ERROR)
5324 1.1 jklos #define F_SGE_FRAMING_ERROR V_SGE_FRAMING_ERROR(1U)
5325 1.1 jklos
5326 1.1 jklos #define S_CIM_FRAMING_ERROR 1
5327 1.1 jklos #define V_CIM_FRAMING_ERROR(x) ((x) << S_CIM_FRAMING_ERROR)
5328 1.1 jklos #define F_CIM_FRAMING_ERROR V_CIM_FRAMING_ERROR(1U)
5329 1.1 jklos
5330 1.1 jklos #define S_ZERO_SWITCH_ERROR 0
5331 1.1 jklos #define V_ZERO_SWITCH_ERROR(x) ((x) << S_ZERO_SWITCH_ERROR)
5332 1.1 jklos #define F_ZERO_SWITCH_ERROR V_ZERO_SWITCH_ERROR(1U)
5333 1.1 jklos
5334 1.1 jklos #define A_CPL_INTR_CAUSE 0x654
5335 1.1 jklos #define A_CPL_MAP_TBL_IDX 0x658
5336 1.1 jklos
5337 1.1 jklos #define S_CPL_MAP_TBL_IDX 0
5338 1.1 jklos #define M_CPL_MAP_TBL_IDX 0xff
5339 1.1 jklos #define V_CPL_MAP_TBL_IDX(x) ((x) << S_CPL_MAP_TBL_IDX)
5340 1.1 jklos #define G_CPL_MAP_TBL_IDX(x) (((x) >> S_CPL_MAP_TBL_IDX) & M_CPL_MAP_TBL_IDX)
5341 1.1 jklos
5342 1.1 jklos #define A_CPL_MAP_TBL_DATA 0x65c
5343 1.1 jklos
5344 1.1 jklos #define S_CPL_MAP_TBL_DATA 0
5345 1.1 jklos #define M_CPL_MAP_TBL_DATA 0xff
5346 1.1 jklos #define V_CPL_MAP_TBL_DATA(x) ((x) << S_CPL_MAP_TBL_DATA)
5347 1.1 jklos #define G_CPL_MAP_TBL_DATA(x) (((x) >> S_CPL_MAP_TBL_DATA) & M_CPL_MAP_TBL_DATA)
5348 1.1 jklos
5349 1.1 jklos /* registers for module SMB0 */
5350 1.1 jklos #define SMB0_BASE_ADDR 0x660
5351 1.1 jklos
5352 1.1 jklos #define A_SMB_GLOBAL_TIME_CFG 0x660
5353 1.1 jklos
5354 1.1 jklos #define S_LADBGWRPTR 24
5355 1.1 jklos #define M_LADBGWRPTR 0xff
5356 1.1 jklos #define V_LADBGWRPTR(x) ((x) << S_LADBGWRPTR)
5357 1.1 jklos #define G_LADBGWRPTR(x) (((x) >> S_LADBGWRPTR) & M_LADBGWRPTR)
5358 1.1 jklos
5359 1.1 jklos #define S_LADBGRDPTR 16
5360 1.1 jklos #define M_LADBGRDPTR 0xff
5361 1.1 jklos #define V_LADBGRDPTR(x) ((x) << S_LADBGRDPTR)
5362 1.1 jklos #define G_LADBGRDPTR(x) (((x) >> S_LADBGRDPTR) & M_LADBGRDPTR)
5363 1.1 jklos
5364 1.1 jklos #define S_LADBGEN 13
5365 1.1 jklos #define V_LADBGEN(x) ((x) << S_LADBGEN)
5366 1.1 jklos #define F_LADBGEN V_LADBGEN(1U)
5367 1.1 jklos
5368 1.1 jklos #define S_MACROCNTCFG 8
5369 1.1 jklos #define M_MACROCNTCFG 0x1f
5370 1.1 jklos #define V_MACROCNTCFG(x) ((x) << S_MACROCNTCFG)
5371 1.1 jklos #define G_MACROCNTCFG(x) (((x) >> S_MACROCNTCFG) & M_MACROCNTCFG)
5372 1.1 jklos
5373 1.1 jklos #define S_MICROCNTCFG 0
5374 1.1 jklos #define M_MICROCNTCFG 0xff
5375 1.1 jklos #define V_MICROCNTCFG(x) ((x) << S_MICROCNTCFG)
5376 1.1 jklos #define G_MICROCNTCFG(x) (((x) >> S_MICROCNTCFG) & M_MICROCNTCFG)
5377 1.1 jklos
5378 1.1 jklos #define A_SMB_MST_TIMEOUT_CFG 0x664
5379 1.1 jklos
5380 1.1 jklos #define S_DEBUGSELH 28
5381 1.1 jklos #define M_DEBUGSELH 0xf
5382 1.1 jklos #define V_DEBUGSELH(x) ((x) << S_DEBUGSELH)
5383 1.1 jklos #define G_DEBUGSELH(x) (((x) >> S_DEBUGSELH) & M_DEBUGSELH)
5384 1.1 jklos
5385 1.1 jklos #define S_DEBUGSELL 24
5386 1.1 jklos #define M_DEBUGSELL 0xf
5387 1.1 jklos #define V_DEBUGSELL(x) ((x) << S_DEBUGSELL)
5388 1.1 jklos #define G_DEBUGSELL(x) (((x) >> S_DEBUGSELL) & M_DEBUGSELL)
5389 1.1 jklos
5390 1.1 jklos #define S_MSTTIMEOUTCFG 0
5391 1.1 jklos #define M_MSTTIMEOUTCFG 0xffffff
5392 1.1 jklos #define V_MSTTIMEOUTCFG(x) ((x) << S_MSTTIMEOUTCFG)
5393 1.1 jklos #define G_MSTTIMEOUTCFG(x) (((x) >> S_MSTTIMEOUTCFG) & M_MSTTIMEOUTCFG)
5394 1.1 jklos
5395 1.1 jklos #define A_SMB_MST_CTL_CFG 0x668
5396 1.1 jklos
5397 1.1 jklos #define S_MSTFIFODBG 31
5398 1.1 jklos #define V_MSTFIFODBG(x) ((x) << S_MSTFIFODBG)
5399 1.1 jklos #define F_MSTFIFODBG V_MSTFIFODBG(1U)
5400 1.1 jklos
5401 1.1 jklos #define S_MSTFIFODBGCLR 30
5402 1.1 jklos #define V_MSTFIFODBGCLR(x) ((x) << S_MSTFIFODBGCLR)
5403 1.1 jklos #define F_MSTFIFODBGCLR V_MSTFIFODBGCLR(1U)
5404 1.1 jklos
5405 1.1 jklos #define S_MSTRXBYTECFG 12
5406 1.1 jklos #define M_MSTRXBYTECFG 0x3f
5407 1.1 jklos #define V_MSTRXBYTECFG(x) ((x) << S_MSTRXBYTECFG)
5408 1.1 jklos #define G_MSTRXBYTECFG(x) (((x) >> S_MSTRXBYTECFG) & M_MSTRXBYTECFG)
5409 1.1 jklos
5410 1.1 jklos #define S_MSTTXBYTECFG 6
5411 1.1 jklos #define M_MSTTXBYTECFG 0x3f
5412 1.1 jklos #define V_MSTTXBYTECFG(x) ((x) << S_MSTTXBYTECFG)
5413 1.1 jklos #define G_MSTTXBYTECFG(x) (((x) >> S_MSTTXBYTECFG) & M_MSTTXBYTECFG)
5414 1.1 jklos
5415 1.1 jklos #define S_MSTRESET 1
5416 1.1 jklos #define V_MSTRESET(x) ((x) << S_MSTRESET)
5417 1.1 jklos #define F_MSTRESET V_MSTRESET(1U)
5418 1.1 jklos
5419 1.1 jklos #define S_MSTCTLEN 0
5420 1.1 jklos #define V_MSTCTLEN(x) ((x) << S_MSTCTLEN)
5421 1.1 jklos #define F_MSTCTLEN V_MSTCTLEN(1U)
5422 1.1 jklos
5423 1.1 jklos #define A_SMB_MST_CTL_STS 0x66c
5424 1.1 jklos
5425 1.1 jklos #define S_MSTRXBYTECNT 12
5426 1.1 jklos #define M_MSTRXBYTECNT 0x3f
5427 1.1 jklos #define V_MSTRXBYTECNT(x) ((x) << S_MSTRXBYTECNT)
5428 1.1 jklos #define G_MSTRXBYTECNT(x) (((x) >> S_MSTRXBYTECNT) & M_MSTRXBYTECNT)
5429 1.1 jklos
5430 1.1 jklos #define S_MSTTXBYTECNT 6
5431 1.1 jklos #define M_MSTTXBYTECNT 0x3f
5432 1.1 jklos #define V_MSTTXBYTECNT(x) ((x) << S_MSTTXBYTECNT)
5433 1.1 jklos #define G_MSTTXBYTECNT(x) (((x) >> S_MSTTXBYTECNT) & M_MSTTXBYTECNT)
5434 1.1 jklos
5435 1.1 jklos #define S_MSTBUSYSTS 0
5436 1.1 jklos #define V_MSTBUSYSTS(x) ((x) << S_MSTBUSYSTS)
5437 1.1 jklos #define F_MSTBUSYSTS V_MSTBUSYSTS(1U)
5438 1.1 jklos
5439 1.1 jklos #define A_SMB_MST_TX_FIFO_RDWR 0x670
5440 1.1 jklos #define A_SMB_MST_RX_FIFO_RDWR 0x674
5441 1.1 jklos #define A_SMB_SLV_TIMEOUT_CFG 0x678
5442 1.1 jklos
5443 1.1 jklos #define S_SLVTIMEOUTCFG 0
5444 1.1 jklos #define M_SLVTIMEOUTCFG 0xffffff
5445 1.1 jklos #define V_SLVTIMEOUTCFG(x) ((x) << S_SLVTIMEOUTCFG)
5446 1.1 jklos #define G_SLVTIMEOUTCFG(x) (((x) >> S_SLVTIMEOUTCFG) & M_SLVTIMEOUTCFG)
5447 1.1 jklos
5448 1.1 jklos #define A_SMB_SLV_CTL_CFG 0x67c
5449 1.1 jklos
5450 1.1 jklos #define S_SLVFIFODBG 31
5451 1.1 jklos #define V_SLVFIFODBG(x) ((x) << S_SLVFIFODBG)
5452 1.1 jklos #define F_SLVFIFODBG V_SLVFIFODBG(1U)
5453 1.1 jklos
5454 1.1 jklos #define S_SLVFIFODBGCLR 30
5455 1.1 jklos #define V_SLVFIFODBGCLR(x) ((x) << S_SLVFIFODBGCLR)
5456 1.1 jklos #define F_SLVFIFODBGCLR V_SLVFIFODBGCLR(1U)
5457 1.1 jklos
5458 1.1 jklos #define S_SLVADDRCFG 4
5459 1.1 jklos #define M_SLVADDRCFG 0x7f
5460 1.1 jklos #define V_SLVADDRCFG(x) ((x) << S_SLVADDRCFG)
5461 1.1 jklos #define G_SLVADDRCFG(x) (((x) >> S_SLVADDRCFG) & M_SLVADDRCFG)
5462 1.1 jklos
5463 1.1 jklos #define S_SLVALRTSET 2
5464 1.1 jklos #define V_SLVALRTSET(x) ((x) << S_SLVALRTSET)
5465 1.1 jklos #define F_SLVALRTSET V_SLVALRTSET(1U)
5466 1.1 jklos
5467 1.1 jklos #define S_SLVRESET 1
5468 1.1 jklos #define V_SLVRESET(x) ((x) << S_SLVRESET)
5469 1.1 jklos #define F_SLVRESET V_SLVRESET(1U)
5470 1.1 jklos
5471 1.1 jklos #define S_SLVCTLEN 0
5472 1.1 jklos #define V_SLVCTLEN(x) ((x) << S_SLVCTLEN)
5473 1.1 jklos #define F_SLVCTLEN V_SLVCTLEN(1U)
5474 1.1 jklos
5475 1.1 jklos #define A_SMB_SLV_CTL_STS 0x680
5476 1.1 jklos
5477 1.1 jklos #define S_SLVFIFOTXCNT 12
5478 1.1 jklos #define M_SLVFIFOTXCNT 0x3f
5479 1.1 jklos #define V_SLVFIFOTXCNT(x) ((x) << S_SLVFIFOTXCNT)
5480 1.1 jklos #define G_SLVFIFOTXCNT(x) (((x) >> S_SLVFIFOTXCNT) & M_SLVFIFOTXCNT)
5481 1.1 jklos
5482 1.1 jklos #define S_SLVFIFOCNT 6
5483 1.1 jklos #define M_SLVFIFOCNT 0x3f
5484 1.1 jklos #define V_SLVFIFOCNT(x) ((x) << S_SLVFIFOCNT)
5485 1.1 jklos #define G_SLVFIFOCNT(x) (((x) >> S_SLVFIFOCNT) & M_SLVFIFOCNT)
5486 1.1 jklos
5487 1.1 jklos #define S_SLVALRTSTS 2
5488 1.1 jklos #define V_SLVALRTSTS(x) ((x) << S_SLVALRTSTS)
5489 1.1 jklos #define F_SLVALRTSTS V_SLVALRTSTS(1U)
5490 1.1 jklos
5491 1.1 jklos #define S_SLVBUSYSTS 0
5492 1.1 jklos #define V_SLVBUSYSTS(x) ((x) << S_SLVBUSYSTS)
5493 1.1 jklos #define F_SLVBUSYSTS V_SLVBUSYSTS(1U)
5494 1.1 jklos
5495 1.1 jklos #define A_SMB_SLV_FIFO_RDWR 0x684
5496 1.1 jklos #define A_SMB_SLV_CMD_FIFO_RDWR 0x688
5497 1.1 jklos #define A_SMB_INT_ENABLE 0x68c
5498 1.1 jklos
5499 1.1 jklos #define S_SLVTIMEOUTINTEN 7
5500 1.1 jklos #define V_SLVTIMEOUTINTEN(x) ((x) << S_SLVTIMEOUTINTEN)
5501 1.1 jklos #define F_SLVTIMEOUTINTEN V_SLVTIMEOUTINTEN(1U)
5502 1.1 jklos
5503 1.1 jklos #define S_SLVERRINTEN 6
5504 1.1 jklos #define V_SLVERRINTEN(x) ((x) << S_SLVERRINTEN)
5505 1.1 jklos #define F_SLVERRINTEN V_SLVERRINTEN(1U)
5506 1.1 jklos
5507 1.1 jklos #define S_SLVDONEINTEN 5
5508 1.1 jklos #define V_SLVDONEINTEN(x) ((x) << S_SLVDONEINTEN)
5509 1.1 jklos #define F_SLVDONEINTEN V_SLVDONEINTEN(1U)
5510 1.1 jklos
5511 1.1 jklos #define S_SLVRXRDYINTEN 4
5512 1.1 jklos #define V_SLVRXRDYINTEN(x) ((x) << S_SLVRXRDYINTEN)
5513 1.1 jklos #define F_SLVRXRDYINTEN V_SLVRXRDYINTEN(1U)
5514 1.1 jklos
5515 1.1 jklos #define S_MSTTIMEOUTINTEN 3
5516 1.1 jklos #define V_MSTTIMEOUTINTEN(x) ((x) << S_MSTTIMEOUTINTEN)
5517 1.1 jklos #define F_MSTTIMEOUTINTEN V_MSTTIMEOUTINTEN(1U)
5518 1.1 jklos
5519 1.1 jklos #define S_MSTNACKINTEN 2
5520 1.1 jklos #define V_MSTNACKINTEN(x) ((x) << S_MSTNACKINTEN)
5521 1.1 jklos #define F_MSTNACKINTEN V_MSTNACKINTEN(1U)
5522 1.1 jklos
5523 1.1 jklos #define S_MSTLOSTARBINTEN 1
5524 1.1 jklos #define V_MSTLOSTARBINTEN(x) ((x) << S_MSTLOSTARBINTEN)
5525 1.1 jklos #define F_MSTLOSTARBINTEN V_MSTLOSTARBINTEN(1U)
5526 1.1 jklos
5527 1.1 jklos #define S_MSTDONEINTEN 0
5528 1.1 jklos #define V_MSTDONEINTEN(x) ((x) << S_MSTDONEINTEN)
5529 1.1 jklos #define F_MSTDONEINTEN V_MSTDONEINTEN(1U)
5530 1.1 jklos
5531 1.1 jklos #define A_SMB_INT_CAUSE 0x690
5532 1.1 jklos
5533 1.1 jklos #define S_SLVTIMEOUTINT 7
5534 1.1 jklos #define V_SLVTIMEOUTINT(x) ((x) << S_SLVTIMEOUTINT)
5535 1.1 jklos #define F_SLVTIMEOUTINT V_SLVTIMEOUTINT(1U)
5536 1.1 jklos
5537 1.1 jklos #define S_SLVERRINT 6
5538 1.1 jklos #define V_SLVERRINT(x) ((x) << S_SLVERRINT)
5539 1.1 jklos #define F_SLVERRINT V_SLVERRINT(1U)
5540 1.1 jklos
5541 1.1 jklos #define S_SLVDONEINT 5
5542 1.1 jklos #define V_SLVDONEINT(x) ((x) << S_SLVDONEINT)
5543 1.1 jklos #define F_SLVDONEINT V_SLVDONEINT(1U)
5544 1.1 jklos
5545 1.1 jklos #define S_SLVRXRDYINT 4
5546 1.1 jklos #define V_SLVRXRDYINT(x) ((x) << S_SLVRXRDYINT)
5547 1.1 jklos #define F_SLVRXRDYINT V_SLVRXRDYINT(1U)
5548 1.1 jklos
5549 1.1 jklos #define S_MSTTIMEOUTINT 3
5550 1.1 jklos #define V_MSTTIMEOUTINT(x) ((x) << S_MSTTIMEOUTINT)
5551 1.1 jklos #define F_MSTTIMEOUTINT V_MSTTIMEOUTINT(1U)
5552 1.1 jklos
5553 1.1 jklos #define S_MSTNACKINT 2
5554 1.1 jklos #define V_MSTNACKINT(x) ((x) << S_MSTNACKINT)
5555 1.1 jklos #define F_MSTNACKINT V_MSTNACKINT(1U)
5556 1.1 jklos
5557 1.1 jklos #define S_MSTLOSTARBINT 1
5558 1.1 jklos #define V_MSTLOSTARBINT(x) ((x) << S_MSTLOSTARBINT)
5559 1.1 jklos #define F_MSTLOSTARBINT V_MSTLOSTARBINT(1U)
5560 1.1 jklos
5561 1.1 jklos #define S_MSTDONEINT 0
5562 1.1 jklos #define V_MSTDONEINT(x) ((x) << S_MSTDONEINT)
5563 1.1 jklos #define F_MSTDONEINT V_MSTDONEINT(1U)
5564 1.1 jklos
5565 1.1 jklos #define A_SMB_DEBUG_DATA 0x694
5566 1.1 jklos
5567 1.1 jklos #define S_DEBUGDATAH 16
5568 1.1 jklos #define M_DEBUGDATAH 0xffff
5569 1.1 jklos #define V_DEBUGDATAH(x) ((x) << S_DEBUGDATAH)
5570 1.1 jklos #define G_DEBUGDATAH(x) (((x) >> S_DEBUGDATAH) & M_DEBUGDATAH)
5571 1.1 jklos
5572 1.1 jklos #define S_DEBUGDATAL 0
5573 1.1 jklos #define M_DEBUGDATAL 0xffff
5574 1.1 jklos #define V_DEBUGDATAL(x) ((x) << S_DEBUGDATAL)
5575 1.1 jklos #define G_DEBUGDATAL(x) (((x) >> S_DEBUGDATAL) & M_DEBUGDATAL)
5576 1.1 jklos
5577 1.1 jklos #define A_SMB_DEBUG_LA 0x69c
5578 1.1 jklos
5579 1.1 jklos #define S_DEBUGLAREQADDR 0
5580 1.1 jklos #define M_DEBUGLAREQADDR 0x3ff
5581 1.1 jklos #define V_DEBUGLAREQADDR(x) ((x) << S_DEBUGLAREQADDR)
5582 1.1 jklos #define G_DEBUGLAREQADDR(x) (((x) >> S_DEBUGLAREQADDR) & M_DEBUGLAREQADDR)
5583 1.1 jklos
5584 1.1 jklos /* registers for module I2CM0 */
5585 1.1 jklos #define I2CM0_BASE_ADDR 0x6a0
5586 1.1 jklos
5587 1.1 jklos #define A_I2C_CFG 0x6a0
5588 1.1 jklos
5589 1.1 jklos #define S_I2C_CLKDIV 0
5590 1.1 jklos #define M_I2C_CLKDIV 0xfff
5591 1.1 jklos #define V_I2C_CLKDIV(x) ((x) << S_I2C_CLKDIV)
5592 1.1 jklos #define G_I2C_CLKDIV(x) (((x) >> S_I2C_CLKDIV) & M_I2C_CLKDIV)
5593 1.1 jklos
5594 1.1 jklos #define A_I2C_DATA 0x6a4
5595 1.1 jklos #define A_I2C_OP 0x6a8
5596 1.1 jklos
5597 1.1 jklos #define S_ACK 30
5598 1.1 jklos #define V_ACK(x) ((x) << S_ACK)
5599 1.1 jklos #define F_ACK V_ACK(1U)
5600 1.1 jklos
5601 1.1 jklos #define S_I2C_CONT 1
5602 1.1 jklos #define V_I2C_CONT(x) ((x) << S_I2C_CONT)
5603 1.1 jklos #define F_I2C_CONT V_I2C_CONT(1U)
5604 1.1 jklos
5605 1.1 jklos /* registers for module MI1 */
5606 1.1 jklos #define MI1_BASE_ADDR 0x6b0
5607 1.1 jklos
5608 1.1 jklos #define A_MI1_CFG 0x6b0
5609 1.1 jklos
5610 1.1 jklos #define S_CLKDIV 5
5611 1.1 jklos #define M_CLKDIV 0xff
5612 1.1 jklos #define V_CLKDIV(x) ((x) << S_CLKDIV)
5613 1.1 jklos #define G_CLKDIV(x) (((x) >> S_CLKDIV) & M_CLKDIV)
5614 1.1 jklos
5615 1.1 jklos #define S_ST 3
5616 1.1 jklos #define M_ST 0x3
5617 1.1 jklos #define V_ST(x) ((x) << S_ST)
5618 1.1 jklos #define G_ST(x) (((x) >> S_ST) & M_ST)
5619 1.1 jklos
5620 1.1 jklos #define S_PREEN 2
5621 1.1 jklos #define V_PREEN(x) ((x) << S_PREEN)
5622 1.1 jklos #define F_PREEN V_PREEN(1U)
5623 1.1 jklos
5624 1.1 jklos #define S_MDIINV 1
5625 1.1 jklos #define V_MDIINV(x) ((x) << S_MDIINV)
5626 1.1 jklos #define F_MDIINV V_MDIINV(1U)
5627 1.1 jklos
5628 1.1 jklos #define S_MDIEN 0
5629 1.1 jklos #define V_MDIEN(x) ((x) << S_MDIEN)
5630 1.1 jklos #define F_MDIEN V_MDIEN(1U)
5631 1.1 jklos
5632 1.1 jklos #define A_MI1_ADDR 0x6b4
5633 1.1 jklos
5634 1.1 jklos #define S_PHYADDR 5
5635 1.1 jklos #define M_PHYADDR 0x1f
5636 1.1 jklos #define V_PHYADDR(x) ((x) << S_PHYADDR)
5637 1.1 jklos #define G_PHYADDR(x) (((x) >> S_PHYADDR) & M_PHYADDR)
5638 1.1 jklos
5639 1.1 jklos #define S_REGADDR 0
5640 1.1 jklos #define M_REGADDR 0x1f
5641 1.1 jklos #define V_REGADDR(x) ((x) << S_REGADDR)
5642 1.1 jklos #define G_REGADDR(x) (((x) >> S_REGADDR) & M_REGADDR)
5643 1.1 jklos
5644 1.1 jklos #define A_MI1_DATA 0x6b8
5645 1.1 jklos
5646 1.1 jklos #define S_MDI_DATA 0
5647 1.1 jklos #define M_MDI_DATA 0xffff
5648 1.1 jklos #define V_MDI_DATA(x) ((x) << S_MDI_DATA)
5649 1.1 jklos #define G_MDI_DATA(x) (((x) >> S_MDI_DATA) & M_MDI_DATA)
5650 1.1 jklos
5651 1.1 jklos #define A_MI1_OP 0x6bc
5652 1.1 jklos
5653 1.1 jklos #define S_INC 2
5654 1.1 jklos #define V_INC(x) ((x) << S_INC)
5655 1.1 jklos #define F_INC V_INC(1U)
5656 1.1 jklos
5657 1.1 jklos #define S_MDI_OP 0
5658 1.1 jklos #define M_MDI_OP 0x3
5659 1.1 jklos #define V_MDI_OP(x) ((x) << S_MDI_OP)
5660 1.1 jklos #define G_MDI_OP(x) (((x) >> S_MDI_OP) & M_MDI_OP)
5661 1.1 jklos
5662 1.1 jklos /* registers for module JM1 */
5663 1.1 jklos #define JM1_BASE_ADDR 0x6c0
5664 1.1 jklos
5665 1.1 jklos #define A_JM_CFG 0x6c0
5666 1.1 jklos
5667 1.1 jklos #define S_JM_CLKDIV 2
5668 1.1 jklos #define M_JM_CLKDIV 0xff
5669 1.1 jklos #define V_JM_CLKDIV(x) ((x) << S_JM_CLKDIV)
5670 1.1 jklos #define G_JM_CLKDIV(x) (((x) >> S_JM_CLKDIV) & M_JM_CLKDIV)
5671 1.1 jklos
5672 1.1 jklos #define S_TRST 1
5673 1.1 jklos #define V_TRST(x) ((x) << S_TRST)
5674 1.1 jklos #define F_TRST V_TRST(1U)
5675 1.1 jklos
5676 1.1 jklos #define S_EN 0
5677 1.1 jklos #define V_EN(x) ((x) << S_EN)
5678 1.1 jklos #define F_EN V_EN(1U)
5679 1.1 jklos
5680 1.1 jklos #define A_JM_MODE 0x6c4
5681 1.1 jklos #define A_JM_DATA 0x6c8
5682 1.1 jklos #define A_JM_OP 0x6cc
5683 1.1 jklos
5684 1.1 jklos #define S_CNT 0
5685 1.1 jklos #define M_CNT 0x1f
5686 1.1 jklos #define V_CNT(x) ((x) << S_CNT)
5687 1.1 jklos #define G_CNT(x) (((x) >> S_CNT) & M_CNT)
5688 1.1 jklos
5689 1.1 jklos /* registers for module SF1 */
5690 1.1 jklos #define SF1_BASE_ADDR 0x6d8
5691 1.1 jklos
5692 1.1 jklos #define A_SF_DATA 0x6d8
5693 1.1 jklos #define A_SF_OP 0x6dc
5694 1.1 jklos
5695 1.1 jklos #define S_BYTECNT 1
5696 1.1 jklos #define M_BYTECNT 0x3
5697 1.1 jklos #define V_BYTECNT(x) ((x) << S_BYTECNT)
5698 1.1 jklos #define G_BYTECNT(x) (((x) >> S_BYTECNT) & M_BYTECNT)
5699 1.1 jklos
5700 1.1 jklos /* registers for module PL3 */
5701 1.1 jklos #define PL3_BASE_ADDR 0x6e0
5702 1.1 jklos
5703 1.1 jklos #define A_PL_INT_ENABLE0 0x6e0
5704 1.1 jklos
5705 1.1 jklos #define S_EXT 24
5706 1.1 jklos #define V_EXT(x) ((x) << S_EXT)
5707 1.1 jklos #define F_EXT V_EXT(1U)
5708 1.1 jklos
5709 1.1 jklos #define S_T3DBG 23
5710 1.1 jklos #define V_T3DBG(x) ((x) << S_T3DBG)
5711 1.1 jklos #define F_T3DBG V_T3DBG(1U)
5712 1.1 jklos
5713 1.1 jklos #define S_XGMAC0_1 20
5714 1.1 jklos #define V_XGMAC0_1(x) ((x) << S_XGMAC0_1)
5715 1.1 jklos #define F_XGMAC0_1 V_XGMAC0_1(1U)
5716 1.1 jklos
5717 1.1 jklos #define S_XGMAC0_0 19
5718 1.1 jklos #define V_XGMAC0_0(x) ((x) << S_XGMAC0_0)
5719 1.1 jklos #define F_XGMAC0_0 V_XGMAC0_0(1U)
5720 1.1 jklos
5721 1.1 jklos #define S_MC5A 18
5722 1.1 jklos #define V_MC5A(x) ((x) << S_MC5A)
5723 1.1 jklos #define F_MC5A V_MC5A(1U)
5724 1.1 jklos
5725 1.1 jklos #define S_SF1 17
5726 1.1 jklos #define V_SF1(x) ((x) << S_SF1)
5727 1.1 jklos #define F_SF1 V_SF1(1U)
5728 1.1 jklos
5729 1.1 jklos #define S_SMB0 15
5730 1.1 jklos #define V_SMB0(x) ((x) << S_SMB0)
5731 1.1 jklos #define F_SMB0 V_SMB0(1U)
5732 1.1 jklos
5733 1.1 jklos #define S_I2CM0 14
5734 1.1 jklos #define V_I2CM0(x) ((x) << S_I2CM0)
5735 1.1 jklos #define F_I2CM0 V_I2CM0(1U)
5736 1.1 jklos
5737 1.1 jklos #define S_MI1 13
5738 1.1 jklos #define V_MI1(x) ((x) << S_MI1)
5739 1.1 jklos #define F_MI1 V_MI1(1U)
5740 1.1 jklos
5741 1.1 jklos #define S_CPL_SWITCH 12
5742 1.1 jklos #define V_CPL_SWITCH(x) ((x) << S_CPL_SWITCH)
5743 1.1 jklos #define F_CPL_SWITCH V_CPL_SWITCH(1U)
5744 1.1 jklos
5745 1.1 jklos #define S_MPS0 11
5746 1.1 jklos #define V_MPS0(x) ((x) << S_MPS0)
5747 1.1 jklos #define F_MPS0 V_MPS0(1U)
5748 1.1 jklos
5749 1.1 jklos #define S_PM1_TX 10
5750 1.1 jklos #define V_PM1_TX(x) ((x) << S_PM1_TX)
5751 1.1 jklos #define F_PM1_TX V_PM1_TX(1U)
5752 1.1 jklos
5753 1.1 jklos #define S_PM1_RX 9
5754 1.1 jklos #define V_PM1_RX(x) ((x) << S_PM1_RX)
5755 1.1 jklos #define F_PM1_RX V_PM1_RX(1U)
5756 1.1 jklos
5757 1.1 jklos #define S_ULP2_TX 8
5758 1.1 jklos #define V_ULP2_TX(x) ((x) << S_ULP2_TX)
5759 1.1 jklos #define F_ULP2_TX V_ULP2_TX(1U)
5760 1.1 jklos
5761 1.1 jklos #define S_ULP2_RX 7
5762 1.1 jklos #define V_ULP2_RX(x) ((x) << S_ULP2_RX)
5763 1.1 jklos #define F_ULP2_RX V_ULP2_RX(1U)
5764 1.1 jklos
5765 1.1 jklos #define S_TP1 6
5766 1.1 jklos #define V_TP1(x) ((x) << S_TP1)
5767 1.1 jklos #define F_TP1 V_TP1(1U)
5768 1.1 jklos
5769 1.1 jklos #define S_CIM 5
5770 1.1 jklos #define V_CIM(x) ((x) << S_CIM)
5771 1.1 jklos #define F_CIM V_CIM(1U)
5772 1.1 jklos
5773 1.1 jklos #define S_MC7_CM 4
5774 1.1 jklos #define V_MC7_CM(x) ((x) << S_MC7_CM)
5775 1.1 jklos #define F_MC7_CM V_MC7_CM(1U)
5776 1.1 jklos
5777 1.1 jklos #define S_MC7_PMTX 3
5778 1.1 jklos #define V_MC7_PMTX(x) ((x) << S_MC7_PMTX)
5779 1.1 jklos #define F_MC7_PMTX V_MC7_PMTX(1U)
5780 1.1 jklos
5781 1.1 jklos #define S_MC7_PMRX 2
5782 1.1 jklos #define V_MC7_PMRX(x) ((x) << S_MC7_PMRX)
5783 1.1 jklos #define F_MC7_PMRX V_MC7_PMRX(1U)
5784 1.1 jklos
5785 1.1 jklos #define S_PCIM0 1
5786 1.1 jklos #define V_PCIM0(x) ((x) << S_PCIM0)
5787 1.1 jklos #define F_PCIM0 V_PCIM0(1U)
5788 1.1 jklos
5789 1.1 jklos #define S_SGE3 0
5790 1.1 jklos #define V_SGE3(x) ((x) << S_SGE3)
5791 1.1 jklos #define F_SGE3 V_SGE3(1U)
5792 1.1 jklos
5793 1.1 jklos #define S_SW 25
5794 1.1 jklos #define V_SW(x) ((x) << S_SW)
5795 1.1 jklos #define F_SW V_SW(1U)
5796 1.1 jklos
5797 1.1 jklos #define A_PL_INT_CAUSE0 0x6e4
5798 1.1 jklos #define A_PL_INT_ENABLE1 0x6e8
5799 1.1 jklos #define A_PL_INT_CAUSE1 0x6ec
5800 1.1 jklos #define A_PL_RST 0x6f0
5801 1.1 jklos
5802 1.1 jklos #define S_CRSTWRM 1
5803 1.1 jklos #define V_CRSTWRM(x) ((x) << S_CRSTWRM)
5804 1.1 jklos #define F_CRSTWRM V_CRSTWRM(1U)
5805 1.1 jklos
5806 1.1 jklos #define S_SWINT1 3
5807 1.1 jklos #define V_SWINT1(x) ((x) << S_SWINT1)
5808 1.1 jklos #define F_SWINT1 V_SWINT1(1U)
5809 1.1 jklos
5810 1.1 jklos #define S_SWINT0 2
5811 1.1 jklos #define V_SWINT0(x) ((x) << S_SWINT0)
5812 1.1 jklos #define F_SWINT0 V_SWINT0(1U)
5813 1.1 jklos
5814 1.1 jklos #define A_PL_REV 0x6f4
5815 1.1 jklos
5816 1.1 jklos #define S_REV 0
5817 1.1 jklos #define M_REV 0xf
5818 1.1 jklos #define V_REV(x) ((x) << S_REV)
5819 1.1 jklos #define G_REV(x) (((x) >> S_REV) & M_REV)
5820 1.1 jklos
5821 1.1 jklos #define A_PL_CLI 0x6f8
5822 1.1 jklos #define A_PL_LCK 0x6fc
5823 1.1 jklos
5824 1.1 jklos #define S_LCK 0
5825 1.1 jklos #define M_LCK 0x3
5826 1.1 jklos #define V_LCK(x) ((x) << S_LCK)
5827 1.1 jklos #define G_LCK(x) (((x) >> S_LCK) & M_LCK)
5828 1.1 jklos
5829 1.1 jklos /* registers for module MC5A */
5830 1.1 jklos #define MC5A_BASE_ADDR 0x700
5831 1.1 jklos
5832 1.1 jklos #define A_MC5_BUF_CONFIG 0x700
5833 1.1 jklos
5834 1.1 jklos #define S_TERM300_240 31
5835 1.1 jklos #define V_TERM300_240(x) ((x) << S_TERM300_240)
5836 1.1 jklos #define F_TERM300_240 V_TERM300_240(1U)
5837 1.1 jklos
5838 1.1 jklos #define S_MC5_TERM150 30
5839 1.1 jklos #define V_MC5_TERM150(x) ((x) << S_MC5_TERM150)
5840 1.1 jklos #define F_MC5_TERM150 V_MC5_TERM150(1U)
5841 1.1 jklos
5842 1.1 jklos #define S_TERM60 29
5843 1.1 jklos #define V_TERM60(x) ((x) << S_TERM60)
5844 1.1 jklos #define F_TERM60 V_TERM60(1U)
5845 1.1 jklos
5846 1.1 jklos #define S_GDDRIII 28
5847 1.1 jklos #define V_GDDRIII(x) ((x) << S_GDDRIII)
5848 1.1 jklos #define F_GDDRIII V_GDDRIII(1U)
5849 1.1 jklos
5850 1.1 jklos #define S_GDDRII 27
5851 1.1 jklos #define V_GDDRII(x) ((x) << S_GDDRII)
5852 1.1 jklos #define F_GDDRII V_GDDRII(1U)
5853 1.1 jklos
5854 1.1 jklos #define S_GDDRI 26
5855 1.1 jklos #define V_GDDRI(x) ((x) << S_GDDRI)
5856 1.1 jklos #define F_GDDRI V_GDDRI(1U)
5857 1.1 jklos
5858 1.1 jklos #define S_READ 25
5859 1.1 jklos #define V_READ(x) ((x) << S_READ)
5860 1.1 jklos #define F_READ V_READ(1U)
5861 1.1 jklos
5862 1.1 jklos #define S_CAL_IMP_UPD 23
5863 1.1 jklos #define V_CAL_IMP_UPD(x) ((x) << S_CAL_IMP_UPD)
5864 1.1 jklos #define F_CAL_IMP_UPD V_CAL_IMP_UPD(1U)
5865 1.1 jklos
5866 1.1 jklos #define S_CAL_BUSY 22
5867 1.1 jklos #define V_CAL_BUSY(x) ((x) << S_CAL_BUSY)
5868 1.1 jklos #define F_CAL_BUSY V_CAL_BUSY(1U)
5869 1.1 jklos
5870 1.1 jklos #define S_CAL_ERROR 21
5871 1.1 jklos #define V_CAL_ERROR(x) ((x) << S_CAL_ERROR)
5872 1.1 jklos #define F_CAL_ERROR V_CAL_ERROR(1U)
5873 1.1 jklos
5874 1.1 jklos #define S_SGL_CAL_EN 20
5875 1.1 jklos #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN)
5876 1.1 jklos #define F_SGL_CAL_EN V_SGL_CAL_EN(1U)
5877 1.1 jklos
5878 1.1 jklos #define S_IMP_UPD_MODE 19
5879 1.1 jklos #define V_IMP_UPD_MODE(x) ((x) << S_IMP_UPD_MODE)
5880 1.1 jklos #define F_IMP_UPD_MODE V_IMP_UPD_MODE(1U)
5881 1.1 jklos
5882 1.1 jklos #define S_IMP_SEL 18
5883 1.1 jklos #define V_IMP_SEL(x) ((x) << S_IMP_SEL)
5884 1.1 jklos #define F_IMP_SEL V_IMP_SEL(1U)
5885 1.1 jklos
5886 1.1 jklos #define S_MAN_PU 15
5887 1.1 jklos #define M_MAN_PU 0x7
5888 1.1 jklos #define V_MAN_PU(x) ((x) << S_MAN_PU)
5889 1.1 jklos #define G_MAN_PU(x) (((x) >> S_MAN_PU) & M_MAN_PU)
5890 1.1 jklos
5891 1.1 jklos #define S_MAN_PD 12
5892 1.1 jklos #define M_MAN_PD 0x7
5893 1.1 jklos #define V_MAN_PD(x) ((x) << S_MAN_PD)
5894 1.1 jklos #define G_MAN_PD(x) (((x) >> S_MAN_PD) & M_MAN_PD)
5895 1.1 jklos
5896 1.1 jklos #define S_CAL_PU 9
5897 1.1 jklos #define M_CAL_PU 0x7
5898 1.1 jklos #define V_CAL_PU(x) ((x) << S_CAL_PU)
5899 1.1 jklos #define G_CAL_PU(x) (((x) >> S_CAL_PU) & M_CAL_PU)
5900 1.1 jklos
5901 1.1 jklos #define S_CAL_PD 6
5902 1.1 jklos #define M_CAL_PD 0x7
5903 1.1 jklos #define V_CAL_PD(x) ((x) << S_CAL_PD)
5904 1.1 jklos #define G_CAL_PD(x) (((x) >> S_CAL_PD) & M_CAL_PD)
5905 1.1 jklos
5906 1.1 jklos #define S_SET_PU 3
5907 1.1 jklos #define M_SET_PU 0x7
5908 1.1 jklos #define V_SET_PU(x) ((x) << S_SET_PU)
5909 1.1 jklos #define G_SET_PU(x) (((x) >> S_SET_PU) & M_SET_PU)
5910 1.1 jklos
5911 1.1 jklos #define S_SET_PD 0
5912 1.1 jklos #define M_SET_PD 0x7
5913 1.1 jklos #define V_SET_PD(x) ((x) << S_SET_PD)
5914 1.1 jklos #define G_SET_PD(x) (((x) >> S_SET_PD) & M_SET_PD)
5915 1.1 jklos
5916 1.1 jklos #define S_IMP_SET_UPDATE 24
5917 1.1 jklos #define V_IMP_SET_UPDATE(x) ((x) << S_IMP_SET_UPDATE)
5918 1.1 jklos #define F_IMP_SET_UPDATE V_IMP_SET_UPDATE(1U)
5919 1.1 jklos
5920 1.1 jklos #define S_CAL_UPDATE 23
5921 1.1 jklos #define V_CAL_UPDATE(x) ((x) << S_CAL_UPDATE)
5922 1.1 jklos #define F_CAL_UPDATE V_CAL_UPDATE(1U)
5923 1.1 jklos
5924 1.1 jklos #define A_MC5_DB_CONFIG 0x704
5925 1.1 jklos
5926 1.1 jklos #define S_TMCFGWRLOCK 31
5927 1.1 jklos #define V_TMCFGWRLOCK(x) ((x) << S_TMCFGWRLOCK)
5928 1.1 jklos #define F_TMCFGWRLOCK V_TMCFGWRLOCK(1U)
5929 1.1 jklos
5930 1.1 jklos #define S_TMTYPEHI 30
5931 1.1 jklos #define V_TMTYPEHI(x) ((x) << S_TMTYPEHI)
5932 1.1 jklos #define F_TMTYPEHI V_TMTYPEHI(1U)
5933 1.1 jklos
5934 1.1 jklos #define S_TMPARTSIZE 28
5935 1.1 jklos #define M_TMPARTSIZE 0x3
5936 1.1 jklos #define V_TMPARTSIZE(x) ((x) << S_TMPARTSIZE)
5937 1.1 jklos #define G_TMPARTSIZE(x) (((x) >> S_TMPARTSIZE) & M_TMPARTSIZE)
5938 1.1 jklos
5939 1.1 jklos #define S_TMTYPE 26
5940 1.1 jklos #define M_TMTYPE 0x3
5941 1.1 jklos #define V_TMTYPE(x) ((x) << S_TMTYPE)
5942 1.1 jklos #define G_TMTYPE(x) (((x) >> S_TMTYPE) & M_TMTYPE)
5943 1.1 jklos
5944 1.1 jklos #define S_TMPARTCOUNT 24
5945 1.1 jklos #define M_TMPARTCOUNT 0x3
5946 1.1 jklos #define V_TMPARTCOUNT(x) ((x) << S_TMPARTCOUNT)
5947 1.1 jklos #define G_TMPARTCOUNT(x) (((x) >> S_TMPARTCOUNT) & M_TMPARTCOUNT)
5948 1.1 jklos
5949 1.1 jklos #define S_NLIP 18
5950 1.1 jklos #define M_NLIP 0x3f
5951 1.1 jklos #define V_NLIP(x) ((x) << S_NLIP)
5952 1.1 jklos #define G_NLIP(x) (((x) >> S_NLIP) & M_NLIP)
5953 1.1 jklos
5954 1.1 jklos #define S_COMPEN 17
5955 1.1 jklos #define V_COMPEN(x) ((x) << S_COMPEN)
5956 1.1 jklos #define F_COMPEN V_COMPEN(1U)
5957 1.1 jklos
5958 1.1 jklos #define S_BUILD 16
5959 1.1 jklos #define V_BUILD(x) ((x) << S_BUILD)
5960 1.1 jklos #define F_BUILD V_BUILD(1U)
5961 1.1 jklos
5962 1.1 jklos #define S_TM_IO_PDOWN 9
5963 1.1 jklos #define V_TM_IO_PDOWN(x) ((x) << S_TM_IO_PDOWN)
5964 1.1 jklos #define F_TM_IO_PDOWN V_TM_IO_PDOWN(1U)
5965 1.1 jklos
5966 1.1 jklos #define S_SYNMODE 7
5967 1.1 jklos #define M_SYNMODE 0x3
5968 1.1 jklos #define V_SYNMODE(x) ((x) << S_SYNMODE)
5969 1.1 jklos #define G_SYNMODE(x) (((x) >> S_SYNMODE) & M_SYNMODE)
5970 1.1 jklos
5971 1.1 jklos #define S_PRTYEN 6
5972 1.1 jklos #define V_PRTYEN(x) ((x) << S_PRTYEN)
5973 1.1 jklos #define F_PRTYEN V_PRTYEN(1U)
5974 1.1 jklos
5975 1.1 jklos #define S_MBUSEN 5
5976 1.1 jklos #define V_MBUSEN(x) ((x) << S_MBUSEN)
5977 1.1 jklos #define F_MBUSEN V_MBUSEN(1U)
5978 1.1 jklos
5979 1.1 jklos #define S_DBGIEN 4
5980 1.1 jklos #define V_DBGIEN(x) ((x) << S_DBGIEN)
5981 1.1 jklos #define F_DBGIEN V_DBGIEN(1U)
5982 1.1 jklos
5983 1.1 jklos #define S_TMRDY 2
5984 1.1 jklos #define V_TMRDY(x) ((x) << S_TMRDY)
5985 1.1 jklos #define F_TMRDY V_TMRDY(1U)
5986 1.1 jklos
5987 1.1 jklos #define S_TMRST 1
5988 1.1 jklos #define V_TMRST(x) ((x) << S_TMRST)
5989 1.1 jklos #define F_TMRST V_TMRST(1U)
5990 1.1 jklos
5991 1.1 jklos #define S_TMMODE 0
5992 1.1 jklos #define V_TMMODE(x) ((x) << S_TMMODE)
5993 1.1 jklos #define F_TMMODE V_TMMODE(1U)
5994 1.1 jklos
5995 1.1 jklos #define S_FILTEREN 11
5996 1.1 jklos #define V_FILTEREN(x) ((x) << S_FILTEREN)
5997 1.1 jklos #define F_FILTEREN V_FILTEREN(1U)
5998 1.1 jklos
5999 1.1 jklos #define S_CLIPUPDATE 10
6000 1.1 jklos #define V_CLIPUPDATE(x) ((x) << S_CLIPUPDATE)
6001 1.1 jklos #define F_CLIPUPDATE V_CLIPUPDATE(1U)
6002 1.1 jklos
6003 1.1 jklos #define S_TCMCFGOVR 3
6004 1.1 jklos #define V_TCMCFGOVR(x) ((x) << S_TCMCFGOVR)
6005 1.1 jklos #define F_TCMCFGOVR V_TCMCFGOVR(1U)
6006 1.1 jklos
6007 1.1 jklos #define A_MC5_MISC 0x708
6008 1.1 jklos
6009 1.1 jklos #define S_LIP_CMP_UNAVAILABLE 0
6010 1.1 jklos #define M_LIP_CMP_UNAVAILABLE 0xf
6011 1.1 jklos #define V_LIP_CMP_UNAVAILABLE(x) ((x) << S_LIP_CMP_UNAVAILABLE)
6012 1.1 jklos #define G_LIP_CMP_UNAVAILABLE(x) (((x) >> S_LIP_CMP_UNAVAILABLE) & M_LIP_CMP_UNAVAILABLE)
6013 1.1 jklos
6014 1.1 jklos #define A_MC5_DB_ROUTING_TABLE_INDEX 0x70c
6015 1.1 jklos
6016 1.1 jklos #define S_RTINDX 0
6017 1.1 jklos #define M_RTINDX 0x3fffff
6018 1.1 jklos #define V_RTINDX(x) ((x) << S_RTINDX)
6019 1.1 jklos #define G_RTINDX(x) (((x) >> S_RTINDX) & M_RTINDX)
6020 1.1 jklos
6021 1.1 jklos #define A_MC5_DB_FILTER_TABLE 0x710
6022 1.1 jklos #define A_MC5_DB_SERVER_INDEX 0x714
6023 1.1 jklos
6024 1.1 jklos #define S_SRINDX 0
6025 1.1 jklos #define M_SRINDX 0x3fffff
6026 1.1 jklos #define V_SRINDX(x) ((x) << S_SRINDX)
6027 1.1 jklos #define G_SRINDX(x) (((x) >> S_SRINDX) & M_SRINDX)
6028 1.1 jklos
6029 1.1 jklos #define A_MC5_DB_LIP_RAM_ADDR 0x718
6030 1.1 jklos
6031 1.1 jklos #define S_RAMWR 8
6032 1.1 jklos #define V_RAMWR(x) ((x) << S_RAMWR)
6033 1.1 jklos #define F_RAMWR V_RAMWR(1U)
6034 1.1 jklos
6035 1.1 jklos #define S_RAMADDR 0
6036 1.1 jklos #define M_RAMADDR 0x3f
6037 1.1 jklos #define V_RAMADDR(x) ((x) << S_RAMADDR)
6038 1.1 jklos #define G_RAMADDR(x) (((x) >> S_RAMADDR) & M_RAMADDR)
6039 1.1 jklos
6040 1.1 jklos #define A_MC5_DB_LIP_RAM_DATA 0x71c
6041 1.1 jklos #define A_MC5_DB_RSP_LATENCY 0x720
6042 1.1 jklos
6043 1.1 jklos #define S_RDLAT 16
6044 1.1 jklos #define M_RDLAT 0x1f
6045 1.1 jklos #define V_RDLAT(x) ((x) << S_RDLAT)
6046 1.1 jklos #define G_RDLAT(x) (((x) >> S_RDLAT) & M_RDLAT)
6047 1.1 jklos
6048 1.1 jklos #define S_LRNLAT 8
6049 1.1 jklos #define M_LRNLAT 0x1f
6050 1.1 jklos #define V_LRNLAT(x) ((x) << S_LRNLAT)
6051 1.1 jklos #define G_LRNLAT(x) (((x) >> S_LRNLAT) & M_LRNLAT)
6052 1.1 jklos
6053 1.1 jklos #define S_SRCHLAT 0
6054 1.1 jklos #define M_SRCHLAT 0x1f
6055 1.1 jklos #define V_SRCHLAT(x) ((x) << S_SRCHLAT)
6056 1.1 jklos #define G_SRCHLAT(x) (((x) >> S_SRCHLAT) & M_SRCHLAT)
6057 1.1 jklos
6058 1.1 jklos #define A_MC5_DB_PARITY_LATENCY 0x724
6059 1.1 jklos
6060 1.1 jklos #define S_PARLAT 0
6061 1.1 jklos #define M_PARLAT 0xf
6062 1.1 jklos #define V_PARLAT(x) ((x) << S_PARLAT)
6063 1.1 jklos #define G_PARLAT(x) (((x) >> S_PARLAT) & M_PARLAT)
6064 1.1 jklos
6065 1.1 jklos #define A_MC5_DB_WR_LRN_VERIFY 0x728
6066 1.1 jklos
6067 1.1 jklos #define S_VWVEREN 2
6068 1.1 jklos #define V_VWVEREN(x) ((x) << S_VWVEREN)
6069 1.1 jklos #define F_VWVEREN V_VWVEREN(1U)
6070 1.1 jklos
6071 1.1 jklos #define S_LRNVEREN 1
6072 1.1 jklos #define V_LRNVEREN(x) ((x) << S_LRNVEREN)
6073 1.1 jklos #define F_LRNVEREN V_LRNVEREN(1U)
6074 1.1 jklos
6075 1.1 jklos #define S_POVEREN 0
6076 1.1 jklos #define V_POVEREN(x) ((x) << S_POVEREN)
6077 1.1 jklos #define F_POVEREN V_POVEREN(1U)
6078 1.1 jklos
6079 1.1 jklos #define A_MC5_DB_PART_ID_INDEX 0x72c
6080 1.1 jklos
6081 1.1 jklos #define S_IDINDEX 0
6082 1.1 jklos #define M_IDINDEX 0xf
6083 1.1 jklos #define V_IDINDEX(x) ((x) << S_IDINDEX)
6084 1.1 jklos #define G_IDINDEX(x) (((x) >> S_IDINDEX) & M_IDINDEX)
6085 1.1 jklos
6086 1.1 jklos #define A_MC5_DB_RESET_MAX 0x730
6087 1.1 jklos
6088 1.1 jklos #define S_RSTMAX 0
6089 1.1 jklos #define M_RSTMAX 0xf
6090 1.1 jklos #define V_RSTMAX(x) ((x) << S_RSTMAX)
6091 1.1 jklos #define G_RSTMAX(x) (((x) >> S_RSTMAX) & M_RSTMAX)
6092 1.1 jklos
6093 1.1 jklos #define A_MC5_DB_ACT_CNT 0x734
6094 1.1 jklos
6095 1.1 jklos #define S_ACTCNT 0
6096 1.1 jklos #define M_ACTCNT 0xfffff
6097 1.1 jklos #define V_ACTCNT(x) ((x) << S_ACTCNT)
6098 1.1 jklos #define G_ACTCNT(x) (((x) >> S_ACTCNT) & M_ACTCNT)
6099 1.1 jklos
6100 1.1 jklos #define A_MC5_DB_CLIP_MAP 0x738
6101 1.1 jklos
6102 1.1 jklos #define S_CLIPMAPOP 31
6103 1.1 jklos #define V_CLIPMAPOP(x) ((x) << S_CLIPMAPOP)
6104 1.1 jklos #define F_CLIPMAPOP V_CLIPMAPOP(1U)
6105 1.1 jklos
6106 1.1 jklos #define S_CLIPMAPVAL 16
6107 1.1 jklos #define M_CLIPMAPVAL 0x3f
6108 1.1 jklos #define V_CLIPMAPVAL(x) ((x) << S_CLIPMAPVAL)
6109 1.1 jklos #define G_CLIPMAPVAL(x) (((x) >> S_CLIPMAPVAL) & M_CLIPMAPVAL)
6110 1.1 jklos
6111 1.1 jklos #define S_CLIPMAPADDR 0
6112 1.1 jklos #define M_CLIPMAPADDR 0x3f
6113 1.1 jklos #define V_CLIPMAPADDR(x) ((x) << S_CLIPMAPADDR)
6114 1.1 jklos #define G_CLIPMAPADDR(x) (((x) >> S_CLIPMAPADDR) & M_CLIPMAPADDR)
6115 1.1 jklos
6116 1.1 jklos #define A_MC5_DB_INT_ENABLE 0x740
6117 1.1 jklos
6118 1.1 jklos #define S_MSGSEL 28
6119 1.1 jklos #define M_MSGSEL 0xf
6120 1.1 jklos #define V_MSGSEL(x) ((x) << S_MSGSEL)
6121 1.1 jklos #define G_MSGSEL(x) (((x) >> S_MSGSEL) & M_MSGSEL)
6122 1.1 jklos
6123 1.1 jklos #define S_DELACTEMPTY 18
6124 1.1 jklos #define V_DELACTEMPTY(x) ((x) << S_DELACTEMPTY)
6125 1.1 jklos #define F_DELACTEMPTY V_DELACTEMPTY(1U)
6126 1.1 jklos
6127 1.1 jklos #define S_DISPQPARERR 17
6128 1.1 jklos #define V_DISPQPARERR(x) ((x) << S_DISPQPARERR)
6129 1.1 jklos #define F_DISPQPARERR V_DISPQPARERR(1U)
6130 1.1 jklos
6131 1.1 jklos #define S_REQQPARERR 16
6132 1.1 jklos #define V_REQQPARERR(x) ((x) << S_REQQPARERR)
6133 1.1 jklos #define F_REQQPARERR V_REQQPARERR(1U)
6134 1.1 jklos
6135 1.1 jklos #define S_UNKNOWNCMD 15
6136 1.1 jklos #define V_UNKNOWNCMD(x) ((x) << S_UNKNOWNCMD)
6137 1.1 jklos #define F_UNKNOWNCMD V_UNKNOWNCMD(1U)
6138 1.1 jklos
6139 1.1 jklos #define S_SYNCOOKIEOFF 11
6140 1.1 jklos #define V_SYNCOOKIEOFF(x) ((x) << S_SYNCOOKIEOFF)
6141 1.1 jklos #define F_SYNCOOKIEOFF V_SYNCOOKIEOFF(1U)
6142 1.1 jklos
6143 1.1 jklos #define S_SYNCOOKIEBAD 10
6144 1.1 jklos #define V_SYNCOOKIEBAD(x) ((x) << S_SYNCOOKIEBAD)
6145 1.1 jklos #define F_SYNCOOKIEBAD V_SYNCOOKIEBAD(1U)
6146 1.1 jklos
6147 1.1 jklos #define S_SYNCOOKIE 9
6148 1.1 jklos #define V_SYNCOOKIE(x) ((x) << S_SYNCOOKIE)
6149 1.1 jklos #define F_SYNCOOKIE V_SYNCOOKIE(1U)
6150 1.1 jklos
6151 1.1 jklos #define S_NFASRCHFAIL 8
6152 1.1 jklos #define V_NFASRCHFAIL(x) ((x) << S_NFASRCHFAIL)
6153 1.1 jklos #define F_NFASRCHFAIL V_NFASRCHFAIL(1U)
6154 1.1 jklos
6155 1.1 jklos #define S_ACTRGNFULL 7
6156 1.1 jklos #define V_ACTRGNFULL(x) ((x) << S_ACTRGNFULL)
6157 1.1 jklos #define F_ACTRGNFULL V_ACTRGNFULL(1U)
6158 1.1 jklos
6159 1.1 jklos #define S_PARITYERR 6
6160 1.1 jklos #define V_PARITYERR(x) ((x) << S_PARITYERR)
6161 1.1 jklos #define F_PARITYERR V_PARITYERR(1U)
6162 1.1 jklos
6163 1.1 jklos #define S_LIPMISS 5
6164 1.1 jklos #define V_LIPMISS(x) ((x) << S_LIPMISS)
6165 1.1 jklos #define F_LIPMISS V_LIPMISS(1U)
6166 1.1 jklos
6167 1.1 jklos #define S_LIP0 4
6168 1.1 jklos #define V_LIP0(x) ((x) << S_LIP0)
6169 1.1 jklos #define F_LIP0 V_LIP0(1U)
6170 1.1 jklos
6171 1.1 jklos #define S_MISS 3
6172 1.1 jklos #define V_MISS(x) ((x) << S_MISS)
6173 1.1 jklos #define F_MISS V_MISS(1U)
6174 1.1 jklos
6175 1.1 jklos #define S_ROUTINGHIT 2
6176 1.1 jklos #define V_ROUTINGHIT(x) ((x) << S_ROUTINGHIT)
6177 1.1 jklos #define F_ROUTINGHIT V_ROUTINGHIT(1U)
6178 1.1 jklos
6179 1.1 jklos #define S_ACTIVEHIT 1
6180 1.1 jklos #define V_ACTIVEHIT(x) ((x) << S_ACTIVEHIT)
6181 1.1 jklos #define F_ACTIVEHIT V_ACTIVEHIT(1U)
6182 1.1 jklos
6183 1.1 jklos #define S_ACTIVEOUTHIT 0
6184 1.1 jklos #define V_ACTIVEOUTHIT(x) ((x) << S_ACTIVEOUTHIT)
6185 1.1 jklos #define F_ACTIVEOUTHIT V_ACTIVEOUTHIT(1U)
6186 1.1 jklos
6187 1.1 jklos #define A_MC5_DB_INT_CAUSE 0x744
6188 1.1 jklos #define A_MC5_DB_INT_TID 0x748
6189 1.1 jklos
6190 1.1 jklos #define S_INTTID 0
6191 1.1 jklos #define M_INTTID 0xfffff
6192 1.1 jklos #define V_INTTID(x) ((x) << S_INTTID)
6193 1.1 jklos #define G_INTTID(x) (((x) >> S_INTTID) & M_INTTID)
6194 1.1 jklos
6195 1.1 jklos #define A_MC5_DB_INT_PTID 0x74c
6196 1.1 jklos
6197 1.1 jklos #define S_INTPTID 0
6198 1.1 jklos #define M_INTPTID 0xfffff
6199 1.1 jklos #define V_INTPTID(x) ((x) << S_INTPTID)
6200 1.1 jklos #define G_INTPTID(x) (((x) >> S_INTPTID) & M_INTPTID)
6201 1.1 jklos
6202 1.1 jklos #define A_MC5_DB_DBGI_CONFIG 0x774
6203 1.1 jklos
6204 1.1 jklos #define S_WRREQSIZE 22
6205 1.1 jklos #define M_WRREQSIZE 0x3ff
6206 1.1 jklos #define V_WRREQSIZE(x) ((x) << S_WRREQSIZE)
6207 1.1 jklos #define G_WRREQSIZE(x) (((x) >> S_WRREQSIZE) & M_WRREQSIZE)
6208 1.1 jklos
6209 1.1 jklos #define S_SADRSEL 4
6210 1.1 jklos #define V_SADRSEL(x) ((x) << S_SADRSEL)
6211 1.1 jklos #define F_SADRSEL V_SADRSEL(1U)
6212 1.1 jklos
6213 1.1 jklos #define S_CMDMODE 0
6214 1.1 jklos #define M_CMDMODE 0x7
6215 1.1 jklos #define V_CMDMODE(x) ((x) << S_CMDMODE)
6216 1.1 jklos #define G_CMDMODE(x) (((x) >> S_CMDMODE) & M_CMDMODE)
6217 1.1 jklos
6218 1.1 jklos #define A_MC5_DB_DBGI_REQ_CMD 0x778
6219 1.1 jklos
6220 1.1 jklos #define S_MBUSCMD 0
6221 1.1 jklos #define M_MBUSCMD 0xf
6222 1.1 jklos #define V_MBUSCMD(x) ((x) << S_MBUSCMD)
6223 1.1 jklos #define G_MBUSCMD(x) (((x) >> S_MBUSCMD) & M_MBUSCMD)
6224 1.1 jklos
6225 1.1 jklos #define S_IDTCMDHI 11
6226 1.1 jklos #define M_IDTCMDHI 0x7
6227 1.1 jklos #define V_IDTCMDHI(x) ((x) << S_IDTCMDHI)
6228 1.1 jklos #define G_IDTCMDHI(x) (((x) >> S_IDTCMDHI) & M_IDTCMDHI)
6229 1.1 jklos
6230 1.1 jklos #define S_IDTCMDLO 0
6231 1.1 jklos #define M_IDTCMDLO 0xf
6232 1.1 jklos #define V_IDTCMDLO(x) ((x) << S_IDTCMDLO)
6233 1.1 jklos #define G_IDTCMDLO(x) (((x) >> S_IDTCMDLO) & M_IDTCMDLO)
6234 1.1 jklos
6235 1.1 jklos #define S_IDTCMD 0
6236 1.1 jklos #define M_IDTCMD 0xfffff
6237 1.1 jklos #define V_IDTCMD(x) ((x) << S_IDTCMD)
6238 1.1 jklos #define G_IDTCMD(x) (((x) >> S_IDTCMD) & M_IDTCMD)
6239 1.1 jklos
6240 1.1 jklos #define S_LCMDB 16
6241 1.1 jklos #define M_LCMDB 0x7ff
6242 1.1 jklos #define V_LCMDB(x) ((x) << S_LCMDB)
6243 1.1 jklos #define G_LCMDB(x) (((x) >> S_LCMDB) & M_LCMDB)
6244 1.1 jklos
6245 1.1 jklos #define S_LCMDA 0
6246 1.1 jklos #define M_LCMDA 0x7ff
6247 1.1 jklos #define V_LCMDA(x) ((x) << S_LCMDA)
6248 1.1 jklos #define G_LCMDA(x) (((x) >> S_LCMDA) & M_LCMDA)
6249 1.1 jklos
6250 1.1 jklos #define A_MC5_DB_DBGI_REQ_ADDR0 0x77c
6251 1.1 jklos #define A_MC5_DB_DBGI_REQ_ADDR1 0x780
6252 1.1 jklos #define A_MC5_DB_DBGI_REQ_ADDR2 0x784
6253 1.1 jklos
6254 1.1 jklos #define S_DBGIREQADRHI 0
6255 1.1 jklos #define M_DBGIREQADRHI 0xff
6256 1.1 jklos #define V_DBGIREQADRHI(x) ((x) << S_DBGIREQADRHI)
6257 1.1 jklos #define G_DBGIREQADRHI(x) (((x) >> S_DBGIREQADRHI) & M_DBGIREQADRHI)
6258 1.1 jklos
6259 1.1 jklos #define A_MC5_DB_DBGI_REQ_DATA0 0x788
6260 1.1 jklos #define A_MC5_DB_DBGI_REQ_DATA1 0x78c
6261 1.1 jklos #define A_MC5_DB_DBGI_REQ_DATA2 0x790
6262 1.1 jklos #define A_MC5_DB_DBGI_REQ_DATA3 0x794
6263 1.1 jklos #define A_MC5_DB_DBGI_REQ_DATA4 0x798
6264 1.1 jklos
6265 1.1 jklos #define S_DBGIREQDATA4 0
6266 1.1 jklos #define M_DBGIREQDATA4 0xffff
6267 1.1 jklos #define V_DBGIREQDATA4(x) ((x) << S_DBGIREQDATA4)
6268 1.1 jklos #define G_DBGIREQDATA4(x) (((x) >> S_DBGIREQDATA4) & M_DBGIREQDATA4)
6269 1.1 jklos
6270 1.1 jklos #define A_MC5_DB_DBGI_REQ_MASK0 0x79c
6271 1.1 jklos #define A_MC5_DB_DBGI_REQ_MASK1 0x7a0
6272 1.1 jklos #define A_MC5_DB_DBGI_REQ_MASK2 0x7a4
6273 1.1 jklos #define A_MC5_DB_DBGI_REQ_MASK3 0x7a8
6274 1.1 jklos #define A_MC5_DB_DBGI_REQ_MASK4 0x7ac
6275 1.1 jklos
6276 1.1 jklos #define S_DBGIREQMSK4 0
6277 1.1 jklos #define M_DBGIREQMSK4 0xffff
6278 1.1 jklos #define V_DBGIREQMSK4(x) ((x) << S_DBGIREQMSK4)
6279 1.1 jklos #define G_DBGIREQMSK4(x) (((x) >> S_DBGIREQMSK4) & M_DBGIREQMSK4)
6280 1.1 jklos
6281 1.1 jklos #define A_MC5_DB_DBGI_RSP_STATUS 0x7b0
6282 1.1 jklos
6283 1.1 jklos #define S_DBGIRSPMSG 8
6284 1.1 jklos #define M_DBGIRSPMSG 0xf
6285 1.1 jklos #define V_DBGIRSPMSG(x) ((x) << S_DBGIRSPMSG)
6286 1.1 jklos #define G_DBGIRSPMSG(x) (((x) >> S_DBGIRSPMSG) & M_DBGIRSPMSG)
6287 1.1 jklos
6288 1.1 jklos #define S_DBGIRSPMSGVLD 2
6289 1.1 jklos #define V_DBGIRSPMSGVLD(x) ((x) << S_DBGIRSPMSGVLD)
6290 1.1 jklos #define F_DBGIRSPMSGVLD V_DBGIRSPMSGVLD(1U)
6291 1.1 jklos
6292 1.1 jklos #define S_DBGIRSPHIT 1
6293 1.1 jklos #define V_DBGIRSPHIT(x) ((x) << S_DBGIRSPHIT)
6294 1.1 jklos #define F_DBGIRSPHIT V_DBGIRSPHIT(1U)
6295 1.1 jklos
6296 1.1 jklos #define S_DBGIRSPVALID 0
6297 1.1 jklos #define V_DBGIRSPVALID(x) ((x) << S_DBGIRSPVALID)
6298 1.1 jklos #define F_DBGIRSPVALID V_DBGIRSPVALID(1U)
6299 1.1 jklos
6300 1.1 jklos #define A_MC5_DB_DBGI_RSP_DATA0 0x7b4
6301 1.1 jklos #define A_MC5_DB_DBGI_RSP_DATA1 0x7b8
6302 1.1 jklos #define A_MC5_DB_DBGI_RSP_DATA2 0x7bc
6303 1.1 jklos #define A_MC5_DB_DBGI_RSP_DATA3 0x7c0
6304 1.1 jklos #define A_MC5_DB_DBGI_RSP_DATA4 0x7c4
6305 1.1 jklos
6306 1.1 jklos #define S_DBGIRSPDATA3 0
6307 1.1 jklos #define M_DBGIRSPDATA3 0xffff
6308 1.1 jklos #define V_DBGIRSPDATA3(x) ((x) << S_DBGIRSPDATA3)
6309 1.1 jklos #define G_DBGIRSPDATA3(x) (((x) >> S_DBGIRSPDATA3) & M_DBGIRSPDATA3)
6310 1.1 jklos
6311 1.1 jklos #define A_MC5_DB_DBGI_RSP_LAST_CMD 0x7c8
6312 1.1 jklos
6313 1.1 jklos #define S_LASTCMDB 16
6314 1.1 jklos #define M_LASTCMDB 0x7ff
6315 1.1 jklos #define V_LASTCMDB(x) ((x) << S_LASTCMDB)
6316 1.1 jklos #define G_LASTCMDB(x) (((x) >> S_LASTCMDB) & M_LASTCMDB)
6317 1.1 jklos
6318 1.1 jklos #define S_LASTCMDA 0
6319 1.1 jklos #define M_LASTCMDA 0x7ff
6320 1.1 jklos #define V_LASTCMDA(x) ((x) << S_LASTCMDA)
6321 1.1 jklos #define G_LASTCMDA(x) (((x) >> S_LASTCMDA) & M_LASTCMDA)
6322 1.1 jklos
6323 1.1 jklos #define A_MC5_DB_POPEN_DATA_WR_CMD 0x7cc
6324 1.1 jklos
6325 1.1 jklos #define S_PO_DWR 0
6326 1.1 jklos #define M_PO_DWR 0xfffff
6327 1.1 jklos #define V_PO_DWR(x) ((x) << S_PO_DWR)
6328 1.1 jklos #define G_PO_DWR(x) (((x) >> S_PO_DWR) & M_PO_DWR)
6329 1.1 jklos
6330 1.1 jklos #define A_MC5_DB_POPEN_MASK_WR_CMD 0x7d0
6331 1.1 jklos
6332 1.1 jklos #define S_PO_MWR 0
6333 1.1 jklos #define M_PO_MWR 0xfffff
6334 1.1 jklos #define V_PO_MWR(x) ((x) << S_PO_MWR)
6335 1.1 jklos #define G_PO_MWR(x) (((x) >> S_PO_MWR) & M_PO_MWR)
6336 1.1 jklos
6337 1.1 jklos #define A_MC5_DB_AOPEN_SRCH_CMD 0x7d4
6338 1.1 jklos
6339 1.1 jklos #define S_AO_SRCH 0
6340 1.1 jklos #define M_AO_SRCH 0xfffff
6341 1.1 jklos #define V_AO_SRCH(x) ((x) << S_AO_SRCH)
6342 1.1 jklos #define G_AO_SRCH(x) (((x) >> S_AO_SRCH) & M_AO_SRCH)
6343 1.1 jklos
6344 1.1 jklos #define A_MC5_DB_AOPEN_LRN_CMD 0x7d8
6345 1.1 jklos
6346 1.1 jklos #define S_AO_LRN 0
6347 1.1 jklos #define M_AO_LRN 0xfffff
6348 1.1 jklos #define V_AO_LRN(x) ((x) << S_AO_LRN)
6349 1.1 jklos #define G_AO_LRN(x) (((x) >> S_AO_LRN) & M_AO_LRN)
6350 1.1 jklos
6351 1.1 jklos #define A_MC5_DB_SYN_SRCH_CMD 0x7dc
6352 1.1 jklos
6353 1.1 jklos #define S_SYN_SRCH 0
6354 1.1 jklos #define M_SYN_SRCH 0xfffff
6355 1.1 jklos #define V_SYN_SRCH(x) ((x) << S_SYN_SRCH)
6356 1.1 jklos #define G_SYN_SRCH(x) (((x) >> S_SYN_SRCH) & M_SYN_SRCH)
6357 1.1 jklos
6358 1.1 jklos #define A_MC5_DB_SYN_LRN_CMD 0x7e0
6359 1.1 jklos
6360 1.1 jklos #define S_SYN_LRN 0
6361 1.1 jklos #define M_SYN_LRN 0xfffff
6362 1.1 jklos #define V_SYN_LRN(x) ((x) << S_SYN_LRN)
6363 1.1 jklos #define G_SYN_LRN(x) (((x) >> S_SYN_LRN) & M_SYN_LRN)
6364 1.1 jklos
6365 1.1 jklos #define A_MC5_DB_ACK_SRCH_CMD 0x7e4
6366 1.1 jklos
6367 1.1 jklos #define S_ACK_SRCH 0
6368 1.1 jklos #define M_ACK_SRCH 0xfffff
6369 1.1 jklos #define V_ACK_SRCH(x) ((x) << S_ACK_SRCH)
6370 1.1 jklos #define G_ACK_SRCH(x) (((x) >> S_ACK_SRCH) & M_ACK_SRCH)
6371 1.1 jklos
6372 1.1 jklos #define A_MC5_DB_ACK_LRN_CMD 0x7e8
6373 1.1 jklos
6374 1.1 jklos #define S_ACK_LRN 0
6375 1.1 jklos #define M_ACK_LRN 0xfffff
6376 1.1 jklos #define V_ACK_LRN(x) ((x) << S_ACK_LRN)
6377 1.1 jklos #define G_ACK_LRN(x) (((x) >> S_ACK_LRN) & M_ACK_LRN)
6378 1.1 jklos
6379 1.1 jklos #define A_MC5_DB_ILOOKUP_CMD 0x7ec
6380 1.1 jklos
6381 1.1 jklos #define S_I_SRCH 0
6382 1.1 jklos #define M_I_SRCH 0xfffff
6383 1.1 jklos #define V_I_SRCH(x) ((x) << S_I_SRCH)
6384 1.1 jklos #define G_I_SRCH(x) (((x) >> S_I_SRCH) & M_I_SRCH)
6385 1.1 jklos
6386 1.1 jklos #define A_MC5_DB_ELOOKUP_CMD 0x7f0
6387 1.1 jklos
6388 1.1 jklos #define S_E_SRCH 0
6389 1.1 jklos #define M_E_SRCH 0xfffff
6390 1.1 jklos #define V_E_SRCH(x) ((x) << S_E_SRCH)
6391 1.1 jklos #define G_E_SRCH(x) (((x) >> S_E_SRCH) & M_E_SRCH)
6392 1.1 jklos
6393 1.1 jklos #define A_MC5_DB_DATA_WRITE_CMD 0x7f4
6394 1.1 jklos
6395 1.1 jklos #define S_WRITE 0
6396 1.1 jklos #define M_WRITE 0xfffff
6397 1.1 jklos #define V_WRITE(x) ((x) << S_WRITE)
6398 1.1 jklos #define G_WRITE(x) (((x) >> S_WRITE) & M_WRITE)
6399 1.1 jklos
6400 1.1 jklos #define A_MC5_DB_DATA_READ_CMD 0x7f8
6401 1.1 jklos
6402 1.1 jklos #define S_READCMD 0
6403 1.1 jklos #define M_READCMD 0xfffff
6404 1.1 jklos #define V_READCMD(x) ((x) << S_READCMD)
6405 1.1 jklos #define G_READCMD(x) (((x) >> S_READCMD) & M_READCMD)
6406 1.1 jklos
6407 1.1 jklos #define A_MC5_DB_MASK_WRITE_CMD 0x7fc
6408 1.1 jklos
6409 1.1 jklos #define S_MASKWR 0
6410 1.1 jklos #define M_MASKWR 0xffff
6411 1.1 jklos #define V_MASKWR(x) ((x) << S_MASKWR)
6412 1.1 jklos #define G_MASKWR(x) (((x) >> S_MASKWR) & M_MASKWR)
6413 1.1 jklos
6414 1.1 jklos /* registers for module XGMAC0_0 */
6415 1.1 jklos #define XGMAC0_0_BASE_ADDR 0x800
6416 1.1 jklos
6417 1.1 jklos #define A_XGM_TX_CTRL 0x800
6418 1.1 jklos
6419 1.1 jklos #define S_SENDPAUSE 2
6420 1.1 jklos #define V_SENDPAUSE(x) ((x) << S_SENDPAUSE)
6421 1.1 jklos #define F_SENDPAUSE V_SENDPAUSE(1U)
6422 1.1 jklos
6423 1.1 jklos #define S_SENDZEROPAUSE 1
6424 1.1 jklos #define V_SENDZEROPAUSE(x) ((x) << S_SENDZEROPAUSE)
6425 1.1 jklos #define F_SENDZEROPAUSE V_SENDZEROPAUSE(1U)
6426 1.1 jklos
6427 1.1 jklos #define S_TXEN 0
6428 1.1 jklos #define V_TXEN(x) ((x) << S_TXEN)
6429 1.1 jklos #define F_TXEN V_TXEN(1U)
6430 1.1 jklos
6431 1.1 jklos #define A_XGM_TX_CFG 0x804
6432 1.1 jklos
6433 1.1 jklos #define S_CFGCLKSPEED 2
6434 1.1 jklos #define M_CFGCLKSPEED 0x7
6435 1.1 jklos #define V_CFGCLKSPEED(x) ((x) << S_CFGCLKSPEED)
6436 1.1 jklos #define G_CFGCLKSPEED(x) (((x) >> S_CFGCLKSPEED) & M_CFGCLKSPEED)
6437 1.1 jklos
6438 1.1 jklos #define S_STRETCHMODE 1
6439 1.1 jklos #define V_STRETCHMODE(x) ((x) << S_STRETCHMODE)
6440 1.1 jklos #define F_STRETCHMODE V_STRETCHMODE(1U)
6441 1.1 jklos
6442 1.1 jklos #define S_TXPAUSEEN 0
6443 1.1 jklos #define V_TXPAUSEEN(x) ((x) << S_TXPAUSEEN)
6444 1.1 jklos #define F_TXPAUSEEN V_TXPAUSEEN(1U)
6445 1.1 jklos
6446 1.1 jklos #define A_XGM_TX_PAUSE_QUANTA 0x808
6447 1.1 jklos
6448 1.1 jklos #define S_TXPAUSEQUANTA 0
6449 1.1 jklos #define M_TXPAUSEQUANTA 0xffff
6450 1.1 jklos #define V_TXPAUSEQUANTA(x) ((x) << S_TXPAUSEQUANTA)
6451 1.1 jklos #define G_TXPAUSEQUANTA(x) (((x) >> S_TXPAUSEQUANTA) & M_TXPAUSEQUANTA)
6452 1.1 jklos
6453 1.1 jklos #define A_XGM_RX_CTRL 0x80c
6454 1.1 jklos
6455 1.1 jklos #define S_RXEN 0
6456 1.1 jklos #define V_RXEN(x) ((x) << S_RXEN)
6457 1.1 jklos #define F_RXEN V_RXEN(1U)
6458 1.1 jklos
6459 1.1 jklos #define A_XGM_RX_CFG 0x810
6460 1.1 jklos
6461 1.1 jklos #define S_CON802_3PREAMBLE 12
6462 1.1 jklos #define V_CON802_3PREAMBLE(x) ((x) << S_CON802_3PREAMBLE)
6463 1.1 jklos #define F_CON802_3PREAMBLE V_CON802_3PREAMBLE(1U)
6464 1.1 jklos
6465 1.1 jklos #define S_ENNON802_3PREAMBLE 11
6466 1.1 jklos #define V_ENNON802_3PREAMBLE(x) ((x) << S_ENNON802_3PREAMBLE)
6467 1.1 jklos #define F_ENNON802_3PREAMBLE V_ENNON802_3PREAMBLE(1U)
6468 1.1 jklos
6469 1.1 jklos #define S_COPYPREAMBLE 10
6470 1.1 jklos #define V_COPYPREAMBLE(x) ((x) << S_COPYPREAMBLE)
6471 1.1 jklos #define F_COPYPREAMBLE V_COPYPREAMBLE(1U)
6472 1.1 jklos
6473 1.1 jklos #define S_DISPAUSEFRAMES 9
6474 1.1 jklos #define V_DISPAUSEFRAMES(x) ((x) << S_DISPAUSEFRAMES)
6475 1.1 jklos #define F_DISPAUSEFRAMES V_DISPAUSEFRAMES(1U)
6476 1.1 jklos
6477 1.1 jklos #define S_EN1536BFRAMES 8
6478 1.1 jklos #define V_EN1536BFRAMES(x) ((x) << S_EN1536BFRAMES)
6479 1.1 jklos #define F_EN1536BFRAMES V_EN1536BFRAMES(1U)
6480 1.1 jklos
6481 1.1 jklos #define S_ENJUMBO 7
6482 1.1 jklos #define V_ENJUMBO(x) ((x) << S_ENJUMBO)
6483 1.1 jklos #define F_ENJUMBO V_ENJUMBO(1U)
6484 1.1 jklos
6485 1.1 jklos #define S_RMFCS 6
6486 1.1 jklos #define V_RMFCS(x) ((x) << S_RMFCS)
6487 1.1 jklos #define F_RMFCS V_RMFCS(1U)
6488 1.1 jklos
6489 1.1 jklos #define S_DISNONVLAN 5
6490 1.1 jklos #define V_DISNONVLAN(x) ((x) << S_DISNONVLAN)
6491 1.1 jklos #define F_DISNONVLAN V_DISNONVLAN(1U)
6492 1.1 jklos
6493 1.1 jklos #define S_ENEXTMATCH 4
6494 1.1 jklos #define V_ENEXTMATCH(x) ((x) << S_ENEXTMATCH)
6495 1.1 jklos #define F_ENEXTMATCH V_ENEXTMATCH(1U)
6496 1.1 jklos
6497 1.1 jklos #define S_ENHASHUCAST 3
6498 1.1 jklos #define V_ENHASHUCAST(x) ((x) << S_ENHASHUCAST)
6499 1.1 jklos #define F_ENHASHUCAST V_ENHASHUCAST(1U)
6500 1.1 jklos
6501 1.1 jklos #define S_ENHASHMCAST 2
6502 1.1 jklos #define V_ENHASHMCAST(x) ((x) << S_ENHASHMCAST)
6503 1.1 jklos #define F_ENHASHMCAST V_ENHASHMCAST(1U)
6504 1.1 jklos
6505 1.1 jklos #define S_DISBCAST 1
6506 1.1 jklos #define V_DISBCAST(x) ((x) << S_DISBCAST)
6507 1.1 jklos #define F_DISBCAST V_DISBCAST(1U)
6508 1.1 jklos
6509 1.1 jklos #define S_COPYALLFRAMES 0
6510 1.1 jklos #define V_COPYALLFRAMES(x) ((x) << S_COPYALLFRAMES)
6511 1.1 jklos #define F_COPYALLFRAMES V_COPYALLFRAMES(1U)
6512 1.1 jklos
6513 1.1 jklos #define A_XGM_RX_HASH_LOW 0x814
6514 1.1 jklos #define A_XGM_RX_HASH_HIGH 0x818
6515 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_1 0x81c
6516 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_1 0x820
6517 1.1 jklos
6518 1.1 jklos #define S_ADDRESS_HIGH 0
6519 1.1 jklos #define M_ADDRESS_HIGH 0xffff
6520 1.1 jklos #define V_ADDRESS_HIGH(x) ((x) << S_ADDRESS_HIGH)
6521 1.1 jklos #define G_ADDRESS_HIGH(x) (((x) >> S_ADDRESS_HIGH) & M_ADDRESS_HIGH)
6522 1.1 jklos
6523 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_2 0x824
6524 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_2 0x828
6525 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_3 0x82c
6526 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_3 0x830
6527 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_4 0x834
6528 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_4 0x838
6529 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_5 0x83c
6530 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_5 0x840
6531 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_6 0x844
6532 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_6 0x848
6533 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_7 0x84c
6534 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_7 0x850
6535 1.1 jklos #define A_XGM_RX_EXACT_MATCH_LOW_8 0x854
6536 1.1 jklos #define A_XGM_RX_EXACT_MATCH_HIGH_8 0x858
6537 1.1 jklos #define A_XGM_RX_TYPE_MATCH_1 0x85c
6538 1.1 jklos
6539 1.1 jklos #define S_ENTYPEMATCH 31
6540 1.1 jklos #define V_ENTYPEMATCH(x) ((x) << S_ENTYPEMATCH)
6541 1.1 jklos #define F_ENTYPEMATCH V_ENTYPEMATCH(1U)
6542 1.1 jklos
6543 1.1 jklos #define S_TYPE 0
6544 1.1 jklos #define M_TYPE 0xffff
6545 1.1 jklos #define V_TYPE(x) ((x) << S_TYPE)
6546 1.1 jklos #define G_TYPE(x) (((x) >> S_TYPE) & M_TYPE)
6547 1.1 jklos
6548 1.1 jklos #define A_XGM_RX_TYPE_MATCH_2 0x860
6549 1.1 jklos #define A_XGM_RX_TYPE_MATCH_3 0x864
6550 1.1 jklos #define A_XGM_RX_TYPE_MATCH_4 0x868
6551 1.1 jklos #define A_XGM_INT_STATUS 0x86c
6552 1.1 jklos
6553 1.1 jklos #define S_XGMIIEXTINT 10
6554 1.1 jklos #define V_XGMIIEXTINT(x) ((x) << S_XGMIIEXTINT)
6555 1.1 jklos #define F_XGMIIEXTINT V_XGMIIEXTINT(1U)
6556 1.1 jklos
6557 1.1 jklos #define S_LINKFAULTCHANGE 9
6558 1.1 jklos #define V_LINKFAULTCHANGE(x) ((x) << S_LINKFAULTCHANGE)
6559 1.1 jklos #define F_LINKFAULTCHANGE V_LINKFAULTCHANGE(1U)
6560 1.1 jklos
6561 1.1 jklos #define S_PHYFRAMECOMPLETE 8
6562 1.1 jklos #define V_PHYFRAMECOMPLETE(x) ((x) << S_PHYFRAMECOMPLETE)
6563 1.1 jklos #define F_PHYFRAMECOMPLETE V_PHYFRAMECOMPLETE(1U)
6564 1.1 jklos
6565 1.1 jklos #define S_PAUSEFRAMETXMT 7
6566 1.1 jklos #define V_PAUSEFRAMETXMT(x) ((x) << S_PAUSEFRAMETXMT)
6567 1.1 jklos #define F_PAUSEFRAMETXMT V_PAUSEFRAMETXMT(1U)
6568 1.1 jklos
6569 1.1 jklos #define S_PAUSECNTRTIMEOUT 6
6570 1.1 jklos #define V_PAUSECNTRTIMEOUT(x) ((x) << S_PAUSECNTRTIMEOUT)
6571 1.1 jklos #define F_PAUSECNTRTIMEOUT V_PAUSECNTRTIMEOUT(1U)
6572 1.1 jklos
6573 1.1 jklos #define S_NON0PAUSERCVD 5
6574 1.1 jklos #define V_NON0PAUSERCVD(x) ((x) << S_NON0PAUSERCVD)
6575 1.1 jklos #define F_NON0PAUSERCVD V_NON0PAUSERCVD(1U)
6576 1.1 jklos
6577 1.1 jklos #define S_STATOFLOW 4
6578 1.1 jklos #define V_STATOFLOW(x) ((x) << S_STATOFLOW)
6579 1.1 jklos #define F_STATOFLOW V_STATOFLOW(1U)
6580 1.1 jklos
6581 1.1 jklos #define S_TXERRFIFO 3
6582 1.1 jklos #define V_TXERRFIFO(x) ((x) << S_TXERRFIFO)
6583 1.1 jklos #define F_TXERRFIFO V_TXERRFIFO(1U)
6584 1.1 jklos
6585 1.1 jklos #define S_TXUFLOW 2
6586 1.1 jklos #define V_TXUFLOW(x) ((x) << S_TXUFLOW)
6587 1.1 jklos #define F_TXUFLOW V_TXUFLOW(1U)
6588 1.1 jklos
6589 1.1 jklos #define S_FRAMETXMT 1
6590 1.1 jklos #define V_FRAMETXMT(x) ((x) << S_FRAMETXMT)
6591 1.1 jklos #define F_FRAMETXMT V_FRAMETXMT(1U)
6592 1.1 jklos
6593 1.1 jklos #define S_FRAMERCVD 0
6594 1.1 jklos #define V_FRAMERCVD(x) ((x) << S_FRAMERCVD)
6595 1.1 jklos #define F_FRAMERCVD V_FRAMERCVD(1U)
6596 1.1 jklos
6597 1.1 jklos #define A_XGM_XGM_INT_MASK 0x870
6598 1.1 jklos #define A_XGM_XGM_INT_ENABLE 0x874
6599 1.1 jklos #define A_XGM_XGM_INT_DISABLE 0x878
6600 1.1 jklos #define A_XGM_TX_PAUSE_TIMER 0x87c
6601 1.1 jklos
6602 1.1 jklos #define S_CURPAUSETIMER 0
6603 1.1 jklos #define M_CURPAUSETIMER 0xffff
6604 1.1 jklos #define V_CURPAUSETIMER(x) ((x) << S_CURPAUSETIMER)
6605 1.1 jklos #define G_CURPAUSETIMER(x) (((x) >> S_CURPAUSETIMER) & M_CURPAUSETIMER)
6606 1.1 jklos
6607 1.1 jklos #define A_XGM_STAT_CTRL 0x880
6608 1.1 jklos
6609 1.1 jklos #define S_READSNPSHOT 4
6610 1.1 jklos #define V_READSNPSHOT(x) ((x) << S_READSNPSHOT)
6611 1.1 jklos #define F_READSNPSHOT V_READSNPSHOT(1U)
6612 1.1 jklos
6613 1.1 jklos #define S_TAKESNPSHOT 3
6614 1.1 jklos #define V_TAKESNPSHOT(x) ((x) << S_TAKESNPSHOT)
6615 1.1 jklos #define F_TAKESNPSHOT V_TAKESNPSHOT(1U)
6616 1.1 jklos
6617 1.1 jklos #define S_CLRSTATS 2
6618 1.1 jklos #define V_CLRSTATS(x) ((x) << S_CLRSTATS)
6619 1.1 jklos #define F_CLRSTATS V_CLRSTATS(1U)
6620 1.1 jklos
6621 1.1 jklos #define S_INCRSTATS 1
6622 1.1 jklos #define V_INCRSTATS(x) ((x) << S_INCRSTATS)
6623 1.1 jklos #define F_INCRSTATS V_INCRSTATS(1U)
6624 1.1 jklos
6625 1.1 jklos #define S_ENTESTMODEWR 0
6626 1.1 jklos #define V_ENTESTMODEWR(x) ((x) << S_ENTESTMODEWR)
6627 1.1 jklos #define F_ENTESTMODEWR V_ENTESTMODEWR(1U)
6628 1.1 jklos
6629 1.1 jklos #define A_XGM_RXFIFO_CFG 0x884
6630 1.1 jklos
6631 1.1 jklos #define S_RXFIFOPAUSEHWM 17
6632 1.1 jklos #define M_RXFIFOPAUSEHWM 0xfff
6633 1.1 jklos #define V_RXFIFOPAUSEHWM(x) ((x) << S_RXFIFOPAUSEHWM)
6634 1.1 jklos #define G_RXFIFOPAUSEHWM(x) (((x) >> S_RXFIFOPAUSEHWM) & M_RXFIFOPAUSEHWM)
6635 1.1 jklos
6636 1.1 jklos #define S_RXFIFOPAUSELWM 5
6637 1.1 jklos #define M_RXFIFOPAUSELWM 0xfff
6638 1.1 jklos #define V_RXFIFOPAUSELWM(x) ((x) << S_RXFIFOPAUSELWM)
6639 1.1 jklos #define G_RXFIFOPAUSELWM(x) (((x) >> S_RXFIFOPAUSELWM) & M_RXFIFOPAUSELWM)
6640 1.1 jklos
6641 1.1 jklos #define S_FORCEDPAUSE 4
6642 1.1 jklos #define V_FORCEDPAUSE(x) ((x) << S_FORCEDPAUSE)
6643 1.1 jklos #define F_FORCEDPAUSE V_FORCEDPAUSE(1U)
6644 1.1 jklos
6645 1.1 jklos #define S_EXTERNLOOPBACK 3
6646 1.1 jklos #define V_EXTERNLOOPBACK(x) ((x) << S_EXTERNLOOPBACK)
6647 1.1 jklos #define F_EXTERNLOOPBACK V_EXTERNLOOPBACK(1U)
6648 1.1 jklos
6649 1.1 jklos #define S_RXBYTESWAP 2
6650 1.1 jklos #define V_RXBYTESWAP(x) ((x) << S_RXBYTESWAP)
6651 1.1 jklos #define F_RXBYTESWAP V_RXBYTESWAP(1U)
6652 1.1 jklos
6653 1.1 jklos #define S_RXSTRFRWRD 1
6654 1.1 jklos #define V_RXSTRFRWRD(x) ((x) << S_RXSTRFRWRD)
6655 1.1 jklos #define F_RXSTRFRWRD V_RXSTRFRWRD(1U)
6656 1.1 jklos
6657 1.1 jklos #define S_DISERRFRAMES 0
6658 1.1 jklos #define V_DISERRFRAMES(x) ((x) << S_DISERRFRAMES)
6659 1.1 jklos #define F_DISERRFRAMES V_DISERRFRAMES(1U)
6660 1.1 jklos
6661 1.1 jklos #define A_XGM_TXFIFO_CFG 0x888
6662 1.1 jklos
6663 1.1 jklos #define S_TXIPG 13
6664 1.1 jklos #define M_TXIPG 0xff
6665 1.1 jklos #define V_TXIPG(x) ((x) << S_TXIPG)
6666 1.1 jklos #define G_TXIPG(x) (((x) >> S_TXIPG) & M_TXIPG)
6667 1.1 jklos
6668 1.1 jklos #define S_TXFIFOTHRESH 4
6669 1.1 jklos #define M_TXFIFOTHRESH 0x1ff
6670 1.1 jklos #define V_TXFIFOTHRESH(x) ((x) << S_TXFIFOTHRESH)
6671 1.1 jklos #define G_TXFIFOTHRESH(x) (((x) >> S_TXFIFOTHRESH) & M_TXFIFOTHRESH)
6672 1.1 jklos
6673 1.1 jklos #define S_INTERNLOOPBACK 3
6674 1.1 jklos #define V_INTERNLOOPBACK(x) ((x) << S_INTERNLOOPBACK)
6675 1.1 jklos #define F_INTERNLOOPBACK V_INTERNLOOPBACK(1U)
6676 1.1 jklos
6677 1.1 jklos #define S_TXBYTESWAP 2
6678 1.1 jklos #define V_TXBYTESWAP(x) ((x) << S_TXBYTESWAP)
6679 1.1 jklos #define F_TXBYTESWAP V_TXBYTESWAP(1U)
6680 1.1 jklos
6681 1.1 jklos #define S_DISCRC 1
6682 1.1 jklos #define V_DISCRC(x) ((x) << S_DISCRC)
6683 1.1 jklos #define F_DISCRC V_DISCRC(1U)
6684 1.1 jklos
6685 1.1 jklos #define S_DISPREAMBLE 0
6686 1.1 jklos #define V_DISPREAMBLE(x) ((x) << S_DISPREAMBLE)
6687 1.1 jklos #define F_DISPREAMBLE V_DISPREAMBLE(1U)
6688 1.1 jklos
6689 1.1 jklos #define S_ENDROPPKT 21
6690 1.1 jklos #define V_ENDROPPKT(x) ((x) << S_ENDROPPKT)
6691 1.1 jklos #define F_ENDROPPKT V_ENDROPPKT(1U)
6692 1.1 jklos
6693 1.1 jklos #define A_XGM_SLOW_TIMER 0x88c
6694 1.1 jklos
6695 1.1 jklos #define S_PAUSESLOWTIMEREN 31
6696 1.1 jklos #define V_PAUSESLOWTIMEREN(x) ((x) << S_PAUSESLOWTIMEREN)
6697 1.1 jklos #define F_PAUSESLOWTIMEREN V_PAUSESLOWTIMEREN(1U)
6698 1.1 jklos
6699 1.1 jklos #define S_PAUSESLOWTIMER 0
6700 1.1 jklos #define M_PAUSESLOWTIMER 0xfffff
6701 1.1 jklos #define V_PAUSESLOWTIMER(x) ((x) << S_PAUSESLOWTIMER)
6702 1.1 jklos #define G_PAUSESLOWTIMER(x) (((x) >> S_PAUSESLOWTIMER) & M_PAUSESLOWTIMER)
6703 1.1 jklos
6704 1.1 jklos #define A_XGM_SERDES_CTRL 0x890
6705 1.1 jklos
6706 1.1 jklos #define S_SERDESEN 25
6707 1.1 jklos #define V_SERDESEN(x) ((x) << S_SERDESEN)
6708 1.1 jklos #define F_SERDESEN V_SERDESEN(1U)
6709 1.1 jklos
6710 1.1 jklos #define S_SERDESRESET_ 24
6711 1.1 jklos #define V_SERDESRESET_(x) ((x) << S_SERDESRESET_)
6712 1.1 jklos #define F_SERDESRESET_ V_SERDESRESET_(1U)
6713 1.1 jklos
6714 1.1 jklos #define S_CMURANGE 21
6715 1.1 jklos #define M_CMURANGE 0x7
6716 1.1 jklos #define V_CMURANGE(x) ((x) << S_CMURANGE)
6717 1.1 jklos #define G_CMURANGE(x) (((x) >> S_CMURANGE) & M_CMURANGE)
6718 1.1 jklos
6719 1.1 jklos #define S_BGENB 20
6720 1.1 jklos #define V_BGENB(x) ((x) << S_BGENB)
6721 1.1 jklos #define F_BGENB V_BGENB(1U)
6722 1.1 jklos
6723 1.1 jklos #define S_ENSKPDROP 19
6724 1.1 jklos #define V_ENSKPDROP(x) ((x) << S_ENSKPDROP)
6725 1.1 jklos #define F_ENSKPDROP V_ENSKPDROP(1U)
6726 1.1 jklos
6727 1.1 jklos #define S_ENCOMMA 18
6728 1.1 jklos #define V_ENCOMMA(x) ((x) << S_ENCOMMA)
6729 1.1 jklos #define F_ENCOMMA V_ENCOMMA(1U)
6730 1.1 jklos
6731 1.1 jklos #define S_EN8B10B 17
6732 1.1 jklos #define V_EN8B10B(x) ((x) << S_EN8B10B)
6733 1.1 jklos #define F_EN8B10B V_EN8B10B(1U)
6734 1.1 jklos
6735 1.1 jklos #define S_ENELBUF 16
6736 1.1 jklos #define V_ENELBUF(x) ((x) << S_ENELBUF)
6737 1.1 jklos #define F_ENELBUF V_ENELBUF(1U)
6738 1.1 jklos
6739 1.1 jklos #define S_GAIN 11
6740 1.1 jklos #define M_GAIN 0x1f
6741 1.1 jklos #define V_GAIN(x) ((x) << S_GAIN)
6742 1.1 jklos #define G_GAIN(x) (((x) >> S_GAIN) & M_GAIN)
6743 1.1 jklos
6744 1.1 jklos #define S_BANDGAP 7
6745 1.1 jklos #define M_BANDGAP 0xf
6746 1.1 jklos #define V_BANDGAP(x) ((x) << S_BANDGAP)
6747 1.1 jklos #define G_BANDGAP(x) (((x) >> S_BANDGAP) & M_BANDGAP)
6748 1.1 jklos
6749 1.1 jklos #define S_LPBKEN 5
6750 1.1 jklos #define M_LPBKEN 0x3
6751 1.1 jklos #define V_LPBKEN(x) ((x) << S_LPBKEN)
6752 1.1 jklos #define G_LPBKEN(x) (((x) >> S_LPBKEN) & M_LPBKEN)
6753 1.1 jklos
6754 1.1 jklos #define S_RXENABLE 4
6755 1.1 jklos #define V_RXENABLE(x) ((x) << S_RXENABLE)
6756 1.1 jklos #define F_RXENABLE V_RXENABLE(1U)
6757 1.1 jklos
6758 1.1 jklos #define S_TXENABLE 3
6759 1.1 jklos #define V_TXENABLE(x) ((x) << S_TXENABLE)
6760 1.1 jklos #define F_TXENABLE V_TXENABLE(1U)
6761 1.1 jklos
6762 1.1 jklos #define A_XGM_PAUSE_TIMER 0x890
6763 1.1 jklos
6764 1.1 jklos #define S_PAUSETIMER 0
6765 1.1 jklos #define M_PAUSETIMER 0xfffff
6766 1.1 jklos #define V_PAUSETIMER(x) ((x) << S_PAUSETIMER)
6767 1.1 jklos #define G_PAUSETIMER(x) (((x) >> S_PAUSETIMER) & M_PAUSETIMER)
6768 1.1 jklos
6769 1.1 jklos #define A_XGM_XAUI_PCS_TEST 0x894
6770 1.1 jklos
6771 1.1 jklos #define S_TESTPATTERN 1
6772 1.1 jklos #define M_TESTPATTERN 0x3
6773 1.1 jklos #define V_TESTPATTERN(x) ((x) << S_TESTPATTERN)
6774 1.1 jklos #define G_TESTPATTERN(x) (((x) >> S_TESTPATTERN) & M_TESTPATTERN)
6775 1.1 jklos
6776 1.1 jklos #define S_ENTEST 0
6777 1.1 jklos #define V_ENTEST(x) ((x) << S_ENTEST)
6778 1.1 jklos #define F_ENTEST V_ENTEST(1U)
6779 1.1 jklos
6780 1.1 jklos #define A_XGM_RGMII_CTRL 0x898
6781 1.1 jklos
6782 1.1 jklos #define S_PHALIGNFIFOTHRESH 1
6783 1.1 jklos #define M_PHALIGNFIFOTHRESH 0x3
6784 1.1 jklos #define V_PHALIGNFIFOTHRESH(x) ((x) << S_PHALIGNFIFOTHRESH)
6785 1.1 jklos #define G_PHALIGNFIFOTHRESH(x) (((x) >> S_PHALIGNFIFOTHRESH) & M_PHALIGNFIFOTHRESH)
6786 1.1 jklos
6787 1.1 jklos #define S_TXCLK90SHIFT 0
6788 1.1 jklos #define V_TXCLK90SHIFT(x) ((x) << S_TXCLK90SHIFT)
6789 1.1 jklos #define F_TXCLK90SHIFT V_TXCLK90SHIFT(1U)
6790 1.1 jklos
6791 1.1 jklos #define A_XGM_RGMII_IMP 0x89c
6792 1.1 jklos
6793 1.1 jklos #define S_XGM_IMPSETUPDATE 6
6794 1.1 jklos #define V_XGM_IMPSETUPDATE(x) ((x) << S_XGM_IMPSETUPDATE)
6795 1.1 jklos #define F_XGM_IMPSETUPDATE V_XGM_IMPSETUPDATE(1U)
6796 1.1 jklos
6797 1.1 jklos #define S_RGMIIIMPPD 3
6798 1.1 jklos #define M_RGMIIIMPPD 0x7
6799 1.1 jklos #define V_RGMIIIMPPD(x) ((x) << S_RGMIIIMPPD)
6800 1.1 jklos #define G_RGMIIIMPPD(x) (((x) >> S_RGMIIIMPPD) & M_RGMIIIMPPD)
6801 1.1 jklos
6802 1.1 jklos #define S_RGMIIIMPPU 0
6803 1.1 jklos #define M_RGMIIIMPPU 0x7
6804 1.1 jklos #define V_RGMIIIMPPU(x) ((x) << S_RGMIIIMPPU)
6805 1.1 jklos #define G_RGMIIIMPPU(x) (((x) >> S_RGMIIIMPPU) & M_RGMIIIMPPU)
6806 1.1 jklos
6807 1.1 jklos #define S_CALRESET 8
6808 1.1 jklos #define V_CALRESET(x) ((x) << S_CALRESET)
6809 1.1 jklos #define F_CALRESET V_CALRESET(1U)
6810 1.1 jklos
6811 1.1 jklos #define S_CALUPDATE 7
6812 1.1 jklos #define V_CALUPDATE(x) ((x) << S_CALUPDATE)
6813 1.1 jklos #define F_CALUPDATE V_CALUPDATE(1U)
6814 1.1 jklos
6815 1.1 jklos #define A_XGM_XAUI_IMP 0x8a0
6816 1.1 jklos
6817 1.1 jklos #define S_XGM_CALFAULT 29
6818 1.1 jklos #define V_XGM_CALFAULT(x) ((x) << S_XGM_CALFAULT)
6819 1.1 jklos #define F_XGM_CALFAULT V_XGM_CALFAULT(1U)
6820 1.1 jklos
6821 1.1 jklos #define S_CALIMP 24
6822 1.1 jklos #define M_CALIMP 0x1f
6823 1.1 jklos #define V_CALIMP(x) ((x) << S_CALIMP)
6824 1.1 jklos #define G_CALIMP(x) (((x) >> S_CALIMP) & M_CALIMP)
6825 1.1 jklos
6826 1.1 jklos #define S_XAUIIMP 0
6827 1.1 jklos #define M_XAUIIMP 0x7
6828 1.1 jklos #define V_XAUIIMP(x) ((x) << S_XAUIIMP)
6829 1.1 jklos #define G_XAUIIMP(x) (((x) >> S_XAUIIMP) & M_XAUIIMP)
6830 1.1 jklos
6831 1.1 jklos #define A_XGM_SERDES_BIST 0x8a4
6832 1.1 jklos
6833 1.1 jklos #define S_BISTDONE 28
6834 1.1 jklos #define M_BISTDONE 0xf
6835 1.1 jklos #define V_BISTDONE(x) ((x) << S_BISTDONE)
6836 1.1 jklos #define G_BISTDONE(x) (((x) >> S_BISTDONE) & M_BISTDONE)
6837 1.1 jklos
6838 1.1 jklos #define S_BISTCYCLETHRESH 3
6839 1.1 jklos #define M_BISTCYCLETHRESH 0x1ffff
6840 1.1 jklos #define V_BISTCYCLETHRESH(x) ((x) << S_BISTCYCLETHRESH)
6841 1.1 jklos #define G_BISTCYCLETHRESH(x) (((x) >> S_BISTCYCLETHRESH) & M_BISTCYCLETHRESH)
6842 1.1 jklos
6843 1.1 jklos #define A_XGM_RX_MAX_PKT_SIZE 0x8a8
6844 1.1 jklos
6845 1.1 jklos #define S_RXMAXPKTSIZE 0
6846 1.1 jklos #define M_RXMAXPKTSIZE 0x3fff
6847 1.1 jklos #define V_RXMAXPKTSIZE(x) ((x) << S_RXMAXPKTSIZE)
6848 1.1 jklos #define G_RXMAXPKTSIZE(x) (((x) >> S_RXMAXPKTSIZE) & M_RXMAXPKTSIZE)
6849 1.1 jklos
6850 1.1 jklos #define A_XGM_RESET_CTRL 0x8ac
6851 1.1 jklos
6852 1.1 jklos #define S_XG2G_RESET_ 3
6853 1.1 jklos #define V_XG2G_RESET_(x) ((x) << S_XG2G_RESET_)
6854 1.1 jklos #define F_XG2G_RESET_ V_XG2G_RESET_(1U)
6855 1.1 jklos
6856 1.1 jklos #define S_RGMII_RESET_ 2
6857 1.1 jklos #define V_RGMII_RESET_(x) ((x) << S_RGMII_RESET_)
6858 1.1 jklos #define F_RGMII_RESET_ V_RGMII_RESET_(1U)
6859 1.1 jklos
6860 1.1 jklos #define S_PCS_RESET_ 1
6861 1.1 jklos #define V_PCS_RESET_(x) ((x) << S_PCS_RESET_)
6862 1.1 jklos #define F_PCS_RESET_ V_PCS_RESET_(1U)
6863 1.1 jklos
6864 1.1 jklos #define S_MAC_RESET_ 0
6865 1.1 jklos #define V_MAC_RESET_(x) ((x) << S_MAC_RESET_)
6866 1.1 jklos #define F_MAC_RESET_ V_MAC_RESET_(1U)
6867 1.1 jklos
6868 1.1 jklos #define A_XGM_XAUI1G_CTRL 0x8b0
6869 1.1 jklos
6870 1.1 jklos #define S_XAUI1GLINKID 0
6871 1.1 jklos #define M_XAUI1GLINKID 0x3
6872 1.1 jklos #define V_XAUI1GLINKID(x) ((x) << S_XAUI1GLINKID)
6873 1.1 jklos #define G_XAUI1GLINKID(x) (((x) >> S_XAUI1GLINKID) & M_XAUI1GLINKID)
6874 1.1 jklos
6875 1.1 jklos #define A_XGM_SERDES_LANE_CTRL 0x8b4
6876 1.1 jklos
6877 1.1 jklos #define S_LANEREVERSAL 8
6878 1.1 jklos #define V_LANEREVERSAL(x) ((x) << S_LANEREVERSAL)
6879 1.1 jklos #define F_LANEREVERSAL V_LANEREVERSAL(1U)
6880 1.1 jklos
6881 1.1 jklos #define S_TXPOLARITY 4
6882 1.1 jklos #define M_TXPOLARITY 0xf
6883 1.1 jklos #define V_TXPOLARITY(x) ((x) << S_TXPOLARITY)
6884 1.1 jklos #define G_TXPOLARITY(x) (((x) >> S_TXPOLARITY) & M_TXPOLARITY)
6885 1.1 jklos
6886 1.1 jklos #define S_RXPOLARITY 0
6887 1.1 jklos #define M_RXPOLARITY 0xf
6888 1.1 jklos #define V_RXPOLARITY(x) ((x) << S_RXPOLARITY)
6889 1.1 jklos #define G_RXPOLARITY(x) (((x) >> S_RXPOLARITY) & M_RXPOLARITY)
6890 1.1 jklos
6891 1.1 jklos #define A_XGM_PORT_CFG 0x8b8
6892 1.1 jklos
6893 1.1 jklos #define S_SAFESPEEDCHANGE 4
6894 1.1 jklos #define V_SAFESPEEDCHANGE(x) ((x) << S_SAFESPEEDCHANGE)
6895 1.1 jklos #define F_SAFESPEEDCHANGE V_SAFESPEEDCHANGE(1U)
6896 1.1 jklos
6897 1.1 jklos #define S_CLKDIVRESET_ 3
6898 1.1 jklos #define V_CLKDIVRESET_(x) ((x) << S_CLKDIVRESET_)
6899 1.1 jklos #define F_CLKDIVRESET_ V_CLKDIVRESET_(1U)
6900 1.1 jklos
6901 1.1 jklos #define S_PORTSPEED 1
6902 1.1 jklos #define M_PORTSPEED 0x3
6903 1.1 jklos #define V_PORTSPEED(x) ((x) << S_PORTSPEED)
6904 1.1 jklos #define G_PORTSPEED(x) (((x) >> S_PORTSPEED) & M_PORTSPEED)
6905 1.1 jklos
6906 1.1 jklos #define S_ENRGMII 0
6907 1.1 jklos #define V_ENRGMII(x) ((x) << S_ENRGMII)
6908 1.1 jklos #define F_ENRGMII V_ENRGMII(1U)
6909 1.1 jklos
6910 1.1 jklos #define A_XGM_EPIO_DATA0 0x8c0
6911 1.1 jklos #define A_XGM_EPIO_DATA1 0x8c4
6912 1.1 jklos #define A_XGM_EPIO_DATA2 0x8c8
6913 1.1 jklos #define A_XGM_EPIO_DATA3 0x8cc
6914 1.1 jklos #define A_XGM_EPIO_OP 0x8d0
6915 1.1 jklos
6916 1.1 jklos #define S_PIO_READY 31
6917 1.1 jklos #define V_PIO_READY(x) ((x) << S_PIO_READY)
6918 1.1 jklos #define F_PIO_READY V_PIO_READY(1U)
6919 1.1 jklos
6920 1.1 jklos #define S_PIO_WRRD 24
6921 1.1 jklos #define V_PIO_WRRD(x) ((x) << S_PIO_WRRD)
6922 1.1 jklos #define F_PIO_WRRD V_PIO_WRRD(1U)
6923 1.1 jklos
6924 1.1 jklos #define S_PIO_ADDRESS 0
6925 1.1 jklos #define M_PIO_ADDRESS 0xff
6926 1.1 jklos #define V_PIO_ADDRESS(x) ((x) << S_PIO_ADDRESS)
6927 1.1 jklos #define G_PIO_ADDRESS(x) (((x) >> S_PIO_ADDRESS) & M_PIO_ADDRESS)
6928 1.1 jklos
6929 1.1 jklos #define A_XGM_INT_ENABLE 0x8d4
6930 1.1 jklos
6931 1.1 jklos #define S_SERDESCMULOCK_LOSS 24
6932 1.1 jklos #define V_SERDESCMULOCK_LOSS(x) ((x) << S_SERDESCMULOCK_LOSS)
6933 1.1 jklos #define F_SERDESCMULOCK_LOSS V_SERDESCMULOCK_LOSS(1U)
6934 1.1 jklos
6935 1.1 jklos #define S_RGMIIRXFIFOOVERFLOW 23
6936 1.1 jklos #define V_RGMIIRXFIFOOVERFLOW(x) ((x) << S_RGMIIRXFIFOOVERFLOW)
6937 1.1 jklos #define F_RGMIIRXFIFOOVERFLOW V_RGMIIRXFIFOOVERFLOW(1U)
6938 1.1 jklos
6939 1.1 jklos #define S_RGMIIRXFIFOUNDERFLOW 22
6940 1.1 jklos #define V_RGMIIRXFIFOUNDERFLOW(x) ((x) << S_RGMIIRXFIFOUNDERFLOW)
6941 1.1 jklos #define F_RGMIIRXFIFOUNDERFLOW V_RGMIIRXFIFOUNDERFLOW(1U)
6942 1.1 jklos
6943 1.1 jklos #define S_RXPKTSIZEERROR 21
6944 1.1 jklos #define V_RXPKTSIZEERROR(x) ((x) << S_RXPKTSIZEERROR)
6945 1.1 jklos #define F_RXPKTSIZEERROR V_RXPKTSIZEERROR(1U)
6946 1.1 jklos
6947 1.1 jklos #define S_WOLPATDETECTED 20
6948 1.1 jklos #define V_WOLPATDETECTED(x) ((x) << S_WOLPATDETECTED)
6949 1.1 jklos #define F_WOLPATDETECTED V_WOLPATDETECTED(1U)
6950 1.1 jklos
6951 1.1 jklos #define S_TXFIFO_PRTY_ERR 17
6952 1.1 jklos #define M_TXFIFO_PRTY_ERR 0x7
6953 1.1 jklos #define V_TXFIFO_PRTY_ERR(x) ((x) << S_TXFIFO_PRTY_ERR)
6954 1.1 jklos #define G_TXFIFO_PRTY_ERR(x) (((x) >> S_TXFIFO_PRTY_ERR) & M_TXFIFO_PRTY_ERR)
6955 1.1 jklos
6956 1.1 jklos #define S_RXFIFO_PRTY_ERR 14
6957 1.1 jklos #define M_RXFIFO_PRTY_ERR 0x7
6958 1.1 jklos #define V_RXFIFO_PRTY_ERR(x) ((x) << S_RXFIFO_PRTY_ERR)
6959 1.1 jklos #define G_RXFIFO_PRTY_ERR(x) (((x) >> S_RXFIFO_PRTY_ERR) & M_RXFIFO_PRTY_ERR)
6960 1.1 jklos
6961 1.1 jklos #define S_TXFIFO_UNDERRUN 13
6962 1.1 jklos #define V_TXFIFO_UNDERRUN(x) ((x) << S_TXFIFO_UNDERRUN)
6963 1.1 jklos #define F_TXFIFO_UNDERRUN V_TXFIFO_UNDERRUN(1U)
6964 1.1 jklos
6965 1.1 jklos #define S_RXFIFO_OVERFLOW 12
6966 1.1 jklos #define V_RXFIFO_OVERFLOW(x) ((x) << S_RXFIFO_OVERFLOW)
6967 1.1 jklos #define F_RXFIFO_OVERFLOW V_RXFIFO_OVERFLOW(1U)
6968 1.1 jklos
6969 1.1 jklos #define S_SERDESBIST_ERR 8
6970 1.1 jklos #define M_SERDESBIST_ERR 0xf
6971 1.1 jklos #define V_SERDESBIST_ERR(x) ((x) << S_SERDESBIST_ERR)
6972 1.1 jklos #define G_SERDESBIST_ERR(x) (((x) >> S_SERDESBIST_ERR) & M_SERDESBIST_ERR)
6973 1.1 jklos
6974 1.1 jklos #define S_SERDES_LOS 4
6975 1.1 jklos #define M_SERDES_LOS 0xf
6976 1.1 jklos #define V_SERDES_LOS(x) ((x) << S_SERDES_LOS)
6977 1.1 jklos #define G_SERDES_LOS(x) (((x) >> S_SERDES_LOS) & M_SERDES_LOS)
6978 1.1 jklos
6979 1.1 jklos #define S_XAUIPCSCTCERR 3
6980 1.1 jklos #define V_XAUIPCSCTCERR(x) ((x) << S_XAUIPCSCTCERR)
6981 1.1 jklos #define F_XAUIPCSCTCERR V_XAUIPCSCTCERR(1U)
6982 1.1 jklos
6983 1.1 jklos #define S_XAUIPCSALIGNCHANGE 2
6984 1.1 jklos #define V_XAUIPCSALIGNCHANGE(x) ((x) << S_XAUIPCSALIGNCHANGE)
6985 1.1 jklos #define F_XAUIPCSALIGNCHANGE V_XAUIPCSALIGNCHANGE(1U)
6986 1.1 jklos
6987 1.1 jklos #define S_RGMIILINKSTSCHANGE 1
6988 1.1 jklos #define V_RGMIILINKSTSCHANGE(x) ((x) << S_RGMIILINKSTSCHANGE)
6989 1.1 jklos #define F_RGMIILINKSTSCHANGE V_RGMIILINKSTSCHANGE(1U)
6990 1.1 jklos
6991 1.1 jklos #define S_XGM_INT 0
6992 1.1 jklos #define V_XGM_INT(x) ((x) << S_XGM_INT)
6993 1.1 jklos #define F_XGM_INT V_XGM_INT(1U)
6994 1.1 jklos
6995 1.1 jklos #define S_SERDESBISTERR 8
6996 1.1 jklos #define M_SERDESBISTERR 0xf
6997 1.1 jklos #define V_SERDESBISTERR(x) ((x) << S_SERDESBISTERR)
6998 1.1 jklos #define G_SERDESBISTERR(x) (((x) >> S_SERDESBISTERR) & M_SERDESBISTERR)
6999 1.1 jklos
7000 1.1 jklos #define S_SERDESLOWSIGCHANGE 4
7001 1.1 jklos #define M_SERDESLOWSIGCHANGE 0xf
7002 1.1 jklos #define V_SERDESLOWSIGCHANGE(x) ((x) << S_SERDESLOWSIGCHANGE)
7003 1.1 jklos #define G_SERDESLOWSIGCHANGE(x) (((x) >> S_SERDESLOWSIGCHANGE) & M_SERDESLOWSIGCHANGE)
7004 1.1 jklos
7005 1.1 jklos #define A_XGM_INT_CAUSE 0x8d8
7006 1.1 jklos #define A_XGM_XAUI_ACT_CTRL 0x8dc
7007 1.1 jklos
7008 1.1 jklos #define S_TXACTENABLE 1
7009 1.1 jklos #define V_TXACTENABLE(x) ((x) << S_TXACTENABLE)
7010 1.1 jklos #define F_TXACTENABLE V_TXACTENABLE(1U)
7011 1.1 jklos
7012 1.1 jklos #define A_XGM_SERDES_CTRL0 0x8e0
7013 1.1 jklos
7014 1.1 jklos #define S_INTSERLPBK3 27
7015 1.1 jklos #define V_INTSERLPBK3(x) ((x) << S_INTSERLPBK3)
7016 1.1 jklos #define F_INTSERLPBK3 V_INTSERLPBK3(1U)
7017 1.1 jklos
7018 1.1 jklos #define S_INTSERLPBK2 26
7019 1.1 jklos #define V_INTSERLPBK2(x) ((x) << S_INTSERLPBK2)
7020 1.1 jklos #define F_INTSERLPBK2 V_INTSERLPBK2(1U)
7021 1.1 jklos
7022 1.1 jklos #define S_INTSERLPBK1 25
7023 1.1 jklos #define V_INTSERLPBK1(x) ((x) << S_INTSERLPBK1)
7024 1.1 jklos #define F_INTSERLPBK1 V_INTSERLPBK1(1U)
7025 1.1 jklos
7026 1.1 jklos #define S_INTSERLPBK0 24
7027 1.1 jklos #define V_INTSERLPBK0(x) ((x) << S_INTSERLPBK0)
7028 1.1 jklos #define F_INTSERLPBK0 V_INTSERLPBK0(1U)
7029 1.1 jklos
7030 1.1 jklos #define S_RESET3 23
7031 1.1 jklos #define V_RESET3(x) ((x) << S_RESET3)
7032 1.1 jklos #define F_RESET3 V_RESET3(1U)
7033 1.1 jklos
7034 1.1 jklos #define S_RESET2 22
7035 1.1 jklos #define V_RESET2(x) ((x) << S_RESET2)
7036 1.1 jklos #define F_RESET2 V_RESET2(1U)
7037 1.1 jklos
7038 1.1 jklos #define S_RESET1 21
7039 1.1 jklos #define V_RESET1(x) ((x) << S_RESET1)
7040 1.1 jklos #define F_RESET1 V_RESET1(1U)
7041 1.1 jklos
7042 1.1 jklos #define S_RESET0 20
7043 1.1 jklos #define V_RESET0(x) ((x) << S_RESET0)
7044 1.1 jklos #define F_RESET0 V_RESET0(1U)
7045 1.1 jklos
7046 1.1 jklos #define S_PWRDN3 19
7047 1.1 jklos #define V_PWRDN3(x) ((x) << S_PWRDN3)
7048 1.1 jklos #define F_PWRDN3 V_PWRDN3(1U)
7049 1.1 jklos
7050 1.1 jklos #define S_PWRDN2 18
7051 1.1 jklos #define V_PWRDN2(x) ((x) << S_PWRDN2)
7052 1.1 jklos #define F_PWRDN2 V_PWRDN2(1U)
7053 1.1 jklos
7054 1.1 jklos #define S_PWRDN1 17
7055 1.1 jklos #define V_PWRDN1(x) ((x) << S_PWRDN1)
7056 1.1 jklos #define F_PWRDN1 V_PWRDN1(1U)
7057 1.1 jklos
7058 1.1 jklos #define S_PWRDN0 16
7059 1.1 jklos #define V_PWRDN0(x) ((x) << S_PWRDN0)
7060 1.1 jklos #define F_PWRDN0 V_PWRDN0(1U)
7061 1.1 jklos
7062 1.1 jklos #define S_RESETPLL23 15
7063 1.1 jklos #define V_RESETPLL23(x) ((x) << S_RESETPLL23)
7064 1.1 jklos #define F_RESETPLL23 V_RESETPLL23(1U)
7065 1.1 jklos
7066 1.1 jklos #define S_RESETPLL01 14
7067 1.1 jklos #define V_RESETPLL01(x) ((x) << S_RESETPLL01)
7068 1.1 jklos #define F_RESETPLL01 V_RESETPLL01(1U)
7069 1.1 jklos
7070 1.1 jklos #define S_PW23 12
7071 1.1 jklos #define M_PW23 0x3
7072 1.1 jklos #define V_PW23(x) ((x) << S_PW23)
7073 1.1 jklos #define G_PW23(x) (((x) >> S_PW23) & M_PW23)
7074 1.1 jklos
7075 1.1 jklos #define S_PW01 10
7076 1.1 jklos #define M_PW01 0x3
7077 1.1 jklos #define V_PW01(x) ((x) << S_PW01)
7078 1.1 jklos #define G_PW01(x) (((x) >> S_PW01) & M_PW01)
7079 1.1 jklos
7080 1.1 jklos #define S_XGM_DEQ 6
7081 1.1 jklos #define M_XGM_DEQ 0xf
7082 1.1 jklos #define V_XGM_DEQ(x) ((x) << S_XGM_DEQ)
7083 1.1 jklos #define G_XGM_DEQ(x) (((x) >> S_XGM_DEQ) & M_XGM_DEQ)
7084 1.1 jklos
7085 1.1 jklos #define S_XGM_DTX 2
7086 1.1 jklos #define M_XGM_DTX 0xf
7087 1.1 jklos #define V_XGM_DTX(x) ((x) << S_XGM_DTX)
7088 1.1 jklos #define G_XGM_DTX(x) (((x) >> S_XGM_DTX) & M_XGM_DTX)
7089 1.1 jklos
7090 1.1 jklos #define S_XGM_LODRV 1
7091 1.1 jklos #define V_XGM_LODRV(x) ((x) << S_XGM_LODRV)
7092 1.1 jklos #define F_XGM_LODRV V_XGM_LODRV(1U)
7093 1.1 jklos
7094 1.1 jklos #define S_XGM_HIDRV 0
7095 1.1 jklos #define V_XGM_HIDRV(x) ((x) << S_XGM_HIDRV)
7096 1.1 jklos #define F_XGM_HIDRV V_XGM_HIDRV(1U)
7097 1.1 jklos
7098 1.1 jklos #define A_XGM_SERDES_CTRL1 0x8e4
7099 1.1 jklos
7100 1.1 jklos #define S_FMOFFSET3 19
7101 1.1 jklos #define M_FMOFFSET3 0x1f
7102 1.1 jklos #define V_FMOFFSET3(x) ((x) << S_FMOFFSET3)
7103 1.1 jklos #define G_FMOFFSET3(x) (((x) >> S_FMOFFSET3) & M_FMOFFSET3)
7104 1.1 jklos
7105 1.1 jklos #define S_FMOFFSETEN3 18
7106 1.1 jklos #define V_FMOFFSETEN3(x) ((x) << S_FMOFFSETEN3)
7107 1.1 jklos #define F_FMOFFSETEN3 V_FMOFFSETEN3(1U)
7108 1.1 jklos
7109 1.1 jklos #define S_FMOFFSET2 13
7110 1.1 jklos #define M_FMOFFSET2 0x1f
7111 1.1 jklos #define V_FMOFFSET2(x) ((x) << S_FMOFFSET2)
7112 1.1 jklos #define G_FMOFFSET2(x) (((x) >> S_FMOFFSET2) & M_FMOFFSET2)
7113 1.1 jklos
7114 1.1 jklos #define S_FMOFFSETEN2 12
7115 1.1 jklos #define V_FMOFFSETEN2(x) ((x) << S_FMOFFSETEN2)
7116 1.1 jklos #define F_FMOFFSETEN2 V_FMOFFSETEN2(1U)
7117 1.1 jklos
7118 1.1 jklos #define S_FMOFFSET1 7
7119 1.1 jklos #define M_FMOFFSET1 0x1f
7120 1.1 jklos #define V_FMOFFSET1(x) ((x) << S_FMOFFSET1)
7121 1.1 jklos #define G_FMOFFSET1(x) (((x) >> S_FMOFFSET1) & M_FMOFFSET1)
7122 1.1 jklos
7123 1.1 jklos #define S_FMOFFSETEN1 6
7124 1.1 jklos #define V_FMOFFSETEN1(x) ((x) << S_FMOFFSETEN1)
7125 1.1 jklos #define F_FMOFFSETEN1 V_FMOFFSETEN1(1U)
7126 1.1 jklos
7127 1.1 jklos #define S_FMOFFSET0 1
7128 1.1 jklos #define M_FMOFFSET0 0x1f
7129 1.1 jklos #define V_FMOFFSET0(x) ((x) << S_FMOFFSET0)
7130 1.1 jklos #define G_FMOFFSET0(x) (((x) >> S_FMOFFSET0) & M_FMOFFSET0)
7131 1.1 jklos
7132 1.1 jklos #define S_FMOFFSETEN0 0
7133 1.1 jklos #define V_FMOFFSETEN0(x) ((x) << S_FMOFFSETEN0)
7134 1.1 jklos #define F_FMOFFSETEN0 V_FMOFFSETEN0(1U)
7135 1.1 jklos
7136 1.1 jklos #define A_XGM_SERDES_CTRL2 0x8e8
7137 1.1 jklos
7138 1.1 jklos #define S_DNIN3 11
7139 1.1 jklos #define V_DNIN3(x) ((x) << S_DNIN3)
7140 1.1 jklos #define F_DNIN3 V_DNIN3(1U)
7141 1.1 jklos
7142 1.1 jklos #define S_UPIN3 10
7143 1.1 jklos #define V_UPIN3(x) ((x) << S_UPIN3)
7144 1.1 jklos #define F_UPIN3 V_UPIN3(1U)
7145 1.1 jklos
7146 1.1 jklos #define S_RXSLAVE3 9
7147 1.1 jklos #define V_RXSLAVE3(x) ((x) << S_RXSLAVE3)
7148 1.1 jklos #define F_RXSLAVE3 V_RXSLAVE3(1U)
7149 1.1 jklos
7150 1.1 jklos #define S_DNIN2 8
7151 1.1 jklos #define V_DNIN2(x) ((x) << S_DNIN2)
7152 1.1 jklos #define F_DNIN2 V_DNIN2(1U)
7153 1.1 jklos
7154 1.1 jklos #define S_UPIN2 7
7155 1.1 jklos #define V_UPIN2(x) ((x) << S_UPIN2)
7156 1.1 jklos #define F_UPIN2 V_UPIN2(1U)
7157 1.1 jklos
7158 1.1 jklos #define S_RXSLAVE2 6
7159 1.1 jklos #define V_RXSLAVE2(x) ((x) << S_RXSLAVE2)
7160 1.1 jklos #define F_RXSLAVE2 V_RXSLAVE2(1U)
7161 1.1 jklos
7162 1.1 jklos #define S_DNIN1 5
7163 1.1 jklos #define V_DNIN1(x) ((x) << S_DNIN1)
7164 1.1 jklos #define F_DNIN1 V_DNIN1(1U)
7165 1.1 jklos
7166 1.1 jklos #define S_UPIN1 4
7167 1.1 jklos #define V_UPIN1(x) ((x) << S_UPIN1)
7168 1.1 jklos #define F_UPIN1 V_UPIN1(1U)
7169 1.1 jklos
7170 1.1 jklos #define S_RXSLAVE1 3
7171 1.1 jklos #define V_RXSLAVE1(x) ((x) << S_RXSLAVE1)
7172 1.1 jklos #define F_RXSLAVE1 V_RXSLAVE1(1U)
7173 1.1 jklos
7174 1.1 jklos #define S_DNIN0 2
7175 1.1 jklos #define V_DNIN0(x) ((x) << S_DNIN0)
7176 1.1 jklos #define F_DNIN0 V_DNIN0(1U)
7177 1.1 jklos
7178 1.1 jklos #define S_UPIN0 1
7179 1.1 jklos #define V_UPIN0(x) ((x) << S_UPIN0)
7180 1.1 jklos #define F_UPIN0 V_UPIN0(1U)
7181 1.1 jklos
7182 1.1 jklos #define S_RXSLAVE0 0
7183 1.1 jklos #define V_RXSLAVE0(x) ((x) << S_RXSLAVE0)
7184 1.1 jklos #define F_RXSLAVE0 V_RXSLAVE0(1U)
7185 1.1 jklos
7186 1.1 jklos #define A_XGM_SERDES_CTRL3 0x8ec
7187 1.1 jklos
7188 1.1 jklos #define S_EXTBISTCHKERRCLR3 31
7189 1.1 jklos #define V_EXTBISTCHKERRCLR3(x) ((x) << S_EXTBISTCHKERRCLR3)
7190 1.1 jklos #define F_EXTBISTCHKERRCLR3 V_EXTBISTCHKERRCLR3(1U)
7191 1.1 jklos
7192 1.1 jklos #define S_EXTBISTCHKEN3 30
7193 1.1 jklos #define V_EXTBISTCHKEN3(x) ((x) << S_EXTBISTCHKEN3)
7194 1.1 jklos #define F_EXTBISTCHKEN3 V_EXTBISTCHKEN3(1U)
7195 1.1 jklos
7196 1.1 jklos #define S_EXTBISTGENEN3 29
7197 1.1 jklos #define V_EXTBISTGENEN3(x) ((x) << S_EXTBISTGENEN3)
7198 1.1 jklos #define F_EXTBISTGENEN3 V_EXTBISTGENEN3(1U)
7199 1.1 jklos
7200 1.1 jklos #define S_EXTBISTPAT3 26
7201 1.1 jklos #define M_EXTBISTPAT3 0x7
7202 1.1 jklos #define V_EXTBISTPAT3(x) ((x) << S_EXTBISTPAT3)
7203 1.1 jklos #define G_EXTBISTPAT3(x) (((x) >> S_EXTBISTPAT3) & M_EXTBISTPAT3)
7204 1.1 jklos
7205 1.1 jklos #define S_EXTPARRESET3 25
7206 1.1 jklos #define V_EXTPARRESET3(x) ((x) << S_EXTPARRESET3)
7207 1.1 jklos #define F_EXTPARRESET3 V_EXTPARRESET3(1U)
7208 1.1 jklos
7209 1.1 jklos #define S_EXTPARLPBK3 24
7210 1.1 jklos #define V_EXTPARLPBK3(x) ((x) << S_EXTPARLPBK3)
7211 1.1 jklos #define F_EXTPARLPBK3 V_EXTPARLPBK3(1U)
7212 1.1 jklos
7213 1.1 jklos #define S_EXTBISTCHKERRCLR2 23
7214 1.1 jklos #define V_EXTBISTCHKERRCLR2(x) ((x) << S_EXTBISTCHKERRCLR2)
7215 1.1 jklos #define F_EXTBISTCHKERRCLR2 V_EXTBISTCHKERRCLR2(1U)
7216 1.1 jklos
7217 1.1 jklos #define S_EXTBISTCHKEN2 22
7218 1.1 jklos #define V_EXTBISTCHKEN2(x) ((x) << S_EXTBISTCHKEN2)
7219 1.1 jklos #define F_EXTBISTCHKEN2 V_EXTBISTCHKEN2(1U)
7220 1.1 jklos
7221 1.1 jklos #define S_EXTBISTGENEN2 21
7222 1.1 jklos #define V_EXTBISTGENEN2(x) ((x) << S_EXTBISTGENEN2)
7223 1.1 jklos #define F_EXTBISTGENEN2 V_EXTBISTGENEN2(1U)
7224 1.1 jklos
7225 1.1 jklos #define S_EXTBISTPAT2 18
7226 1.1 jklos #define M_EXTBISTPAT2 0x7
7227 1.1 jklos #define V_EXTBISTPAT2(x) ((x) << S_EXTBISTPAT2)
7228 1.1 jklos #define G_EXTBISTPAT2(x) (((x) >> S_EXTBISTPAT2) & M_EXTBISTPAT2)
7229 1.1 jklos
7230 1.1 jklos #define S_EXTPARRESET2 17
7231 1.1 jklos #define V_EXTPARRESET2(x) ((x) << S_EXTPARRESET2)
7232 1.1 jklos #define F_EXTPARRESET2 V_EXTPARRESET2(1U)
7233 1.1 jklos
7234 1.1 jklos #define S_EXTPARLPBK2 16
7235 1.1 jklos #define V_EXTPARLPBK2(x) ((x) << S_EXTPARLPBK2)
7236 1.1 jklos #define F_EXTPARLPBK2 V_EXTPARLPBK2(1U)
7237 1.1 jklos
7238 1.1 jklos #define S_EXTBISTCHKERRCLR1 15
7239 1.1 jklos #define V_EXTBISTCHKERRCLR1(x) ((x) << S_EXTBISTCHKERRCLR1)
7240 1.1 jklos #define F_EXTBISTCHKERRCLR1 V_EXTBISTCHKERRCLR1(1U)
7241 1.1 jklos
7242 1.1 jklos #define S_EXTBISTCHKEN1 14
7243 1.1 jklos #define V_EXTBISTCHKEN1(x) ((x) << S_EXTBISTCHKEN1)
7244 1.1 jklos #define F_EXTBISTCHKEN1 V_EXTBISTCHKEN1(1U)
7245 1.1 jklos
7246 1.1 jklos #define S_EXTBISTGENEN1 13
7247 1.1 jklos #define V_EXTBISTGENEN1(x) ((x) << S_EXTBISTGENEN1)
7248 1.1 jklos #define F_EXTBISTGENEN1 V_EXTBISTGENEN1(1U)
7249 1.1 jklos
7250 1.1 jklos #define S_EXTBISTPAT1 10
7251 1.1 jklos #define M_EXTBISTPAT1 0x7
7252 1.1 jklos #define V_EXTBISTPAT1(x) ((x) << S_EXTBISTPAT1)
7253 1.1 jklos #define G_EXTBISTPAT1(x) (((x) >> S_EXTBISTPAT1) & M_EXTBISTPAT1)
7254 1.1 jklos
7255 1.1 jklos #define S_EXTPARRESET1 9
7256 1.1 jklos #define V_EXTPARRESET1(x) ((x) << S_EXTPARRESET1)
7257 1.1 jklos #define F_EXTPARRESET1 V_EXTPARRESET1(1U)
7258 1.1 jklos
7259 1.1 jklos #define S_EXTPARLPBK1 8
7260 1.1 jklos #define V_EXTPARLPBK1(x) ((x) << S_EXTPARLPBK1)
7261 1.1 jklos #define F_EXTPARLPBK1 V_EXTPARLPBK1(1U)
7262 1.1 jklos
7263 1.1 jklos #define S_EXTBISTCHKERRCLR0 7
7264 1.1 jklos #define V_EXTBISTCHKERRCLR0(x) ((x) << S_EXTBISTCHKERRCLR0)
7265 1.1 jklos #define F_EXTBISTCHKERRCLR0 V_EXTBISTCHKERRCLR0(1U)
7266 1.1 jklos
7267 1.1 jklos #define S_EXTBISTCHKEN0 6
7268 1.1 jklos #define V_EXTBISTCHKEN0(x) ((x) << S_EXTBISTCHKEN0)
7269 1.1 jklos #define F_EXTBISTCHKEN0 V_EXTBISTCHKEN0(1U)
7270 1.1 jklos
7271 1.1 jklos #define S_EXTBISTGENEN0 5
7272 1.1 jklos #define V_EXTBISTGENEN0(x) ((x) << S_EXTBISTGENEN0)
7273 1.1 jklos #define F_EXTBISTGENEN0 V_EXTBISTGENEN0(1U)
7274 1.1 jklos
7275 1.1 jklos #define S_EXTBISTPAT0 2
7276 1.1 jklos #define M_EXTBISTPAT0 0x7
7277 1.1 jklos #define V_EXTBISTPAT0(x) ((x) << S_EXTBISTPAT0)
7278 1.1 jklos #define G_EXTBISTPAT0(x) (((x) >> S_EXTBISTPAT0) & M_EXTBISTPAT0)
7279 1.1 jklos
7280 1.1 jklos #define S_EXTPARRESET0 1
7281 1.1 jklos #define V_EXTPARRESET0(x) ((x) << S_EXTPARRESET0)
7282 1.1 jklos #define F_EXTPARRESET0 V_EXTPARRESET0(1U)
7283 1.1 jklos
7284 1.1 jklos #define S_EXTPARLPBK0 0
7285 1.1 jklos #define V_EXTPARLPBK0(x) ((x) << S_EXTPARLPBK0)
7286 1.1 jklos #define F_EXTPARLPBK0 V_EXTPARLPBK0(1U)
7287 1.1 jklos
7288 1.1 jklos #define A_XGM_SERDES_STAT0 0x8f0
7289 1.1 jklos
7290 1.1 jklos #define S_EXTBISTCHKERRCNT0 4
7291 1.1 jklos #define M_EXTBISTCHKERRCNT0 0xffffff
7292 1.1 jklos #define V_EXTBISTCHKERRCNT0(x) ((x) << S_EXTBISTCHKERRCNT0)
7293 1.1 jklos #define G_EXTBISTCHKERRCNT0(x) (((x) >> S_EXTBISTCHKERRCNT0) & M_EXTBISTCHKERRCNT0)
7294 1.1 jklos
7295 1.1 jklos #define S_EXTBISTCHKFMD0 3
7296 1.1 jklos #define V_EXTBISTCHKFMD0(x) ((x) << S_EXTBISTCHKFMD0)
7297 1.1 jklos #define F_EXTBISTCHKFMD0 V_EXTBISTCHKFMD0(1U)
7298 1.1 jklos
7299 1.1 jklos #define S_LOWSIG0 0
7300 1.1 jklos #define V_LOWSIG0(x) ((x) << S_LOWSIG0)
7301 1.1 jklos #define F_LOWSIG0 V_LOWSIG0(1U)
7302 1.1 jklos
7303 1.1 jklos #define A_XGM_SERDES_STAT1 0x8f4
7304 1.1 jklos
7305 1.1 jklos #define S_EXTBISTCHKERRCNT1 4
7306 1.1 jklos #define M_EXTBISTCHKERRCNT1 0xffffff
7307 1.1 jklos #define V_EXTBISTCHKERRCNT1(x) ((x) << S_EXTBISTCHKERRCNT1)
7308 1.1 jklos #define G_EXTBISTCHKERRCNT1(x) (((x) >> S_EXTBISTCHKERRCNT1) & M_EXTBISTCHKERRCNT1)
7309 1.1 jklos
7310 1.1 jklos #define S_EXTBISTCHKFMD1 3
7311 1.1 jklos #define V_EXTBISTCHKFMD1(x) ((x) << S_EXTBISTCHKFMD1)
7312 1.1 jklos #define F_EXTBISTCHKFMD1 V_EXTBISTCHKFMD1(1U)
7313 1.1 jklos
7314 1.1 jklos #define S_LOWSIG1 0
7315 1.1 jklos #define V_LOWSIG1(x) ((x) << S_LOWSIG1)
7316 1.1 jklos #define F_LOWSIG1 V_LOWSIG1(1U)
7317 1.1 jklos
7318 1.1 jklos #define A_XGM_SERDES_STAT2 0x8f8
7319 1.1 jklos
7320 1.1 jklos #define S_EXTBISTCHKERRCNT2 4
7321 1.1 jklos #define M_EXTBISTCHKERRCNT2 0xffffff
7322 1.1 jklos #define V_EXTBISTCHKERRCNT2(x) ((x) << S_EXTBISTCHKERRCNT2)
7323 1.1 jklos #define G_EXTBISTCHKERRCNT2(x) (((x) >> S_EXTBISTCHKERRCNT2) & M_EXTBISTCHKERRCNT2)
7324 1.1 jklos
7325 1.1 jklos #define S_EXTBISTCHKFMD2 3
7326 1.1 jklos #define V_EXTBISTCHKFMD2(x) ((x) << S_EXTBISTCHKFMD2)
7327 1.1 jklos #define F_EXTBISTCHKFMD2 V_EXTBISTCHKFMD2(1U)
7328 1.1 jklos
7329 1.1 jklos #define S_LOWSIG2 0
7330 1.1 jklos #define V_LOWSIG2(x) ((x) << S_LOWSIG2)
7331 1.1 jklos #define F_LOWSIG2 V_LOWSIG2(1U)
7332 1.1 jklos
7333 1.1 jklos #define A_XGM_SERDES_STAT3 0x8fc
7334 1.1 jklos
7335 1.1 jklos #define S_EXTBISTCHKERRCNT3 4
7336 1.1 jklos #define M_EXTBISTCHKERRCNT3 0xffffff
7337 1.1 jklos #define V_EXTBISTCHKERRCNT3(x) ((x) << S_EXTBISTCHKERRCNT3)
7338 1.1 jklos #define G_EXTBISTCHKERRCNT3(x) (((x) >> S_EXTBISTCHKERRCNT3) & M_EXTBISTCHKERRCNT3)
7339 1.1 jklos
7340 1.1 jklos #define S_EXTBISTCHKFMD3 3
7341 1.1 jklos #define V_EXTBISTCHKFMD3(x) ((x) << S_EXTBISTCHKFMD3)
7342 1.1 jklos #define F_EXTBISTCHKFMD3 V_EXTBISTCHKFMD3(1U)
7343 1.1 jklos
7344 1.1 jklos #define S_LOWSIG3 0
7345 1.1 jklos #define V_LOWSIG3(x) ((x) << S_LOWSIG3)
7346 1.1 jklos #define F_LOWSIG3 V_LOWSIG3(1U)
7347 1.1 jklos
7348 1.1 jklos #define A_XGM_STAT_TX_BYTE_LOW 0x900
7349 1.1 jklos #define A_XGM_STAT_TX_BYTE_HIGH 0x904
7350 1.1 jklos
7351 1.1 jklos #define S_TXBYTES_HIGH 0
7352 1.1 jklos #define M_TXBYTES_HIGH 0x1fff
7353 1.1 jklos #define V_TXBYTES_HIGH(x) ((x) << S_TXBYTES_HIGH)
7354 1.1 jklos #define G_TXBYTES_HIGH(x) (((x) >> S_TXBYTES_HIGH) & M_TXBYTES_HIGH)
7355 1.1 jklos
7356 1.1 jklos #define A_XGM_STAT_TX_FRAME_LOW 0x908
7357 1.1 jklos #define A_XGM_STAT_TX_FRAME_HIGH 0x90c
7358 1.1 jklos
7359 1.1 jklos #define S_TXFRAMES_HIGH 0
7360 1.1 jklos #define M_TXFRAMES_HIGH 0xf
7361 1.1 jklos #define V_TXFRAMES_HIGH(x) ((x) << S_TXFRAMES_HIGH)
7362 1.1 jklos #define G_TXFRAMES_HIGH(x) (((x) >> S_TXFRAMES_HIGH) & M_TXFRAMES_HIGH)
7363 1.1 jklos
7364 1.1 jklos #define A_XGM_STAT_TX_BCAST 0x910
7365 1.1 jklos #define A_XGM_STAT_TX_MCAST 0x914
7366 1.1 jklos #define A_XGM_STAT_TX_PAUSE 0x918
7367 1.1 jklos #define A_XGM_STAT_TX_64B_FRAMES 0x91c
7368 1.1 jklos #define A_XGM_STAT_TX_65_127B_FRAMES 0x920
7369 1.1 jklos #define A_XGM_STAT_TX_128_255B_FRAMES 0x924
7370 1.1 jklos #define A_XGM_STAT_TX_256_511B_FRAMES 0x928
7371 1.1 jklos #define A_XGM_STAT_TX_512_1023B_FRAMES 0x92c
7372 1.1 jklos #define A_XGM_STAT_TX_1024_1518B_FRAMES 0x930
7373 1.1 jklos #define A_XGM_STAT_TX_1519_MAXB_FRAMES 0x934
7374 1.1 jklos #define A_XGM_STAT_TX_ERR_FRAMES 0x938
7375 1.1 jklos #define A_XGM_STAT_RX_BYTES_LOW 0x93c
7376 1.1 jklos #define A_XGM_STAT_RX_BYTES_HIGH 0x940
7377 1.1 jklos
7378 1.1 jklos #define S_RXBYTES_HIGH 0
7379 1.1 jklos #define M_RXBYTES_HIGH 0x1fff
7380 1.1 jklos #define V_RXBYTES_HIGH(x) ((x) << S_RXBYTES_HIGH)
7381 1.1 jklos #define G_RXBYTES_HIGH(x) (((x) >> S_RXBYTES_HIGH) & M_RXBYTES_HIGH)
7382 1.1 jklos
7383 1.1 jklos #define A_XGM_STAT_RX_FRAMES_LOW 0x944
7384 1.1 jklos #define A_XGM_STAT_RX_FRAMES_HIGH 0x948
7385 1.1 jklos
7386 1.1 jklos #define S_RXFRAMES_HIGH 0
7387 1.1 jklos #define M_RXFRAMES_HIGH 0xf
7388 1.1 jklos #define V_RXFRAMES_HIGH(x) ((x) << S_RXFRAMES_HIGH)
7389 1.1 jklos #define G_RXFRAMES_HIGH(x) (((x) >> S_RXFRAMES_HIGH) & M_RXFRAMES_HIGH)
7390 1.1 jklos
7391 1.1 jklos #define A_XGM_STAT_RX_BCAST_FRAMES 0x94c
7392 1.1 jklos #define A_XGM_STAT_RX_MCAST_FRAMES 0x950
7393 1.1 jklos #define A_XGM_STAT_RX_PAUSE_FRAMES 0x954
7394 1.1 jklos
7395 1.1 jklos #define S_RXPAUSEFRAMES 0
7396 1.1 jklos #define M_RXPAUSEFRAMES 0xffff
7397 1.1 jklos #define V_RXPAUSEFRAMES(x) ((x) << S_RXPAUSEFRAMES)
7398 1.1 jklos #define G_RXPAUSEFRAMES(x) (((x) >> S_RXPAUSEFRAMES) & M_RXPAUSEFRAMES)
7399 1.1 jklos
7400 1.1 jklos #define A_XGM_STAT_RX_64B_FRAMES 0x958
7401 1.1 jklos #define A_XGM_STAT_RX_65_127B_FRAMES 0x95c
7402 1.1 jklos #define A_XGM_STAT_RX_128_255B_FRAMES 0x960
7403 1.1 jklos #define A_XGM_STAT_RX_256_511B_FRAMES 0x964
7404 1.1 jklos #define A_XGM_STAT_RX_512_1023B_FRAMES 0x968
7405 1.1 jklos #define A_XGM_STAT_RX_1024_1518B_FRAMES 0x96c
7406 1.1 jklos #define A_XGM_STAT_RX_1519_MAXB_FRAMES 0x970
7407 1.1 jklos #define A_XGM_STAT_RX_SHORT_FRAMES 0x974
7408 1.1 jklos
7409 1.1 jklos #define S_RXSHORTFRAMES 0
7410 1.1 jklos #define M_RXSHORTFRAMES 0xffff
7411 1.1 jklos #define V_RXSHORTFRAMES(x) ((x) << S_RXSHORTFRAMES)
7412 1.1 jklos #define G_RXSHORTFRAMES(x) (((x) >> S_RXSHORTFRAMES) & M_RXSHORTFRAMES)
7413 1.1 jklos
7414 1.1 jklos #define A_XGM_STAT_RX_OVERSIZE_FRAMES 0x978
7415 1.1 jklos
7416 1.1 jklos #define S_RXOVERSIZEFRAMES 0
7417 1.1 jklos #define M_RXOVERSIZEFRAMES 0xffff
7418 1.1 jklos #define V_RXOVERSIZEFRAMES(x) ((x) << S_RXOVERSIZEFRAMES)
7419 1.1 jklos #define G_RXOVERSIZEFRAMES(x) (((x) >> S_RXOVERSIZEFRAMES) & M_RXOVERSIZEFRAMES)
7420 1.1 jklos
7421 1.1 jklos #define A_XGM_STAT_RX_JABBER_FRAMES 0x97c
7422 1.1 jklos
7423 1.1 jklos #define S_RXJABBERFRAMES 0
7424 1.1 jklos #define M_RXJABBERFRAMES 0xffff
7425 1.1 jklos #define V_RXJABBERFRAMES(x) ((x) << S_RXJABBERFRAMES)
7426 1.1 jklos #define G_RXJABBERFRAMES(x) (((x) >> S_RXJABBERFRAMES) & M_RXJABBERFRAMES)
7427 1.1 jklos
7428 1.1 jklos #define A_XGM_STAT_RX_CRC_ERR_FRAMES 0x980
7429 1.1 jklos
7430 1.1 jklos #define S_RXCRCERRFRAMES 0
7431 1.1 jklos #define M_RXCRCERRFRAMES 0xffff
7432 1.1 jklos #define V_RXCRCERRFRAMES(x) ((x) << S_RXCRCERRFRAMES)
7433 1.1 jklos #define G_RXCRCERRFRAMES(x) (((x) >> S_RXCRCERRFRAMES) & M_RXCRCERRFRAMES)
7434 1.1 jklos
7435 1.1 jklos #define A_XGM_STAT_RX_LENGTH_ERR_FRAMES 0x984
7436 1.1 jklos
7437 1.1 jklos #define S_RXLENGTHERRFRAMES 0
7438 1.1 jklos #define M_RXLENGTHERRFRAMES 0xffff
7439 1.1 jklos #define V_RXLENGTHERRFRAMES(x) ((x) << S_RXLENGTHERRFRAMES)
7440 1.1 jklos #define G_RXLENGTHERRFRAMES(x) (((x) >> S_RXLENGTHERRFRAMES) & M_RXLENGTHERRFRAMES)
7441 1.1 jklos
7442 1.1 jklos #define A_XGM_STAT_RX_SYM_CODE_ERR_FRAMES 0x988
7443 1.1 jklos
7444 1.1 jklos #define S_RXSYMCODEERRFRAMES 0
7445 1.1 jklos #define M_RXSYMCODEERRFRAMES 0xffff
7446 1.1 jklos #define V_RXSYMCODEERRFRAMES(x) ((x) << S_RXSYMCODEERRFRAMES)
7447 1.1 jklos #define G_RXSYMCODEERRFRAMES(x) (((x) >> S_RXSYMCODEERRFRAMES) & M_RXSYMCODEERRFRAMES)
7448 1.1 jklos
7449 1.1 jklos #define A_XGM_SERDES_STATUS0 0x98c
7450 1.1 jklos
7451 1.1 jklos #define S_RXERRLANE3 9
7452 1.1 jklos #define M_RXERRLANE3 0x7
7453 1.1 jklos #define V_RXERRLANE3(x) ((x) << S_RXERRLANE3)
7454 1.1 jklos #define G_RXERRLANE3(x) (((x) >> S_RXERRLANE3) & M_RXERRLANE3)
7455 1.1 jklos
7456 1.1 jklos #define S_RXERRLANE2 6
7457 1.1 jklos #define M_RXERRLANE2 0x7
7458 1.1 jklos #define V_RXERRLANE2(x) ((x) << S_RXERRLANE2)
7459 1.1 jklos #define G_RXERRLANE2(x) (((x) >> S_RXERRLANE2) & M_RXERRLANE2)
7460 1.1 jklos
7461 1.1 jklos #define S_RXERRLANE1 3
7462 1.1 jklos #define M_RXERRLANE1 0x7
7463 1.1 jklos #define V_RXERRLANE1(x) ((x) << S_RXERRLANE1)
7464 1.1 jklos #define G_RXERRLANE1(x) (((x) >> S_RXERRLANE1) & M_RXERRLANE1)
7465 1.1 jklos
7466 1.1 jklos #define S_RXERRLANE0 0
7467 1.1 jklos #define M_RXERRLANE0 0x7
7468 1.1 jklos #define V_RXERRLANE0(x) ((x) << S_RXERRLANE0)
7469 1.1 jklos #define G_RXERRLANE0(x) (((x) >> S_RXERRLANE0) & M_RXERRLANE0)
7470 1.1 jklos
7471 1.1 jklos #define A_XGM_SERDES_STATUS1 0x990
7472 1.1 jklos
7473 1.1 jklos #define S_RXKLOCKLANE3 11
7474 1.1 jklos #define V_RXKLOCKLANE3(x) ((x) << S_RXKLOCKLANE3)
7475 1.1 jklos #define F_RXKLOCKLANE3 V_RXKLOCKLANE3(1U)
7476 1.1 jklos
7477 1.1 jklos #define S_RXKLOCKLANE2 10
7478 1.1 jklos #define V_RXKLOCKLANE2(x) ((x) << S_RXKLOCKLANE2)
7479 1.1 jklos #define F_RXKLOCKLANE2 V_RXKLOCKLANE2(1U)
7480 1.1 jklos
7481 1.1 jklos #define S_RXKLOCKLANE1 9
7482 1.1 jklos #define V_RXKLOCKLANE1(x) ((x) << S_RXKLOCKLANE1)
7483 1.1 jklos #define F_RXKLOCKLANE1 V_RXKLOCKLANE1(1U)
7484 1.1 jklos
7485 1.1 jklos #define S_RXKLOCKLANE0 8
7486 1.1 jklos #define V_RXKLOCKLANE0(x) ((x) << S_RXKLOCKLANE0)
7487 1.1 jklos #define F_RXKLOCKLANE0 V_RXKLOCKLANE0(1U)
7488 1.1 jklos
7489 1.1 jklos #define S_RXUFLOWLANE3 7
7490 1.1 jklos #define V_RXUFLOWLANE3(x) ((x) << S_RXUFLOWLANE3)
7491 1.1 jklos #define F_RXUFLOWLANE3 V_RXUFLOWLANE3(1U)
7492 1.1 jklos
7493 1.1 jklos #define S_RXUFLOWLANE2 6
7494 1.1 jklos #define V_RXUFLOWLANE2(x) ((x) << S_RXUFLOWLANE2)
7495 1.1 jklos #define F_RXUFLOWLANE2 V_RXUFLOWLANE2(1U)
7496 1.1 jklos
7497 1.1 jklos #define S_RXUFLOWLANE1 5
7498 1.1 jklos #define V_RXUFLOWLANE1(x) ((x) << S_RXUFLOWLANE1)
7499 1.1 jklos #define F_RXUFLOWLANE1 V_RXUFLOWLANE1(1U)
7500 1.1 jklos
7501 1.1 jklos #define S_RXUFLOWLANE0 4
7502 1.1 jklos #define V_RXUFLOWLANE0(x) ((x) << S_RXUFLOWLANE0)
7503 1.1 jklos #define F_RXUFLOWLANE0 V_RXUFLOWLANE0(1U)
7504 1.1 jklos
7505 1.1 jklos #define S_RXOFLOWLANE3 3
7506 1.1 jklos #define V_RXOFLOWLANE3(x) ((x) << S_RXOFLOWLANE3)
7507 1.1 jklos #define F_RXOFLOWLANE3 V_RXOFLOWLANE3(1U)
7508 1.1 jklos
7509 1.1 jklos #define S_RXOFLOWLANE2 2
7510 1.1 jklos #define V_RXOFLOWLANE2(x) ((x) << S_RXOFLOWLANE2)
7511 1.1 jklos #define F_RXOFLOWLANE2 V_RXOFLOWLANE2(1U)
7512 1.1 jklos
7513 1.1 jklos #define S_RXOFLOWLANE1 1
7514 1.1 jklos #define V_RXOFLOWLANE1(x) ((x) << S_RXOFLOWLANE1)
7515 1.1 jklos #define F_RXOFLOWLANE1 V_RXOFLOWLANE1(1U)
7516 1.1 jklos
7517 1.1 jklos #define S_RXOFLOWLANE0 0
7518 1.1 jklos #define V_RXOFLOWLANE0(x) ((x) << S_RXOFLOWLANE0)
7519 1.1 jklos #define F_RXOFLOWLANE0 V_RXOFLOWLANE0(1U)
7520 1.1 jklos
7521 1.1 jklos #define A_XGM_SERDES_STATUS2 0x994
7522 1.1 jklos
7523 1.1 jklos #define S_XGM_RXEIDLANE3 11
7524 1.1 jklos #define V_XGM_RXEIDLANE3(x) ((x) << S_XGM_RXEIDLANE3)
7525 1.1 jklos #define F_XGM_RXEIDLANE3 V_XGM_RXEIDLANE3(1U)
7526 1.1 jklos
7527 1.1 jklos #define S_XGM_RXEIDLANE2 10
7528 1.1 jklos #define V_XGM_RXEIDLANE2(x) ((x) << S_XGM_RXEIDLANE2)
7529 1.1 jklos #define F_XGM_RXEIDLANE2 V_XGM_RXEIDLANE2(1U)
7530 1.1 jklos
7531 1.1 jklos #define S_XGM_RXEIDLANE1 9
7532 1.1 jklos #define V_XGM_RXEIDLANE1(x) ((x) << S_XGM_RXEIDLANE1)
7533 1.1 jklos #define F_XGM_RXEIDLANE1 V_XGM_RXEIDLANE1(1U)
7534 1.1 jklos
7535 1.1 jklos #define S_XGM_RXEIDLANE0 8
7536 1.1 jklos #define V_XGM_RXEIDLANE0(x) ((x) << S_XGM_RXEIDLANE0)
7537 1.1 jklos #define F_XGM_RXEIDLANE0 V_XGM_RXEIDLANE0(1U)
7538 1.1 jklos
7539 1.1 jklos #define S_RXREMSKIPLANE3 7
7540 1.1 jklos #define V_RXREMSKIPLANE3(x) ((x) << S_RXREMSKIPLANE3)
7541 1.1 jklos #define F_RXREMSKIPLANE3 V_RXREMSKIPLANE3(1U)
7542 1.1 jklos
7543 1.1 jklos #define S_RXREMSKIPLANE2 6
7544 1.1 jklos #define V_RXREMSKIPLANE2(x) ((x) << S_RXREMSKIPLANE2)
7545 1.1 jklos #define F_RXREMSKIPLANE2 V_RXREMSKIPLANE2(1U)
7546 1.1 jklos
7547 1.1 jklos #define S_RXREMSKIPLANE1 5
7548 1.1 jklos #define V_RXREMSKIPLANE1(x) ((x) << S_RXREMSKIPLANE1)
7549 1.1 jklos #define F_RXREMSKIPLANE1 V_RXREMSKIPLANE1(1U)
7550 1.1 jklos
7551 1.1 jklos #define S_RXREMSKIPLANE0 4
7552 1.1 jklos #define V_RXREMSKIPLANE0(x) ((x) << S_RXREMSKIPLANE0)
7553 1.1 jklos #define F_RXREMSKIPLANE0 V_RXREMSKIPLANE0(1U)
7554 1.1 jklos
7555 1.1 jklos #define S_RXADDSKIPLANE3 3
7556 1.1 jklos #define V_RXADDSKIPLANE3(x) ((x) << S_RXADDSKIPLANE3)
7557 1.1 jklos #define F_RXADDSKIPLANE3 V_RXADDSKIPLANE3(1U)
7558 1.1 jklos
7559 1.1 jklos #define S_RXADDSKIPLANE2 2
7560 1.1 jklos #define V_RXADDSKIPLANE2(x) ((x) << S_RXADDSKIPLANE2)
7561 1.1 jklos #define F_RXADDSKIPLANE2 V_RXADDSKIPLANE2(1U)
7562 1.1 jklos
7563 1.1 jklos #define S_RXADDSKIPLANE1 1
7564 1.1 jklos #define V_RXADDSKIPLANE1(x) ((x) << S_RXADDSKIPLANE1)
7565 1.1 jklos #define F_RXADDSKIPLANE1 V_RXADDSKIPLANE1(1U)
7566 1.1 jklos
7567 1.1 jklos #define S_RXADDSKIPLANE0 0
7568 1.1 jklos #define V_RXADDSKIPLANE0(x) ((x) << S_RXADDSKIPLANE0)
7569 1.1 jklos #define F_RXADDSKIPLANE0 V_RXADDSKIPLANE0(1U)
7570 1.1 jklos
7571 1.1 jklos #define A_XGM_XAUI_PCS_ERR 0x998
7572 1.1 jklos
7573 1.1 jklos #define S_PCS_SYNCSTATUS 5
7574 1.1 jklos #define M_PCS_SYNCSTATUS 0xf
7575 1.1 jklos #define V_PCS_SYNCSTATUS(x) ((x) << S_PCS_SYNCSTATUS)
7576 1.1 jklos #define G_PCS_SYNCSTATUS(x) (((x) >> S_PCS_SYNCSTATUS) & M_PCS_SYNCSTATUS)
7577 1.1 jklos
7578 1.1 jklos #define S_PCS_CTCFIFOERR 1
7579 1.1 jklos #define M_PCS_CTCFIFOERR 0xf
7580 1.1 jklos #define V_PCS_CTCFIFOERR(x) ((x) << S_PCS_CTCFIFOERR)
7581 1.1 jklos #define G_PCS_CTCFIFOERR(x) (((x) >> S_PCS_CTCFIFOERR) & M_PCS_CTCFIFOERR)
7582 1.1 jklos
7583 1.1 jklos #define S_PCS_NOTALIGNED 0
7584 1.1 jklos #define V_PCS_NOTALIGNED(x) ((x) << S_PCS_NOTALIGNED)
7585 1.1 jklos #define F_PCS_NOTALIGNED V_PCS_NOTALIGNED(1U)
7586 1.1 jklos
7587 1.1 jklos #define A_XGM_RGMII_STATUS 0x99c
7588 1.1 jklos
7589 1.1 jklos #define S_GMIIDUPLEX 3
7590 1.1 jklos #define V_GMIIDUPLEX(x) ((x) << S_GMIIDUPLEX)
7591 1.1 jklos #define F_GMIIDUPLEX V_GMIIDUPLEX(1U)
7592 1.1 jklos
7593 1.1 jklos #define S_GMIISPEED 1
7594 1.1 jklos #define M_GMIISPEED 0x3
7595 1.1 jklos #define V_GMIISPEED(x) ((x) << S_GMIISPEED)
7596 1.1 jklos #define G_GMIISPEED(x) (((x) >> S_GMIISPEED) & M_GMIISPEED)
7597 1.1 jklos
7598 1.1 jklos #define S_GMIILINKSTATUS 0
7599 1.1 jklos #define V_GMIILINKSTATUS(x) ((x) << S_GMIILINKSTATUS)
7600 1.1 jklos #define F_GMIILINKSTATUS V_GMIILINKSTATUS(1U)
7601 1.1 jklos
7602 1.1 jklos #define A_XGM_WOL_STATUS 0x9a0
7603 1.1 jklos
7604 1.1 jklos #define S_PATDETECTED 31
7605 1.1 jklos #define V_PATDETECTED(x) ((x) << S_PATDETECTED)
7606 1.1 jklos #define F_PATDETECTED V_PATDETECTED(1U)
7607 1.1 jklos
7608 1.1 jklos #define S_MATCHEDFILTER 0
7609 1.1 jklos #define M_MATCHEDFILTER 0x7
7610 1.1 jklos #define V_MATCHEDFILTER(x) ((x) << S_MATCHEDFILTER)
7611 1.1 jklos #define G_MATCHEDFILTER(x) (((x) >> S_MATCHEDFILTER) & M_MATCHEDFILTER)
7612 1.1 jklos
7613 1.1 jklos #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4
7614 1.1 jklos #define A_XGM_TX_SPI4_SOP_EOP_CNT 0x9a8
7615 1.1 jklos
7616 1.1 jklos #define S_TXSPI4SOPCNT 16
7617 1.1 jklos #define M_TXSPI4SOPCNT 0xffff
7618 1.1 jklos #define V_TXSPI4SOPCNT(x) ((x) << S_TXSPI4SOPCNT)
7619 1.1 jklos #define G_TXSPI4SOPCNT(x) (((x) >> S_TXSPI4SOPCNT) & M_TXSPI4SOPCNT)
7620 1.1 jklos
7621 1.1 jklos #define S_TXSPI4EOPCNT 0
7622 1.1 jklos #define M_TXSPI4EOPCNT 0xffff
7623 1.1 jklos #define V_TXSPI4EOPCNT(x) ((x) << S_TXSPI4EOPCNT)
7624 1.1 jklos #define G_TXSPI4EOPCNT(x) (((x) >> S_TXSPI4EOPCNT) & M_TXSPI4EOPCNT)
7625 1.1 jklos
7626 1.1 jklos #define A_XGM_RX_SPI4_SOP_EOP_CNT 0x9ac
7627 1.1 jklos
7628 1.1 jklos #define S_RXSPI4SOPCNT 16
7629 1.1 jklos #define M_RXSPI4SOPCNT 0xffff
7630 1.1 jklos #define V_RXSPI4SOPCNT(x) ((x) << S_RXSPI4SOPCNT)
7631 1.1 jklos #define G_RXSPI4SOPCNT(x) (((x) >> S_RXSPI4SOPCNT) & M_RXSPI4SOPCNT)
7632 1.1 jklos
7633 1.1 jklos #define S_RXSPI4EOPCNT 0
7634 1.1 jklos #define M_RXSPI4EOPCNT 0xffff
7635 1.1 jklos #define V_RXSPI4EOPCNT(x) ((x) << S_RXSPI4EOPCNT)
7636 1.1 jklos #define G_RXSPI4EOPCNT(x) (((x) >> S_RXSPI4EOPCNT) & M_RXSPI4EOPCNT)
7637 1.1 jklos
7638 1.1 jklos /* registers for module XGMAC0_1 */
7639 1.1 jklos #define XGMAC0_1_BASE_ADDR 0xa00
7640