Home | History | Annotate | Line # | Download | only in cxgb
      1  1.1  jklos /**************************************************************************
      2  1.1  jklos 
      3  1.1  jklos Copyright (c) 2007, Chelsio Inc.
      4  1.1  jklos All rights reserved.
      5  1.1  jklos 
      6  1.1  jklos Redistribution and use in source and binary forms, with or without
      7  1.1  jklos modification, are permitted provided that the following conditions are met:
      8  1.1  jklos 
      9  1.1  jklos  1. Redistributions of source code must retain the above copyright notice,
     10  1.1  jklos     this list of conditions and the following disclaimer.
     11  1.1  jklos 
     12  1.1  jklos  2. Neither the name of the Chelsio Corporation nor the names of its
     13  1.1  jklos     contributors may be used to endorse or promote products derived from
     14  1.1  jklos     this software without specific prior written permission.
     15  1.1  jklos 
     16  1.1  jklos THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     17  1.1  jklos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     18  1.1  jklos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19  1.1  jklos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     20  1.1  jklos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21  1.1  jklos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22  1.1  jklos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23  1.1  jklos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24  1.1  jklos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25  1.1  jklos ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26  1.1  jklos POSSIBILITY OF SUCH DAMAGE.
     27  1.1  jklos 
     28  1.1  jklos ***************************************************************************/
     29  1.1  jklos #ifndef T3_CPL_H
     30  1.1  jklos #define T3_CPL_H
     31  1.1  jklos 
     32  1.1  jklos enum CPL_opcode {
     33  1.1  jklos     CPL_PASS_OPEN_REQ     = 0x1,
     34  1.1  jklos     CPL_PASS_ACCEPT_RPL   = 0x2,
     35  1.1  jklos     CPL_ACT_OPEN_REQ      = 0x3,
     36  1.1  jklos     CPL_SET_TCB           = 0x4,
     37  1.1  jklos     CPL_SET_TCB_FIELD     = 0x5,
     38  1.1  jklos     CPL_GET_TCB           = 0x6,
     39  1.1  jklos     CPL_PCMD              = 0x7,
     40  1.1  jklos     CPL_CLOSE_CON_REQ     = 0x8,
     41  1.1  jklos     CPL_CLOSE_LISTSRV_REQ = 0x9,
     42  1.1  jklos     CPL_ABORT_REQ         = 0xA,
     43  1.1  jklos     CPL_ABORT_RPL         = 0xB,
     44  1.1  jklos     CPL_TX_DATA           = 0xC,
     45  1.1  jklos     CPL_RX_DATA_ACK       = 0xD,
     46  1.1  jklos     CPL_TX_PKT            = 0xE,
     47  1.1  jklos     CPL_RTE_DELETE_REQ    = 0xF,
     48  1.1  jklos     CPL_RTE_WRITE_REQ     = 0x10,
     49  1.1  jklos     CPL_RTE_READ_REQ      = 0x11,
     50  1.1  jklos     CPL_L2T_WRITE_REQ     = 0x12,
     51  1.1  jklos     CPL_L2T_READ_REQ      = 0x13,
     52  1.1  jklos     CPL_SMT_WRITE_REQ     = 0x14,
     53  1.1  jklos     CPL_SMT_READ_REQ      = 0x15,
     54  1.1  jklos     CPL_TX_PKT_LSO        = 0x16,
     55  1.1  jklos     CPL_PCMD_READ         = 0x17,
     56  1.1  jklos     CPL_BARRIER           = 0x18,
     57  1.1  jklos     CPL_TID_RELEASE       = 0x1A,
     58  1.1  jklos 
     59  1.1  jklos     CPL_CLOSE_LISTSRV_RPL = 0x20,
     60  1.1  jklos     CPL_ERROR             = 0x21,
     61  1.1  jklos     CPL_GET_TCB_RPL       = 0x22,
     62  1.1  jklos     CPL_L2T_WRITE_RPL     = 0x23,
     63  1.1  jklos     CPL_PCMD_READ_RPL     = 0x24,
     64  1.1  jklos     CPL_PCMD_RPL          = 0x25,
     65  1.1  jklos     CPL_PEER_CLOSE        = 0x26,
     66  1.1  jklos     CPL_RTE_DELETE_RPL    = 0x27,
     67  1.1  jklos     CPL_RTE_WRITE_RPL     = 0x28,
     68  1.1  jklos     CPL_RX_DDP_COMPLETE   = 0x29,
     69  1.1  jklos     CPL_RX_PHYS_ADDR      = 0x2A,
     70  1.1  jklos     CPL_RX_PKT            = 0x2B,
     71  1.1  jklos     CPL_RX_URG_NOTIFY     = 0x2C,
     72  1.1  jklos     CPL_SET_TCB_RPL       = 0x2D,
     73  1.1  jklos     CPL_SMT_WRITE_RPL     = 0x2E,
     74  1.1  jklos     CPL_TX_DATA_ACK       = 0x2F,
     75  1.1  jklos 
     76  1.1  jklos     CPL_ABORT_REQ_RSS     = 0x30,
     77  1.1  jklos     CPL_ABORT_RPL_RSS     = 0x31,
     78  1.1  jklos     CPL_CLOSE_CON_RPL     = 0x32,
     79  1.1  jklos     CPL_ISCSI_HDR         = 0x33,
     80  1.1  jklos     CPL_L2T_READ_RPL      = 0x34,
     81  1.1  jklos     CPL_RDMA_CQE          = 0x35,
     82  1.1  jklos     CPL_RDMA_CQE_READ_RSP = 0x36,
     83  1.1  jklos     CPL_RDMA_CQE_ERR      = 0x37,
     84  1.1  jklos     CPL_RTE_READ_RPL      = 0x38,
     85  1.1  jklos     CPL_RX_DATA           = 0x39,
     86  1.1  jklos 
     87  1.1  jklos     CPL_ACT_OPEN_RPL      = 0x40,
     88  1.1  jklos     CPL_PASS_OPEN_RPL     = 0x41,
     89  1.1  jklos     CPL_RX_DATA_DDP       = 0x42,
     90  1.1  jklos     CPL_SMT_READ_RPL      = 0x43,
     91  1.1  jklos 
     92  1.1  jklos     CPL_ACT_ESTABLISH     = 0x50,
     93  1.1  jklos     CPL_PASS_ESTABLISH    = 0x51,
     94  1.1  jklos 
     95  1.1  jklos     CPL_PASS_ACCEPT_REQ   = 0x70,
     96  1.1  jklos 
     97  1.1  jklos     CPL_ASYNC_NOTIF       = 0x80, /* fake opcode for async notifications */
     98  1.1  jklos 
     99  1.1  jklos     CPL_TX_DMA_ACK        = 0xA0,
    100  1.1  jklos     CPL_RDMA_READ_REQ     = 0xA1,
    101  1.1  jklos     CPL_RDMA_TERMINATE    = 0xA2,
    102  1.1  jklos     CPL_TRACE_PKT         = 0xA3,
    103  1.1  jklos     CPL_RDMA_EC_STATUS    = 0xA5,
    104  1.1  jklos 
    105  1.1  jklos     NUM_CPL_CMDS    /* must be last and previous entries must be sorted */
    106  1.1  jklos };
    107  1.1  jklos 
    108  1.1  jklos enum CPL_error {
    109  1.1  jklos     CPL_ERR_NONE               = 0,
    110  1.1  jklos     CPL_ERR_TCAM_PARITY        = 1,
    111  1.1  jklos     CPL_ERR_TCAM_FULL          = 3,
    112  1.1  jklos     CPL_ERR_CONN_RESET         = 20,
    113  1.1  jklos     CPL_ERR_CONN_EXIST         = 22,
    114  1.1  jklos     CPL_ERR_ARP_MISS           = 23,
    115  1.1  jklos     CPL_ERR_BAD_SYN            = 24,
    116  1.1  jklos     CPL_ERR_CONN_TIMEDOUT      = 30,
    117  1.1  jklos     CPL_ERR_XMIT_TIMEDOUT      = 31,
    118  1.1  jklos     CPL_ERR_PERSIST_TIMEDOUT   = 32,
    119  1.1  jklos     CPL_ERR_FINWAIT2_TIMEDOUT  = 33,
    120  1.1  jklos     CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
    121  1.1  jklos     CPL_ERR_RTX_NEG_ADVICE     = 35,
    122  1.1  jklos     CPL_ERR_PERSIST_NEG_ADVICE = 36,
    123  1.1  jklos     CPL_ERR_ABORT_FAILED       = 42,
    124  1.1  jklos     CPL_ERR_GENERAL            = 99
    125  1.1  jklos };
    126  1.1  jklos 
    127  1.1  jklos enum {
    128  1.1  jklos     CPL_CONN_POLICY_AUTO = 0,
    129  1.1  jklos     CPL_CONN_POLICY_ASK  = 1,
    130  1.1  jklos     CPL_CONN_POLICY_FILTER = 2,
    131  1.1  jklos     CPL_CONN_POLICY_DENY = 3
    132  1.1  jklos };
    133  1.1  jklos 
    134  1.1  jklos enum {
    135  1.1  jklos     ULP_MODE_NONE          = 0,
    136  1.1  jklos     ULP_MODE_TCP_DDP       = 1,
    137  1.1  jklos     ULP_MODE_ISCSI         = 2,
    138  1.1  jklos     ULP_MODE_RDMA          = 4,
    139  1.1  jklos     ULP_MODE_TCPDDP        = 5
    140  1.1  jklos };
    141  1.1  jklos 
    142  1.1  jklos enum {
    143  1.1  jklos     ULP_CRC_HEADER = 1 << 0,
    144  1.1  jklos     ULP_CRC_DATA   = 1 << 1
    145  1.1  jklos };
    146  1.1  jklos 
    147  1.1  jklos enum {
    148  1.1  jklos     CPL_PASS_OPEN_ACCEPT,
    149  1.1  jklos     CPL_PASS_OPEN_REJECT
    150  1.1  jklos };
    151  1.1  jklos 
    152  1.1  jklos enum {
    153  1.1  jklos     CPL_ABORT_SEND_RST = 0,
    154  1.1  jklos     CPL_ABORT_NO_RST,
    155  1.1  jklos     CPL_ABORT_POST_CLOSE_REQ = 2
    156  1.1  jklos };
    157  1.1  jklos 
    158  1.1  jklos enum {                     /* TX_PKT_LSO ethernet types */
    159  1.1  jklos     CPL_ETH_II,
    160  1.1  jklos     CPL_ETH_II_VLAN,
    161  1.1  jklos     CPL_ETH_802_3,
    162  1.1  jklos     CPL_ETH_802_3_VLAN
    163  1.1  jklos };
    164  1.1  jklos 
    165  1.1  jklos enum {                     /* TCP congestion control algorithms */
    166  1.1  jklos     CONG_ALG_RENO,
    167  1.1  jklos     CONG_ALG_TAHOE,
    168  1.1  jklos     CONG_ALG_NEWRENO,
    169  1.1  jklos     CONG_ALG_HIGHSPEED
    170  1.1  jklos };
    171  1.1  jklos 
    172  1.1  jklos enum {             /* RSS hash type */
    173  1.1  jklos     RSS_HASH_NONE = 0,
    174  1.1  jklos     RSS_HASH_2_TUPLE = 1 << 0,
    175  1.1  jklos     RSS_HASH_4_TUPLE = 1 << 1
    176  1.1  jklos };
    177  1.1  jklos 
    178  1.1  jklos union opcode_tid {
    179  1.1  jklos     __be32 opcode_tid;
    180  1.1  jklos     __u8 opcode;
    181  1.1  jklos };
    182  1.1  jklos 
    183  1.1  jklos #define S_OPCODE 24
    184  1.1  jklos #define V_OPCODE(x) ((x) << S_OPCODE)
    185  1.1  jklos #define G_OPCODE(x) (((x) >> S_OPCODE) & 0xFF)
    186  1.1  jklos #define G_TID(x)    ((x) & 0xFFFFFF)
    187  1.1  jklos 
    188  1.1  jklos #define S_HASHTYPE 22
    189  1.1  jklos #define M_HASHTYPE 0x3
    190  1.1  jklos #define G_HASHTYPE(x) (((x) >> S_HASHTYPE) & M_HASHTYPE)
    191  1.1  jklos 
    192  1.1  jklos #define S_QNUM 0
    193  1.1  jklos #define G_QNUM(x) (((x) >> S_QNUM) & 0xFFFF)
    194  1.1  jklos 
    195  1.1  jklos /* tid is assumed to be 24-bits */
    196  1.1  jklos #define MK_OPCODE_TID(opcode, tid) (V_OPCODE(opcode) | (tid))
    197  1.1  jklos 
    198  1.1  jklos #define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
    199  1.1  jklos 
    200  1.1  jklos /* extract the TID from a CPL command */
    201  1.1  jklos #define GET_TID(cmd) (G_TID(ntohl(OPCODE_TID(cmd))))
    202  1.1  jklos 
    203  1.1  jklos struct tcp_options {
    204  1.1  jklos     __be16 mss;
    205  1.1  jklos     __u8 wsf;
    206  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
    207  1.1  jklos     __u8 :5;
    208  1.1  jklos     __u8 ecn:1;
    209  1.1  jklos     __u8 sack:1;
    210  1.1  jklos     __u8 tstamp:1;
    211  1.1  jklos #else
    212  1.1  jklos     __u8 tstamp:1;
    213  1.1  jklos     __u8 sack:1;
    214  1.1  jklos     __u8 ecn:1;
    215  1.1  jklos     __u8 :5;
    216  1.1  jklos #endif
    217  1.1  jklos };
    218  1.1  jklos 
    219  1.1  jklos struct rss_header {
    220  1.1  jklos     __u8 opcode;
    221  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
    222  1.1  jklos     __u8 cpu_idx:6;
    223  1.1  jklos     __u8 hash_type:2;
    224  1.1  jklos #else
    225  1.1  jklos     __u8 hash_type:2;
    226  1.1  jklos     __u8 cpu_idx:6;
    227  1.1  jklos #endif
    228  1.1  jklos     __be16 cq_idx;
    229  1.1  jklos     __be32 rss_hash_val;
    230  1.1  jklos };
    231  1.1  jklos 
    232  1.1  jklos #ifndef CHELSIO_FW
    233  1.1  jklos struct work_request_hdr {
    234  1.1  jklos     __be32 wr_hi;
    235  1.1  jklos     __be32 wr_lo;
    236  1.1  jklos };
    237  1.1  jklos 
    238  1.1  jklos /* wr_hi fields */
    239  1.1  jklos #define S_WR_SGE_CREDITS    0
    240  1.1  jklos #define M_WR_SGE_CREDITS    0xFF
    241  1.1  jklos #define V_WR_SGE_CREDITS(x) ((x) << S_WR_SGE_CREDITS)
    242  1.1  jklos #define G_WR_SGE_CREDITS(x) (((x) >> S_WR_SGE_CREDITS) & M_WR_SGE_CREDITS)
    243  1.1  jklos 
    244  1.1  jklos #define S_WR_SGLSFLT    8
    245  1.1  jklos #define M_WR_SGLSFLT    0xFF
    246  1.1  jklos #define V_WR_SGLSFLT(x) ((x) << S_WR_SGLSFLT)
    247  1.1  jklos #define G_WR_SGLSFLT(x) (((x) >> S_WR_SGLSFLT) & M_WR_SGLSFLT)
    248  1.1  jklos 
    249  1.1  jklos #define S_WR_BCNTLFLT    16
    250  1.1  jklos #define M_WR_BCNTLFLT    0xF
    251  1.1  jklos #define V_WR_BCNTLFLT(x) ((x) << S_WR_BCNTLFLT)
    252  1.1  jklos #define G_WR_BCNTLFLT(x) (((x) >> S_WR_BCNTLFLT) & M_WR_BCNTLFLT)
    253  1.1  jklos 
    254  1.1  jklos /* Applicable to BYPASS WRs only: the uP will added a CPL_BARRIER before
    255  1.1  jklos  * and after the BYPASS WR if the ATOMIC bit is set.
    256  1.1  jklos  */
    257  1.1  jklos #define S_WR_ATOMIC 16
    258  1.1  jklos #define V_WR_ATOMIC(x)  ((x) << S_WR_ATOMIC)
    259  1.1  jklos #define F_WR_ATOMIC V_WR_ATOMIC(1U)
    260  1.1  jklos 
    261  1.1  jklos /* Applicable to BYPASS WRs only: the uP will flush buffered non abort
    262  1.1  jklos  * related WRs.
    263  1.1  jklos  */
    264  1.1  jklos #define S_WR_FLUSH  17
    265  1.1  jklos #define V_WR_FLUSH(x)   ((x) << S_WR_FLUSH)
    266  1.1  jklos #define F_WR_FLUSH  V_WR_FLUSH(1U)
    267  1.1  jklos 
    268  1.1  jklos #define S_WR_DATATYPE    20
    269  1.1  jklos #define V_WR_DATATYPE(x) ((x) << S_WR_DATATYPE)
    270  1.1  jklos #define F_WR_DATATYPE    V_WR_DATATYPE(1U)
    271  1.1  jklos 
    272  1.1  jklos #define S_WR_COMPL    21
    273  1.1  jklos #define V_WR_COMPL(x) ((x) << S_WR_COMPL)
    274  1.1  jklos #define F_WR_COMPL    V_WR_COMPL(1U)
    275  1.1  jklos 
    276  1.1  jklos #define S_WR_EOP    22
    277  1.1  jklos #define V_WR_EOP(x) ((x) << S_WR_EOP)
    278  1.1  jklos #define F_WR_EOP    V_WR_EOP(1U)
    279  1.1  jklos 
    280  1.1  jklos #define S_WR_SOP    23
    281  1.1  jklos #define V_WR_SOP(x) ((x) << S_WR_SOP)
    282  1.1  jklos #define F_WR_SOP    V_WR_SOP(1U)
    283  1.1  jklos 
    284  1.1  jklos #define S_WR_OP    24
    285  1.1  jklos #define M_WR_OP    0xFF
    286  1.1  jklos #define V_WR_OP(x) ((x) << S_WR_OP)
    287  1.1  jklos #define G_WR_OP(x) (((x) >> S_WR_OP) & M_WR_OP)
    288  1.1  jklos 
    289  1.1  jklos /* wr_lo fields */
    290  1.1  jklos #define S_WR_LEN    0
    291  1.1  jklos #define M_WR_LEN    0xFF
    292  1.1  jklos #define V_WR_LEN(x) ((x) << S_WR_LEN)
    293  1.1  jklos #define G_WR_LEN(x) (((x) >> S_WR_LEN) & M_WR_LEN)
    294  1.1  jklos 
    295  1.1  jklos #define S_WR_TID    8
    296  1.1  jklos #define M_WR_TID    0xFFFFF
    297  1.1  jklos #define V_WR_TID(x) ((x) << S_WR_TID)
    298  1.1  jklos #define G_WR_TID(x) (((x) >> S_WR_TID) & M_WR_TID)
    299  1.1  jklos 
    300  1.1  jklos #define S_WR_CR_FLUSH    30
    301  1.1  jklos #define V_WR_CR_FLUSH(x) ((x) << S_WR_CR_FLUSH)
    302  1.1  jklos #define F_WR_CR_FLUSH    V_WR_CR_FLUSH(1U)
    303  1.1  jklos 
    304  1.1  jklos #define S_WR_GEN    31
    305  1.1  jklos #define V_WR_GEN(x) ((x) << S_WR_GEN)
    306  1.1  jklos #define F_WR_GEN    V_WR_GEN(1U)
    307  1.1  jklos 
    308  1.1  jklos # define WR_HDR struct work_request_hdr wr
    309  1.1  jklos # define RSS_HDR
    310  1.1  jklos #else
    311  1.1  jklos # define WR_HDR
    312  1.1  jklos # define RSS_HDR struct rss_header rss_hdr;
    313  1.1  jklos #endif
    314  1.1  jklos 
    315  1.1  jklos /* option 0 lower-half fields */
    316  1.1  jklos #define S_CPL_STATUS    0
    317  1.1  jklos #define M_CPL_STATUS    0xFF
    318  1.1  jklos #define V_CPL_STATUS(x) ((x) << S_CPL_STATUS)
    319  1.1  jklos #define G_CPL_STATUS(x) (((x) >> S_CPL_STATUS) & M_CPL_STATUS)
    320  1.1  jklos 
    321  1.1  jklos #define S_INJECT_TIMER    6
    322  1.1  jklos #define V_INJECT_TIMER(x) ((x) << S_INJECT_TIMER)
    323  1.1  jklos #define F_INJECT_TIMER    V_INJECT_TIMER(1U)
    324  1.1  jklos 
    325  1.1  jklos #define S_NO_OFFLOAD    7
    326  1.1  jklos #define V_NO_OFFLOAD(x) ((x) << S_NO_OFFLOAD)
    327  1.1  jklos #define F_NO_OFFLOAD    V_NO_OFFLOAD(1U)
    328  1.1  jklos 
    329  1.1  jklos #define S_ULP_MODE    8
    330  1.1  jklos #define M_ULP_MODE    0xF
    331  1.1  jklos #define V_ULP_MODE(x) ((x) << S_ULP_MODE)
    332  1.1  jklos #define G_ULP_MODE(x) (((x) >> S_ULP_MODE) & M_ULP_MODE)
    333  1.1  jklos 
    334  1.1  jklos #define S_RCV_BUFSIZ    12
    335  1.1  jklos #define M_RCV_BUFSIZ    0x3FFF
    336  1.1  jklos #define V_RCV_BUFSIZ(x) ((x) << S_RCV_BUFSIZ)
    337  1.1  jklos #define G_RCV_BUFSIZ(x) (((x) >> S_RCV_BUFSIZ) & M_RCV_BUFSIZ)
    338  1.1  jklos 
    339  1.1  jklos #define S_TOS    26
    340  1.1  jklos #define M_TOS    0x3F
    341  1.1  jklos #define V_TOS(x) ((x) << S_TOS)
    342  1.1  jklos #define G_TOS(x) (((x) >> S_TOS) & M_TOS)
    343  1.1  jklos 
    344  1.1  jklos /* option 0 upper-half fields */
    345  1.1  jklos #define S_DELACK    0
    346  1.1  jklos #define V_DELACK(x) ((x) << S_DELACK)
    347  1.1  jklos #define F_DELACK    V_DELACK(1U)
    348  1.1  jklos 
    349  1.1  jklos #define S_NO_CONG    1
    350  1.1  jklos #define V_NO_CONG(x) ((x) << S_NO_CONG)
    351  1.1  jklos #define F_NO_CONG    V_NO_CONG(1U)
    352  1.1  jklos 
    353  1.1  jklos #define S_SRC_MAC_SEL    2
    354  1.1  jklos #define M_SRC_MAC_SEL    0x3
    355  1.1  jklos #define V_SRC_MAC_SEL(x) ((x) << S_SRC_MAC_SEL)
    356  1.1  jklos #define G_SRC_MAC_SEL(x) (((x) >> S_SRC_MAC_SEL) & M_SRC_MAC_SEL)
    357  1.1  jklos 
    358  1.1  jklos #define S_L2T_IDX    4
    359  1.1  jklos #define M_L2T_IDX    0x7FF
    360  1.1  jklos #define V_L2T_IDX(x) ((x) << S_L2T_IDX)
    361  1.1  jklos #define G_L2T_IDX(x) (((x) >> S_L2T_IDX) & M_L2T_IDX)
    362  1.1  jklos 
    363  1.1  jklos #define S_TX_CHANNEL    15
    364  1.1  jklos #define V_TX_CHANNEL(x) ((x) << S_TX_CHANNEL)
    365  1.1  jklos #define F_TX_CHANNEL    V_TX_CHANNEL(1U)
    366  1.1  jklos 
    367  1.1  jklos #define S_TCAM_BYPASS    16
    368  1.1  jklos #define V_TCAM_BYPASS(x) ((x) << S_TCAM_BYPASS)
    369  1.1  jklos #define F_TCAM_BYPASS    V_TCAM_BYPASS(1U)
    370  1.1  jklos 
    371  1.1  jklos #define S_NAGLE    17
    372  1.1  jklos #define V_NAGLE(x) ((x) << S_NAGLE)
    373  1.1  jklos #define F_NAGLE    V_NAGLE(1U)
    374  1.1  jklos 
    375  1.1  jklos #define S_WND_SCALE    18
    376  1.1  jklos #define M_WND_SCALE    0xF
    377  1.1  jklos #define V_WND_SCALE(x) ((x) << S_WND_SCALE)
    378  1.1  jklos #define G_WND_SCALE(x) (((x) >> S_WND_SCALE) & M_WND_SCALE)
    379  1.1  jklos 
    380  1.1  jklos #define S_KEEP_ALIVE    22
    381  1.1  jklos #define V_KEEP_ALIVE(x) ((x) << S_KEEP_ALIVE)
    382  1.1  jklos #define F_KEEP_ALIVE    V_KEEP_ALIVE(1U)
    383  1.1  jklos 
    384  1.1  jklos #define S_MAX_RETRANS    23
    385  1.1  jklos #define M_MAX_RETRANS    0xF
    386  1.1  jklos #define V_MAX_RETRANS(x) ((x) << S_MAX_RETRANS)
    387  1.1  jklos #define G_MAX_RETRANS(x) (((x) >> S_MAX_RETRANS) & M_MAX_RETRANS)
    388  1.1  jklos 
    389  1.1  jklos #define S_MAX_RETRANS_OVERRIDE    27
    390  1.1  jklos #define V_MAX_RETRANS_OVERRIDE(x) ((x) << S_MAX_RETRANS_OVERRIDE)
    391  1.1  jklos #define F_MAX_RETRANS_OVERRIDE    V_MAX_RETRANS_OVERRIDE(1U)
    392  1.1  jklos 
    393  1.1  jklos #define S_MSS_IDX    28
    394  1.1  jklos #define M_MSS_IDX    0xF
    395  1.1  jklos #define V_MSS_IDX(x) ((x) << S_MSS_IDX)
    396  1.1  jklos #define G_MSS_IDX(x) (((x) >> S_MSS_IDX) & M_MSS_IDX)
    397  1.1  jklos 
    398  1.1  jklos /* option 1 fields */
    399  1.1  jklos #define S_RSS_ENABLE    0
    400  1.1  jklos #define V_RSS_ENABLE(x) ((x) << S_RSS_ENABLE)
    401  1.1  jklos #define F_RSS_ENABLE    V_RSS_ENABLE(1U)
    402  1.1  jklos 
    403  1.1  jklos #define S_RSS_MASK_LEN    1
    404  1.1  jklos #define M_RSS_MASK_LEN    0x7
    405  1.1  jklos #define V_RSS_MASK_LEN(x) ((x) << S_RSS_MASK_LEN)
    406  1.1  jklos #define G_RSS_MASK_LEN(x) (((x) >> S_RSS_MASK_LEN) & M_RSS_MASK_LEN)
    407  1.1  jklos 
    408  1.1  jklos #define S_CPU_IDX    4
    409  1.1  jklos #define M_CPU_IDX    0x3F
    410  1.1  jklos #define V_CPU_IDX(x) ((x) << S_CPU_IDX)
    411  1.1  jklos #define G_CPU_IDX(x) (((x) >> S_CPU_IDX) & M_CPU_IDX)
    412  1.1  jklos 
    413  1.1  jklos #define S_OPT1_VLAN    6
    414  1.1  jklos #define M_OPT1_VLAN    0xFFF
    415  1.1  jklos #define V_OPT1_VLAN(x) ((x) << S_OPT1_VLAN)
    416  1.1  jklos #define G_OPT1_VLAN(x) (((x) >> S_OPT1_VLAN) & M_OPT1_VLAN)
    417  1.1  jklos 
    418  1.1  jklos #define S_MAC_MATCH_VALID    18
    419  1.1  jklos #define V_MAC_MATCH_VALID(x) ((x) << S_MAC_MATCH_VALID)
    420  1.1  jklos #define F_MAC_MATCH_VALID    V_MAC_MATCH_VALID(1U)
    421  1.1  jklos 
    422  1.1  jklos #define S_CONN_POLICY    19
    423  1.1  jklos #define M_CONN_POLICY    0x3
    424  1.1  jklos #define V_CONN_POLICY(x) ((x) << S_CONN_POLICY)
    425  1.1  jklos #define G_CONN_POLICY(x) (((x) >> S_CONN_POLICY) & M_CONN_POLICY)
    426  1.1  jklos 
    427  1.1  jklos #define S_SYN_DEFENSE    21
    428  1.1  jklos #define V_SYN_DEFENSE(x) ((x) << S_SYN_DEFENSE)
    429  1.1  jklos #define F_SYN_DEFENSE    V_SYN_DEFENSE(1U)
    430  1.1  jklos 
    431  1.1  jklos #define S_VLAN_PRI    22
    432  1.1  jklos #define M_VLAN_PRI    0x3
    433  1.1  jklos #define V_VLAN_PRI(x) ((x) << S_VLAN_PRI)
    434  1.1  jklos #define G_VLAN_PRI(x) (((x) >> S_VLAN_PRI) & M_VLAN_PRI)
    435  1.1  jklos 
    436  1.1  jklos #define S_VLAN_PRI_VALID    24
    437  1.1  jklos #define V_VLAN_PRI_VALID(x) ((x) << S_VLAN_PRI_VALID)
    438  1.1  jklos #define F_VLAN_PRI_VALID    V_VLAN_PRI_VALID(1U)
    439  1.1  jklos 
    440  1.1  jklos #define S_PKT_TYPE    25
    441  1.1  jklos #define M_PKT_TYPE    0x3
    442  1.1  jklos #define V_PKT_TYPE(x) ((x) << S_PKT_TYPE)
    443  1.1  jklos #define G_PKT_TYPE(x) (((x) >> S_PKT_TYPE) & M_PKT_TYPE)
    444  1.1  jklos 
    445  1.1  jklos #define S_MAC_MATCH    27
    446  1.1  jklos #define M_MAC_MATCH    0x1F
    447  1.1  jklos #define V_MAC_MATCH(x) ((x) << S_MAC_MATCH)
    448  1.1  jklos #define G_MAC_MATCH(x) (((x) >> S_MAC_MATCH) & M_MAC_MATCH)
    449  1.1  jklos 
    450  1.1  jklos /* option 2 fields */
    451  1.1  jklos #define S_CPU_INDEX    0
    452  1.1  jklos #define M_CPU_INDEX    0x7F
    453  1.1  jklos #define V_CPU_INDEX(x) ((x) << S_CPU_INDEX)
    454  1.1  jklos #define G_CPU_INDEX(x) (((x) >> S_CPU_INDEX) & M_CPU_INDEX)
    455  1.1  jklos 
    456  1.1  jklos #define S_CPU_INDEX_VALID    7
    457  1.1  jklos #define V_CPU_INDEX_VALID(x) ((x) << S_CPU_INDEX_VALID)
    458  1.1  jklos #define F_CPU_INDEX_VALID    V_CPU_INDEX_VALID(1U)
    459  1.1  jklos 
    460  1.1  jklos #define S_RX_COALESCE    8
    461  1.1  jklos #define M_RX_COALESCE    0x3
    462  1.1  jklos #define V_RX_COALESCE(x) ((x) << S_RX_COALESCE)
    463  1.1  jklos #define G_RX_COALESCE(x) (((x) >> S_RX_COALESCE) & M_RX_COALESCE)
    464  1.1  jklos 
    465  1.1  jklos #define S_RX_COALESCE_VALID    10
    466  1.1  jklos #define V_RX_COALESCE_VALID(x) ((x) << S_RX_COALESCE_VALID)
    467  1.1  jklos #define F_RX_COALESCE_VALID    V_RX_COALESCE_VALID(1U)
    468  1.1  jklos 
    469  1.1  jklos #define S_CONG_CONTROL_FLAVOR    11
    470  1.1  jklos #define M_CONG_CONTROL_FLAVOR    0x3
    471  1.1  jklos #define V_CONG_CONTROL_FLAVOR(x) ((x) << S_CONG_CONTROL_FLAVOR)
    472  1.1  jklos #define G_CONG_CONTROL_FLAVOR(x) (((x) >> S_CONG_CONTROL_FLAVOR) & M_CONG_CONTROL_FLAVOR)
    473  1.1  jklos 
    474  1.1  jklos #define S_PACING_FLAVOR    13
    475  1.1  jklos #define M_PACING_FLAVOR    0x3
    476  1.1  jklos #define V_PACING_FLAVOR(x) ((x) << S_PACING_FLAVOR)
    477  1.1  jklos #define G_PACING_FLAVOR(x) (((x) >> S_PACING_FLAVOR) & M_PACING_FLAVOR)
    478  1.1  jklos 
    479  1.1  jklos #define S_FLAVORS_VALID    15
    480  1.1  jklos #define V_FLAVORS_VALID(x) ((x) << S_FLAVORS_VALID)
    481  1.1  jklos #define F_FLAVORS_VALID    V_FLAVORS_VALID(1U)
    482  1.1  jklos 
    483  1.1  jklos #define S_RX_FC_DISABLE    16
    484  1.1  jklos #define V_RX_FC_DISABLE(x) ((x) << S_RX_FC_DISABLE)
    485  1.1  jklos #define F_RX_FC_DISABLE    V_RX_FC_DISABLE(1U)
    486  1.1  jklos 
    487  1.1  jklos #define S_RX_FC_VALID    17
    488  1.1  jklos #define V_RX_FC_VALID(x) ((x) << S_RX_FC_VALID)
    489  1.1  jklos #define F_RX_FC_VALID    V_RX_FC_VALID(1U)
    490  1.1  jklos 
    491  1.1  jklos struct cpl_pass_open_req {
    492  1.1  jklos     WR_HDR;
    493  1.1  jklos     union opcode_tid ot;
    494  1.1  jklos     __be16 local_port;
    495  1.1  jklos     __be16 peer_port;
    496  1.1  jklos     __be32 local_ip;
    497  1.1  jklos     __be32 peer_ip;
    498  1.1  jklos     __be32 opt0h;
    499  1.1  jklos     __be32 opt0l;
    500  1.1  jklos     __be32 peer_netmask;
    501  1.1  jklos     __be32 opt1;
    502  1.1  jklos };
    503  1.1  jklos 
    504  1.1  jklos struct cpl_pass_open_rpl {
    505  1.1  jklos     RSS_HDR
    506  1.1  jklos     union opcode_tid ot;
    507  1.1  jklos     __be16 local_port;
    508  1.1  jklos     __be16 peer_port;
    509  1.1  jklos     __be32 local_ip;
    510  1.1  jklos     __be32 peer_ip;
    511  1.1  jklos     __u8 resvd[7];
    512  1.1  jklos     __u8 status;
    513  1.1  jklos };
    514  1.1  jklos 
    515  1.1  jklos struct cpl_pass_establish {
    516  1.1  jklos     RSS_HDR
    517  1.1  jklos     union opcode_tid ot;
    518  1.1  jklos     __be16 local_port;
    519  1.1  jklos     __be16 peer_port;
    520  1.1  jklos     __be32 local_ip;
    521  1.1  jklos     __be32 peer_ip;
    522  1.1  jklos     __be32 tos_tid;
    523  1.1  jklos     __be16 l2t_idx;
    524  1.1  jklos     __be16 tcp_opt;
    525  1.1  jklos     __be32 snd_isn;
    526  1.1  jklos     __be32 rcv_isn;
    527  1.1  jklos };
    528  1.1  jklos 
    529  1.1  jklos /* cpl_pass_establish.tos_tid fields */
    530  1.1  jklos #define S_PASS_OPEN_TID    0
    531  1.1  jklos #define M_PASS_OPEN_TID    0xFFFFFF
    532  1.1  jklos #define V_PASS_OPEN_TID(x) ((x) << S_PASS_OPEN_TID)
    533  1.1  jklos #define G_PASS_OPEN_TID(x) (((x) >> S_PASS_OPEN_TID) & M_PASS_OPEN_TID)
    534  1.1  jklos 
    535  1.1  jklos #define S_PASS_OPEN_TOS    24
    536  1.1  jklos #define M_PASS_OPEN_TOS    0xFF
    537  1.1  jklos #define V_PASS_OPEN_TOS(x) ((x) << S_PASS_OPEN_TOS)
    538  1.1  jklos #define G_PASS_OPEN_TOS(x) (((x) >> S_PASS_OPEN_TOS) & M_PASS_OPEN_TOS)
    539  1.1  jklos 
    540  1.1  jklos /* cpl_pass_establish.l2t_idx fields */
    541  1.1  jklos #define S_L2T_IDX16    5
    542  1.1  jklos #define M_L2T_IDX16    0x7FF
    543  1.1  jklos #define V_L2T_IDX16(x) ((x) << S_L2T_IDX16)
    544  1.1  jklos #define G_L2T_IDX16(x) (((x) >> S_L2T_IDX16) & M_L2T_IDX16)
    545  1.1  jklos 
    546  1.1  jklos /* cpl_pass_establish.tcp_opt fields (also applies act_open_establish) */
    547  1.1  jklos #define G_TCPOPT_WSCALE_OK(x)  (((x) >> 5) & 1)
    548  1.1  jklos #define G_TCPOPT_SACK(x)       (((x) >> 6) & 1)
    549  1.1  jklos #define G_TCPOPT_TSTAMP(x)     (((x) >> 7) & 1)
    550  1.1  jklos #define G_TCPOPT_SND_WSCALE(x) (((x) >> 8) & 0xf)
    551  1.1  jklos #define G_TCPOPT_MSS(x)        (((x) >> 12) & 0xf)
    552  1.1  jklos 
    553  1.1  jklos struct cpl_pass_accept_req {
    554  1.1  jklos     RSS_HDR
    555  1.1  jklos     union opcode_tid ot;
    556  1.1  jklos     __be16 local_port;
    557  1.1  jklos     __be16 peer_port;
    558  1.1  jklos     __be32 local_ip;
    559  1.1  jklos     __be32 peer_ip;
    560  1.1  jklos     __be32 tos_tid;
    561  1.1  jklos     struct tcp_options tcp_options;
    562  1.1  jklos     __u8  dst_mac[6];
    563  1.1  jklos     __be16 vlan_tag;
    564  1.1  jklos     __u8  src_mac[6];
    565  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
    566  1.1  jklos     __u8  :3;
    567  1.1  jklos     __u8  addr_idx:3;
    568  1.1  jklos     __u8  port_idx:1;
    569  1.1  jklos     __u8  exact_match:1;
    570  1.1  jklos #else
    571  1.1  jklos     __u8  exact_match:1;
    572  1.1  jklos     __u8  port_idx:1;
    573  1.1  jklos     __u8  addr_idx:3;
    574  1.1  jklos     __u8  :3;
    575  1.1  jklos #endif
    576  1.1  jklos     __u8  rsvd;
    577  1.1  jklos     __be32 rcv_isn;
    578  1.1  jklos     __be32 rsvd2;
    579  1.1  jklos };
    580  1.1  jklos 
    581  1.1  jklos struct cpl_pass_accept_rpl {
    582  1.1  jklos     WR_HDR;
    583  1.1  jklos     union opcode_tid ot;
    584  1.1  jklos     __be32 opt2;
    585  1.1  jklos     __be32 rsvd;
    586  1.1  jklos     __be32 peer_ip;
    587  1.1  jklos     __be32 opt0h;
    588  1.1  jklos     __be32 opt0l_status;
    589  1.1  jklos };
    590  1.1  jklos 
    591  1.1  jklos struct cpl_act_open_req {
    592  1.1  jklos     WR_HDR;
    593  1.1  jklos     union opcode_tid ot;
    594  1.1  jklos     __be16 local_port;
    595  1.1  jklos     __be16 peer_port;
    596  1.1  jklos     __be32 local_ip;
    597  1.1  jklos     __be32 peer_ip;
    598  1.1  jklos     __be32 opt0h;
    599  1.1  jklos     __be32 opt0l;
    600  1.1  jklos     __be32 params;
    601  1.1  jklos     __be32 opt2;
    602  1.1  jklos };
    603  1.1  jklos 
    604  1.1  jklos /* cpl_act_open_req.params fields */
    605  1.1  jklos #define S_AOPEN_VLAN_PRI    9
    606  1.1  jklos #define M_AOPEN_VLAN_PRI    0x3
    607  1.1  jklos #define V_AOPEN_VLAN_PRI(x) ((x) << S_AOPEN_VLAN_PRI)
    608  1.1  jklos #define G_AOPEN_VLAN_PRI(x) (((x) >> S_AOPEN_VLAN_PRI) & M_AOPEN_VLAN_PRI)
    609  1.1  jklos 
    610  1.1  jklos #define S_AOPEN_VLAN_PRI_VALID    11
    611  1.1  jklos #define V_AOPEN_VLAN_PRI_VALID(x) ((x) << S_AOPEN_VLAN_PRI_VALID)
    612  1.1  jklos #define F_AOPEN_VLAN_PRI_VALID    V_AOPEN_VLAN_PRI_VALID(1U)
    613  1.1  jklos 
    614  1.1  jklos #define S_AOPEN_PKT_TYPE    12
    615  1.1  jklos #define M_AOPEN_PKT_TYPE    0x3
    616  1.1  jklos #define V_AOPEN_PKT_TYPE(x) ((x) << S_AOPEN_PKT_TYPE)
    617  1.1  jklos #define G_AOPEN_PKT_TYPE(x) (((x) >> S_AOPEN_PKT_TYPE) & M_AOPEN_PKT_TYPE)
    618  1.1  jklos 
    619  1.1  jklos #define S_AOPEN_MAC_MATCH    14
    620  1.1  jklos #define M_AOPEN_MAC_MATCH    0x1F
    621  1.1  jklos #define V_AOPEN_MAC_MATCH(x) ((x) << S_AOPEN_MAC_MATCH)
    622  1.1  jklos #define G_AOPEN_MAC_MATCH(x) (((x) >> S_AOPEN_MAC_MATCH) & M_AOPEN_MAC_MATCH)
    623  1.1  jklos 
    624  1.1  jklos #define S_AOPEN_MAC_MATCH_VALID    19
    625  1.1  jklos #define V_AOPEN_MAC_MATCH_VALID(x) ((x) << S_AOPEN_MAC_MATCH_VALID)
    626  1.1  jklos #define F_AOPEN_MAC_MATCH_VALID    V_AOPEN_MAC_MATCH_VALID(1U)
    627  1.1  jklos 
    628  1.1  jklos #define S_AOPEN_IFF_VLAN    20
    629  1.1  jklos #define M_AOPEN_IFF_VLAN    0xFFF
    630  1.1  jklos #define V_AOPEN_IFF_VLAN(x) ((x) << S_AOPEN_IFF_VLAN)
    631  1.1  jklos #define G_AOPEN_IFF_VLAN(x) (((x) >> S_AOPEN_IFF_VLAN) & M_AOPEN_IFF_VLAN)
    632  1.1  jklos 
    633  1.1  jklos struct cpl_act_open_rpl {
    634  1.1  jklos     RSS_HDR
    635  1.1  jklos     union opcode_tid ot;
    636  1.1  jklos     __be16 local_port;
    637  1.1  jklos     __be16 peer_port;
    638  1.1  jklos     __be32 local_ip;
    639  1.1  jklos     __be32 peer_ip;
    640  1.1  jklos     __be32 atid;
    641  1.1  jklos     __u8  rsvd[3];
    642  1.1  jklos     __u8  status;
    643  1.1  jklos };
    644  1.1  jklos 
    645  1.1  jklos struct cpl_act_establish {
    646  1.1  jklos     RSS_HDR
    647  1.1  jklos     union opcode_tid ot;
    648  1.1  jklos     __be16 local_port;
    649  1.1  jklos     __be16 peer_port;
    650  1.1  jklos     __be32 local_ip;
    651  1.1  jklos     __be32 peer_ip;
    652  1.1  jklos     __be32 tos_tid;
    653  1.1  jklos     __be16 l2t_idx;
    654  1.1  jklos     __be16 tcp_opt;
    655  1.1  jklos     __be32 snd_isn;
    656  1.1  jklos     __be32 rcv_isn;
    657  1.1  jklos };
    658  1.1  jklos 
    659  1.1  jklos struct cpl_get_tcb {
    660  1.1  jklos     WR_HDR;
    661  1.1  jklos     union opcode_tid ot;
    662  1.1  jklos     __be16 cpuno;
    663  1.1  jklos     __be16 rsvd;
    664  1.1  jklos };
    665  1.1  jklos 
    666  1.1  jklos struct cpl_get_tcb_rpl {
    667  1.1  jklos     RSS_HDR
    668  1.1  jklos     union opcode_tid ot;
    669  1.1  jklos     __u8 rsvd;
    670  1.1  jklos     __u8 status;
    671  1.1  jklos     __be16 len;
    672  1.1  jklos };
    673  1.1  jklos 
    674  1.1  jklos struct cpl_set_tcb {
    675  1.1  jklos     WR_HDR;
    676  1.1  jklos     union opcode_tid ot;
    677  1.1  jklos     __u8  reply;
    678  1.1  jklos     __u8  cpu_idx;
    679  1.1  jklos     __be16 len;
    680  1.1  jklos };
    681  1.1  jklos 
    682  1.1  jklos /* cpl_set_tcb.reply fields */
    683  1.1  jklos #define S_NO_REPLY    7
    684  1.1  jklos #define V_NO_REPLY(x) ((x) << S_NO_REPLY)
    685  1.1  jklos #define F_NO_REPLY    V_NO_REPLY(1U)
    686  1.1  jklos 
    687  1.1  jklos struct cpl_set_tcb_field {
    688  1.1  jklos     WR_HDR;
    689  1.1  jklos     union opcode_tid ot;
    690  1.1  jklos     __u8  reply;
    691  1.1  jklos     __u8  cpu_idx;
    692  1.1  jklos     __be16 word;
    693  1.1  jklos     __be64 mask;
    694  1.1  jklos     __be64 val;
    695  1.1  jklos };
    696  1.1  jklos 
    697  1.1  jklos struct cpl_set_tcb_rpl {
    698  1.1  jklos     RSS_HDR
    699  1.1  jklos     union opcode_tid ot;
    700  1.1  jklos     __u8 rsvd[3];
    701  1.1  jklos     __u8 status;
    702  1.1  jklos };
    703  1.1  jklos 
    704  1.1  jklos struct cpl_pcmd {
    705  1.1  jklos     WR_HDR;
    706  1.1  jklos     union opcode_tid ot;
    707  1.1  jklos     __u8 rsvd[3];
    708  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
    709  1.1  jklos     __u8 src:1;
    710  1.1  jklos     __u8 bundle:1;
    711  1.1  jklos     __u8 channel:1;
    712  1.1  jklos     __u8 :5;
    713  1.1  jklos #else
    714  1.1  jklos     __u8 :5;
    715  1.1  jklos     __u8 channel:1;
    716  1.1  jklos     __u8 bundle:1;
    717  1.1  jklos     __u8 src:1;
    718  1.1  jklos #endif
    719  1.1  jklos     __be32 pcmd_parm[2];
    720  1.1  jklos };
    721  1.1  jklos 
    722  1.1  jklos struct cpl_pcmd_reply {
    723  1.1  jklos     RSS_HDR
    724  1.1  jklos     union opcode_tid ot;
    725  1.1  jklos     __u8  status;
    726  1.1  jklos     __u8  rsvd;
    727  1.1  jklos     __be16 len;
    728  1.1  jklos };
    729  1.1  jklos 
    730  1.1  jklos struct cpl_close_con_req {
    731  1.1  jklos     WR_HDR;
    732  1.1  jklos     union opcode_tid ot;
    733  1.1  jklos     __be32 rsvd;
    734  1.1  jklos };
    735  1.1  jklos 
    736  1.1  jklos struct cpl_close_con_rpl {
    737  1.1  jklos     RSS_HDR
    738  1.1  jklos     union opcode_tid ot;
    739  1.1  jklos     __u8  rsvd[3];
    740  1.1  jklos     __u8  status;
    741  1.1  jklos     __be32 snd_nxt;
    742  1.1  jklos     __be32 rcv_nxt;
    743  1.1  jklos };
    744  1.1  jklos 
    745  1.1  jklos struct cpl_close_listserv_req {
    746  1.1  jklos     WR_HDR;
    747  1.1  jklos     union opcode_tid ot;
    748  1.1  jklos     __u8  rsvd0;
    749  1.1  jklos     __u8  cpu_idx;
    750  1.1  jklos     __be16 rsvd1;
    751  1.1  jklos };
    752  1.1  jklos 
    753  1.1  jklos struct cpl_close_listserv_rpl {
    754  1.1  jklos     RSS_HDR
    755  1.1  jklos     union opcode_tid ot;
    756  1.1  jklos     __u8 rsvd[3];
    757  1.1  jklos     __u8 status;
    758  1.1  jklos };
    759  1.1  jklos 
    760  1.1  jklos struct cpl_abort_req_rss {
    761  1.1  jklos     RSS_HDR
    762  1.1  jklos     union opcode_tid ot;
    763  1.1  jklos     __be32 rsvd0;
    764  1.1  jklos     __u8  rsvd1;
    765  1.1  jklos     __u8  status;
    766  1.1  jklos     __u8  rsvd2[6];
    767  1.1  jklos };
    768  1.1  jklos 
    769  1.1  jklos struct cpl_abort_req {
    770  1.1  jklos     WR_HDR;
    771  1.1  jklos     union opcode_tid ot;
    772  1.1  jklos     __be32 rsvd0;
    773  1.1  jklos     __u8  rsvd1;
    774  1.1  jklos     __u8  cmd;
    775  1.1  jklos     __u8  rsvd2[6];
    776  1.1  jklos };
    777  1.1  jklos 
    778  1.1  jklos struct cpl_abort_rpl_rss {
    779  1.1  jklos     RSS_HDR
    780  1.1  jklos     union opcode_tid ot;
    781  1.1  jklos     __be32 rsvd0;
    782  1.1  jklos     __u8  rsvd1;
    783  1.1  jklos     __u8  status;
    784  1.1  jklos     __u8  rsvd2[6];
    785  1.1  jklos };
    786  1.1  jklos 
    787  1.1  jklos struct cpl_abort_rpl {
    788  1.1  jklos     WR_HDR;
    789  1.1  jklos     union opcode_tid ot;
    790  1.1  jklos     __be32 rsvd0;
    791  1.1  jklos     __u8  rsvd1;
    792  1.1  jklos     __u8  cmd;
    793  1.1  jklos     __u8  rsvd2[6];
    794  1.1  jklos };
    795  1.1  jklos 
    796  1.1  jklos struct cpl_peer_close {
    797  1.1  jklos     RSS_HDR
    798  1.1  jklos     union opcode_tid ot;
    799  1.1  jklos     __be32 rcv_nxt;
    800  1.1  jklos };
    801  1.1  jklos 
    802  1.1  jklos struct tx_data_wr {
    803  1.1  jklos     __be32 wr_hi;
    804  1.1  jklos     __be32 wr_lo;
    805  1.1  jklos     __be32 len;
    806  1.1  jklos     __be32 flags;
    807  1.1  jklos     __be32 sndseq;
    808  1.1  jklos     __be32 param;
    809  1.1  jklos };
    810  1.1  jklos 
    811  1.1  jklos /* tx_data_wr.flags fields */
    812  1.1  jklos #define S_TX_ACK_PAGES      21
    813  1.1  jklos #define M_TX_ACK_PAGES      0x7
    814  1.1  jklos #define V_TX_ACK_PAGES(x)   ((x) << S_TX_ACK_PAGES)
    815  1.1  jklos #define G_TX_ACK_PAGES(x)   (((x) >> S_TX_ACK_PAGES) & M_TX_ACK_PAGES)
    816  1.1  jklos 
    817  1.1  jklos /* tx_data_wr.param fields */
    818  1.1  jklos #define S_TX_PORT    0
    819  1.1  jklos #define M_TX_PORT    0x7
    820  1.1  jklos #define V_TX_PORT(x) ((x) << S_TX_PORT)
    821  1.1  jklos #define G_TX_PORT(x) (((x) >> S_TX_PORT) & M_TX_PORT)
    822  1.1  jklos 
    823  1.1  jklos #define S_TX_MSS    4
    824  1.1  jklos #define M_TX_MSS    0xF
    825  1.1  jklos #define V_TX_MSS(x) ((x) << S_TX_MSS)
    826  1.1  jklos #define G_TX_MSS(x) (((x) >> S_TX_MSS) & M_TX_MSS)
    827  1.1  jklos 
    828  1.1  jklos #define S_TX_QOS    8
    829  1.1  jklos #define M_TX_QOS    0xFF
    830  1.1  jklos #define V_TX_QOS(x) ((x) << S_TX_QOS)
    831  1.1  jklos #define G_TX_QOS(x) (((x) >> S_TX_QOS) & M_TX_QOS)
    832  1.1  jklos 
    833  1.1  jklos #define S_TX_SNDBUF 16
    834  1.1  jklos #define M_TX_SNDBUF 0xFFFF
    835  1.1  jklos #define V_TX_SNDBUF(x) ((x) << S_TX_SNDBUF)
    836  1.1  jklos #define G_TX_SNDBUF(x) (((x) >> S_TX_SNDBUF) & M_TX_SNDBUF)
    837  1.1  jklos 
    838  1.1  jklos struct cpl_tx_data {
    839  1.1  jklos     union opcode_tid ot;
    840  1.1  jklos     __be32 len;
    841  1.1  jklos     __be32 rsvd;
    842  1.1  jklos     __be16 urg;
    843  1.1  jklos     __be16 flags;
    844  1.1  jklos };
    845  1.1  jklos 
    846  1.1  jklos /* cpl_tx_data.flags fields */
    847  1.1  jklos #define S_TX_ULP_SUBMODE    6
    848  1.1  jklos #define M_TX_ULP_SUBMODE    0xF
    849  1.1  jklos #define V_TX_ULP_SUBMODE(x) ((x) << S_TX_ULP_SUBMODE)
    850  1.1  jklos #define G_TX_ULP_SUBMODE(x) (((x) >> S_TX_ULP_SUBMODE) & M_TX_ULP_SUBMODE)
    851  1.1  jklos 
    852  1.1  jklos #define S_TX_ULP_MODE    10
    853  1.1  jklos #define M_TX_ULP_MODE    0xF
    854  1.1  jklos #define V_TX_ULP_MODE(x) ((x) << S_TX_ULP_MODE)
    855  1.1  jklos #define G_TX_ULP_MODE(x) (((x) >> S_TX_ULP_MODE) & M_TX_ULP_MODE)
    856  1.1  jklos 
    857  1.1  jklos #define S_TX_SHOVE    14
    858  1.1  jklos #define V_TX_SHOVE(x) ((x) << S_TX_SHOVE)
    859  1.1  jklos #define F_TX_SHOVE    V_TX_SHOVE(1U)
    860  1.1  jklos 
    861  1.1  jklos #define S_TX_MORE    15
    862  1.1  jklos #define V_TX_MORE(x) ((x) << S_TX_MORE)
    863  1.1  jklos #define F_TX_MORE    V_TX_MORE(1U)
    864  1.1  jklos 
    865  1.1  jklos /* additional tx_data_wr.flags fields */
    866  1.1  jklos #define S_TX_CPU_IDX    0
    867  1.1  jklos #define M_TX_CPU_IDX    0x3F
    868  1.1  jklos #define V_TX_CPU_IDX(x) ((x) << S_TX_CPU_IDX)
    869  1.1  jklos #define G_TX_CPU_IDX(x) (((x) >> S_TX_CPU_IDX) & M_TX_CPU_IDX)
    870  1.1  jklos 
    871  1.1  jklos #define S_TX_URG    16
    872  1.1  jklos #define V_TX_URG(x) ((x) << S_TX_URG)
    873  1.1  jklos #define F_TX_URG    V_TX_URG(1U)
    874  1.1  jklos 
    875  1.1  jklos #define S_TX_CLOSE    17
    876  1.1  jklos #define V_TX_CLOSE(x) ((x) << S_TX_CLOSE)
    877  1.1  jklos #define F_TX_CLOSE    V_TX_CLOSE(1U)
    878  1.1  jklos 
    879  1.1  jklos #define S_TX_INIT    18
    880  1.1  jklos #define V_TX_INIT(x) ((x) << S_TX_INIT)
    881  1.1  jklos #define F_TX_INIT    V_TX_INIT(1U)
    882  1.1  jklos 
    883  1.1  jklos #define S_TX_IMM_ACK    19
    884  1.1  jklos #define V_TX_IMM_ACK(x) ((x) << S_TX_IMM_ACK)
    885  1.1  jklos #define F_TX_IMM_ACK    V_TX_IMM_ACK(1U)
    886  1.1  jklos 
    887  1.1  jklos #define S_TX_IMM_DMA    20
    888  1.1  jklos #define V_TX_IMM_DMA(x) ((x) << S_TX_IMM_DMA)
    889  1.1  jklos #define F_TX_IMM_DMA    V_TX_IMM_DMA(1U)
    890  1.1  jklos 
    891  1.1  jklos struct cpl_tx_data_ack {
    892  1.1  jklos     RSS_HDR
    893  1.1  jklos     union opcode_tid ot;
    894  1.1  jklos     __be32 ack_seq;
    895  1.1  jklos };
    896  1.1  jklos 
    897  1.1  jklos struct cpl_wr_ack {
    898  1.1  jklos     RSS_HDR
    899  1.1  jklos     union opcode_tid ot;
    900  1.1  jklos     __be16 credits;
    901  1.1  jklos     __be16 rsvd;
    902  1.1  jklos     __be32 snd_nxt;
    903  1.1  jklos     __be32 snd_una;
    904  1.1  jklos };
    905  1.1  jklos 
    906  1.1  jklos struct cpl_rdma_ec_status {
    907  1.1  jklos     RSS_HDR
    908  1.1  jklos     union opcode_tid ot;
    909  1.1  jklos     __u8  rsvd[3];
    910  1.1  jklos     __u8  status;
    911  1.1  jklos };
    912  1.1  jklos 
    913  1.1  jklos struct mngt_pktsched_wr {
    914  1.1  jklos     __be32 wr_hi;
    915  1.1  jklos     __be32 wr_lo;
    916  1.1  jklos     __u8  mngt_opcode;
    917  1.1  jklos     __u8  rsvd[7];
    918  1.1  jklos     __u8  sched;
    919  1.1  jklos     __u8  idx;
    920  1.1  jklos     __u8  min;
    921  1.1  jklos     __u8  max;
    922  1.1  jklos     __u8  binding;
    923  1.1  jklos     __u8  rsvd1[3];
    924  1.1  jklos };
    925  1.1  jklos 
    926  1.1  jklos struct cpl_iscsi_hdr {
    927  1.1  jklos     RSS_HDR
    928  1.1  jklos     union opcode_tid ot;
    929  1.1  jklos     __be16 pdu_len_ddp;
    930  1.1  jklos     __be16 len;
    931  1.1  jklos     __be32 seq;
    932  1.1  jklos     __be16 urg;
    933  1.1  jklos     __u8  rsvd;
    934  1.1  jklos     __u8  status;
    935  1.1  jklos };
    936  1.1  jklos 
    937  1.1  jklos /* cpl_iscsi_hdr.pdu_len_ddp fields */
    938  1.1  jklos #define S_ISCSI_PDU_LEN    0
    939  1.1  jklos #define M_ISCSI_PDU_LEN    0x7FFF
    940  1.1  jklos #define V_ISCSI_PDU_LEN(x) ((x) << S_ISCSI_PDU_LEN)
    941  1.1  jklos #define G_ISCSI_PDU_LEN(x) (((x) >> S_ISCSI_PDU_LEN) & M_ISCSI_PDU_LEN)
    942  1.1  jklos 
    943  1.1  jklos #define S_ISCSI_DDP    15
    944  1.1  jklos #define V_ISCSI_DDP(x) ((x) << S_ISCSI_DDP)
    945  1.1  jklos #define F_ISCSI_DDP    V_ISCSI_DDP(1U)
    946  1.1  jklos 
    947  1.1  jklos struct cpl_rx_data {
    948  1.1  jklos     RSS_HDR
    949  1.1  jklos     union opcode_tid ot;
    950  1.1  jklos     __be16 rsvd;
    951  1.1  jklos     __be16 len;
    952  1.1  jklos     __be32 seq;
    953  1.1  jklos     __be16 urg;
    954  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
    955  1.1  jklos     __u8  dack_mode:2;
    956  1.1  jklos     __u8  psh:1;
    957  1.1  jklos     __u8  heartbeat:1;
    958  1.1  jklos     __u8  :4;
    959  1.1  jklos #else
    960  1.1  jklos     __u8  :4;
    961  1.1  jklos     __u8  heartbeat:1;
    962  1.1  jklos     __u8  psh:1;
    963  1.1  jklos     __u8  dack_mode:2;
    964  1.1  jklos #endif
    965  1.1  jklos     __u8  status;
    966  1.1  jklos };
    967  1.1  jklos 
    968  1.1  jklos struct cpl_rx_data_ack {
    969  1.1  jklos     WR_HDR;
    970  1.1  jklos     union opcode_tid ot;
    971  1.1  jklos     __be32 credit_dack;
    972  1.1  jklos };
    973  1.1  jklos 
    974  1.1  jklos /* cpl_rx_data_ack.ack_seq fields */
    975  1.1  jklos #define S_RX_CREDITS    0
    976  1.1  jklos #define M_RX_CREDITS    0x7FFFFFF
    977  1.1  jklos #define V_RX_CREDITS(x) ((x) << S_RX_CREDITS)
    978  1.1  jklos #define G_RX_CREDITS(x) (((x) >> S_RX_CREDITS) & M_RX_CREDITS)
    979  1.1  jklos 
    980  1.1  jklos #define S_RX_MODULATE    27
    981  1.1  jklos #define V_RX_MODULATE(x) ((x) << S_RX_MODULATE)
    982  1.1  jklos #define F_RX_MODULATE    V_RX_MODULATE(1U)
    983  1.1  jklos 
    984  1.1  jklos #define S_RX_FORCE_ACK    28
    985  1.1  jklos #define V_RX_FORCE_ACK(x) ((x) << S_RX_FORCE_ACK)
    986  1.1  jklos #define F_RX_FORCE_ACK    V_RX_FORCE_ACK(1U)
    987  1.1  jklos 
    988  1.1  jklos #define S_RX_DACK_MODE    29
    989  1.1  jklos #define M_RX_DACK_MODE    0x3
    990  1.1  jklos #define V_RX_DACK_MODE(x) ((x) << S_RX_DACK_MODE)
    991  1.1  jklos #define G_RX_DACK_MODE(x) (((x) >> S_RX_DACK_MODE) & M_RX_DACK_MODE)
    992  1.1  jklos 
    993  1.1  jklos #define S_RX_DACK_CHANGE    31
    994  1.1  jklos #define V_RX_DACK_CHANGE(x) ((x) << S_RX_DACK_CHANGE)
    995  1.1  jklos #define F_RX_DACK_CHANGE    V_RX_DACK_CHANGE(1U)
    996  1.1  jklos 
    997  1.1  jklos struct cpl_rx_urg_notify {
    998  1.1  jklos     RSS_HDR
    999  1.1  jklos     union opcode_tid ot;
   1000  1.1  jklos     __be32 seq;
   1001  1.1  jklos };
   1002  1.1  jklos 
   1003  1.1  jklos struct cpl_rx_ddp_complete {
   1004  1.1  jklos     RSS_HDR
   1005  1.1  jklos     union opcode_tid ot;
   1006  1.1  jklos     __be32 ddp_report;
   1007  1.1  jklos };
   1008  1.1  jklos 
   1009  1.1  jklos struct cpl_rx_data_ddp {
   1010  1.1  jklos     RSS_HDR
   1011  1.1  jklos     union opcode_tid ot;
   1012  1.1  jklos     __be16 urg;
   1013  1.1  jklos     __be16 len;
   1014  1.1  jklos     __be32 seq;
   1015  1.1  jklos     union {
   1016  1.1  jklos         __be32 nxt_seq;
   1017  1.1  jklos         __be32 ddp_report;
   1018  1.1  jklos     } u;
   1019  1.1  jklos     __be32 ulp_crc;
   1020  1.1  jklos     __be32 ddpvld_status;
   1021  1.1  jklos };
   1022  1.1  jklos 
   1023  1.1  jklos /* cpl_rx_data_ddp.ddpvld_status fields */
   1024  1.1  jklos #define S_DDP_STATUS    0
   1025  1.1  jklos #define M_DDP_STATUS    0xFF
   1026  1.1  jklos #define V_DDP_STATUS(x) ((x) << S_DDP_STATUS)
   1027  1.1  jklos #define G_DDP_STATUS(x) (((x) >> S_DDP_STATUS) & M_DDP_STATUS)
   1028  1.1  jklos 
   1029  1.1  jklos #define S_DDP_VALID    15
   1030  1.1  jklos #define M_DDP_VALID    0x1FFFF
   1031  1.1  jklos #define V_DDP_VALID(x) ((x) << S_DDP_VALID)
   1032  1.1  jklos #define G_DDP_VALID(x) (((x) >> S_DDP_VALID) & M_DDP_VALID)
   1033  1.1  jklos 
   1034  1.1  jklos #define S_DDP_PPOD_MISMATCH    15
   1035  1.1  jklos #define V_DDP_PPOD_MISMATCH(x) ((x) << S_DDP_PPOD_MISMATCH)
   1036  1.1  jklos #define F_DDP_PPOD_MISMATCH    V_DDP_PPOD_MISMATCH(1U)
   1037  1.1  jklos 
   1038  1.1  jklos #define S_DDP_PDU    16
   1039  1.1  jklos #define V_DDP_PDU(x) ((x) << S_DDP_PDU)
   1040  1.1  jklos #define F_DDP_PDU    V_DDP_PDU(1U)
   1041  1.1  jklos 
   1042  1.1  jklos #define S_DDP_LLIMIT_ERR    17
   1043  1.1  jklos #define V_DDP_LLIMIT_ERR(x) ((x) << S_DDP_LLIMIT_ERR)
   1044  1.1  jklos #define F_DDP_LLIMIT_ERR    V_DDP_LLIMIT_ERR(1U)
   1045  1.1  jklos 
   1046  1.1  jklos #define S_DDP_PPOD_PARITY_ERR    18
   1047  1.1  jklos #define V_DDP_PPOD_PARITY_ERR(x) ((x) << S_DDP_PPOD_PARITY_ERR)
   1048  1.1  jklos #define F_DDP_PPOD_PARITY_ERR    V_DDP_PPOD_PARITY_ERR(1U)
   1049  1.1  jklos 
   1050  1.1  jklos #define S_DDP_PADDING_ERR    19
   1051  1.1  jklos #define V_DDP_PADDING_ERR(x) ((x) << S_DDP_PADDING_ERR)
   1052  1.1  jklos #define F_DDP_PADDING_ERR    V_DDP_PADDING_ERR(1U)
   1053  1.1  jklos 
   1054  1.1  jklos #define S_DDP_HDRCRC_ERR    20
   1055  1.1  jklos #define V_DDP_HDRCRC_ERR(x) ((x) << S_DDP_HDRCRC_ERR)
   1056  1.1  jklos #define F_DDP_HDRCRC_ERR    V_DDP_HDRCRC_ERR(1U)
   1057  1.1  jklos 
   1058  1.1  jklos #define S_DDP_DATACRC_ERR    21
   1059  1.1  jklos #define V_DDP_DATACRC_ERR(x) ((x) << S_DDP_DATACRC_ERR)
   1060  1.1  jklos #define F_DDP_DATACRC_ERR    V_DDP_DATACRC_ERR(1U)
   1061  1.1  jklos 
   1062  1.1  jklos #define S_DDP_INVALID_TAG    22
   1063  1.1  jklos #define V_DDP_INVALID_TAG(x) ((x) << S_DDP_INVALID_TAG)
   1064  1.1  jklos #define F_DDP_INVALID_TAG    V_DDP_INVALID_TAG(1U)
   1065  1.1  jklos 
   1066  1.1  jklos #define S_DDP_ULIMIT_ERR    23
   1067  1.1  jklos #define V_DDP_ULIMIT_ERR(x) ((x) << S_DDP_ULIMIT_ERR)
   1068  1.1  jklos #define F_DDP_ULIMIT_ERR    V_DDP_ULIMIT_ERR(1U)
   1069  1.1  jklos 
   1070  1.1  jklos #define S_DDP_OFFSET_ERR    24
   1071  1.1  jklos #define V_DDP_OFFSET_ERR(x) ((x) << S_DDP_OFFSET_ERR)
   1072  1.1  jklos #define F_DDP_OFFSET_ERR    V_DDP_OFFSET_ERR(1U)
   1073  1.1  jklos 
   1074  1.1  jklos #define S_DDP_COLOR_ERR    25
   1075  1.1  jklos #define V_DDP_COLOR_ERR(x) ((x) << S_DDP_COLOR_ERR)
   1076  1.1  jklos #define F_DDP_COLOR_ERR    V_DDP_COLOR_ERR(1U)
   1077  1.1  jklos 
   1078  1.1  jklos #define S_DDP_TID_MISMATCH    26
   1079  1.1  jklos #define V_DDP_TID_MISMATCH(x) ((x) << S_DDP_TID_MISMATCH)
   1080  1.1  jklos #define F_DDP_TID_MISMATCH    V_DDP_TID_MISMATCH(1U)
   1081  1.1  jklos 
   1082  1.1  jklos #define S_DDP_INVALID_PPOD    27
   1083  1.1  jklos #define V_DDP_INVALID_PPOD(x) ((x) << S_DDP_INVALID_PPOD)
   1084  1.1  jklos #define F_DDP_INVALID_PPOD    V_DDP_INVALID_PPOD(1U)
   1085  1.1  jklos 
   1086  1.1  jklos #define S_DDP_ULP_MODE    28
   1087  1.1  jklos #define M_DDP_ULP_MODE    0xF
   1088  1.1  jklos #define V_DDP_ULP_MODE(x) ((x) << S_DDP_ULP_MODE)
   1089  1.1  jklos #define G_DDP_ULP_MODE(x) (((x) >> S_DDP_ULP_MODE) & M_DDP_ULP_MODE)
   1090  1.1  jklos 
   1091  1.1  jklos /* cpl_rx_data_ddp.ddp_report fields */
   1092  1.1  jklos #define S_DDP_OFFSET    0
   1093  1.1  jklos #define M_DDP_OFFSET    0x3FFFFF
   1094  1.1  jklos #define V_DDP_OFFSET(x) ((x) << S_DDP_OFFSET)
   1095  1.1  jklos #define G_DDP_OFFSET(x) (((x) >> S_DDP_OFFSET) & M_DDP_OFFSET)
   1096  1.1  jklos 
   1097  1.1  jklos #define S_DDP_URG    24
   1098  1.1  jklos #define V_DDP_URG(x) ((x) << S_DDP_URG)
   1099  1.1  jklos #define F_DDP_URG    V_DDP_URG(1U)
   1100  1.1  jklos 
   1101  1.1  jklos #define S_DDP_PSH    25
   1102  1.1  jklos #define V_DDP_PSH(x) ((x) << S_DDP_PSH)
   1103  1.1  jklos #define F_DDP_PSH    V_DDP_PSH(1U)
   1104  1.1  jklos 
   1105  1.1  jklos #define S_DDP_BUF_COMPLETE    26
   1106  1.1  jklos #define V_DDP_BUF_COMPLETE(x) ((x) << S_DDP_BUF_COMPLETE)
   1107  1.1  jklos #define F_DDP_BUF_COMPLETE    V_DDP_BUF_COMPLETE(1U)
   1108  1.1  jklos 
   1109  1.1  jklos #define S_DDP_BUF_TIMED_OUT    27
   1110  1.1  jklos #define V_DDP_BUF_TIMED_OUT(x) ((x) << S_DDP_BUF_TIMED_OUT)
   1111  1.1  jklos #define F_DDP_BUF_TIMED_OUT    V_DDP_BUF_TIMED_OUT(1U)
   1112  1.1  jklos 
   1113  1.1  jklos #define S_DDP_BUF_IDX    28
   1114  1.1  jklos #define V_DDP_BUF_IDX(x) ((x) << S_DDP_BUF_IDX)
   1115  1.1  jklos #define F_DDP_BUF_IDX    V_DDP_BUF_IDX(1U)
   1116  1.1  jklos 
   1117  1.1  jklos struct cpl_tx_pkt {
   1118  1.1  jklos     WR_HDR;
   1119  1.1  jklos     __be32 cntrl;
   1120  1.1  jklos     __be32 len;
   1121  1.1  jklos };
   1122  1.1  jklos 
   1123  1.1  jklos struct cpl_tx_pkt_lso {
   1124  1.1  jklos     WR_HDR;
   1125  1.1  jklos     __be32 cntrl;
   1126  1.1  jklos     __be32 len;
   1127  1.1  jklos 
   1128  1.1  jklos     __be32 rsvd;
   1129  1.1  jklos     __be32 lso_info;
   1130  1.1  jklos };
   1131  1.1  jklos 
   1132  1.1  jklos /* cpl_tx_pkt*.cntrl fields */
   1133  1.1  jklos #define S_TXPKT_VLAN    0
   1134  1.1  jklos #define M_TXPKT_VLAN    0xFFFF
   1135  1.1  jklos #define V_TXPKT_VLAN(x) ((x) << S_TXPKT_VLAN)
   1136  1.1  jklos #define G_TXPKT_VLAN(x) (((x) >> S_TXPKT_VLAN) & M_TXPKT_VLAN)
   1137  1.1  jklos 
   1138  1.1  jklos #define S_TXPKT_INTF    16
   1139  1.1  jklos #define M_TXPKT_INTF    0xF
   1140  1.1  jklos #define V_TXPKT_INTF(x) ((x) << S_TXPKT_INTF)
   1141  1.1  jklos #define G_TXPKT_INTF(x) (((x) >> S_TXPKT_INTF) & M_TXPKT_INTF)
   1142  1.1  jklos 
   1143  1.1  jklos #define S_TXPKT_IPCSUM_DIS    20
   1144  1.1  jklos #define V_TXPKT_IPCSUM_DIS(x) ((x) << S_TXPKT_IPCSUM_DIS)
   1145  1.1  jklos #define F_TXPKT_IPCSUM_DIS    V_TXPKT_IPCSUM_DIS(1U)
   1146  1.1  jklos 
   1147  1.1  jklos #define S_TXPKT_L4CSUM_DIS    21
   1148  1.1  jklos #define V_TXPKT_L4CSUM_DIS(x) ((x) << S_TXPKT_L4CSUM_DIS)
   1149  1.1  jklos #define F_TXPKT_L4CSUM_DIS    V_TXPKT_L4CSUM_DIS(1U)
   1150  1.1  jklos 
   1151  1.1  jklos #define S_TXPKT_VLAN_VLD    22
   1152  1.1  jklos #define V_TXPKT_VLAN_VLD(x) ((x) << S_TXPKT_VLAN_VLD)
   1153  1.1  jklos #define F_TXPKT_VLAN_VLD    V_TXPKT_VLAN_VLD(1U)
   1154  1.1  jklos 
   1155  1.1  jklos #define S_TXPKT_LOOPBACK    23
   1156  1.1  jklos #define V_TXPKT_LOOPBACK(x) ((x) << S_TXPKT_LOOPBACK)
   1157  1.1  jklos #define F_TXPKT_LOOPBACK    V_TXPKT_LOOPBACK(1U)
   1158  1.1  jklos 
   1159  1.1  jklos #define S_TXPKT_OPCODE    24
   1160  1.1  jklos #define M_TXPKT_OPCODE    0xFF
   1161  1.1  jklos #define V_TXPKT_OPCODE(x) ((x) << S_TXPKT_OPCODE)
   1162  1.1  jklos #define G_TXPKT_OPCODE(x) (((x) >> S_TXPKT_OPCODE) & M_TXPKT_OPCODE)
   1163  1.1  jklos 
   1164  1.1  jklos /* cpl_tx_pkt_lso.lso_info fields */
   1165  1.1  jklos #define S_LSO_MSS    0
   1166  1.1  jklos #define M_LSO_MSS    0x3FFF
   1167  1.1  jklos #define V_LSO_MSS(x) ((x) << S_LSO_MSS)
   1168  1.1  jklos #define G_LSO_MSS(x) (((x) >> S_LSO_MSS) & M_LSO_MSS)
   1169  1.1  jklos 
   1170  1.1  jklos #define S_LSO_ETH_TYPE    14
   1171  1.1  jklos #define M_LSO_ETH_TYPE    0x3
   1172  1.1  jklos #define V_LSO_ETH_TYPE(x) ((x) << S_LSO_ETH_TYPE)
   1173  1.1  jklos #define G_LSO_ETH_TYPE(x) (((x) >> S_LSO_ETH_TYPE) & M_LSO_ETH_TYPE)
   1174  1.1  jklos 
   1175  1.1  jklos #define S_LSO_TCPHDR_WORDS    16
   1176  1.1  jklos #define M_LSO_TCPHDR_WORDS    0xF
   1177  1.1  jklos #define V_LSO_TCPHDR_WORDS(x) ((x) << S_LSO_TCPHDR_WORDS)
   1178  1.1  jklos #define G_LSO_TCPHDR_WORDS(x) (((x) >> S_LSO_TCPHDR_WORDS) & M_LSO_TCPHDR_WORDS)
   1179  1.1  jklos 
   1180  1.1  jklos #define S_LSO_IPHDR_WORDS    20
   1181  1.1  jklos #define M_LSO_IPHDR_WORDS    0xF
   1182  1.1  jklos #define V_LSO_IPHDR_WORDS(x) ((x) << S_LSO_IPHDR_WORDS)
   1183  1.1  jklos #define G_LSO_IPHDR_WORDS(x) (((x) >> S_LSO_IPHDR_WORDS) & M_LSO_IPHDR_WORDS)
   1184  1.1  jklos 
   1185  1.1  jklos #define S_LSO_IPV6    24
   1186  1.1  jklos #define V_LSO_IPV6(x) ((x) << S_LSO_IPV6)
   1187  1.1  jklos #define F_LSO_IPV6    V_LSO_IPV6(1U)
   1188  1.1  jklos 
   1189  1.1  jklos struct cpl_trace_pkt {
   1190  1.1  jklos #ifdef CHELSIO_FW
   1191  1.1  jklos     __u8 rss_opcode;
   1192  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1193  1.1  jklos     __u8 err:1;
   1194  1.1  jklos     __u8 :7;
   1195  1.1  jklos #else
   1196  1.1  jklos     __u8 :7;
   1197  1.1  jklos     __u8 err:1;
   1198  1.1  jklos #endif
   1199  1.1  jklos     __u8 rsvd0;
   1200  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1201  1.1  jklos     __u8 qid:4;
   1202  1.1  jklos     __u8 :4;
   1203  1.1  jklos #else
   1204  1.1  jklos     __u8 :4;
   1205  1.1  jklos     __u8 qid:4;
   1206  1.1  jklos #endif
   1207  1.1  jklos     __be32 tstamp;
   1208  1.1  jklos #endif /* CHELSIO_FW */
   1209  1.1  jklos 
   1210  1.1  jklos     __u8  opcode;
   1211  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1212  1.1  jklos     __u8  iff:4;
   1213  1.1  jklos     __u8  :4;
   1214  1.1  jklos #else
   1215  1.1  jklos     __u8  :4;
   1216  1.1  jklos     __u8  iff:4;
   1217  1.1  jklos #endif
   1218  1.1  jklos     __u8  rsvd[4];
   1219  1.1  jklos     __be16 len;
   1220  1.1  jklos };
   1221  1.1  jklos 
   1222  1.1  jklos struct cpl_rx_pkt {
   1223  1.1  jklos     RSS_HDR
   1224  1.1  jklos     __u8 opcode;
   1225  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1226  1.1  jklos     __u8 iff:4;
   1227  1.1  jklos     __u8 csum_valid:1;
   1228  1.1  jklos     __u8 ipmi_pkt:1;
   1229  1.1  jklos     __u8 vlan_valid:1;
   1230  1.1  jklos     __u8 fragment:1;
   1231  1.1  jklos #else
   1232  1.1  jklos     __u8 fragment:1;
   1233  1.1  jklos     __u8 vlan_valid:1;
   1234  1.1  jklos     __u8 ipmi_pkt:1;
   1235  1.1  jklos     __u8 csum_valid:1;
   1236  1.1  jklos     __u8 iff:4;
   1237  1.1  jklos #endif
   1238  1.1  jklos     __be16 csum;
   1239  1.1  jklos     __be16 vlan;
   1240  1.1  jklos     __be16 len;
   1241  1.1  jklos };
   1242  1.1  jklos 
   1243  1.1  jklos struct cpl_l2t_write_req {
   1244  1.1  jklos     WR_HDR;
   1245  1.1  jklos     union opcode_tid ot;
   1246  1.1  jklos     __be32 params;
   1247  1.1  jklos     __u8  rsvd[2];
   1248  1.1  jklos     __u8  dst_mac[6];
   1249  1.1  jklos };
   1250  1.1  jklos 
   1251  1.1  jklos /* cpl_l2t_write_req.params fields */
   1252  1.1  jklos #define S_L2T_W_IDX    0
   1253  1.1  jklos #define M_L2T_W_IDX    0x7FF
   1254  1.1  jklos #define V_L2T_W_IDX(x) ((x) << S_L2T_W_IDX)
   1255  1.1  jklos #define G_L2T_W_IDX(x) (((x) >> S_L2T_W_IDX) & M_L2T_W_IDX)
   1256  1.1  jklos 
   1257  1.1  jklos #define S_L2T_W_VLAN    11
   1258  1.1  jklos #define M_L2T_W_VLAN    0xFFF
   1259  1.1  jklos #define V_L2T_W_VLAN(x) ((x) << S_L2T_W_VLAN)
   1260  1.1  jklos #define G_L2T_W_VLAN(x) (((x) >> S_L2T_W_VLAN) & M_L2T_W_VLAN)
   1261  1.1  jklos 
   1262  1.1  jklos #define S_L2T_W_IFF    23
   1263  1.1  jklos #define M_L2T_W_IFF    0xF
   1264  1.1  jklos #define V_L2T_W_IFF(x) ((x) << S_L2T_W_IFF)
   1265  1.1  jklos #define G_L2T_W_IFF(x) (((x) >> S_L2T_W_IFF) & M_L2T_W_IFF)
   1266  1.1  jklos 
   1267  1.1  jklos #define S_L2T_W_PRIO    27
   1268  1.1  jklos #define M_L2T_W_PRIO    0x7
   1269  1.1  jklos #define V_L2T_W_PRIO(x) ((x) << S_L2T_W_PRIO)
   1270  1.1  jklos #define G_L2T_W_PRIO(x) (((x) >> S_L2T_W_PRIO) & M_L2T_W_PRIO)
   1271  1.1  jklos 
   1272  1.1  jklos struct cpl_l2t_write_rpl {
   1273  1.1  jklos     RSS_HDR
   1274  1.1  jklos     union opcode_tid ot;
   1275  1.1  jklos     __u8 status;
   1276  1.1  jklos     __u8 rsvd[3];
   1277  1.1  jklos };
   1278  1.1  jklos 
   1279  1.1  jklos struct cpl_l2t_read_req {
   1280  1.1  jklos     WR_HDR;
   1281  1.1  jklos     union opcode_tid ot;
   1282  1.1  jklos     __be16 rsvd;
   1283  1.1  jklos     __be16 l2t_idx;
   1284  1.1  jklos };
   1285  1.1  jklos 
   1286  1.1  jklos struct cpl_l2t_read_rpl {
   1287  1.1  jklos     RSS_HDR
   1288  1.1  jklos     union opcode_tid ot;
   1289  1.1  jklos     __be32 params;
   1290  1.1  jklos     __u8 rsvd[2];
   1291  1.1  jklos     __u8 dst_mac[6];
   1292  1.1  jklos };
   1293  1.1  jklos 
   1294  1.1  jklos /* cpl_l2t_read_rpl.params fields */
   1295  1.1  jklos #define S_L2T_R_PRIO    0
   1296  1.1  jklos #define M_L2T_R_PRIO    0x7
   1297  1.1  jklos #define V_L2T_R_PRIO(x) ((x) << S_L2T_R_PRIO)
   1298  1.1  jklos #define G_L2T_R_PRIO(x) (((x) >> S_L2T_R_PRIO) & M_L2T_R_PRIO)
   1299  1.1  jklos 
   1300  1.1  jklos #define S_L2T_R_VLAN    8
   1301  1.1  jklos #define M_L2T_R_VLAN    0xFFF
   1302  1.1  jklos #define V_L2T_R_VLAN(x) ((x) << S_L2T_R_VLAN)
   1303  1.1  jklos #define G_L2T_R_VLAN(x) (((x) >> S_L2T_R_VLAN) & M_L2T_R_VLAN)
   1304  1.1  jklos 
   1305  1.1  jklos #define S_L2T_R_IFF    20
   1306  1.1  jklos #define M_L2T_R_IFF    0xF
   1307  1.1  jklos #define V_L2T_R_IFF(x) ((x) << S_L2T_R_IFF)
   1308  1.1  jklos #define G_L2T_R_IFF(x) (((x) >> S_L2T_R_IFF) & M_L2T_R_IFF)
   1309  1.1  jklos 
   1310  1.1  jklos #define S_L2T_STATUS    24
   1311  1.1  jklos #define M_L2T_STATUS    0xFF
   1312  1.1  jklos #define V_L2T_STATUS(x) ((x) << S_L2T_STATUS)
   1313  1.1  jklos #define G_L2T_STATUS(x) (((x) >> S_L2T_STATUS) & M_L2T_STATUS)
   1314  1.1  jklos 
   1315  1.1  jklos struct cpl_smt_write_req {
   1316  1.1  jklos     WR_HDR;
   1317  1.1  jklos     union opcode_tid ot;
   1318  1.1  jklos     __u8 rsvd0;
   1319  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1320  1.1  jklos     __u8 mtu_idx:4;
   1321  1.1  jklos     __u8 iff:4;
   1322  1.1  jklos #else
   1323  1.1  jklos     __u8 iff:4;
   1324  1.1  jklos     __u8 mtu_idx:4;
   1325  1.1  jklos #endif
   1326  1.1  jklos     __be16 rsvd2;
   1327  1.1  jklos     __be16 rsvd3;
   1328  1.1  jklos     __u8  src_mac1[6];
   1329  1.1  jklos     __be16 rsvd4;
   1330  1.1  jklos     __u8  src_mac0[6];
   1331  1.1  jklos };
   1332  1.1  jklos 
   1333  1.1  jklos struct cpl_smt_write_rpl {
   1334  1.1  jklos     RSS_HDR
   1335  1.1  jklos     union opcode_tid ot;
   1336  1.1  jklos     __u8 status;
   1337  1.1  jklos     __u8 rsvd[3];
   1338  1.1  jklos };
   1339  1.1  jklos 
   1340  1.1  jklos struct cpl_smt_read_req {
   1341  1.1  jklos     WR_HDR;
   1342  1.1  jklos     union opcode_tid ot;
   1343  1.1  jklos     __u8 rsvd0;
   1344  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1345  1.1  jklos     __u8 :4;
   1346  1.1  jklos     __u8 iff:4;
   1347  1.1  jklos #else
   1348  1.1  jklos     __u8 iff:4;
   1349  1.1  jklos     __u8 :4;
   1350  1.1  jklos #endif
   1351  1.1  jklos     __be16 rsvd2;
   1352  1.1  jklos };
   1353  1.1  jklos 
   1354  1.1  jklos struct cpl_smt_read_rpl {
   1355  1.1  jklos     RSS_HDR
   1356  1.1  jklos     union opcode_tid ot;
   1357  1.1  jklos     __u8 status;
   1358  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1359  1.1  jklos     __u8 mtu_idx:4;
   1360  1.1  jklos     __u8 :4;
   1361  1.1  jklos #else
   1362  1.1  jklos     __u8 :4;
   1363  1.1  jklos     __u8 mtu_idx:4;
   1364  1.1  jklos #endif
   1365  1.1  jklos     __be16 rsvd2;
   1366  1.1  jklos     __be16 rsvd3;
   1367  1.1  jklos     __u8  src_mac1[6];
   1368  1.1  jklos     __be16 rsvd4;
   1369  1.1  jklos     __u8  src_mac0[6];
   1370  1.1  jklos };
   1371  1.1  jklos 
   1372  1.1  jklos struct cpl_rte_delete_req {
   1373  1.1  jklos     WR_HDR;
   1374  1.1  jklos     union opcode_tid ot;
   1375  1.1  jklos     __be32 params;
   1376  1.1  jklos };
   1377  1.1  jklos 
   1378  1.1  jklos /* { cpl_rte_delete_req, cpl_rte_read_req }.params fields */
   1379  1.1  jklos #define S_RTE_REQ_LUT_IX    8
   1380  1.1  jklos #define M_RTE_REQ_LUT_IX    0x7FF
   1381  1.1  jklos #define V_RTE_REQ_LUT_IX(x) ((x) << S_RTE_REQ_LUT_IX)
   1382  1.1  jklos #define G_RTE_REQ_LUT_IX(x) (((x) >> S_RTE_REQ_LUT_IX) & M_RTE_REQ_LUT_IX)
   1383  1.1  jklos 
   1384  1.1  jklos #define S_RTE_REQ_LUT_BASE    19
   1385  1.1  jklos #define M_RTE_REQ_LUT_BASE    0x7FF
   1386  1.1  jklos #define V_RTE_REQ_LUT_BASE(x) ((x) << S_RTE_REQ_LUT_BASE)
   1387  1.1  jklos #define G_RTE_REQ_LUT_BASE(x) (((x) >> S_RTE_REQ_LUT_BASE) & M_RTE_REQ_LUT_BASE)
   1388  1.1  jklos 
   1389  1.1  jklos #define S_RTE_READ_REQ_SELECT    31
   1390  1.1  jklos #define V_RTE_READ_REQ_SELECT(x) ((x) << S_RTE_READ_REQ_SELECT)
   1391  1.1  jklos #define F_RTE_READ_REQ_SELECT    V_RTE_READ_REQ_SELECT(1U)
   1392  1.1  jklos 
   1393  1.1  jklos struct cpl_rte_delete_rpl {
   1394  1.1  jklos     RSS_HDR
   1395  1.1  jklos     union opcode_tid ot;
   1396  1.1  jklos     __u8 status;
   1397  1.1  jklos     __u8 rsvd[3];
   1398  1.1  jklos };
   1399  1.1  jklos 
   1400  1.1  jklos struct cpl_rte_write_req {
   1401  1.1  jklos     WR_HDR;
   1402  1.1  jklos     union opcode_tid ot;
   1403  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1404  1.1  jklos     __u8 :6;
   1405  1.1  jklos     __u8 write_tcam:1;
   1406  1.1  jklos     __u8 write_l2t_lut:1;
   1407  1.1  jklos #else
   1408  1.1  jklos     __u8 write_l2t_lut:1;
   1409  1.1  jklos     __u8 write_tcam:1;
   1410  1.1  jklos     __u8 :6;
   1411  1.1  jklos #endif
   1412  1.1  jklos     __u8 rsvd[3];
   1413  1.1  jklos     __be32 lut_params;
   1414  1.1  jklos     __be16 rsvd2;
   1415  1.1  jklos     __be16 l2t_idx;
   1416  1.1  jklos     __be32 netmask;
   1417  1.1  jklos     __be32 faddr;
   1418  1.1  jklos };
   1419  1.1  jklos 
   1420  1.1  jklos /* cpl_rte_write_req.lut_params fields */
   1421  1.1  jklos #define S_RTE_WRITE_REQ_LUT_IX    10
   1422  1.1  jklos #define M_RTE_WRITE_REQ_LUT_IX    0x7FF
   1423  1.1  jklos #define V_RTE_WRITE_REQ_LUT_IX(x) ((x) << S_RTE_WRITE_REQ_LUT_IX)
   1424  1.1  jklos #define G_RTE_WRITE_REQ_LUT_IX(x) (((x) >> S_RTE_WRITE_REQ_LUT_IX) & M_RTE_WRITE_REQ_LUT_IX)
   1425  1.1  jklos 
   1426  1.1  jklos #define S_RTE_WRITE_REQ_LUT_BASE    21
   1427  1.1  jklos #define M_RTE_WRITE_REQ_LUT_BASE    0x7FF
   1428  1.1  jklos #define V_RTE_WRITE_REQ_LUT_BASE(x) ((x) << S_RTE_WRITE_REQ_LUT_BASE)
   1429  1.1  jklos #define G_RTE_WRITE_REQ_LUT_BASE(x) (((x) >> S_RTE_WRITE_REQ_LUT_BASE) & M_RTE_WRITE_REQ_LUT_BASE)
   1430  1.1  jklos 
   1431  1.1  jklos struct cpl_rte_write_rpl {
   1432  1.1  jklos     RSS_HDR
   1433  1.1  jklos     union opcode_tid ot;
   1434  1.1  jklos     __u8 status;
   1435  1.1  jklos     __u8 rsvd[3];
   1436  1.1  jklos };
   1437  1.1  jklos 
   1438  1.1  jklos struct cpl_rte_read_req {
   1439  1.1  jklos     WR_HDR;
   1440  1.1  jklos     union opcode_tid ot;
   1441  1.1  jklos     __be32 params;
   1442  1.1  jklos };
   1443  1.1  jklos 
   1444  1.1  jklos struct cpl_rte_read_rpl {
   1445  1.1  jklos     RSS_HDR
   1446  1.1  jklos     union opcode_tid ot;
   1447  1.1  jklos     __u8 status;
   1448  1.1  jklos     __u8 rsvd0;
   1449  1.1  jklos     __be16 l2t_idx;
   1450  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1451  1.1  jklos     __u8 :7;
   1452  1.1  jklos     __u8 select:1;
   1453  1.1  jklos #else
   1454  1.1  jklos     __u8 select:1;
   1455  1.1  jklos     __u8 :7;
   1456  1.1  jklos #endif
   1457  1.1  jklos     __u8 rsvd2[3];
   1458  1.1  jklos     __be32 addr;
   1459  1.1  jklos };
   1460  1.1  jklos 
   1461  1.1  jklos struct cpl_tid_release {
   1462  1.1  jklos     WR_HDR;
   1463  1.1  jklos     union opcode_tid ot;
   1464  1.1  jklos     __be32 rsvd;
   1465  1.1  jklos };
   1466  1.1  jklos 
   1467  1.1  jklos struct cpl_barrier {
   1468  1.1  jklos     WR_HDR;
   1469  1.1  jklos     __u8 opcode;
   1470  1.1  jklos     __u8 rsvd[7];
   1471  1.1  jklos };
   1472  1.1  jklos 
   1473  1.1  jklos struct cpl_rdma_read_req {
   1474  1.1  jklos     __u8 opcode;
   1475  1.1  jklos     __u8 rsvd[15];
   1476  1.1  jklos };
   1477  1.1  jklos 
   1478  1.1  jklos struct cpl_rdma_terminate {
   1479  1.1  jklos #ifdef CHELSIO_FW
   1480  1.1  jklos     __u8 opcode;
   1481  1.1  jklos     __u8 rsvd[2];
   1482  1.1  jklos #if defined(__LITTLE_ENDIAN_BITFIELD)
   1483  1.1  jklos     __u8 rspq:3;
   1484  1.1  jklos     __u8 :5;
   1485  1.1  jklos #else
   1486  1.1  jklos     __u8 :5;
   1487  1.1  jklos     __u8 rspq:3;
   1488  1.1  jklos #endif
   1489  1.1  jklos     __be32 tid_len;
   1490  1.1  jklos #endif
   1491  1.1  jklos     __be32 msn;
   1492  1.1  jklos     __be32 mo;
   1493  1.1  jklos     __u8  data[0];
   1494  1.1  jklos };
   1495  1.1  jklos 
   1496  1.1  jklos /* cpl_rdma_terminate.tid_len fields */
   1497  1.1  jklos #define S_FLIT_CNT    0
   1498  1.1  jklos #define M_FLIT_CNT    0xFF
   1499  1.1  jklos #define V_FLIT_CNT(x) ((x) << S_FLIT_CNT)
   1500  1.1  jklos #define G_FLIT_CNT(x) (((x) >> S_FLIT_CNT) & M_FLIT_CNT)
   1501  1.1  jklos 
   1502  1.1  jklos #define S_TERM_TID    8
   1503  1.1  jklos #define M_TERM_TID    0xFFFFF
   1504  1.1  jklos #define V_TERM_TID(x) ((x) << S_TERM_TID)
   1505  1.1  jklos #define G_TERM_TID(x) (((x) >> S_TERM_TID) & M_TERM_TID)
   1506  1.1  jklos 
   1507  1.1  jklos /* ULP_TX opcodes */
   1508  1.1  jklos enum { ULP_MEM_READ = 2, ULP_MEM_WRITE = 3, ULP_TXPKT = 4 };
   1509  1.1  jklos 
   1510  1.1  jklos #define S_ULPTX_CMD    28
   1511  1.1  jklos #define M_ULPTX_CMD    0xF
   1512  1.1  jklos #define V_ULPTX_CMD(x) ((x) << S_ULPTX_CMD)
   1513  1.1  jklos 
   1514  1.1  jklos #define S_ULPTX_NFLITS    0
   1515  1.1  jklos #define M_ULPTX_NFLITS    0xFF
   1516  1.1  jklos #define V_ULPTX_NFLITS(x) ((x) << S_ULPTX_NFLITS)
   1517  1.1  jklos 
   1518  1.1  jklos struct ulp_mem_io {
   1519  1.1  jklos     WR_HDR;
   1520  1.1  jklos     __be32 cmd_lock_addr;
   1521  1.1  jklos     __be32 len;
   1522  1.1  jklos };
   1523  1.1  jklos 
   1524  1.1  jklos /* ulp_mem_io.cmd_lock_addr fields */
   1525  1.1  jklos #define S_ULP_MEMIO_ADDR    0
   1526  1.1  jklos #define M_ULP_MEMIO_ADDR    0x7FFFFFF
   1527  1.1  jklos #define V_ULP_MEMIO_ADDR(x) ((x) << S_ULP_MEMIO_ADDR)
   1528  1.1  jklos 
   1529  1.1  jklos #define S_ULP_MEMIO_LOCK    27
   1530  1.1  jklos #define V_ULP_MEMIO_LOCK(x) ((x) << S_ULP_MEMIO_LOCK)
   1531  1.1  jklos #define F_ULP_MEMIO_LOCK    V_ULP_MEMIO_LOCK(1U)
   1532  1.1  jklos 
   1533  1.1  jklos /* ulp_mem_io.len fields */
   1534  1.1  jklos #define S_ULP_MEMIO_DATA_LEN    28
   1535  1.1  jklos #define M_ULP_MEMIO_DATA_LEN    0xF
   1536  1.1  jklos #define V_ULP_MEMIO_DATA_LEN(x) ((x) << S_ULP_MEMIO_DATA_LEN)
   1537  1.1  jklos 
   1538  1.1  jklos struct ulp_txpkt {
   1539  1.1  jklos     __be32 cmd_dest;
   1540  1.1  jklos     __be32 len;
   1541  1.1  jklos };
   1542  1.1  jklos 
   1543  1.1  jklos /* ulp_txpkt.cmd_dest fields */
   1544  1.1  jklos #define S_ULP_TXPKT_DEST    24
   1545  1.1  jklos #define M_ULP_TXPKT_DEST    0xF
   1546  1.1  jklos #define V_ULP_TXPKT_DEST(x) ((x) << S_ULP_TXPKT_DEST)
   1547  1.1  jklos 
   1548  1.1  jklos #endif  /* T3_CPL_H */
   1549