1 1.32 jdolecek /* $NetBSD: cypide.c,v 1.32 2017/10/20 07:06:08 jdolecek Exp $ */ 2 1.1 bouyer 3 1.1 bouyer /* 4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer. 5 1.1 bouyer * 6 1.1 bouyer * Redistribution and use in source and binary forms, with or without 7 1.1 bouyer * modification, are permitted provided that the following conditions 8 1.1 bouyer * are met: 9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright 10 1.1 bouyer * notice, this list of conditions and the following disclaimer. 11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the 13 1.1 bouyer * documentation and/or other materials provided with the distribution. 14 1.1 bouyer * 15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 1.14 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 1.1 bouyer * 26 1.1 bouyer */ 27 1.1 bouyer 28 1.15 lukem #include <sys/cdefs.h> 29 1.32 jdolecek __KERNEL_RCSID(0, "$NetBSD: cypide.c,v 1.32 2017/10/20 07:06:08 jdolecek Exp $"); 30 1.15 lukem 31 1.1 bouyer #include <sys/param.h> 32 1.1 bouyer #include <sys/systm.h> 33 1.1 bouyer 34 1.1 bouyer #include <dev/pci/pcivar.h> 35 1.1 bouyer #include <dev/pci/pcidevs.h> 36 1.1 bouyer #include <dev/pci/pciidereg.h> 37 1.1 bouyer #include <dev/pci/pciidevar.h> 38 1.1 bouyer #include <dev/pci/pciide_cy693_reg.h> 39 1.1 bouyer #include <dev/pci/cy82c693var.h> 40 1.1 bouyer 41 1.24 dyoung static void cy693_chip_map(struct pciide_softc*, const struct pci_attach_args*); 42 1.11 thorpej static void cy693_setup_channel(struct ata_channel*); 43 1.1 bouyer 44 1.21 cube static int cypide_match(device_t, cfdata_t, void *); 45 1.21 cube static void cypide_attach(device_t, device_t, void *); 46 1.1 bouyer 47 1.21 cube CFATTACH_DECL_NEW(cypide, sizeof(struct pciide_softc), 48 1.30 jakllsch cypide_match, cypide_attach, pciide_detach, NULL); 49 1.1 bouyer 50 1.2 thorpej static const struct pciide_product_desc pciide_cypress_products[] = { 51 1.1 bouyer { PCI_PRODUCT_CONTAQ_82C693, 52 1.1 bouyer IDE_16BIT_IOSPACE, 53 1.1 bouyer "Cypress 82C693 IDE Controller", 54 1.1 bouyer cy693_chip_map, 55 1.1 bouyer }, 56 1.1 bouyer { 0, 57 1.1 bouyer 0, 58 1.1 bouyer NULL, 59 1.1 bouyer NULL 60 1.1 bouyer } 61 1.1 bouyer }; 62 1.1 bouyer 63 1.2 thorpej static int 64 1.21 cube cypide_match(device_t parent, cfdata_t match, void *aux) 65 1.1 bouyer { 66 1.1 bouyer struct pci_attach_args *pa = aux; 67 1.1 bouyer 68 1.3 mycroft if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CONTAQ && 69 1.3 mycroft PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 70 1.3 mycroft PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 71 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_cypress_products)) 72 1.1 bouyer return (2); 73 1.1 bouyer } 74 1.1 bouyer return (0); 75 1.1 bouyer } 76 1.1 bouyer 77 1.2 thorpej static void 78 1.21 cube cypide_attach(device_t parent, device_t self, void *aux) 79 1.1 bouyer { 80 1.1 bouyer struct pci_attach_args *pa = aux; 81 1.21 cube struct pciide_softc *sc = device_private(self); 82 1.21 cube 83 1.21 cube sc->sc_wdcdev.sc_atac.atac_dev = self; 84 1.1 bouyer 85 1.1 bouyer pciide_common_attach(sc, pa, 86 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_cypress_products)); 87 1.1 bouyer 88 1.1 bouyer } 89 1.1 bouyer 90 1.2 thorpej static void 91 1.24 dyoung cy693_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 92 1.14 perry { 93 1.1 bouyer struct pciide_channel *cp; 94 1.1 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class); 95 1.1 bouyer 96 1.1 bouyer if (pciide_chipen(sc, pa) == 0) 97 1.1 bouyer return; 98 1.1 bouyer 99 1.1 bouyer /* 100 1.1 bouyer * this chip has 2 PCI IDE functions, one for primary and one for 101 1.1 bouyer * secondary. So we need to call pciide_mapregs_compat() with 102 1.1 bouyer * the real channel 103 1.1 bouyer */ 104 1.1 bouyer if (pa->pa_function == 1) { 105 1.1 bouyer sc->sc_cy_compatchan = 0; 106 1.1 bouyer } else if (pa->pa_function == 2) { 107 1.1 bouyer sc->sc_cy_compatchan = 1; 108 1.1 bouyer } else { 109 1.21 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 110 1.21 cube "unexpected PCI function %d\n", pa->pa_function); 111 1.1 bouyer return; 112 1.1 bouyer } 113 1.1 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) { 114 1.21 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 115 1.21 cube "bus-master DMA support present\n"); 116 1.1 bouyer pciide_mapreg_dma(sc, pa); 117 1.1 bouyer } else { 118 1.21 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 119 1.21 cube "hardware does not support DMA\n"); 120 1.1 bouyer sc->sc_dma_ok = 0; 121 1.1 bouyer } 122 1.1 bouyer 123 1.1 bouyer sc->sc_cy_handle = cy82c693_init(pa->pa_iot); 124 1.1 bouyer if (sc->sc_cy_handle == NULL) { 125 1.21 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev, 126 1.21 cube "unable to map hyperCache control registers\n"); 127 1.1 bouyer sc->sc_dma_ok = 0; 128 1.1 bouyer } 129 1.1 bouyer 130 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 131 1.1 bouyer if (sc->sc_dma_ok) { 132 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA; 133 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack; 134 1.1 bouyer } 135 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 136 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 137 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = cy693_setup_channel; 138 1.1 bouyer 139 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 140 1.13 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = 1; 141 1.29 bouyer sc->sc_wdcdev.wdc_maxdrives = 2; 142 1.1 bouyer 143 1.11 thorpej wdc_allocate_regs(&sc->sc_wdcdev); 144 1.11 thorpej 145 1.1 bouyer /* Only one channel for this chip; if we are here it's enabled */ 146 1.1 bouyer cp = &sc->pciide_channels[0]; 147 1.11 thorpej sc->wdc_chanarray[0] = &cp->ata_channel; 148 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(0); 149 1.11 thorpej cp->ata_channel.ch_channel = 0; 150 1.13 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac; 151 1.32 jdolecek 152 1.21 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 153 1.21 cube "primary channel %s to ", 154 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ? 155 1.1 bouyer "configured" : "wired"); 156 1.1 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) { 157 1.1 bouyer aprint_normal("native-PCI mode\n"); 158 1.23 jakllsch pciide_mapregs_native(pa, cp, pciide_pci_intr); 159 1.1 bouyer } else { 160 1.1 bouyer aprint_normal("compatibility mode\n"); 161 1.23 jakllsch pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan); 162 1.11 thorpej if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0) 163 1.8 bouyer pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan); 164 1.1 bouyer } 165 1.11 thorpej wdcattach(&cp->ata_channel); 166 1.1 bouyer } 167 1.1 bouyer 168 1.2 thorpej static void 169 1.11 thorpej cy693_setup_channel(struct ata_channel *chp) 170 1.1 bouyer { 171 1.1 bouyer struct ata_drive_datas *drvp; 172 1.1 bouyer int drive; 173 1.1 bouyer u_int32_t cy_cmd_ctrl; 174 1.1 bouyer u_int32_t idedma_ctl; 175 1.12 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 176 1.12 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 177 1.1 bouyer int dma_mode = -1; 178 1.1 bouyer 179 1.10 thorpej ATADEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n", 180 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE); 181 1.1 bouyer 182 1.1 bouyer cy_cmd_ctrl = idedma_ctl = 0; 183 1.1 bouyer 184 1.1 bouyer /* setup DMA if needed */ 185 1.1 bouyer pciide_channel_dma_setup(cp); 186 1.1 bouyer 187 1.1 bouyer for (drive = 0; drive < 2; drive++) { 188 1.1 bouyer drvp = &chp->ch_drive[drive]; 189 1.1 bouyer /* If no drive, skip */ 190 1.29 bouyer if (drvp->drive_type == ATA_DRIVET_NONE) 191 1.1 bouyer continue; 192 1.1 bouyer /* add timing values, setup DMA if needed */ 193 1.29 bouyer if (drvp->drive_flags & ATA_DRIVE_DMA) { 194 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 195 1.1 bouyer /* use Multiword DMA */ 196 1.1 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode) 197 1.1 bouyer dma_mode = drvp->DMA_mode; 198 1.1 bouyer } 199 1.1 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] << 200 1.1 bouyer CY_CMD_CTRL_IOW_PULSE_OFF(drive)); 201 1.1 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] << 202 1.1 bouyer CY_CMD_CTRL_IOW_REC_OFF(drive)); 203 1.1 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] << 204 1.1 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive)); 205 1.1 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] << 206 1.1 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive)); 207 1.1 bouyer } 208 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl); 209 1.1 bouyer chp->ch_drive[0].DMA_mode = dma_mode; 210 1.1 bouyer chp->ch_drive[1].DMA_mode = dma_mode; 211 1.1 bouyer 212 1.1 bouyer if (dma_mode == -1) 213 1.1 bouyer dma_mode = 0; 214 1.1 bouyer 215 1.1 bouyer if (sc->sc_cy_handle != NULL) { 216 1.1 bouyer /* Note: `multiple' is implied. */ 217 1.1 bouyer cy82c693_write(sc->sc_cy_handle, 218 1.1 bouyer (sc->sc_cy_compatchan == 0) ? 219 1.1 bouyer CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode); 220 1.1 bouyer } 221 1.1 bouyer 222 1.1 bouyer if (idedma_ctl != 0) { 223 1.1 bouyer /* Add software bits in status register */ 224 1.4 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 225 1.4 fvdl idedma_ctl); 226 1.1 bouyer } 227 1.10 thorpej ATADEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n", 228 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE); 229 1.1 bouyer } 230