Home | History | Annotate | Line # | Download | only in pci
cypide.c revision 1.29.2.3
      1  1.29.2.2       tls /*	$NetBSD: cypide.c,v 1.29.2.3 2017/12/03 11:37:07 jdolecek Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.14     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  *
     26       1.1    bouyer  */
     27       1.1    bouyer 
     28      1.15     lukem #include <sys/cdefs.h>
     29  1.29.2.2       tls __KERNEL_RCSID(0, "$NetBSD: cypide.c,v 1.29.2.3 2017/12/03 11:37:07 jdolecek Exp $");
     30      1.15     lukem 
     31       1.1    bouyer #include <sys/param.h>
     32       1.1    bouyer #include <sys/systm.h>
     33       1.1    bouyer 
     34       1.1    bouyer #include <dev/pci/pcivar.h>
     35       1.1    bouyer #include <dev/pci/pcidevs.h>
     36       1.1    bouyer #include <dev/pci/pciidereg.h>
     37       1.1    bouyer #include <dev/pci/pciidevar.h>
     38       1.1    bouyer #include <dev/pci/pciide_cy693_reg.h>
     39       1.1    bouyer #include <dev/pci/cy82c693var.h>
     40       1.1    bouyer 
     41      1.24    dyoung static void cy693_chip_map(struct pciide_softc*, const struct pci_attach_args*);
     42      1.11   thorpej static void cy693_setup_channel(struct ata_channel*);
     43       1.1    bouyer 
     44      1.21      cube static int  cypide_match(device_t, cfdata_t, void *);
     45      1.21      cube static void cypide_attach(device_t, device_t, void *);
     46       1.1    bouyer 
     47      1.21      cube CFATTACH_DECL_NEW(cypide, sizeof(struct pciide_softc),
     48  1.29.2.2       tls     cypide_match, cypide_attach, pciide_detach, NULL);
     49       1.1    bouyer 
     50       1.2   thorpej static const struct pciide_product_desc pciide_cypress_products[] =  {
     51       1.1    bouyer 	{ PCI_PRODUCT_CONTAQ_82C693,
     52       1.1    bouyer 	  IDE_16BIT_IOSPACE,
     53       1.1    bouyer 	  "Cypress 82C693 IDE Controller",
     54       1.1    bouyer 	  cy693_chip_map,
     55       1.1    bouyer 	},
     56       1.1    bouyer 	{ 0,
     57       1.1    bouyer 	  0,
     58       1.1    bouyer 	  NULL,
     59       1.1    bouyer 	  NULL
     60       1.1    bouyer 	}
     61       1.1    bouyer };
     62       1.1    bouyer 
     63       1.2   thorpej static int
     64      1.21      cube cypide_match(device_t parent, cfdata_t match, void *aux)
     65       1.1    bouyer {
     66       1.1    bouyer 	struct pci_attach_args *pa = aux;
     67       1.1    bouyer 
     68       1.3   mycroft 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CONTAQ &&
     69       1.3   mycroft 	    PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
     70       1.3   mycroft 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
     71       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_cypress_products))
     72       1.1    bouyer 			return (2);
     73       1.1    bouyer 	}
     74       1.1    bouyer 	return (0);
     75       1.1    bouyer }
     76       1.1    bouyer 
     77       1.2   thorpej static void
     78      1.21      cube cypide_attach(device_t parent, device_t self, void *aux)
     79       1.1    bouyer {
     80       1.1    bouyer 	struct pci_attach_args *pa = aux;
     81      1.21      cube 	struct pciide_softc *sc = device_private(self);
     82      1.21      cube 
     83  1.29.2.1    bouyer 	self->dv_maxphys = MIN(parent->dv_maxphys, MACHINE_MAXPHYS);
     84  1.29.2.1    bouyer 
     85      1.21      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
     86       1.1    bouyer 
     87       1.1    bouyer 	pciide_common_attach(sc, pa,
     88       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_cypress_products));
     89       1.1    bouyer 
     90       1.1    bouyer }
     91       1.1    bouyer 
     92       1.2   thorpej static void
     93      1.24    dyoung cy693_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
     94      1.14     perry {
     95       1.1    bouyer 	struct pciide_channel *cp;
     96       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
     97       1.1    bouyer 
     98       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
     99       1.1    bouyer 		return;
    100       1.1    bouyer 
    101       1.1    bouyer 	/*
    102       1.1    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
    103       1.1    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
    104       1.1    bouyer 	 * the real channel
    105       1.1    bouyer 	 */
    106       1.1    bouyer 	if (pa->pa_function == 1) {
    107       1.1    bouyer 		sc->sc_cy_compatchan = 0;
    108       1.1    bouyer 	} else if (pa->pa_function == 2) {
    109       1.1    bouyer 		sc->sc_cy_compatchan = 1;
    110       1.1    bouyer 	} else {
    111      1.21      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    112      1.21      cube 		    "unexpected PCI function %d\n", pa->pa_function);
    113       1.1    bouyer 		return;
    114       1.1    bouyer 	}
    115       1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    116      1.21      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    117      1.21      cube 		    "bus-master DMA support present\n");
    118       1.1    bouyer 		pciide_mapreg_dma(sc, pa);
    119       1.1    bouyer 	} else {
    120      1.21      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    121      1.21      cube 		    "hardware does not support DMA\n");
    122       1.1    bouyer 		sc->sc_dma_ok = 0;
    123       1.1    bouyer 	}
    124       1.1    bouyer 
    125       1.1    bouyer 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
    126       1.1    bouyer 	if (sc->sc_cy_handle == NULL) {
    127      1.21      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    128      1.21      cube 		    "unable to map hyperCache control registers\n");
    129       1.1    bouyer 		sc->sc_dma_ok = 0;
    130       1.1    bouyer 	}
    131       1.1    bouyer 
    132      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    133       1.1    bouyer 	if (sc->sc_dma_ok) {
    134      1.13   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    135       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    136       1.1    bouyer 	}
    137      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    138      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    139      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = cy693_setup_channel;
    140       1.1    bouyer 
    141      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    142      1.13   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    143      1.29    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    144       1.1    bouyer 
    145      1.11   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    146      1.11   thorpej 
    147       1.1    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
    148       1.1    bouyer 	cp = &sc->pciide_channels[0];
    149      1.11   thorpej 	sc->wdc_chanarray[0] = &cp->ata_channel;
    150       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
    151      1.11   thorpej 	cp->ata_channel.ch_channel = 0;
    152      1.13   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    153  1.29.2.3  jdolecek 
    154      1.21      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    155      1.21      cube 	    "primary channel %s to ",
    156       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
    157       1.1    bouyer 	    "configured" : "wired");
    158       1.1    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
    159       1.1    bouyer 		aprint_normal("native-PCI mode\n");
    160      1.23  jakllsch 		pciide_mapregs_native(pa, cp, pciide_pci_intr);
    161       1.1    bouyer 	} else {
    162       1.1    bouyer 		aprint_normal("compatibility mode\n");
    163      1.23  jakllsch 		pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan);
    164      1.11   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    165       1.8    bouyer 			pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan);
    166       1.1    bouyer 	}
    167      1.11   thorpej 	wdcattach(&cp->ata_channel);
    168       1.1    bouyer }
    169       1.1    bouyer 
    170       1.2   thorpej static void
    171      1.11   thorpej cy693_setup_channel(struct ata_channel *chp)
    172       1.1    bouyer {
    173       1.1    bouyer 	struct ata_drive_datas *drvp;
    174       1.1    bouyer 	int drive;
    175       1.1    bouyer 	u_int32_t cy_cmd_ctrl;
    176       1.1    bouyer 	u_int32_t idedma_ctl;
    177      1.12   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    178      1.12   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    179       1.1    bouyer 	int dma_mode = -1;
    180       1.1    bouyer 
    181      1.10   thorpej 	ATADEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
    182       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
    183       1.1    bouyer 
    184       1.1    bouyer 	cy_cmd_ctrl = idedma_ctl = 0;
    185       1.1    bouyer 
    186       1.1    bouyer 	/* setup DMA if needed */
    187       1.1    bouyer 	pciide_channel_dma_setup(cp);
    188       1.1    bouyer 
    189       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    190       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    191       1.1    bouyer 		/* If no drive, skip */
    192      1.29    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    193       1.1    bouyer 			continue;
    194       1.1    bouyer 		/* add timing values, setup DMA if needed */
    195      1.29    bouyer 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
    196       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    197       1.1    bouyer 			/* use Multiword DMA */
    198       1.1    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
    199       1.1    bouyer 				dma_mode = drvp->DMA_mode;
    200       1.1    bouyer 		}
    201       1.1    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
    202       1.1    bouyer 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
    203       1.1    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
    204       1.1    bouyer 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
    205       1.1    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
    206       1.1    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
    207       1.1    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
    208       1.1    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
    209       1.1    bouyer 	}
    210       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
    211       1.1    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
    212       1.1    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
    213       1.1    bouyer 
    214       1.1    bouyer 	if (dma_mode == -1)
    215       1.1    bouyer 		dma_mode = 0;
    216       1.1    bouyer 
    217       1.1    bouyer 	if (sc->sc_cy_handle != NULL) {
    218       1.1    bouyer 		/* Note: `multiple' is implied. */
    219       1.1    bouyer 		cy82c693_write(sc->sc_cy_handle,
    220       1.1    bouyer 		    (sc->sc_cy_compatchan == 0) ?
    221       1.1    bouyer 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
    222       1.1    bouyer 	}
    223       1.1    bouyer 
    224       1.1    bouyer 	if (idedma_ctl != 0) {
    225       1.1    bouyer 		/* Add software bits in status register */
    226       1.4      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    227       1.4      fvdl 		    idedma_ctl);
    228       1.1    bouyer 	}
    229      1.10   thorpej 	ATADEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
    230       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
    231       1.1    bouyer }
    232