cz.c revision 1.11.2.5 1 1.11.2.5 bouyer /* $NetBSD: cz.c,v 1.11.2.5 2001/02/11 19:15:53 bouyer Exp $ */
2 1.11.2.2 bouyer
3 1.11.2.2 bouyer /*-
4 1.11.2.2 bouyer * Copyright (c) 2000 Zembu Labs, Inc.
5 1.11.2.2 bouyer * All rights reserved.
6 1.11.2.2 bouyer *
7 1.11.2.2 bouyer * Authors: Jason R. Thorpe <thorpej (at) zembu.com>
8 1.11.2.2 bouyer * Bill Studenmund <wrstuden (at) zembu.com>
9 1.11.2.2 bouyer *
10 1.11.2.2 bouyer * Redistribution and use in source and binary forms, with or without
11 1.11.2.2 bouyer * modification, are permitted provided that the following conditions
12 1.11.2.2 bouyer * are met:
13 1.11.2.2 bouyer * 1. Redistributions of source code must retain the above copyright
14 1.11.2.2 bouyer * notice, this list of conditions and the following disclaimer.
15 1.11.2.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
16 1.11.2.2 bouyer * notice, this list of conditions and the following disclaimer in the
17 1.11.2.2 bouyer * documentation and/or other materials provided with the distribution.
18 1.11.2.2 bouyer * 3. All advertising materials mentioning features or use of this software
19 1.11.2.2 bouyer * must display the following acknowledgement:
20 1.11.2.2 bouyer * This product includes software developed by Zembu Labs, Inc.
21 1.11.2.2 bouyer * 4. Neither the name of Zembu Labs nor the names of its employees may
22 1.11.2.2 bouyer * be used to endorse or promote products derived from this software
23 1.11.2.2 bouyer * without specific prior written permission.
24 1.11.2.2 bouyer *
25 1.11.2.2 bouyer * THIS SOFTWARE IS PROVIDED BY ZEMBU LABS, INC. ``AS IS'' AND ANY EXPRESS
26 1.11.2.2 bouyer * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WAR-
27 1.11.2.2 bouyer * RANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DIS-
28 1.11.2.2 bouyer * CLAIMED. IN NO EVENT SHALL ZEMBU LABS BE LIABLE FOR ANY DIRECT, INDIRECT,
29 1.11.2.2 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
30 1.11.2.2 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31 1.11.2.2 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32 1.11.2.2 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33 1.11.2.2 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
34 1.11.2.2 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 1.11.2.2 bouyer */
36 1.11.2.2 bouyer
37 1.11.2.2 bouyer /*
38 1.11.2.2 bouyer * Cyclades-Z series multi-port serial adapter driver for NetBSD.
39 1.11.2.2 bouyer *
40 1.11.2.2 bouyer * Some notes:
41 1.11.2.2 bouyer *
42 1.11.2.2 bouyer * - The Cyclades-Z has fully automatic hardware (and software!)
43 1.11.2.2 bouyer * flow control. We only utilize RTS/CTS flow control here,
44 1.11.2.2 bouyer * and it is implemented in a very simplistic manner. This
45 1.11.2.2 bouyer * may be an area of future work.
46 1.11.2.2 bouyer *
47 1.11.2.2 bouyer * - The PLX can map the either the board's RAM or host RAM
48 1.11.2.2 bouyer * into the MIPS's memory window. This would enable us to
49 1.11.2.2 bouyer * use less expensive (for us) memory reads/writes to host
50 1.11.2.2 bouyer * RAM, rather than time-consuming reads/writes to PCI
51 1.11.2.2 bouyer * memory space. However, the PLX can only map a 0-128M
52 1.11.2.2 bouyer * window, so we would have to ensure that the DMA address
53 1.11.2.2 bouyer * of the host RAM fits there. This is kind of a pain,
54 1.11.2.2 bouyer * so we just don't bother right now.
55 1.11.2.2 bouyer *
56 1.11.2.2 bouyer * - In a perfect world, we would use the autoconfiguration
57 1.11.2.2 bouyer * mechanism to attach the TTYs that we find. However,
58 1.11.2.2 bouyer * that leads to somewhat icky looking autoconfiguration
59 1.11.2.2 bouyer * messages (one for every TTY, up to 64 per board!). So
60 1.11.2.2 bouyer * we don't do it that way, but assign minors as if there
61 1.11.2.2 bouyer * were the max of 64 ports per board.
62 1.11.2.2 bouyer *
63 1.11.2.2 bouyer * - We don't bother with PPS support here. There are so many
64 1.11.2.2 bouyer * ports, each with a large amount of buffer space, that the
65 1.11.2.2 bouyer * normal mode of operation is to poll the boards regularly
66 1.11.2.2 bouyer * (generally, every 20ms or so). This makes this driver
67 1.11.2.2 bouyer * unsuitable for PPS, as the latency will be generally too
68 1.11.2.2 bouyer * high.
69 1.11.2.2 bouyer */
70 1.11.2.2 bouyer /*
71 1.11.2.2 bouyer * This driver inspired by the FreeBSD driver written by Brian J. McGovern
72 1.11.2.2 bouyer * for FreeBSD 3.2.
73 1.11.2.2 bouyer */
74 1.11.2.2 bouyer
75 1.11.2.2 bouyer #include <sys/param.h>
76 1.11.2.2 bouyer #include <sys/systm.h>
77 1.11.2.2 bouyer #include <sys/proc.h>
78 1.11.2.2 bouyer #include <sys/device.h>
79 1.11.2.2 bouyer #include <sys/malloc.h>
80 1.11.2.2 bouyer #include <sys/tty.h>
81 1.11.2.2 bouyer #include <sys/conf.h>
82 1.11.2.2 bouyer #include <sys/time.h>
83 1.11.2.2 bouyer #include <sys/kernel.h>
84 1.11.2.2 bouyer #include <sys/fcntl.h>
85 1.11.2.2 bouyer #include <sys/syslog.h>
86 1.11.2.2 bouyer
87 1.11.2.2 bouyer #include <sys/callout.h>
88 1.11.2.2 bouyer
89 1.11.2.2 bouyer #include <dev/pci/pcireg.h>
90 1.11.2.2 bouyer #include <dev/pci/pcivar.h>
91 1.11.2.2 bouyer #include <dev/pci/pcidevs.h>
92 1.11.2.2 bouyer #include <dev/pci/czreg.h>
93 1.11.2.2 bouyer
94 1.11.2.2 bouyer #include <dev/pci/plx9060reg.h>
95 1.11.2.2 bouyer #include <dev/pci/plx9060var.h>
96 1.11.2.2 bouyer
97 1.11.2.2 bouyer #include <dev/microcode/cyclades-z/cyzfirm.h>
98 1.11.2.2 bouyer
99 1.11.2.2 bouyer #define CZ_DRIVER_VERSION 0x20000411
100 1.11.2.2 bouyer
101 1.11.2.2 bouyer #define CZ_POLL_MS 20
102 1.11.2.2 bouyer
103 1.11.2.2 bouyer /* These are the interrupts we always use. */
104 1.11.2.2 bouyer #define CZ_INTERRUPTS \
105 1.11.2.2 bouyer (C_IN_MDSR | C_IN_MRI | C_IN_MRTS | C_IN_MCTS | C_IN_TXBEMPTY | \
106 1.11.2.2 bouyer C_IN_TXFEMPTY | C_IN_TXLOWWM | C_IN_RXHIWM | C_IN_RXNNDT | \
107 1.11.2.2 bouyer C_IN_MDCD | C_IN_PR_ERROR | C_IN_FR_ERROR | C_IN_OVR_ERROR | \
108 1.11.2.2 bouyer C_IN_RXOFL | C_IN_IOCTLW | C_IN_RXBRK)
109 1.11.2.2 bouyer
110 1.11.2.2 bouyer /*
111 1.11.2.2 bouyer * cztty_softc:
112 1.11.2.2 bouyer *
113 1.11.2.2 bouyer * Per-channel (TTY) state.
114 1.11.2.2 bouyer */
115 1.11.2.2 bouyer struct cztty_softc {
116 1.11.2.2 bouyer struct cz_softc *sc_parent;
117 1.11.2.2 bouyer struct tty *sc_tty;
118 1.11.2.2 bouyer
119 1.11.2.2 bouyer struct callout sc_diag_ch;
120 1.11.2.2 bouyer
121 1.11.2.2 bouyer int sc_channel; /* Also used to flag unattached chan */
122 1.11.2.2 bouyer #define CZTTY_CHANNEL_DEAD -1
123 1.11.2.2 bouyer
124 1.11.2.2 bouyer bus_space_tag_t sc_chan_st; /* channel space tag */
125 1.11.2.2 bouyer bus_space_handle_t sc_chan_sh; /* channel space handle */
126 1.11.2.2 bouyer bus_space_handle_t sc_buf_sh; /* buffer space handle */
127 1.11.2.2 bouyer
128 1.11.2.2 bouyer u_int sc_overflows,
129 1.11.2.2 bouyer sc_parity_errors,
130 1.11.2.2 bouyer sc_framing_errors,
131 1.11.2.2 bouyer sc_errors;
132 1.11.2.2 bouyer
133 1.11.2.2 bouyer int sc_swflags;
134 1.11.2.2 bouyer
135 1.11.2.2 bouyer u_int32_t sc_rs_control_dtr,
136 1.11.2.2 bouyer sc_chanctl_hw_flow,
137 1.11.2.2 bouyer sc_chanctl_comm_baud,
138 1.11.2.2 bouyer sc_chanctl_rs_control,
139 1.11.2.2 bouyer sc_chanctl_comm_data_l,
140 1.11.2.2 bouyer sc_chanctl_comm_parity;
141 1.11.2.2 bouyer };
142 1.11.2.2 bouyer
143 1.11.2.2 bouyer /*
144 1.11.2.2 bouyer * cz_softc:
145 1.11.2.2 bouyer *
146 1.11.2.2 bouyer * Per-board state.
147 1.11.2.2 bouyer */
148 1.11.2.2 bouyer struct cz_softc {
149 1.11.2.2 bouyer struct device cz_dev; /* generic device info */
150 1.11.2.2 bouyer struct plx9060_config cz_plx; /* PLX 9060 config info */
151 1.11.2.2 bouyer bus_space_tag_t cz_win_st; /* window space tag */
152 1.11.2.2 bouyer bus_space_handle_t cz_win_sh; /* window space handle */
153 1.11.2.2 bouyer struct callout cz_callout; /* callout for polling-mode */
154 1.11.2.2 bouyer
155 1.11.2.2 bouyer void *cz_ih; /* interrupt handle */
156 1.11.2.2 bouyer
157 1.11.2.2 bouyer u_int32_t cz_mailbox0; /* our MAILBOX0 value */
158 1.11.2.2 bouyer int cz_nchannels; /* number of channels */
159 1.11.2.2 bouyer int cz_nopenchan; /* number of open channels */
160 1.11.2.2 bouyer struct cztty_softc *cz_ports; /* our array of ports */
161 1.11.2.2 bouyer
162 1.11.2.2 bouyer bus_addr_t cz_fwctl; /* offset of firmware control */
163 1.11.2.2 bouyer };
164 1.11.2.2 bouyer
165 1.11.2.2 bouyer int cz_match(struct device *, struct cfdata *, void *);
166 1.11.2.2 bouyer void cz_attach(struct device *, struct device *, void *);
167 1.11.2.2 bouyer int cz_wait_pci_doorbell(struct cz_softc *, const char *);
168 1.11.2.2 bouyer
169 1.11.2.2 bouyer struct cfattach cz_ca = {
170 1.11.2.2 bouyer sizeof(struct cz_softc), cz_match, cz_attach
171 1.11.2.2 bouyer };
172 1.11.2.2 bouyer
173 1.11.2.2 bouyer void cz_reset_board(struct cz_softc *);
174 1.11.2.2 bouyer int cz_load_firmware(struct cz_softc *);
175 1.11.2.2 bouyer
176 1.11.2.2 bouyer int cz_intr(void *);
177 1.11.2.2 bouyer void cz_poll(void *);
178 1.11.2.2 bouyer int cztty_transmit(struct cztty_softc *, struct tty *);
179 1.11.2.2 bouyer int cztty_receive(struct cztty_softc *, struct tty *);
180 1.11.2.2 bouyer
181 1.11.2.2 bouyer struct cztty_softc * cztty_getttysoftc(dev_t dev);
182 1.11.2.2 bouyer int cztty_findmajor(void);
183 1.11.2.2 bouyer int cztty_major;
184 1.11.2.2 bouyer int cztty_attached_ttys;
185 1.11.2.2 bouyer int cz_timeout_ticks;
186 1.11.2.2 bouyer
187 1.11.2.2 bouyer cdev_decl(cztty);
188 1.11.2.2 bouyer
189 1.11.2.2 bouyer void czttystart(struct tty *tp);
190 1.11.2.2 bouyer int czttyparam(struct tty *tp, struct termios *t);
191 1.11.2.2 bouyer void cztty_shutdown(struct cztty_softc *sc);
192 1.11.2.2 bouyer void cztty_modem(struct cztty_softc *sc, int onoff);
193 1.11.2.2 bouyer void cztty_break(struct cztty_softc *sc, int onoff);
194 1.11.2.2 bouyer void tiocm_to_cztty(struct cztty_softc *sc, u_long how, int ttybits);
195 1.11.2.2 bouyer int cztty_to_tiocm(struct cztty_softc *sc);
196 1.11.2.2 bouyer void cztty_diag(void *arg);
197 1.11.2.2 bouyer
198 1.11.2.2 bouyer extern struct cfdriver cz_cd;
199 1.11.2.2 bouyer
200 1.11.2.2 bouyer /* Macros to clear/set/test flags. */
201 1.11.2.2 bouyer #define SET(t, f) (t) |= (f)
202 1.11.2.2 bouyer #define CLR(t, f) (t) &= ~(f)
203 1.11.2.2 bouyer #define ISSET(t, f) ((t) & (f))
204 1.11.2.2 bouyer
205 1.11.2.2 bouyer /*
206 1.11.2.2 bouyer * Macros to read and write the PLX.
207 1.11.2.2 bouyer */
208 1.11.2.2 bouyer #define CZ_PLX_READ(cz, reg) \
209 1.11.2.2 bouyer bus_space_read_4((cz)->cz_plx.plx_st, (cz)->cz_plx.plx_sh, (reg))
210 1.11.2.2 bouyer #define CZ_PLX_WRITE(cz, reg, val) \
211 1.11.2.2 bouyer bus_space_write_4((cz)->cz_plx.plx_st, (cz)->cz_plx.plx_sh, \
212 1.11.2.2 bouyer (reg), (val))
213 1.11.2.2 bouyer
214 1.11.2.2 bouyer /*
215 1.11.2.2 bouyer * Macros to read and write the FPGA. We must already be in the FPGA
216 1.11.2.2 bouyer * window for this.
217 1.11.2.2 bouyer */
218 1.11.2.2 bouyer #define CZ_FPGA_READ(cz, reg) \
219 1.11.2.2 bouyer bus_space_read_4((cz)->cz_win_st, (cz)->cz_win_sh, (reg))
220 1.11.2.2 bouyer #define CZ_FPGA_WRITE(cz, reg, val) \
221 1.11.2.2 bouyer bus_space_write_4((cz)->cz_win_st, (cz)->cz_win_sh, (reg), (val))
222 1.11.2.2 bouyer
223 1.11.2.2 bouyer /*
224 1.11.2.2 bouyer * Macros to read and write the firmware control structures in board RAM.
225 1.11.2.2 bouyer */
226 1.11.2.2 bouyer #define CZ_FWCTL_READ(cz, off) \
227 1.11.2.2 bouyer bus_space_read_4((cz)->cz_win_st, (cz)->cz_win_sh, \
228 1.11.2.2 bouyer (cz)->cz_fwctl + (off))
229 1.11.2.2 bouyer
230 1.11.2.2 bouyer #define CZ_FWCTL_WRITE(cz, off, val) \
231 1.11.2.2 bouyer bus_space_write_4((cz)->cz_win_st, (cz)->cz_win_sh, \
232 1.11.2.2 bouyer (cz)->cz_fwctl + (off), (val))
233 1.11.2.2 bouyer
234 1.11.2.2 bouyer /*
235 1.11.2.2 bouyer * Convenience macros for cztty routines. PLX window MUST be to RAM.
236 1.11.2.2 bouyer */
237 1.11.2.2 bouyer #define CZTTY_CHAN_READ(sc, off) \
238 1.11.2.2 bouyer bus_space_read_4((sc)->sc_chan_st, (sc)->sc_chan_sh, (off))
239 1.11.2.2 bouyer
240 1.11.2.2 bouyer #define CZTTY_CHAN_WRITE(sc, off, val) \
241 1.11.2.2 bouyer bus_space_write_4((sc)->sc_chan_st, (sc)->sc_chan_sh, \
242 1.11.2.2 bouyer (off), (val))
243 1.11.2.2 bouyer
244 1.11.2.2 bouyer #define CZTTY_BUF_READ(sc, off) \
245 1.11.2.2 bouyer bus_space_read_4((sc)->sc_chan_st, (sc)->sc_buf_sh, (off))
246 1.11.2.2 bouyer
247 1.11.2.2 bouyer #define CZTTY_BUF_WRITE(sc, off, val) \
248 1.11.2.2 bouyer bus_space_write_4((sc)->sc_chan_st, (sc)->sc_buf_sh, \
249 1.11.2.2 bouyer (off), (val))
250 1.11.2.2 bouyer
251 1.11.2.2 bouyer /*
252 1.11.2.2 bouyer * Convenience macros.
253 1.11.2.2 bouyer */
254 1.11.2.2 bouyer #define CZ_WIN_RAM(cz) \
255 1.11.2.2 bouyer do { \
256 1.11.2.2 bouyer CZ_PLX_WRITE((cz), PLX_LAS0BA, LOCAL_ADDR0_RAM); \
257 1.11.2.2 bouyer delay(100); \
258 1.11.2.2 bouyer } while (0)
259 1.11.2.2 bouyer
260 1.11.2.2 bouyer #define CZ_WIN_FPGA(cz) \
261 1.11.2.2 bouyer do { \
262 1.11.2.2 bouyer CZ_PLX_WRITE((cz), PLX_LAS0BA, LOCAL_ADDR0_FPGA); \
263 1.11.2.2 bouyer delay(100); \
264 1.11.2.2 bouyer } while (0)
265 1.11.2.2 bouyer
266 1.11.2.2 bouyer /*****************************************************************************
267 1.11.2.2 bouyer * Cyclades-Z controller code starts here...
268 1.11.2.2 bouyer *****************************************************************************/
269 1.11.2.2 bouyer
270 1.11.2.2 bouyer /*
271 1.11.2.2 bouyer * cz_match:
272 1.11.2.2 bouyer *
273 1.11.2.2 bouyer * Determine if the given PCI device is a Cyclades-Z board.
274 1.11.2.2 bouyer */
275 1.11.2.2 bouyer int
276 1.11.2.2 bouyer cz_match(struct device *parent,
277 1.11.2.2 bouyer struct cfdata *match,
278 1.11.2.2 bouyer void *aux)
279 1.11.2.2 bouyer {
280 1.11.2.2 bouyer struct pci_attach_args *pa = aux;
281 1.11.2.2 bouyer
282 1.11.2.2 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CYCLADES) {
283 1.11.2.2 bouyer switch (PCI_PRODUCT(pa->pa_id)) {
284 1.11.2.2 bouyer case PCI_PRODUCT_CYCLADES_CYCLOMZ_2:
285 1.11.2.2 bouyer return (1);
286 1.11.2.2 bouyer }
287 1.11.2.2 bouyer }
288 1.11.2.2 bouyer
289 1.11.2.2 bouyer return (0);
290 1.11.2.2 bouyer }
291 1.11.2.2 bouyer
292 1.11.2.2 bouyer /*
293 1.11.2.2 bouyer * cz_attach:
294 1.11.2.2 bouyer *
295 1.11.2.2 bouyer * A Cyclades-Z board was found; attach it.
296 1.11.2.2 bouyer */
297 1.11.2.2 bouyer void
298 1.11.2.2 bouyer cz_attach(struct device *parent,
299 1.11.2.2 bouyer struct device *self,
300 1.11.2.2 bouyer void *aux)
301 1.11.2.2 bouyer {
302 1.11.2.2 bouyer struct cz_softc *cz = (void *) self;
303 1.11.2.2 bouyer struct pci_attach_args *pa = aux;
304 1.11.2.2 bouyer pci_intr_handle_t ih;
305 1.11.2.2 bouyer const char *intrstr = NULL;
306 1.11.2.2 bouyer struct cztty_softc *sc;
307 1.11.2.2 bouyer struct tty *tp;
308 1.11.2.2 bouyer int i;
309 1.11.2.2 bouyer
310 1.11.2.2 bouyer printf(": Cyclades-Z multiport serial\n");
311 1.11.2.2 bouyer
312 1.11.2.2 bouyer cz->cz_plx.plx_pc = pa->pa_pc;
313 1.11.2.2 bouyer cz->cz_plx.plx_tag = pa->pa_tag;
314 1.11.2.2 bouyer
315 1.11.2.2 bouyer if (pci_mapreg_map(pa, PLX_PCI_RUNTIME_MEMADDR,
316 1.11.2.2 bouyer PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
317 1.11.2.2 bouyer &cz->cz_plx.plx_st, &cz->cz_plx.plx_sh, NULL, NULL) != 0) {
318 1.11.2.2 bouyer printf("%s: unable to map PLX registers\n",
319 1.11.2.2 bouyer cz->cz_dev.dv_xname);
320 1.11.2.2 bouyer return;
321 1.11.2.2 bouyer }
322 1.11.2.2 bouyer if (pci_mapreg_map(pa, PLX_PCI_LOCAL_ADDR0,
323 1.11.2.2 bouyer PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
324 1.11.2.2 bouyer &cz->cz_win_st, &cz->cz_win_sh, NULL, NULL) != 0) {
325 1.11.2.2 bouyer printf("%s: unable to map device window\n",
326 1.11.2.2 bouyer cz->cz_dev.dv_xname);
327 1.11.2.2 bouyer return;
328 1.11.2.2 bouyer }
329 1.11.2.2 bouyer
330 1.11.2.2 bouyer cz->cz_mailbox0 = CZ_PLX_READ(cz, PLX_MAILBOX0);
331 1.11.2.2 bouyer cz->cz_nopenchan = 0;
332 1.11.2.2 bouyer
333 1.11.2.2 bouyer /*
334 1.11.2.2 bouyer * Make sure that the board is completely stopped.
335 1.11.2.2 bouyer */
336 1.11.2.2 bouyer CZ_WIN_FPGA(cz);
337 1.11.2.2 bouyer CZ_FPGA_WRITE(cz, FPGA_CPU_STOP, 0);
338 1.11.2.2 bouyer
339 1.11.2.2 bouyer /*
340 1.11.2.2 bouyer * Load the board's firmware.
341 1.11.2.2 bouyer */
342 1.11.2.2 bouyer if (cz_load_firmware(cz) != 0)
343 1.11.2.2 bouyer return;
344 1.11.2.2 bouyer
345 1.11.2.2 bouyer /*
346 1.11.2.2 bouyer * Now that we're ready to roll, map and establish the interrupt
347 1.11.2.2 bouyer * handler.
348 1.11.2.2 bouyer */
349 1.11.2.4 bouyer if (pci_intr_map(pa, &ih) != 0) {
350 1.11.2.2 bouyer /*
351 1.11.2.2 bouyer * The common case is for Cyclades-Z boards to run
352 1.11.2.2 bouyer * in polling mode, and thus not have an interrupt
353 1.11.2.2 bouyer * mapped for them. Don't bother reporting that
354 1.11.2.2 bouyer * the interrupt is not mappable, since this isn't
355 1.11.2.2 bouyer * really an error.
356 1.11.2.2 bouyer */
357 1.11.2.2 bouyer cz->cz_ih = NULL;
358 1.11.2.2 bouyer goto polling_mode;
359 1.11.2.2 bouyer } else {
360 1.11.2.2 bouyer intrstr = pci_intr_string(pa->pa_pc, ih);
361 1.11.2.2 bouyer cz->cz_ih = pci_intr_establish(pa->pa_pc, ih, IPL_TTY,
362 1.11.2.2 bouyer cz_intr, cz);
363 1.11.2.2 bouyer }
364 1.11.2.2 bouyer if (cz->cz_ih == NULL) {
365 1.11.2.2 bouyer printf("%s: unable to establish interrupt",
366 1.11.2.2 bouyer cz->cz_dev.dv_xname);
367 1.11.2.2 bouyer if (intrstr != NULL)
368 1.11.2.2 bouyer printf(" at %s", intrstr);
369 1.11.2.2 bouyer printf("\n");
370 1.11.2.2 bouyer /* We will fall-back on polling mode. */
371 1.11.2.2 bouyer } else
372 1.11.2.2 bouyer printf("%s: interrupting at %s\n",
373 1.11.2.2 bouyer cz->cz_dev.dv_xname, intrstr);
374 1.11.2.2 bouyer
375 1.11.2.2 bouyer polling_mode:
376 1.11.2.2 bouyer if (cz->cz_ih == NULL) {
377 1.11.2.2 bouyer callout_init(&cz->cz_callout);
378 1.11.2.2 bouyer if (cz_timeout_ticks == 0)
379 1.11.2.2 bouyer cz_timeout_ticks = max(1, hz * CZ_POLL_MS / 1000);
380 1.11.2.2 bouyer printf("%s: polling mode, %d ms interval (%d tick%s)\n",
381 1.11.2.2 bouyer cz->cz_dev.dv_xname, CZ_POLL_MS, cz_timeout_ticks,
382 1.11.2.2 bouyer cz_timeout_ticks == 1 ? "" : "s");
383 1.11.2.2 bouyer }
384 1.11.2.2 bouyer
385 1.11.2.2 bouyer if (cztty_major == 0)
386 1.11.2.2 bouyer cztty_major = cztty_findmajor();
387 1.11.2.2 bouyer /*
388 1.11.2.2 bouyer * Allocate sufficient pointers for the children and
389 1.11.2.2 bouyer * attach them. Set all ports to a reasonable initial
390 1.11.2.2 bouyer * configuration while we're at it:
391 1.11.2.2 bouyer *
392 1.11.2.2 bouyer * disabled
393 1.11.2.2 bouyer * 8N1
394 1.11.2.2 bouyer * default baud rate
395 1.11.2.2 bouyer * hardware flow control.
396 1.11.2.2 bouyer */
397 1.11.2.2 bouyer CZ_WIN_RAM(cz);
398 1.11.2.2 bouyer
399 1.11.2.2 bouyer if (cz->cz_nchannels == 0) {
400 1.11.2.2 bouyer /* No channels? No more work to do! */
401 1.11.2.2 bouyer return;
402 1.11.2.2 bouyer }
403 1.11.2.2 bouyer
404 1.11.2.2 bouyer cz->cz_ports = malloc(sizeof(struct cztty_softc) * cz->cz_nchannels,
405 1.11.2.2 bouyer M_DEVBUF, M_WAITOK);
406 1.11.2.2 bouyer cztty_attached_ttys += cz->cz_nchannels;
407 1.11.2.2 bouyer memset(cz->cz_ports, 0,
408 1.11.2.2 bouyer sizeof(struct cztty_softc) * cz->cz_nchannels);
409 1.11.2.2 bouyer
410 1.11.2.2 bouyer for (i = 0; i < cz->cz_nchannels; i++) {
411 1.11.2.2 bouyer sc = &cz->cz_ports[i];
412 1.11.2.2 bouyer
413 1.11.2.2 bouyer sc->sc_channel = i;
414 1.11.2.2 bouyer sc->sc_chan_st = cz->cz_win_st;
415 1.11.2.2 bouyer sc->sc_parent = cz;
416 1.11.2.2 bouyer
417 1.11.2.2 bouyer if (bus_space_subregion(cz->cz_win_st, cz->cz_win_sh,
418 1.11.2.2 bouyer cz->cz_fwctl + ZFIRM_CHNCTL_OFF(i, 0),
419 1.11.2.2 bouyer ZFIRM_CHNCTL_SIZE, &sc->sc_chan_sh)) {
420 1.11.2.2 bouyer printf("%s: unable to subregion channel %d control\n",
421 1.11.2.2 bouyer cz->cz_dev.dv_xname, i);
422 1.11.2.2 bouyer sc->sc_channel = CZTTY_CHANNEL_DEAD;
423 1.11.2.2 bouyer continue;
424 1.11.2.2 bouyer }
425 1.11.2.2 bouyer if (bus_space_subregion(cz->cz_win_st, cz->cz_win_sh,
426 1.11.2.2 bouyer cz->cz_fwctl + ZFIRM_BUFCTL_OFF(i, 0),
427 1.11.2.2 bouyer ZFIRM_BUFCTL_SIZE, &sc->sc_buf_sh)) {
428 1.11.2.2 bouyer printf("%s: unable to subregion channel %d buffer\n",
429 1.11.2.2 bouyer cz->cz_dev.dv_xname, i);
430 1.11.2.2 bouyer sc->sc_channel = CZTTY_CHANNEL_DEAD;
431 1.11.2.2 bouyer continue;
432 1.11.2.2 bouyer }
433 1.11.2.2 bouyer
434 1.11.2.2 bouyer callout_init(&sc->sc_diag_ch);
435 1.11.2.2 bouyer
436 1.11.2.2 bouyer tp = ttymalloc();
437 1.11.2.2 bouyer tp->t_dev = makedev(cztty_major,
438 1.11.2.2 bouyer (cz->cz_dev.dv_unit * ZFIRM_MAX_CHANNELS) + i);
439 1.11.2.2 bouyer tp->t_oproc = czttystart;
440 1.11.2.2 bouyer tp->t_param = czttyparam;
441 1.11.2.2 bouyer tty_attach(tp);
442 1.11.2.2 bouyer
443 1.11.2.2 bouyer sc->sc_tty = tp;
444 1.11.2.2 bouyer
445 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_OP_MODE, C_CH_DISABLE);
446 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_INTR_ENABLE, CZ_INTERRUPTS);
447 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_SW_FLOW, 0);
448 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_FLOW_XON, 0x11);
449 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_FLOW_XOFF, 0x13);
450 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_BAUD, TTYDEF_SPEED);
451 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_PARITY, C_PR_NONE);
452 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_DATA_L, C_DL_CS8 | C_DL_1STOP);
453 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_FLAGS, 0);
454 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_HW_FLOW, C_RS_CTS | C_RS_RTS);
455 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_RS_CONTROL, 0);
456 1.11.2.2 bouyer }
457 1.11.2.2 bouyer }
458 1.11.2.2 bouyer
459 1.11.2.2 bouyer /*
460 1.11.2.2 bouyer * cz_reset_board:
461 1.11.2.2 bouyer *
462 1.11.2.2 bouyer * Reset the board via the PLX.
463 1.11.2.2 bouyer */
464 1.11.2.2 bouyer void
465 1.11.2.2 bouyer cz_reset_board(struct cz_softc *cz)
466 1.11.2.2 bouyer {
467 1.11.2.2 bouyer u_int32_t reg;
468 1.11.2.2 bouyer
469 1.11.2.2 bouyer reg = CZ_PLX_READ(cz, PLX_CONTROL);
470 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_CONTROL, reg | CONTROL_SWR);
471 1.11.2.2 bouyer delay(1000);
472 1.11.2.2 bouyer
473 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_CONTROL, reg);
474 1.11.2.2 bouyer delay(1000);
475 1.11.2.2 bouyer
476 1.11.2.2 bouyer /* Now reload the PLX from its EEPROM. */
477 1.11.2.2 bouyer reg = CZ_PLX_READ(cz, PLX_CONTROL);
478 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_CONTROL, reg | CONTROL_RELOADCFG);
479 1.11.2.2 bouyer delay(1000);
480 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_CONTROL, reg);
481 1.11.2.2 bouyer }
482 1.11.2.2 bouyer
483 1.11.2.2 bouyer /*
484 1.11.2.2 bouyer * cz_load_firmware:
485 1.11.2.2 bouyer *
486 1.11.2.2 bouyer * Load the ZFIRM firmware into the board's RAM and start it
487 1.11.2.2 bouyer * running.
488 1.11.2.2 bouyer */
489 1.11.2.2 bouyer int
490 1.11.2.2 bouyer cz_load_firmware(struct cz_softc *cz)
491 1.11.2.2 bouyer {
492 1.11.2.2 bouyer struct zfirm_header *zfh;
493 1.11.2.2 bouyer struct zfirm_config *zfc;
494 1.11.2.2 bouyer struct zfirm_block *zfb, *zblocks;
495 1.11.2.2 bouyer const u_int8_t *cp;
496 1.11.2.2 bouyer const char *board;
497 1.11.2.2 bouyer u_int32_t fid;
498 1.11.2.2 bouyer int i, j, nconfigs, nblocks, nbytes;
499 1.11.2.2 bouyer
500 1.11.2.2 bouyer zfh = (struct zfirm_header *) cycladesz_firmware;
501 1.11.2.2 bouyer
502 1.11.2.2 bouyer /* Find the config header. */
503 1.11.2.2 bouyer if (le32toh(zfh->zfh_configoff) & (sizeof(u_int32_t) - 1)) {
504 1.11.2.2 bouyer printf("%s: bad ZFIRM config offset: 0x%x\n",
505 1.11.2.2 bouyer cz->cz_dev.dv_xname, le32toh(zfh->zfh_configoff));
506 1.11.2.2 bouyer return (EIO);
507 1.11.2.2 bouyer }
508 1.11.2.2 bouyer zfc = (struct zfirm_config *)(cycladesz_firmware +
509 1.11.2.2 bouyer le32toh(zfh->zfh_configoff));
510 1.11.2.2 bouyer nconfigs = le32toh(zfh->zfh_nconfig);
511 1.11.2.2 bouyer
512 1.11.2.2 bouyer /* Locate the correct configuration for our board. */
513 1.11.2.2 bouyer for (i = 0; i < nconfigs; i++, zfc++) {
514 1.11.2.2 bouyer if (le32toh(zfc->zfc_mailbox) == cz->cz_mailbox0 &&
515 1.11.2.2 bouyer le32toh(zfc->zfc_function) == ZFC_FUNCTION_NORMAL)
516 1.11.2.2 bouyer break;
517 1.11.2.2 bouyer }
518 1.11.2.2 bouyer if (i == nconfigs) {
519 1.11.2.2 bouyer printf("%s: unable to locate config header\n",
520 1.11.2.2 bouyer cz->cz_dev.dv_xname);
521 1.11.2.2 bouyer return (EIO);
522 1.11.2.2 bouyer }
523 1.11.2.2 bouyer
524 1.11.2.2 bouyer nblocks = le32toh(zfc->zfc_nblocks);
525 1.11.2.2 bouyer zblocks = (struct zfirm_block *)(cycladesz_firmware +
526 1.11.2.2 bouyer le32toh(zfh->zfh_blockoff));
527 1.11.2.2 bouyer
528 1.11.2.2 bouyer /*
529 1.11.2.2 bouyer * 8Zo ver. 1 doesn't have an FPGA. Load it on all others if
530 1.11.2.2 bouyer * necessary.
531 1.11.2.2 bouyer */
532 1.11.2.2 bouyer if (cz->cz_mailbox0 != MAILBOX0_8Zo_V1
533 1.11.2.2 bouyer #if 0
534 1.11.2.2 bouyer && ((CZ_PLX_READ(cz, PLX_CONTROL) & CONTROL_FPGA_LOADED) == 0)
535 1.11.2.2 bouyer #endif
536 1.11.2.2 bouyer ) {
537 1.11.2.2 bouyer #ifdef CZ_DEBUG
538 1.11.2.2 bouyer printf("%s: Loading FPGA...", cz->cz_dev.dv_xname);
539 1.11.2.2 bouyer #endif
540 1.11.2.2 bouyer CZ_WIN_FPGA(cz);
541 1.11.2.2 bouyer for (i = 0; i < nblocks; i++) {
542 1.11.2.2 bouyer /* zfb = zblocks + le32toh(zfc->zfc_blocklist[i]) ?? */
543 1.11.2.2 bouyer zfb = &zblocks[le32toh(zfc->zfc_blocklist[i])];
544 1.11.2.2 bouyer if (le32toh(zfb->zfb_type) == ZFB_TYPE_FPGA) {
545 1.11.2.2 bouyer nbytes = le32toh(zfb->zfb_size);
546 1.11.2.2 bouyer cp = &cycladesz_firmware[
547 1.11.2.2 bouyer le32toh(zfb->zfb_fileoff)];
548 1.11.2.2 bouyer for (j = 0; j < nbytes; j++, cp++) {
549 1.11.2.2 bouyer bus_space_write_1(cz->cz_win_st,
550 1.11.2.2 bouyer cz->cz_win_sh, 0, *cp);
551 1.11.2.2 bouyer /* FPGA needs 30-100us to settle. */
552 1.11.2.2 bouyer delay(10);
553 1.11.2.2 bouyer }
554 1.11.2.2 bouyer }
555 1.11.2.2 bouyer }
556 1.11.2.2 bouyer #ifdef CZ_DEBUG
557 1.11.2.2 bouyer printf("done\n");
558 1.11.2.2 bouyer #endif
559 1.11.2.2 bouyer }
560 1.11.2.2 bouyer
561 1.11.2.2 bouyer /* Now load the firmware. */
562 1.11.2.2 bouyer CZ_WIN_RAM(cz);
563 1.11.2.2 bouyer
564 1.11.2.2 bouyer for (i = 0; i < nblocks; i++) {
565 1.11.2.2 bouyer /* zfb = zblocks + le32toh(zfc->zfc_blocklist[i]) ?? */
566 1.11.2.2 bouyer zfb = &zblocks[le32toh(zfc->zfc_blocklist[i])];
567 1.11.2.2 bouyer if (le32toh(zfb->zfb_type) == ZFB_TYPE_FIRMWARE) {
568 1.11.2.2 bouyer const u_int32_t *lp;
569 1.11.2.2 bouyer u_int32_t ro = le32toh(zfb->zfb_ramoff);
570 1.11.2.2 bouyer nbytes = le32toh(zfb->zfb_size);
571 1.11.2.2 bouyer lp = (const u_int32_t *)
572 1.11.2.2 bouyer &cycladesz_firmware[le32toh(zfb->zfb_fileoff)];
573 1.11.2.2 bouyer for (j = 0; j < nbytes; j += 4, lp++) {
574 1.11.2.2 bouyer bus_space_write_4(cz->cz_win_st, cz->cz_win_sh,
575 1.11.2.2 bouyer ro + j, le32toh(*lp));
576 1.11.2.2 bouyer delay(10);
577 1.11.2.2 bouyer }
578 1.11.2.2 bouyer }
579 1.11.2.2 bouyer }
580 1.11.2.2 bouyer
581 1.11.2.2 bouyer /* Now restart the MIPS. */
582 1.11.2.2 bouyer CZ_WIN_FPGA(cz);
583 1.11.2.2 bouyer CZ_FPGA_WRITE(cz, FPGA_CPU_START, 0);
584 1.11.2.2 bouyer
585 1.11.2.2 bouyer /* Wait for the MIPS to start, then report the results. */
586 1.11.2.2 bouyer CZ_WIN_RAM(cz);
587 1.11.2.2 bouyer
588 1.11.2.2 bouyer #ifdef CZ_DEBUG
589 1.11.2.2 bouyer printf("%s: waiting for MIPS to start", cz->cz_dev.dv_xname);
590 1.11.2.2 bouyer #endif
591 1.11.2.2 bouyer for (i = 0; i < 100; i++) {
592 1.11.2.2 bouyer fid = bus_space_read_4(cz->cz_win_st, cz->cz_win_sh,
593 1.11.2.2 bouyer ZFIRM_SIG_OFF);
594 1.11.2.2 bouyer if (fid == ZFIRM_SIG) {
595 1.11.2.2 bouyer /* MIPS has booted. */
596 1.11.2.2 bouyer break;
597 1.11.2.2 bouyer } else if (fid == ZFIRM_HLT) {
598 1.11.2.2 bouyer /*
599 1.11.2.2 bouyer * The MIPS has halted, usually due to a power
600 1.11.2.2 bouyer * shortage on the expansion module.
601 1.11.2.2 bouyer */
602 1.11.2.2 bouyer printf("%s: MIPS halted; possible power supply "
603 1.11.2.2 bouyer "problem\n", cz->cz_dev.dv_xname);
604 1.11.2.2 bouyer return (EIO);
605 1.11.2.2 bouyer } else {
606 1.11.2.2 bouyer #ifdef CZ_DEBUG
607 1.11.2.2 bouyer if ((i % 8) == 0)
608 1.11.2.2 bouyer printf(".");
609 1.11.2.2 bouyer #endif
610 1.11.2.2 bouyer delay(250000);
611 1.11.2.2 bouyer }
612 1.11.2.2 bouyer }
613 1.11.2.2 bouyer #ifdef CZ_DEBUG
614 1.11.2.2 bouyer printf("\n");
615 1.11.2.2 bouyer #endif
616 1.11.2.2 bouyer if (i == 100) {
617 1.11.2.2 bouyer CZ_WIN_FPGA(cz);
618 1.11.2.2 bouyer printf("%s: MIPS failed to start; wanted 0x%08x got 0x%08x\n",
619 1.11.2.2 bouyer cz->cz_dev.dv_xname, ZFIRM_SIG, fid);
620 1.11.2.2 bouyer printf("%s: FPGA ID 0x%08x, FPGA version 0x%08x\n",
621 1.11.2.2 bouyer cz->cz_dev.dv_xname, CZ_FPGA_READ(cz, FPGA_ID),
622 1.11.2.2 bouyer CZ_FPGA_READ(cz, FPGA_VERSION));
623 1.11.2.2 bouyer return (EIO);
624 1.11.2.2 bouyer }
625 1.11.2.2 bouyer
626 1.11.2.2 bouyer /*
627 1.11.2.2 bouyer * Locate the firmware control structures.
628 1.11.2.2 bouyer */
629 1.11.2.2 bouyer cz->cz_fwctl = bus_space_read_4(cz->cz_win_st, cz->cz_win_sh,
630 1.11.2.2 bouyer ZFIRM_CTRLADDR_OFF);
631 1.11.2.2 bouyer #ifdef CZ_DEBUG
632 1.11.2.2 bouyer printf("%s: FWCTL structure at offset 0x%08lx\n",
633 1.11.2.2 bouyer cz->cz_dev.dv_xname, cz->cz_fwctl);
634 1.11.2.2 bouyer #endif
635 1.11.2.2 bouyer
636 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_C_OS, C_OS_BSD);
637 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_DRVERSION, CZ_DRIVER_VERSION);
638 1.11.2.2 bouyer
639 1.11.2.2 bouyer cz->cz_nchannels = CZ_FWCTL_READ(cz, BRDCTL_NCHANNEL);
640 1.11.2.2 bouyer
641 1.11.2.2 bouyer switch (cz->cz_mailbox0) {
642 1.11.2.2 bouyer case MAILBOX0_8Zo_V1:
643 1.11.2.2 bouyer board = "Cyclades-8Zo ver. 1";
644 1.11.2.2 bouyer break;
645 1.11.2.2 bouyer
646 1.11.2.2 bouyer case MAILBOX0_8Zo_V2:
647 1.11.2.2 bouyer board = "Cyclades-8Zo ver. 2";
648 1.11.2.2 bouyer break;
649 1.11.2.2 bouyer
650 1.11.2.2 bouyer case MAILBOX0_Ze_V1:
651 1.11.2.2 bouyer board = "Cyclades-Ze";
652 1.11.2.2 bouyer break;
653 1.11.2.2 bouyer
654 1.11.2.2 bouyer default:
655 1.11.2.2 bouyer board = "unknown Cyclades Z-series";
656 1.11.2.2 bouyer break;
657 1.11.2.2 bouyer }
658 1.11.2.2 bouyer
659 1.11.2.2 bouyer fid = CZ_FWCTL_READ(cz, BRDCTL_FWVERSION);
660 1.11.2.2 bouyer printf("%s: %s, ", cz->cz_dev.dv_xname, board);
661 1.11.2.2 bouyer if (cz->cz_nchannels == 0)
662 1.11.2.2 bouyer printf("no channels attached, ");
663 1.11.2.2 bouyer else
664 1.11.2.2 bouyer printf("%d channels (ttyCZ%04d..ttyCZ%04d), ",
665 1.11.2.2 bouyer cz->cz_nchannels, cztty_attached_ttys,
666 1.11.2.2 bouyer cztty_attached_ttys + (cz->cz_nchannels - 1));
667 1.11.2.2 bouyer printf("firmware %x.%x.%x\n",
668 1.11.2.2 bouyer (fid >> 8) & 0xf, (fid >> 4) & 0xf, fid & 0xf);
669 1.11.2.2 bouyer
670 1.11.2.2 bouyer return (0);
671 1.11.2.2 bouyer }
672 1.11.2.2 bouyer
673 1.11.2.2 bouyer /*
674 1.11.2.2 bouyer * cz_poll:
675 1.11.2.2 bouyer *
676 1.11.2.2 bouyer * This card doesn't do interrupts, so scan it for activity every CZ_POLL_MS
677 1.11.2.2 bouyer * ms.
678 1.11.2.2 bouyer */
679 1.11.2.2 bouyer void
680 1.11.2.2 bouyer cz_poll(void *arg)
681 1.11.2.2 bouyer {
682 1.11.2.2 bouyer int s = spltty();
683 1.11.2.2 bouyer struct cz_softc *cz = arg;
684 1.11.2.2 bouyer
685 1.11.2.2 bouyer cz_intr(cz);
686 1.11.2.2 bouyer callout_reset(&cz->cz_callout, cz_timeout_ticks, cz_poll, cz);
687 1.11.2.2 bouyer
688 1.11.2.2 bouyer splx(s);
689 1.11.2.2 bouyer }
690 1.11.2.2 bouyer
691 1.11.2.2 bouyer /*
692 1.11.2.2 bouyer * cz_intr:
693 1.11.2.2 bouyer *
694 1.11.2.2 bouyer * Interrupt service routine.
695 1.11.2.2 bouyer *
696 1.11.2.2 bouyer * We either are receiving an interrupt directly from the board, or we are
697 1.11.2.2 bouyer * in polling mode and it's time to poll.
698 1.11.2.2 bouyer */
699 1.11.2.2 bouyer int
700 1.11.2.2 bouyer cz_intr(void *arg)
701 1.11.2.2 bouyer {
702 1.11.2.2 bouyer int rval = 0;
703 1.11.2.2 bouyer u_int command, channel, param;
704 1.11.2.2 bouyer struct cz_softc *cz = arg;
705 1.11.2.2 bouyer struct cztty_softc *sc;
706 1.11.2.2 bouyer struct tty *tp;
707 1.11.2.2 bouyer
708 1.11.2.2 bouyer while ((command = (CZ_PLX_READ(cz, PLX_LOCAL_PCI_DOORBELL) & 0xff))) {
709 1.11.2.2 bouyer rval = 1;
710 1.11.2.2 bouyer channel = CZ_FWCTL_READ(cz, BRDCTL_FWCMD_CHANNEL);
711 1.11.2.2 bouyer param = CZ_FWCTL_READ(cz, BRDCTL_FWCMD_PARAM);
712 1.11.2.2 bouyer
713 1.11.2.2 bouyer /* now clear this interrupt, posslibly enabling another */
714 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_LOCAL_PCI_DOORBELL, command);
715 1.11.2.2 bouyer
716 1.11.2.2 bouyer if (cz->cz_ports == NULL) {
717 1.11.2.2 bouyer #ifdef CZ_DEBUG
718 1.11.2.2 bouyer printf("%s: interrupt on channel %d, but no channels\n",
719 1.11.2.2 bouyer cz->cz_dev.dv_xname, channel);
720 1.11.2.2 bouyer #endif
721 1.11.2.2 bouyer continue;
722 1.11.2.2 bouyer }
723 1.11.2.2 bouyer
724 1.11.2.2 bouyer sc = &cz->cz_ports[channel];
725 1.11.2.2 bouyer
726 1.11.2.2 bouyer if (sc->sc_channel == CZTTY_CHANNEL_DEAD)
727 1.11.2.2 bouyer break;
728 1.11.2.2 bouyer
729 1.11.2.2 bouyer tp = sc->sc_tty;
730 1.11.2.2 bouyer
731 1.11.2.2 bouyer switch (command) {
732 1.11.2.2 bouyer case C_CM_TXFEMPTY: /* transmit cases */
733 1.11.2.2 bouyer case C_CM_TXBEMPTY:
734 1.11.2.2 bouyer case C_CM_TXLOWWM:
735 1.11.2.2 bouyer case C_CM_INTBACK:
736 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN)) {
737 1.11.2.2 bouyer #ifdef CZ_DEBUG
738 1.11.2.2 bouyer printf("%s: tx intr on closed channel %d\n",
739 1.11.2.2 bouyer cz->cz_dev.dv_xname, channel);
740 1.11.2.2 bouyer #endif
741 1.11.2.2 bouyer break;
742 1.11.2.2 bouyer }
743 1.11.2.2 bouyer
744 1.11.2.2 bouyer if (cztty_transmit(sc, tp)) {
745 1.11.2.2 bouyer /*
746 1.11.2.2 bouyer * Do wakeup stuff here.
747 1.11.2.2 bouyer */
748 1.11.2.2 bouyer ttwakeup(tp);
749 1.11.2.2 bouyer wakeup(tp);
750 1.11.2.2 bouyer }
751 1.11.2.2 bouyer break;
752 1.11.2.2 bouyer
753 1.11.2.2 bouyer case C_CM_RXNNDT: /* receive cases */
754 1.11.2.2 bouyer case C_CM_RXHIWM:
755 1.11.2.2 bouyer case C_CM_INTBACK2: /* from restart ?? */
756 1.11.2.2 bouyer #if 0
757 1.11.2.2 bouyer case C_CM_ICHAR:
758 1.11.2.2 bouyer #endif
759 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN)) {
760 1.11.2.2 bouyer CZTTY_BUF_WRITE(sc, BUFCTL_RX_GET,
761 1.11.2.2 bouyer CZTTY_BUF_READ(sc, BUFCTL_RX_PUT));
762 1.11.2.2 bouyer break;
763 1.11.2.2 bouyer }
764 1.11.2.2 bouyer
765 1.11.2.2 bouyer if (cztty_receive(sc, tp)) {
766 1.11.2.2 bouyer /*
767 1.11.2.2 bouyer * Do wakeup stuff here.
768 1.11.2.2 bouyer */
769 1.11.2.2 bouyer ttwakeup(tp);
770 1.11.2.2 bouyer wakeup(tp);
771 1.11.2.2 bouyer }
772 1.11.2.2 bouyer break;
773 1.11.2.2 bouyer
774 1.11.2.2 bouyer case C_CM_MDCD:
775 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN))
776 1.11.2.2 bouyer break;
777 1.11.2.2 bouyer
778 1.11.2.3 bouyer (void) (*tp->t_linesw->l_modem)(tp,
779 1.11.2.2 bouyer ISSET(C_RS_DCD, CZTTY_CHAN_READ(sc,
780 1.11.2.2 bouyer CHNCTL_RS_STATUS)));
781 1.11.2.2 bouyer break;
782 1.11.2.2 bouyer
783 1.11.2.2 bouyer case C_CM_MDSR:
784 1.11.2.2 bouyer case C_CM_MRI:
785 1.11.2.2 bouyer case C_CM_MCTS:
786 1.11.2.2 bouyer case C_CM_MRTS:
787 1.11.2.2 bouyer break;
788 1.11.2.2 bouyer
789 1.11.2.2 bouyer case C_CM_IOCTLW:
790 1.11.2.2 bouyer break;
791 1.11.2.2 bouyer
792 1.11.2.2 bouyer case C_CM_PR_ERROR:
793 1.11.2.2 bouyer sc->sc_parity_errors++;
794 1.11.2.2 bouyer goto error_common;
795 1.11.2.2 bouyer
796 1.11.2.2 bouyer case C_CM_FR_ERROR:
797 1.11.2.2 bouyer sc->sc_framing_errors++;
798 1.11.2.2 bouyer goto error_common;
799 1.11.2.2 bouyer
800 1.11.2.2 bouyer case C_CM_OVR_ERROR:
801 1.11.2.2 bouyer sc->sc_overflows++;
802 1.11.2.2 bouyer error_common:
803 1.11.2.2 bouyer if (sc->sc_errors++ == 0)
804 1.11.2.2 bouyer callout_reset(&sc->sc_diag_ch, 60 * hz,
805 1.11.2.2 bouyer cztty_diag, sc);
806 1.11.2.2 bouyer break;
807 1.11.2.2 bouyer
808 1.11.2.2 bouyer case C_CM_RXBRK:
809 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN))
810 1.11.2.2 bouyer break;
811 1.11.2.2 bouyer
812 1.11.2.2 bouyer /*
813 1.11.2.2 bouyer * A break is a \000 character with TTY_FE error
814 1.11.2.2 bouyer * flags set. So TTY_FE by itself works.
815 1.11.2.2 bouyer */
816 1.11.2.3 bouyer (*tp->t_linesw->l_rint)(TTY_FE, tp);
817 1.11.2.2 bouyer ttwakeup(tp);
818 1.11.2.2 bouyer wakeup(tp);
819 1.11.2.2 bouyer break;
820 1.11.2.2 bouyer
821 1.11.2.2 bouyer default:
822 1.11.2.2 bouyer #ifdef CZ_DEBUG
823 1.11.2.2 bouyer printf("%s: channel %d: Unknown interrupt 0x%x\n",
824 1.11.2.2 bouyer cz->cz_dev.dv_xname, sc->sc_channel, command);
825 1.11.2.2 bouyer #endif
826 1.11.2.2 bouyer break;
827 1.11.2.2 bouyer }
828 1.11.2.2 bouyer }
829 1.11.2.2 bouyer
830 1.11.2.2 bouyer return (rval);
831 1.11.2.2 bouyer }
832 1.11.2.2 bouyer
833 1.11.2.2 bouyer /*
834 1.11.2.2 bouyer * cz_wait_pci_doorbell:
835 1.11.2.2 bouyer *
836 1.11.2.2 bouyer * Wait for the pci doorbell to be clear - wait for pending
837 1.11.2.2 bouyer * activity to drain.
838 1.11.2.2 bouyer */
839 1.11.2.2 bouyer int
840 1.11.2.2 bouyer cz_wait_pci_doorbell(struct cz_softc *cz, const char *wstring)
841 1.11.2.2 bouyer {
842 1.11.2.2 bouyer int error;
843 1.11.2.2 bouyer
844 1.11.2.2 bouyer while (CZ_PLX_READ(cz, PLX_PCI_LOCAL_DOORBELL)) {
845 1.11.2.2 bouyer error = tsleep(cz, TTIPRI | PCATCH, wstring, max(1, hz/100));
846 1.11.2.2 bouyer if ((error != 0) && (error != EWOULDBLOCK))
847 1.11.2.2 bouyer return (error);
848 1.11.2.2 bouyer }
849 1.11.2.2 bouyer return (0);
850 1.11.2.2 bouyer }
851 1.11.2.2 bouyer
852 1.11.2.2 bouyer /*****************************************************************************
853 1.11.2.2 bouyer * Cyclades-Z TTY code starts here...
854 1.11.2.2 bouyer *****************************************************************************/
855 1.11.2.2 bouyer
856 1.11.2.2 bouyer #define CZTTYDIALOUT_MASK 0x80000
857 1.11.2.2 bouyer
858 1.11.2.2 bouyer #define CZTTY_DIALOUT(dev) (minor((dev)) & CZTTYDIALOUT_MASK)
859 1.11.2.2 bouyer #define CZTTY_CZ(sc) ((sc)->sc_parent)
860 1.11.2.2 bouyer
861 1.11.2.5 bouyer #define CZTTY_SOFTC(dev) cztty_getttysoftc(dev)
862 1.11.2.2 bouyer
863 1.11.2.2 bouyer struct cztty_softc *
864 1.11.2.2 bouyer cztty_getttysoftc(dev_t dev)
865 1.11.2.2 bouyer {
866 1.11.2.2 bouyer int i, j, k, u = minor(dev) & ~CZTTYDIALOUT_MASK;
867 1.11.2.2 bouyer struct cz_softc *cz;
868 1.11.2.2 bouyer
869 1.11.2.2 bouyer for (i = 0, j = 0; i < cz_cd.cd_ndevs; i++) {
870 1.11.2.2 bouyer k = j;
871 1.11.2.5 bouyer cz = device_lookup(&cz_cd, i);
872 1.11.2.5 bouyer if (cz == NULL)
873 1.11.2.5 bouyer continue;
874 1.11.2.2 bouyer if (cz->cz_ports == NULL)
875 1.11.2.2 bouyer continue;
876 1.11.2.2 bouyer j += cz->cz_nchannels;
877 1.11.2.2 bouyer if (j > u)
878 1.11.2.2 bouyer break;
879 1.11.2.2 bouyer }
880 1.11.2.2 bouyer
881 1.11.2.5 bouyer if (i >= cz_cd.cd_ndevs)
882 1.11.2.2 bouyer return (NULL);
883 1.11.2.5 bouyer else
884 1.11.2.2 bouyer return (&cz->cz_ports[u - k]);
885 1.11.2.2 bouyer }
886 1.11.2.2 bouyer
887 1.11.2.2 bouyer int
888 1.11.2.2 bouyer cztty_findmajor(void)
889 1.11.2.2 bouyer {
890 1.11.2.2 bouyer int maj;
891 1.11.2.2 bouyer
892 1.11.2.2 bouyer for (maj = 0; maj < nchrdev; maj++) {
893 1.11.2.2 bouyer if (cdevsw[maj].d_open == czttyopen)
894 1.11.2.2 bouyer break;
895 1.11.2.2 bouyer }
896 1.11.2.2 bouyer
897 1.11.2.2 bouyer return (maj == nchrdev) ? 0 : maj;
898 1.11.2.2 bouyer }
899 1.11.2.2 bouyer
900 1.11.2.2 bouyer /*
901 1.11.2.2 bouyer * czttytty:
902 1.11.2.2 bouyer *
903 1.11.2.2 bouyer * Return a pointer to our tty.
904 1.11.2.2 bouyer */
905 1.11.2.2 bouyer struct tty *
906 1.11.2.2 bouyer czttytty(dev_t dev)
907 1.11.2.2 bouyer {
908 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
909 1.11.2.2 bouyer
910 1.11.2.2 bouyer #ifdef DIAGNOSTIC
911 1.11.2.2 bouyer if (sc == NULL)
912 1.11.2.2 bouyer panic("czttytty");
913 1.11.2.2 bouyer #endif
914 1.11.2.2 bouyer
915 1.11.2.2 bouyer return (sc->sc_tty);
916 1.11.2.2 bouyer }
917 1.11.2.2 bouyer
918 1.11.2.2 bouyer /*
919 1.11.2.2 bouyer * cztty_shutdown:
920 1.11.2.2 bouyer *
921 1.11.2.2 bouyer * Shut down a port.
922 1.11.2.2 bouyer */
923 1.11.2.2 bouyer void
924 1.11.2.2 bouyer cztty_shutdown(struct cztty_softc *sc)
925 1.11.2.2 bouyer {
926 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
927 1.11.2.2 bouyer struct tty *tp = sc->sc_tty;
928 1.11.2.2 bouyer int s;
929 1.11.2.2 bouyer
930 1.11.2.2 bouyer s = spltty();
931 1.11.2.2 bouyer
932 1.11.2.2 bouyer /* Clear any break condition set with TIOCSBRK. */
933 1.11.2.2 bouyer cztty_break(sc, 0);
934 1.11.2.2 bouyer
935 1.11.2.2 bouyer /*
936 1.11.2.2 bouyer * Hang up if necessary. Wait a bit, so the other side has time to
937 1.11.2.2 bouyer * notice even if we immediately open the port again.
938 1.11.2.2 bouyer */
939 1.11.2.2 bouyer if (ISSET(tp->t_cflag, HUPCL)) {
940 1.11.2.2 bouyer cztty_modem(sc, 0);
941 1.11.2.2 bouyer (void) tsleep(tp, TTIPRI, ttclos, hz);
942 1.11.2.2 bouyer }
943 1.11.2.2 bouyer
944 1.11.2.2 bouyer /* Disable the channel. */
945 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czdis");
946 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_OP_MODE, C_CH_DISABLE);
947 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
948 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL, C_CM_IOCTL);
949 1.11.2.2 bouyer
950 1.11.2.2 bouyer if ((--cz->cz_nopenchan == 0) && (cz->cz_ih == NULL)) {
951 1.11.2.2 bouyer #ifdef CZ_DEBUG
952 1.11.2.2 bouyer printf("%s: Disabling polling\n", cz->cz_dev.dv_xname);
953 1.11.2.2 bouyer #endif
954 1.11.2.2 bouyer callout_stop(&cz->cz_callout);
955 1.11.2.2 bouyer }
956 1.11.2.2 bouyer
957 1.11.2.2 bouyer splx(s);
958 1.11.2.2 bouyer }
959 1.11.2.2 bouyer
960 1.11.2.2 bouyer /*
961 1.11.2.2 bouyer * czttyopen:
962 1.11.2.2 bouyer *
963 1.11.2.2 bouyer * Open a Cyclades-Z serial port.
964 1.11.2.2 bouyer */
965 1.11.2.2 bouyer int
966 1.11.2.2 bouyer czttyopen(dev_t dev, int flags, int mode, struct proc *p)
967 1.11.2.2 bouyer {
968 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
969 1.11.2.2 bouyer struct cz_softc *cz;
970 1.11.2.2 bouyer struct tty *tp;
971 1.11.2.2 bouyer int s, error;
972 1.11.2.2 bouyer
973 1.11.2.2 bouyer if (sc == NULL)
974 1.11.2.2 bouyer return (ENXIO);
975 1.11.2.2 bouyer
976 1.11.2.2 bouyer if (sc->sc_channel == CZTTY_CHANNEL_DEAD)
977 1.11.2.2 bouyer return (ENXIO);
978 1.11.2.2 bouyer
979 1.11.2.2 bouyer cz = CZTTY_CZ(sc);
980 1.11.2.2 bouyer tp = sc->sc_tty;
981 1.11.2.2 bouyer
982 1.11.2.2 bouyer if (ISSET(tp->t_state, TS_ISOPEN) &&
983 1.11.2.2 bouyer ISSET(tp->t_state, TS_XCLUDE) &&
984 1.11.2.2 bouyer p->p_ucred->cr_uid != 0)
985 1.11.2.2 bouyer return (EBUSY);
986 1.11.2.2 bouyer
987 1.11.2.2 bouyer s = spltty();
988 1.11.2.2 bouyer
989 1.11.2.2 bouyer /*
990 1.11.2.2 bouyer * Do the following iff this is a first open.
991 1.11.2.2 bouyer */
992 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN) && (tp->t_wopen == 0)) {
993 1.11.2.2 bouyer struct termios t;
994 1.11.2.2 bouyer
995 1.11.2.2 bouyer tp->t_dev = dev;
996 1.11.2.2 bouyer
997 1.11.2.2 bouyer /* If we're turning things on, enable interrupts */
998 1.11.2.2 bouyer if ((cz->cz_nopenchan++ == 0) && (cz->cz_ih == NULL)) {
999 1.11.2.2 bouyer #ifdef CZ_DEBUG
1000 1.11.2.2 bouyer printf("%s: Enabling polling.\n",
1001 1.11.2.2 bouyer cz->cz_dev.dv_xname);
1002 1.11.2.2 bouyer #endif
1003 1.11.2.2 bouyer callout_reset(&cz->cz_callout, cz_timeout_ticks,
1004 1.11.2.2 bouyer cz_poll, cz);
1005 1.11.2.2 bouyer }
1006 1.11.2.2 bouyer
1007 1.11.2.2 bouyer /*
1008 1.11.2.2 bouyer * Enable the channel. Don't actually ring the
1009 1.11.2.2 bouyer * doorbell here; czttyparam() will do it for us.
1010 1.11.2.2 bouyer */
1011 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czopen");
1012 1.11.2.2 bouyer
1013 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_OP_MODE, C_CH_ENABLE);
1014 1.11.2.2 bouyer
1015 1.11.2.2 bouyer /*
1016 1.11.2.2 bouyer * Initialize the termios status to the defaults. Add in the
1017 1.11.2.2 bouyer * sticky bits from TIOCSFLAGS.
1018 1.11.2.2 bouyer */
1019 1.11.2.2 bouyer t.c_ispeed = 0;
1020 1.11.2.2 bouyer t.c_ospeed = TTYDEF_SPEED;
1021 1.11.2.2 bouyer t.c_cflag = TTYDEF_CFLAG;
1022 1.11.2.2 bouyer if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
1023 1.11.2.2 bouyer SET(t.c_cflag, CLOCAL);
1024 1.11.2.2 bouyer if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
1025 1.11.2.2 bouyer SET(t.c_cflag, CRTSCTS);
1026 1.11.2.2 bouyer
1027 1.11.2.2 bouyer /*
1028 1.11.2.2 bouyer * Reset the input and output rings. Do this before
1029 1.11.2.2 bouyer * we call czttyparam(), as that function enables
1030 1.11.2.2 bouyer * the channel.
1031 1.11.2.2 bouyer */
1032 1.11.2.2 bouyer CZTTY_BUF_WRITE(sc, BUFCTL_RX_GET,
1033 1.11.2.2 bouyer CZTTY_BUF_READ(sc, BUFCTL_RX_PUT));
1034 1.11.2.2 bouyer CZTTY_BUF_WRITE(sc, BUFCTL_TX_PUT,
1035 1.11.2.2 bouyer CZTTY_BUF_READ(sc, BUFCTL_TX_GET));
1036 1.11.2.2 bouyer
1037 1.11.2.2 bouyer /* Make sure czttyparam() will see changes. */
1038 1.11.2.2 bouyer tp->t_ospeed = 0;
1039 1.11.2.2 bouyer (void) czttyparam(tp, &t);
1040 1.11.2.2 bouyer tp->t_iflag = TTYDEF_IFLAG;
1041 1.11.2.2 bouyer tp->t_oflag = TTYDEF_OFLAG;
1042 1.11.2.2 bouyer tp->t_lflag = TTYDEF_LFLAG;
1043 1.11.2.2 bouyer ttychars(tp);
1044 1.11.2.2 bouyer ttsetwater(tp);
1045 1.11.2.2 bouyer
1046 1.11.2.2 bouyer /*
1047 1.11.2.2 bouyer * Turn on DTR. We must always do this, even if carrier is not
1048 1.11.2.2 bouyer * present, because otherwise we'd have to use TIOCSDTR
1049 1.11.2.2 bouyer * immediately after setting CLOCAL, which applications do not
1050 1.11.2.2 bouyer * expect. We always assert DTR while the device is open
1051 1.11.2.2 bouyer * unless explicitly requested to deassert it.
1052 1.11.2.2 bouyer */
1053 1.11.2.2 bouyer cztty_modem(sc, 1);
1054 1.11.2.2 bouyer }
1055 1.11.2.2 bouyer
1056 1.11.2.2 bouyer splx(s);
1057 1.11.2.2 bouyer
1058 1.11.2.2 bouyer error = ttyopen(tp, CZTTY_DIALOUT(dev), ISSET(flags, O_NONBLOCK));
1059 1.11.2.2 bouyer if (error)
1060 1.11.2.2 bouyer goto bad;
1061 1.11.2.2 bouyer
1062 1.11.2.3 bouyer error = (*tp->t_linesw->l_open)(dev, tp);
1063 1.11.2.2 bouyer if (error)
1064 1.11.2.2 bouyer goto bad;
1065 1.11.2.2 bouyer
1066 1.11.2.2 bouyer return (0);
1067 1.11.2.2 bouyer
1068 1.11.2.2 bouyer bad:
1069 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
1070 1.11.2.2 bouyer /*
1071 1.11.2.2 bouyer * We failed to open the device, and nobody else had it opened.
1072 1.11.2.2 bouyer * Clean up the state as appropriate.
1073 1.11.2.2 bouyer */
1074 1.11.2.2 bouyer cztty_shutdown(sc);
1075 1.11.2.2 bouyer }
1076 1.11.2.2 bouyer
1077 1.11.2.2 bouyer return (error);
1078 1.11.2.2 bouyer }
1079 1.11.2.2 bouyer
1080 1.11.2.2 bouyer /*
1081 1.11.2.2 bouyer * czttyclose:
1082 1.11.2.2 bouyer *
1083 1.11.2.2 bouyer * Close a Cyclades-Z serial port.
1084 1.11.2.2 bouyer */
1085 1.11.2.2 bouyer int
1086 1.11.2.2 bouyer czttyclose(dev_t dev, int flags, int mode, struct proc *p)
1087 1.11.2.2 bouyer {
1088 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
1089 1.11.2.2 bouyer struct tty *tp = sc->sc_tty;
1090 1.11.2.2 bouyer
1091 1.11.2.2 bouyer /* XXX This is for cons.c. */
1092 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN))
1093 1.11.2.2 bouyer return (0);
1094 1.11.2.2 bouyer
1095 1.11.2.3 bouyer (*tp->t_linesw->l_close)(tp, flags);
1096 1.11.2.2 bouyer ttyclose(tp);
1097 1.11.2.2 bouyer
1098 1.11.2.2 bouyer if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
1099 1.11.2.2 bouyer /*
1100 1.11.2.2 bouyer * Although we got a last close, the device may still be in
1101 1.11.2.2 bouyer * use; e.g. if this was the dialout node, and there are still
1102 1.11.2.2 bouyer * processes waiting for carrier on the non-dialout node.
1103 1.11.2.2 bouyer */
1104 1.11.2.2 bouyer cztty_shutdown(sc);
1105 1.11.2.2 bouyer }
1106 1.11.2.2 bouyer
1107 1.11.2.2 bouyer return (0);
1108 1.11.2.2 bouyer }
1109 1.11.2.2 bouyer
1110 1.11.2.2 bouyer /*
1111 1.11.2.2 bouyer * czttyread:
1112 1.11.2.2 bouyer *
1113 1.11.2.2 bouyer * Read from a Cyclades-Z serial port.
1114 1.11.2.2 bouyer */
1115 1.11.2.2 bouyer int
1116 1.11.2.2 bouyer czttyread(dev_t dev, struct uio *uio, int flags)
1117 1.11.2.2 bouyer {
1118 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
1119 1.11.2.2 bouyer struct tty *tp = sc->sc_tty;
1120 1.11.2.2 bouyer
1121 1.11.2.3 bouyer return ((*tp->t_linesw->l_read)(tp, uio, flags));
1122 1.11.2.2 bouyer }
1123 1.11.2.2 bouyer
1124 1.11.2.2 bouyer /*
1125 1.11.2.2 bouyer * czttywrite:
1126 1.11.2.2 bouyer *
1127 1.11.2.2 bouyer * Write to a Cyclades-Z serial port.
1128 1.11.2.2 bouyer */
1129 1.11.2.2 bouyer int
1130 1.11.2.2 bouyer czttywrite(dev_t dev, struct uio *uio, int flags)
1131 1.11.2.2 bouyer {
1132 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
1133 1.11.2.2 bouyer struct tty *tp = sc->sc_tty;
1134 1.11.2.2 bouyer
1135 1.11.2.3 bouyer return ((*tp->t_linesw->l_write)(tp, uio, flags));
1136 1.11.2.2 bouyer }
1137 1.11.2.2 bouyer
1138 1.11.2.2 bouyer /*
1139 1.11.2.2 bouyer * czttyioctl:
1140 1.11.2.2 bouyer *
1141 1.11.2.2 bouyer * Perform a control operation on a Cyclades-Z serial port.
1142 1.11.2.2 bouyer */
1143 1.11.2.2 bouyer int
1144 1.11.2.2 bouyer czttyioctl(dev_t dev, u_long cmd, caddr_t data, int flag, struct proc *p)
1145 1.11.2.2 bouyer {
1146 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(dev);
1147 1.11.2.2 bouyer struct tty *tp = sc->sc_tty;
1148 1.11.2.2 bouyer int s, error;
1149 1.11.2.2 bouyer
1150 1.11.2.3 bouyer error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, p);
1151 1.11.2.2 bouyer if (error >= 0)
1152 1.11.2.2 bouyer return (error);
1153 1.11.2.2 bouyer
1154 1.11.2.2 bouyer error = ttioctl(tp, cmd, data, flag, p);
1155 1.11.2.2 bouyer if (error >= 0)
1156 1.11.2.2 bouyer return (error);
1157 1.11.2.2 bouyer
1158 1.11.2.2 bouyer error = 0;
1159 1.11.2.2 bouyer
1160 1.11.2.2 bouyer s = spltty();
1161 1.11.2.2 bouyer
1162 1.11.2.2 bouyer switch (cmd) {
1163 1.11.2.2 bouyer case TIOCSBRK:
1164 1.11.2.2 bouyer cztty_break(sc, 1);
1165 1.11.2.2 bouyer break;
1166 1.11.2.2 bouyer
1167 1.11.2.2 bouyer case TIOCCBRK:
1168 1.11.2.2 bouyer cztty_break(sc, 0);
1169 1.11.2.2 bouyer break;
1170 1.11.2.2 bouyer
1171 1.11.2.2 bouyer case TIOCGFLAGS:
1172 1.11.2.2 bouyer *(int *)data = sc->sc_swflags;
1173 1.11.2.2 bouyer break;
1174 1.11.2.2 bouyer
1175 1.11.2.2 bouyer case TIOCSFLAGS:
1176 1.11.2.2 bouyer error = suser(p->p_ucred, &p->p_acflag);
1177 1.11.2.2 bouyer if (error)
1178 1.11.2.2 bouyer break;
1179 1.11.2.2 bouyer sc->sc_swflags = *(int *)data;
1180 1.11.2.2 bouyer break;
1181 1.11.2.2 bouyer
1182 1.11.2.2 bouyer case TIOCSDTR:
1183 1.11.2.2 bouyer cztty_modem(sc, 1);
1184 1.11.2.2 bouyer break;
1185 1.11.2.2 bouyer
1186 1.11.2.2 bouyer case TIOCCDTR:
1187 1.11.2.2 bouyer cztty_modem(sc, 0);
1188 1.11.2.2 bouyer break;
1189 1.11.2.2 bouyer
1190 1.11.2.2 bouyer case TIOCMSET:
1191 1.11.2.2 bouyer case TIOCMBIS:
1192 1.11.2.2 bouyer case TIOCMBIC:
1193 1.11.2.2 bouyer tiocm_to_cztty(sc, cmd, *(int *)data);
1194 1.11.2.2 bouyer break;
1195 1.11.2.2 bouyer
1196 1.11.2.2 bouyer case TIOCMGET:
1197 1.11.2.2 bouyer *(int *)data = cztty_to_tiocm(sc);
1198 1.11.2.2 bouyer break;
1199 1.11.2.2 bouyer
1200 1.11.2.2 bouyer default:
1201 1.11.2.2 bouyer error = ENOTTY;
1202 1.11.2.2 bouyer break;
1203 1.11.2.2 bouyer }
1204 1.11.2.2 bouyer
1205 1.11.2.2 bouyer splx(s);
1206 1.11.2.2 bouyer
1207 1.11.2.2 bouyer return (error);
1208 1.11.2.2 bouyer }
1209 1.11.2.2 bouyer
1210 1.11.2.2 bouyer /*
1211 1.11.2.2 bouyer * cztty_break:
1212 1.11.2.2 bouyer *
1213 1.11.2.2 bouyer * Set or clear BREAK on a port.
1214 1.11.2.2 bouyer */
1215 1.11.2.2 bouyer void
1216 1.11.2.2 bouyer cztty_break(struct cztty_softc *sc, int onoff)
1217 1.11.2.2 bouyer {
1218 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1219 1.11.2.2 bouyer
1220 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czbreak");
1221 1.11.2.2 bouyer
1222 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
1223 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL,
1224 1.11.2.2 bouyer onoff ? C_CM_SET_BREAK : C_CM_CLR_BREAK);
1225 1.11.2.2 bouyer }
1226 1.11.2.2 bouyer
1227 1.11.2.2 bouyer /*
1228 1.11.2.2 bouyer * cztty_modem:
1229 1.11.2.2 bouyer *
1230 1.11.2.2 bouyer * Set or clear DTR on a port.
1231 1.11.2.2 bouyer */
1232 1.11.2.2 bouyer void
1233 1.11.2.2 bouyer cztty_modem(struct cztty_softc *sc, int onoff)
1234 1.11.2.2 bouyer {
1235 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1236 1.11.2.2 bouyer
1237 1.11.2.2 bouyer if (sc->sc_rs_control_dtr == 0)
1238 1.11.2.2 bouyer return;
1239 1.11.2.2 bouyer
1240 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czmod");
1241 1.11.2.2 bouyer
1242 1.11.2.2 bouyer if (onoff)
1243 1.11.2.2 bouyer sc->sc_chanctl_rs_control |= sc->sc_rs_control_dtr;
1244 1.11.2.2 bouyer else
1245 1.11.2.2 bouyer sc->sc_chanctl_rs_control &= ~sc->sc_rs_control_dtr;
1246 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_RS_CONTROL, sc->sc_chanctl_rs_control);
1247 1.11.2.2 bouyer
1248 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
1249 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL, C_CM_IOCTLM);
1250 1.11.2.2 bouyer }
1251 1.11.2.2 bouyer
1252 1.11.2.2 bouyer /*
1253 1.11.2.2 bouyer * tiocm_to_cztty:
1254 1.11.2.2 bouyer *
1255 1.11.2.2 bouyer * Process TIOCM* ioctls.
1256 1.11.2.2 bouyer */
1257 1.11.2.2 bouyer void
1258 1.11.2.2 bouyer tiocm_to_cztty(struct cztty_softc *sc, u_long how, int ttybits)
1259 1.11.2.2 bouyer {
1260 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1261 1.11.2.2 bouyer u_int32_t czttybits;
1262 1.11.2.2 bouyer
1263 1.11.2.2 bouyer czttybits = 0;
1264 1.11.2.2 bouyer if (ISSET(ttybits, TIOCM_DTR))
1265 1.11.2.2 bouyer SET(czttybits, C_RS_DTR);
1266 1.11.2.2 bouyer if (ISSET(ttybits, TIOCM_RTS))
1267 1.11.2.2 bouyer SET(czttybits, C_RS_RTS);
1268 1.11.2.2 bouyer
1269 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "cztiocm");
1270 1.11.2.2 bouyer
1271 1.11.2.2 bouyer switch (how) {
1272 1.11.2.2 bouyer case TIOCMBIC:
1273 1.11.2.2 bouyer CLR(sc->sc_chanctl_rs_control, czttybits);
1274 1.11.2.2 bouyer break;
1275 1.11.2.2 bouyer
1276 1.11.2.2 bouyer case TIOCMBIS:
1277 1.11.2.2 bouyer SET(sc->sc_chanctl_rs_control, czttybits);
1278 1.11.2.2 bouyer break;
1279 1.11.2.2 bouyer
1280 1.11.2.2 bouyer case TIOCMSET:
1281 1.11.2.2 bouyer CLR(sc->sc_chanctl_rs_control, C_RS_DTR | C_RS_RTS);
1282 1.11.2.2 bouyer SET(sc->sc_chanctl_rs_control, czttybits);
1283 1.11.2.2 bouyer break;
1284 1.11.2.2 bouyer }
1285 1.11.2.2 bouyer
1286 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_RS_CONTROL, sc->sc_chanctl_rs_control);
1287 1.11.2.2 bouyer
1288 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
1289 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL, C_CM_IOCTLM);
1290 1.11.2.2 bouyer }
1291 1.11.2.2 bouyer
1292 1.11.2.2 bouyer /*
1293 1.11.2.2 bouyer * cztty_to_tiocm:
1294 1.11.2.2 bouyer *
1295 1.11.2.2 bouyer * Process the TIOCMGET ioctl.
1296 1.11.2.2 bouyer */
1297 1.11.2.2 bouyer int
1298 1.11.2.2 bouyer cztty_to_tiocm(struct cztty_softc *sc)
1299 1.11.2.2 bouyer {
1300 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1301 1.11.2.2 bouyer u_int32_t rs_status, op_mode;
1302 1.11.2.2 bouyer int ttybits = 0;
1303 1.11.2.2 bouyer
1304 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "cztty");
1305 1.11.2.2 bouyer
1306 1.11.2.2 bouyer rs_status = CZTTY_CHAN_READ(sc, CHNCTL_RS_STATUS);
1307 1.11.2.2 bouyer op_mode = CZTTY_CHAN_READ(sc, CHNCTL_OP_MODE);
1308 1.11.2.2 bouyer
1309 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_RTS))
1310 1.11.2.2 bouyer SET(ttybits, TIOCM_RTS);
1311 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_CTS))
1312 1.11.2.2 bouyer SET(ttybits, TIOCM_CTS);
1313 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_DCD))
1314 1.11.2.2 bouyer SET(ttybits, TIOCM_CAR);
1315 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_DTR))
1316 1.11.2.2 bouyer SET(ttybits, TIOCM_DTR);
1317 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_RI))
1318 1.11.2.2 bouyer SET(ttybits, TIOCM_RNG);
1319 1.11.2.2 bouyer if (ISSET(rs_status, C_RS_DSR))
1320 1.11.2.2 bouyer SET(ttybits, TIOCM_DSR);
1321 1.11.2.2 bouyer
1322 1.11.2.2 bouyer if (ISSET(op_mode, C_CH_ENABLE))
1323 1.11.2.2 bouyer SET(ttybits, TIOCM_LE);
1324 1.11.2.2 bouyer
1325 1.11.2.2 bouyer return (ttybits);
1326 1.11.2.2 bouyer }
1327 1.11.2.2 bouyer
1328 1.11.2.2 bouyer /*
1329 1.11.2.2 bouyer * czttyparam:
1330 1.11.2.2 bouyer *
1331 1.11.2.2 bouyer * Set Cyclades-Z serial port parameters from termios.
1332 1.11.2.2 bouyer *
1333 1.11.2.2 bouyer * XXX Should just copy the whole termios after making
1334 1.11.2.2 bouyer * XXX sure all the changes could be done.
1335 1.11.2.2 bouyer */
1336 1.11.2.2 bouyer int
1337 1.11.2.2 bouyer czttyparam(struct tty *tp, struct termios *t)
1338 1.11.2.2 bouyer {
1339 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(tp->t_dev);
1340 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1341 1.11.2.2 bouyer u_int32_t rs_status;
1342 1.11.2.2 bouyer int ospeed, cflag;
1343 1.11.2.2 bouyer
1344 1.11.2.2 bouyer ospeed = t->c_ospeed;
1345 1.11.2.2 bouyer cflag = t->c_cflag;
1346 1.11.2.2 bouyer
1347 1.11.2.2 bouyer /* Check requested parameters. */
1348 1.11.2.2 bouyer if (ospeed < 0)
1349 1.11.2.2 bouyer return (EINVAL);
1350 1.11.2.2 bouyer if (t->c_ispeed && t->c_ispeed != ospeed)
1351 1.11.2.2 bouyer return (EINVAL);
1352 1.11.2.2 bouyer
1353 1.11.2.2 bouyer if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR)) {
1354 1.11.2.2 bouyer SET(cflag, CLOCAL);
1355 1.11.2.2 bouyer CLR(cflag, HUPCL);
1356 1.11.2.2 bouyer }
1357 1.11.2.2 bouyer
1358 1.11.2.2 bouyer /*
1359 1.11.2.2 bouyer * If there were no changes, don't do anything. This avoids dropping
1360 1.11.2.2 bouyer * input and improves performance when all we did was frob things like
1361 1.11.2.2 bouyer * VMIN and VTIME.
1362 1.11.2.2 bouyer */
1363 1.11.2.2 bouyer if (tp->t_ospeed == ospeed &&
1364 1.11.2.2 bouyer tp->t_cflag == cflag)
1365 1.11.2.2 bouyer return (0);
1366 1.11.2.2 bouyer
1367 1.11.2.2 bouyer /* Data bits. */
1368 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l = 0;
1369 1.11.2.2 bouyer switch (t->c_cflag & CSIZE) {
1370 1.11.2.2 bouyer case CS5:
1371 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_CS5;
1372 1.11.2.2 bouyer break;
1373 1.11.2.2 bouyer
1374 1.11.2.2 bouyer case CS6:
1375 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_CS6;
1376 1.11.2.2 bouyer break;
1377 1.11.2.2 bouyer
1378 1.11.2.2 bouyer case CS7:
1379 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_CS7;
1380 1.11.2.2 bouyer break;
1381 1.11.2.2 bouyer
1382 1.11.2.2 bouyer case CS8:
1383 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_CS8;
1384 1.11.2.2 bouyer break;
1385 1.11.2.2 bouyer }
1386 1.11.2.2 bouyer
1387 1.11.2.2 bouyer /* Stop bits. */
1388 1.11.2.2 bouyer if (t->c_cflag & CSTOPB) {
1389 1.11.2.2 bouyer if ((sc->sc_chanctl_comm_data_l & C_DL_CS) == C_DL_CS5)
1390 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_15STOP;
1391 1.11.2.2 bouyer else
1392 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_2STOP;
1393 1.11.2.2 bouyer } else
1394 1.11.2.2 bouyer sc->sc_chanctl_comm_data_l |= C_DL_1STOP;
1395 1.11.2.2 bouyer
1396 1.11.2.2 bouyer /* Parity. */
1397 1.11.2.2 bouyer if (t->c_cflag & PARENB) {
1398 1.11.2.2 bouyer if (t->c_cflag & PARODD)
1399 1.11.2.2 bouyer sc->sc_chanctl_comm_parity = C_PR_ODD;
1400 1.11.2.2 bouyer else
1401 1.11.2.2 bouyer sc->sc_chanctl_comm_parity = C_PR_EVEN;
1402 1.11.2.2 bouyer } else
1403 1.11.2.2 bouyer sc->sc_chanctl_comm_parity = C_PR_NONE;
1404 1.11.2.2 bouyer
1405 1.11.2.2 bouyer /*
1406 1.11.2.2 bouyer * Initialize flow control pins depending on the current flow control
1407 1.11.2.2 bouyer * mode.
1408 1.11.2.2 bouyer */
1409 1.11.2.2 bouyer if (ISSET(t->c_cflag, CRTSCTS)) {
1410 1.11.2.2 bouyer sc->sc_rs_control_dtr = C_RS_DTR;
1411 1.11.2.2 bouyer sc->sc_chanctl_hw_flow = C_RS_CTS | C_RS_RTS;
1412 1.11.2.2 bouyer } else if (ISSET(t->c_cflag, MDMBUF)) {
1413 1.11.2.2 bouyer sc->sc_rs_control_dtr = 0;
1414 1.11.2.2 bouyer sc->sc_chanctl_hw_flow = C_RS_DCD | C_RS_DTR;
1415 1.11.2.2 bouyer } else {
1416 1.11.2.2 bouyer /*
1417 1.11.2.2 bouyer * If no flow control, then always set RTS. This will make
1418 1.11.2.2 bouyer * the other side happy if it mistakenly thinks we're doing
1419 1.11.2.2 bouyer * RTS/CTS flow control.
1420 1.11.2.2 bouyer */
1421 1.11.2.2 bouyer sc->sc_rs_control_dtr = C_RS_DTR | C_RS_RTS;
1422 1.11.2.2 bouyer sc->sc_chanctl_hw_flow = 0;
1423 1.11.2.2 bouyer if (ISSET(sc->sc_chanctl_rs_control, C_RS_DTR))
1424 1.11.2.2 bouyer SET(sc->sc_chanctl_rs_control, C_RS_RTS);
1425 1.11.2.2 bouyer else
1426 1.11.2.2 bouyer CLR(sc->sc_chanctl_rs_control, C_RS_RTS);
1427 1.11.2.2 bouyer }
1428 1.11.2.2 bouyer
1429 1.11.2.2 bouyer /* Baud rate. */
1430 1.11.2.2 bouyer sc->sc_chanctl_comm_baud = ospeed;
1431 1.11.2.2 bouyer
1432 1.11.2.2 bouyer /* Copy to tty. */
1433 1.11.2.2 bouyer tp->t_ispeed = 0;
1434 1.11.2.2 bouyer tp->t_ospeed = t->c_ospeed;
1435 1.11.2.2 bouyer tp->t_cflag = t->c_cflag;
1436 1.11.2.2 bouyer
1437 1.11.2.2 bouyer /*
1438 1.11.2.2 bouyer * Now load the channel control structure.
1439 1.11.2.2 bouyer */
1440 1.11.2.2 bouyer
1441 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czparam");
1442 1.11.2.2 bouyer
1443 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_BAUD, sc->sc_chanctl_comm_baud);
1444 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_DATA_L, sc->sc_chanctl_comm_data_l);
1445 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_COMM_PARITY, sc->sc_chanctl_comm_parity);
1446 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_HW_FLOW, sc->sc_chanctl_hw_flow);
1447 1.11.2.2 bouyer CZTTY_CHAN_WRITE(sc, CHNCTL_RS_CONTROL, sc->sc_chanctl_rs_control);
1448 1.11.2.2 bouyer
1449 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
1450 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL, C_CM_IOCTLW);
1451 1.11.2.2 bouyer
1452 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czparam");
1453 1.11.2.2 bouyer
1454 1.11.2.2 bouyer CZ_FWCTL_WRITE(cz, BRDCTL_HCMD_CHANNEL, sc->sc_channel);
1455 1.11.2.2 bouyer CZ_PLX_WRITE(cz, PLX_PCI_LOCAL_DOORBELL, C_CM_IOCTLM);
1456 1.11.2.2 bouyer
1457 1.11.2.2 bouyer cz_wait_pci_doorbell(cz, "czparam");
1458 1.11.2.2 bouyer
1459 1.11.2.2 bouyer /*
1460 1.11.2.2 bouyer * Update the tty layer's idea of the carrier bit, in case we changed
1461 1.11.2.2 bouyer * CLOCAL. We don't hang up here; we only do that by explicit
1462 1.11.2.2 bouyer * request.
1463 1.11.2.2 bouyer */
1464 1.11.2.2 bouyer rs_status = CZTTY_CHAN_READ(sc, CHNCTL_RS_STATUS);
1465 1.11.2.3 bouyer (void) (*tp->t_linesw->l_modem)(tp, ISSET(rs_status, C_RS_DCD));
1466 1.11.2.2 bouyer
1467 1.11.2.2 bouyer return (0);
1468 1.11.2.2 bouyer }
1469 1.11.2.2 bouyer
1470 1.11.2.2 bouyer /*
1471 1.11.2.2 bouyer * czttystart:
1472 1.11.2.2 bouyer *
1473 1.11.2.2 bouyer * Start or restart transmission.
1474 1.11.2.2 bouyer */
1475 1.11.2.2 bouyer void
1476 1.11.2.2 bouyer czttystart(struct tty *tp)
1477 1.11.2.2 bouyer {
1478 1.11.2.2 bouyer struct cztty_softc *sc = CZTTY_SOFTC(tp->t_dev);
1479 1.11.2.2 bouyer int s;
1480 1.11.2.2 bouyer
1481 1.11.2.2 bouyer s = spltty();
1482 1.11.2.2 bouyer if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
1483 1.11.2.2 bouyer goto out;
1484 1.11.2.2 bouyer
1485 1.11.2.2 bouyer if (tp->t_outq.c_cc <= tp->t_lowat) {
1486 1.11.2.2 bouyer if (ISSET(tp->t_state, TS_ASLEEP)) {
1487 1.11.2.2 bouyer CLR(tp->t_state, TS_ASLEEP);
1488 1.11.2.2 bouyer wakeup(&tp->t_outq);
1489 1.11.2.2 bouyer }
1490 1.11.2.2 bouyer selwakeup(&tp->t_wsel);
1491 1.11.2.2 bouyer if (tp->t_outq.c_cc == 0)
1492 1.11.2.2 bouyer goto out;
1493 1.11.2.2 bouyer }
1494 1.11.2.2 bouyer
1495 1.11.2.2 bouyer cztty_transmit(sc, tp);
1496 1.11.2.2 bouyer out:
1497 1.11.2.2 bouyer splx(s);
1498 1.11.2.2 bouyer }
1499 1.11.2.2 bouyer
1500 1.11.2.2 bouyer /*
1501 1.11.2.2 bouyer * czttystop:
1502 1.11.2.2 bouyer *
1503 1.11.2.2 bouyer * Stop output, e.g., for ^S or output flush.
1504 1.11.2.2 bouyer */
1505 1.11.2.2 bouyer void
1506 1.11.2.2 bouyer czttystop(struct tty *tp, int flag)
1507 1.11.2.2 bouyer {
1508 1.11.2.2 bouyer
1509 1.11.2.2 bouyer /*
1510 1.11.2.2 bouyer * XXX We don't do anything here, yet. Mostly, I don't know
1511 1.11.2.2 bouyer * XXX exactly how this should be implemented on this device.
1512 1.11.2.2 bouyer * XXX We've given a big chunk of data to the MIPS already,
1513 1.11.2.2 bouyer * XXX and I don't know how we request the MIPS to stop sending
1514 1.11.2.2 bouyer * XXX the data. So, punt for now. --thorpej
1515 1.11.2.2 bouyer */
1516 1.11.2.2 bouyer }
1517 1.11.2.2 bouyer
1518 1.11.2.2 bouyer /*
1519 1.11.2.2 bouyer * cztty_diag:
1520 1.11.2.2 bouyer *
1521 1.11.2.2 bouyer * Issue a scheduled diagnostic message.
1522 1.11.2.2 bouyer */
1523 1.11.2.2 bouyer void
1524 1.11.2.2 bouyer cztty_diag(void *arg)
1525 1.11.2.2 bouyer {
1526 1.11.2.2 bouyer struct cztty_softc *sc = arg;
1527 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1528 1.11.2.2 bouyer u_int overflows, parity_errors, framing_errors;
1529 1.11.2.2 bouyer int s;
1530 1.11.2.2 bouyer
1531 1.11.2.2 bouyer s = spltty();
1532 1.11.2.2 bouyer
1533 1.11.2.2 bouyer overflows = sc->sc_overflows;
1534 1.11.2.2 bouyer sc->sc_overflows = 0;
1535 1.11.2.2 bouyer
1536 1.11.2.2 bouyer parity_errors = sc->sc_parity_errors;
1537 1.11.2.2 bouyer sc->sc_parity_errors = 0;
1538 1.11.2.2 bouyer
1539 1.11.2.2 bouyer framing_errors = sc->sc_framing_errors;
1540 1.11.2.2 bouyer sc->sc_framing_errors = 0;
1541 1.11.2.2 bouyer
1542 1.11.2.2 bouyer sc->sc_errors = 0;
1543 1.11.2.2 bouyer
1544 1.11.2.2 bouyer splx(s);
1545 1.11.2.2 bouyer
1546 1.11.2.2 bouyer log(LOG_WARNING,
1547 1.11.2.2 bouyer "%s: channel %d: %u overflow%s, %u parity, %u framing error%s\n",
1548 1.11.2.2 bouyer cz->cz_dev.dv_xname, sc->sc_channel,
1549 1.11.2.2 bouyer overflows, overflows == 1 ? "" : "s",
1550 1.11.2.2 bouyer parity_errors,
1551 1.11.2.2 bouyer framing_errors, framing_errors == 1 ? "" : "s");
1552 1.11.2.2 bouyer }
1553 1.11.2.2 bouyer
1554 1.11.2.2 bouyer /*
1555 1.11.2.2 bouyer * tx and rx ring buffer size macros:
1556 1.11.2.2 bouyer *
1557 1.11.2.2 bouyer * The transmitter and receiver both use ring buffers. For each one, there
1558 1.11.2.2 bouyer * is a get (consumer) and a put (producer) offset. The get value is the
1559 1.11.2.2 bouyer * next byte to be read from the ring, and the put is the next one to be
1560 1.11.2.2 bouyer * put into the ring. get == put means the ring is empty.
1561 1.11.2.2 bouyer *
1562 1.11.2.2 bouyer * For each ring, the firmware controls one of (get, put) and this driver
1563 1.11.2.2 bouyer * controls the other. For transmission, this driver updates put to point
1564 1.11.2.2 bouyer * past the valid data, and the firmware moves get as bytes are sent. Likewise
1565 1.11.2.2 bouyer * for receive, the driver controls put, and this driver controls get.
1566 1.11.2.2 bouyer */
1567 1.11.2.2 bouyer #define TX_MOVEABLE(g, p, s) (((g) > (p)) ? ((g) - (p) - 1) : ((s) - (p)))
1568 1.11.2.2 bouyer #define RX_MOVEABLE(g, p, s) (((g) > (p)) ? ((s) - (g)) : ((p) - (g)))
1569 1.11.2.2 bouyer
1570 1.11.2.2 bouyer /*
1571 1.11.2.2 bouyer * cztty_transmit()
1572 1.11.2.2 bouyer *
1573 1.11.2.2 bouyer * Look at the tty for this port and start sending.
1574 1.11.2.2 bouyer */
1575 1.11.2.2 bouyer int
1576 1.11.2.2 bouyer cztty_transmit(struct cztty_softc *sc, struct tty *tp)
1577 1.11.2.2 bouyer {
1578 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1579 1.11.2.2 bouyer u_int move, get, put, size, address;
1580 1.11.2.2 bouyer #ifdef HOSTRAMCODE
1581 1.11.2.2 bouyer int error, done = 0;
1582 1.11.2.2 bouyer #else
1583 1.11.2.2 bouyer int done = 0;
1584 1.11.2.2 bouyer #endif
1585 1.11.2.2 bouyer
1586 1.11.2.2 bouyer size = CZTTY_BUF_READ(sc, BUFCTL_TX_BUFSIZE);
1587 1.11.2.2 bouyer get = CZTTY_BUF_READ(sc, BUFCTL_TX_GET);
1588 1.11.2.2 bouyer put = CZTTY_BUF_READ(sc, BUFCTL_TX_PUT);
1589 1.11.2.2 bouyer address = CZTTY_BUF_READ(sc, BUFCTL_TX_BUFADDR);
1590 1.11.2.2 bouyer
1591 1.11.2.2 bouyer while ((tp->t_outq.c_cc > 0) && ((move = TX_MOVEABLE(get, put, size)))){
1592 1.11.2.2 bouyer #ifdef HOSTRAMCODE
1593 1.11.2.2 bouyer if (0) {
1594 1.11.2.2 bouyer move = min(tp->t_outq.c_cc, move);
1595 1.11.2.2 bouyer error = q_to_b(&tp->t_outq, 0, move);
1596 1.11.2.2 bouyer if (error != move) {
1597 1.11.2.2 bouyer printf("%s: channel %d: error moving to "
1598 1.11.2.2 bouyer "transmit buf\n", cz->cz_dev.dv_xname,
1599 1.11.2.2 bouyer sc->sc_channel);
1600 1.11.2.2 bouyer move = error;
1601 1.11.2.2 bouyer }
1602 1.11.2.2 bouyer } else {
1603 1.11.2.2 bouyer #endif
1604 1.11.2.2 bouyer move = min(ndqb(&tp->t_outq, 0), move);
1605 1.11.2.2 bouyer bus_space_write_region_1(cz->cz_win_st, cz->cz_win_sh,
1606 1.11.2.2 bouyer address + put, tp->t_outq.c_cf, move);
1607 1.11.2.2 bouyer ndflush(&tp->t_outq, move);
1608 1.11.2.2 bouyer #ifdef HOSTRAMCODE
1609 1.11.2.2 bouyer }
1610 1.11.2.2 bouyer #endif
1611 1.11.2.2 bouyer
1612 1.11.2.2 bouyer put = ((put + move) % size);
1613 1.11.2.2 bouyer done = 1;
1614 1.11.2.2 bouyer }
1615 1.11.2.2 bouyer if (done) {
1616 1.11.2.2 bouyer CZTTY_BUF_WRITE(sc, BUFCTL_TX_PUT, put);
1617 1.11.2.2 bouyer }
1618 1.11.2.2 bouyer return (done);
1619 1.11.2.2 bouyer }
1620 1.11.2.2 bouyer
1621 1.11.2.2 bouyer int
1622 1.11.2.2 bouyer cztty_receive(struct cztty_softc *sc, struct tty *tp)
1623 1.11.2.2 bouyer {
1624 1.11.2.2 bouyer struct cz_softc *cz = CZTTY_CZ(sc);
1625 1.11.2.2 bouyer u_int get, put, size, address;
1626 1.11.2.2 bouyer int done = 0, ch;
1627 1.11.2.2 bouyer
1628 1.11.2.2 bouyer size = CZTTY_BUF_READ(sc, BUFCTL_RX_BUFSIZE);
1629 1.11.2.2 bouyer get = CZTTY_BUF_READ(sc, BUFCTL_RX_GET);
1630 1.11.2.2 bouyer put = CZTTY_BUF_READ(sc, BUFCTL_RX_PUT);
1631 1.11.2.2 bouyer address = CZTTY_BUF_READ(sc, BUFCTL_RX_BUFADDR);
1632 1.11.2.2 bouyer
1633 1.11.2.2 bouyer while ((get != put) && ((tp->t_canq.c_cc + tp->t_rawq.c_cc) < tp->t_hiwat)) {
1634 1.11.2.2 bouyer #ifdef HOSTRAMCODE
1635 1.11.2.2 bouyer if (hostram)
1636 1.11.2.2 bouyer ch = ((char *)fifoaddr)[get];
1637 1.11.2.2 bouyer } else {
1638 1.11.2.2 bouyer #endif
1639 1.11.2.2 bouyer ch = bus_space_read_1(cz->cz_win_st, cz->cz_win_sh,
1640 1.11.2.2 bouyer address + get);
1641 1.11.2.2 bouyer #ifdef HOSTRAMCODE
1642 1.11.2.2 bouyer }
1643 1.11.2.2 bouyer #endif
1644 1.11.2.3 bouyer (*tp->t_linesw->l_rint)(ch, tp);
1645 1.11.2.2 bouyer get = (get + 1) % size;
1646 1.11.2.2 bouyer done = 1;
1647 1.11.2.2 bouyer }
1648 1.11.2.2 bouyer if (done) {
1649 1.11.2.2 bouyer CZTTY_BUF_WRITE(sc, BUFCTL_RX_GET, get);
1650 1.11.2.2 bouyer }
1651 1.11.2.2 bouyer return (done);
1652 1.11.2.2 bouyer }
1653