Home | History | Annotate | Line # | Download | only in pci
eapreg.h revision 1.12.56.1
      1  1.12.56.1      yamt /*	$NetBSD: eapreg.h,v 1.12.56.1 2008/05/18 12:34:19 yamt Exp $	*/
      2        1.1     soren 
      3        1.1     soren /*
      4        1.1     soren  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5        1.1     soren  * All rights reserved.
      6        1.1     soren  *
      7        1.1     soren  * This code is derived from software contributed to The NetBSD Foundation
      8        1.7    keihan  * by Lennart Augustsson <augustss (at) NetBSD.org> and Charles M. Hannum.
      9        1.1     soren  *
     10        1.1     soren  * Redistribution and use in source and binary forms, with or without
     11        1.1     soren  * modification, are permitted provided that the following conditions
     12        1.1     soren  * are met:
     13        1.1     soren  * 1. Redistributions of source code must retain the above copyright
     14        1.1     soren  *    notice, this list of conditions and the following disclaimer.
     15        1.1     soren  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1     soren  *    notice, this list of conditions and the following disclaimer in the
     17        1.1     soren  *    documentation and/or other materials provided with the distribution.
     18        1.1     soren  *
     19        1.1     soren  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1     soren  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1     soren  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1     soren  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1     soren  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1     soren  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1     soren  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1     soren  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1     soren  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1     soren  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1     soren  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1     soren  */
     31        1.1     soren 
     32        1.1     soren /*
     33        1.1     soren  * ES1370/ES1371/ES1373 registers
     34        1.1     soren  */
     35        1.1     soren 
     36        1.1     soren #define EAP_ICSC		0x00    /* interrupt / chip select control */
     37       1.12      chap 
     38       1.12      chap #define  EAP_SERR_DISABLE	0x00000001 /* do not present SERR on PCI bus */
     39       1.12      chap #define  E1371_PCICLKDIS	0x00000001 /* PCIclk to essential modules only*/
     40       1.12      chap 
     41       1.12      chap #define  EAP_CDC_EN		0x00000002 /* enable codec i/f */
     42       1.12      chap #define  E1371_XTALCKDIS	0x00000002 /* gate xtal clk to all modules */
     43       1.12      chap 
     44        1.1     soren #define  EAP_JYSTK_EN		0x00000004
     45        1.1     soren #define  EAP_UART_EN		0x00000008
     46        1.1     soren #define  EAP_ADC_EN		0x00000010
     47       1.12      chap #define  EAP_DAC2_EN		0x00000020 /* intended as CODEC DAC */
     48       1.12      chap #define  EAP_DAC1_EN		0x00000040 /* intended as CODEC FM DAC */
     49        1.1     soren #define  EAP_BREQ		0x00000080
     50       1.12      chap 
     51       1.12      chap #define  EAP_XCTL0		0x00000100 /* a gp out pin on 1370 */
     52       1.12      chap #define  EAP_M_CB		0x00000200 /* rec src mpeg (!adc) */
     53       1.12      chap #define  E1371_PDLEV(n)		((n)<<8)   /* pwr dwn lvl D0 - D3 */
     54       1.12      chap #define  E1371_PDLEVBITS	0x00000300
     55       1.12      chap 
     56       1.12      chap #define  EAP_CCB_INTRM		0x00000400 /* enable CCB module voice intrs */
     57       1.12      chap 
     58        1.1     soren #define  EAP_DAC_SYNC		0x00000800
     59       1.12      chap #define  E1371_M_CB		0x00000800 /* rec src i2s (!adc); cf EAP_M_CB!*/
     60       1.12      chap 
     61        1.1     soren #define  EAP_WTSRSEL		0x00003000
     62        1.1     soren #define   EAP_WTSRSEL_5		0x00000000
     63        1.1     soren #define   EAP_WTSRSEL_11	0x00001000
     64        1.1     soren #define   EAP_WTSRSEL_22	0x00002000
     65        1.1     soren #define   EAP_WTSRSEL_44	0x00003000
     66       1.12      chap #define  E1371_PWR_INTRM	0x00001000 /* ena intr on pwr lvl change */
     67       1.12      chap #define  E1371_ADC_STOP		0x00002000 /* cf EAP_ADC_STOP! */
     68       1.12      chap 
     69        1.1     soren #define  EAP_M_SBB		0x00004000
     70        1.1     soren #define  E1371_SYNC_RES		0x00004000
     71       1.12      chap 
     72        1.1     soren #define  EAP_MSFMTSEL		0x00008000
     73       1.12      chap 
     74       1.12      chap #define  EAP_DAC_EN(i)		(EAP_DAC2_EN << (i)) /* yes, it's twisted */
     75       1.12      chap 
     76        1.1     soren #define  EAP_SET_PCLKDIV(n)	(((n)&0x1fff)<<16)
     77        1.1     soren #define  EAP_GET_PCLKDIV(n)	(((n)>>16)&0x1fff)
     78        1.1     soren #define  EAP_PCLKBITS		0x1fff0000
     79       1.12      chap #define  E1371_OUT_GPIO(n)	(((n)&0xf)<<16)
     80       1.12      chap #define  E1371_IN_GPIO(n)	(((n)>>20)&0xf)
     81       1.12      chap #define  E1371_OUTGPIOBITS	0x000f0000
     82       1.12      chap #define  E1371_INGPIOBITS	0x00f00000
     83        1.8  drochner #define  E1371_JOY_ASEL(n)	(((n)&3)<<24)
     84        1.8  drochner #define  E1371_JOY_ASELBITS	0x03000000
     85       1.12      chap #define  E1373_SPDIFEN_B	0x04000000 /* spdif generated (!spdif thru) */
     86       1.12      chap #define  E1373_RECEN_B		0x08000000 /* !(rec monitor to spdif out) */
     87       1.12      chap #define  E1373_TEST_BIT		0x10000000 /* 0 except to test block preamble */
     88       1.12      chap #define  E1373_BYPASS_R		0x20000000 /* rec bypass rate converter */
     89       1.12      chap #define  EAP_XCTL1		0x40000000 /* a gp out pin on 1370 */
     90       1.12      chap #define  E1373_BYPASS_P2	0x40000000 /* play2 bypass rate converter */
     91        1.1     soren #define  EAP_ADC_STOP		0x80000000
     92       1.12      chap #define  E1373_BYPASS_P1	0x80000000 /* play1 bypass rate converter */
     93        1.1     soren 
     94        1.1     soren #define EAP_ICSS		0x04	/* interrupt / chip select status */
     95        1.2  augustss 					/* on the 5880 control / status */
     96        1.1     soren #define  EAP_I_ADC		0x00000001
     97        1.1     soren #define  EAP_I_DAC2		0x00000002
     98        1.1     soren #define  EAP_I_DAC1		0x00000004
     99        1.1     soren #define  EAP_I_UART		0x00000008
    100        1.1     soren #define  EAP_I_MCCB		0x00000010
    101        1.1     soren #define  EAP_VC			0x00000060
    102       1.12      chap 
    103        1.1     soren #define  EAP_CWRIP		0x00000100
    104       1.12      chap #define  E1371_SYNC_ERR		0x00000100
    105       1.12      chap 
    106       1.12      chap #define  EAP_CBUSY		0x00000200 /* tied 1 on 1371, 1373 */
    107       1.12      chap #define  EAP_CSTAT		0x00000400 /* tied 1 on 1371, 1373 */
    108       1.12      chap #define  E1373_GPIO_INT(n)	(((n)>>12)&0xf) /* which gpios interrupted */
    109       1.12      chap #define  E1373_TEST_MODE	0x00010000
    110       1.12      chap #define  E1373_TEST_SPDIF	0x00020000
    111       1.12      chap #define  E1373_ENABLE_SPDIF	0x00040000
    112       1.12      chap #define  E1373_GPIO_INTEN(n)	(((n)&0xf)<<20)
    113        1.2  augustss #define  EAP_CT5880_AC97_RESET	0x20000000
    114        1.1     soren #define  EAP_INTR		0x80000000
    115        1.1     soren 
    116        1.1     soren #define EAP_UART_DATA		0x08
    117        1.1     soren #define EAP_UART_STATUS		0x09
    118        1.1     soren #define  EAP_US_RXRDY		0x01
    119        1.1     soren #define  EAP_US_TXRDY		0x02
    120        1.1     soren #define  EAP_US_TXINT		0x04
    121        1.1     soren #define  EAP_US_RXINT		0x80
    122        1.1     soren #define EAP_UART_CONTROL	0x09
    123        1.1     soren #define  EAP_UC_CNTRL		0x03
    124        1.1     soren #define  EAP_UC_TXINTEN		0x20
    125       1.12      chap #define  EAP_UC_TXINTENBITS	0x60
    126        1.1     soren #define  EAP_UC_RXINTEN		0x80
    127       1.12      chap #define EAP_UART_RESERVED	0x0a
    128       1.12      chap #define  EAP_UR_TEST_MODE	0x01
    129        1.1     soren #define EAP_MEMPAGE		0x0c
    130        1.1     soren #define EAP_CODEC		0x10
    131        1.1     soren #define  EAP_SET_CODEC(a,d)	(((a)<<8) | (d))
    132        1.1     soren 
    133        1.1     soren /*
    134        1.1     soren  * ES1371/ES1373 registers
    135        1.1     soren  */
    136        1.1     soren 
    137        1.1     soren #define E1371_CODEC		0x14
    138        1.1     soren #define  E1371_CODEC_VALID      0x80000000
    139        1.1     soren #define  E1371_CODEC_WIP	0x40000000
    140        1.1     soren #define  E1371_CODEC_READ       0x00800000
    141        1.1     soren #define  E1371_SET_CODEC(a,d)	(((a)<<16) | (d))
    142        1.2  augustss 
    143        1.1     soren #define E1371_SRC		0x10
    144        1.1     soren #define  E1371_SRC_RAMWE	0x01000000
    145        1.1     soren #define  E1371_SRC_RBUSY	0x00800000
    146        1.1     soren #define  E1371_SRC_DISABLE	0x00400000
    147        1.1     soren #define  E1371_SRC_DISP1	0x00200000
    148        1.9      kent #define  E1371_SRC_DISP2	0x00100000
    149        1.1     soren #define  E1371_SRC_DISREC       0x00080000
    150        1.3     pooka #define  E1371_SRC_DATAMASK	0x0000ffff
    151        1.1     soren #define  E1371_SRC_ADDR(a)	((a)<<25)
    152        1.3     pooka #define  E1371_SRC_DATA(d)	((d) & E1371_SRC_DATAMASK)
    153        1.2  augustss #define  E1371_SRC_CTLMASK	(E1371_SRC_DISABLE | E1371_SRC_DISP1 | \
    154        1.2  augustss 				 E1371_SRC_DISP2 | E1371_SRC_DISREC)
    155        1.2  augustss #define  E1371_SRC_STATE_MASK   0x00870000
    156        1.2  augustss #define  E1371_SRC_STATE_OK     0x00010000
    157        1.2  augustss 
    158        1.1     soren #define E1371_LEGACY		0x18
    159        1.1     soren 
    160        1.1     soren /*
    161        1.1     soren  * ES1371/ES1373 sample rate converter registers
    162        1.1     soren  */
    163        1.1     soren 
    164        1.1     soren #define ESRC_ADC		0x78
    165        1.3     pooka #define ESRC_DAC1		0x70
    166        1.3     pooka #define ESRC_DAC2		0x74
    167        1.1     soren #define ESRC_ADC_VOLL		0x6c
    168        1.1     soren #define ESRC_ADC_VOLR		0x6d
    169        1.1     soren #define ESRC_DAC1_VOLL		0x7c
    170        1.1     soren #define ESRC_DAC1_VOLR		0x7d
    171        1.1     soren #define ESRC_DAC2_VOLL		0x7e
    172        1.1     soren #define ESRC_DAC2_VOLR		0x7f
    173        1.1     soren #define  ESRC_TRUNC_N		0x00
    174        1.1     soren #define  ESRC_IREGS		0x01
    175        1.1     soren #define  ESRC_ACF		0x02
    176        1.1     soren #define  ESRC_VFF		0x03
    177        1.1     soren #define ESRC_SET_TRUNC(n)	((n)<<9)
    178        1.1     soren #define ESRC_SET_N(n)		((n)<<4)
    179        1.1     soren #define ESRC_SMF		0x8000
    180        1.1     soren #define ESRC_SET_VFI(n)		((n)<<10)
    181        1.1     soren #define ESRC_SET_ACI(n)		(n)
    182        1.1     soren #define ESRC_SET_ADC_VOL(n)	((n)<<8)
    183        1.1     soren #define ESRC_SET_DAC_VOLI(n)	((n)<<12)
    184        1.1     soren #define ESRC_SET_DAC_VOLF(n)	(n)
    185        1.1     soren #define  SRC_MAGIC ((1<15)|(1<<13)|(1<<11)|(1<<9))
    186        1.1     soren 
    187        1.1     soren #define EAP_SIC			0x20
    188        1.1     soren #define  EAP_P1_S_MB		0x00000001
    189        1.1     soren #define  EAP_P1_S_EB		0x00000002
    190        1.1     soren #define  EAP_P2_S_MB		0x00000004
    191        1.1     soren #define  EAP_P2_S_EB		0x00000008
    192        1.1     soren #define  EAP_R1_S_MB		0x00000010
    193        1.1     soren #define  EAP_R1_S_EB		0x00000020
    194        1.1     soren #define  EAP_P2_DAC_SEN		0x00000040
    195        1.1     soren #define  EAP_P1_SCT_RLD		0x00000080
    196        1.1     soren #define  EAP_P1_INTR_EN		0x00000100
    197        1.1     soren #define  EAP_P2_INTR_EN		0x00000200
    198        1.1     soren #define  EAP_R1_INTR_EN		0x00000400
    199        1.1     soren #define  EAP_P1_PAUSE		0x00000800
    200        1.1     soren #define  EAP_P2_PAUSE		0x00001000
    201        1.1     soren #define  EAP_P1_LOOP_SEL	0x00002000
    202        1.1     soren #define  EAP_P2_LOOP_SEL	0x00004000
    203        1.1     soren #define  EAP_R1_LOOP_SEL	0x00008000
    204        1.3     pooka #define  EAP_S_EB(i)		(EAP_P2_S_EB >> 2*(i))
    205        1.3     pooka #define  EAP_S_MB(i)		(EAP_P2_S_MB >> 2*(i))
    206        1.3     pooka #define  EAP_P_INTR_EN(i)	(EAP_P2_INTR_EN >> (i))
    207        1.1     soren #define  EAP_SET_P2_ST_INC(i)	((i) << 16)
    208        1.1     soren #define  EAP_SET_P2_END_INC(i)	((i) << 19)
    209        1.1     soren #define  EAP_INC_BITS		0x003f0000
    210        1.1     soren 
    211        1.1     soren #define EAP_DAC1_CSR		0x24
    212        1.1     soren #define EAP_DAC2_CSR		0x28
    213        1.1     soren #define EAP_ADC_CSR		0x2c
    214        1.1     soren #define  EAP_GET_CURRSAMP(r)	((r) >> 16)
    215        1.1     soren 
    216        1.1     soren #define EAP_DAC_PAGE		0xc
    217        1.1     soren #define EAP_ADC_PAGE		0xd
    218        1.1     soren #define EAP_UART_PAGE1		0xe
    219        1.1     soren #define EAP_UART_PAGE2		0xf
    220        1.1     soren 
    221        1.1     soren #define EAP_DAC1_ADDR		0x30
    222        1.1     soren #define EAP_DAC1_SIZE		0x34
    223        1.1     soren #define EAP_DAC2_ADDR		0x38
    224        1.1     soren #define EAP_DAC2_SIZE		0x3c
    225        1.1     soren #define EAP_ADC_ADDR		0x30
    226        1.1     soren #define EAP_ADC_SIZE		0x34
    227        1.1     soren #define  EAP_SET_SIZE(c,s)	(((c)<<16) | (s))
    228        1.1     soren 
    229        1.2  augustss #define EAP_READ_TIMEOUT	5000
    230        1.2  augustss #define EAP_WRITE_TIMEOUT	5000
    231        1.1     soren 
    232        1.1     soren 
    233        1.1     soren #define EAP_XTAL_FREQ		1411200		/* 22.5792 / 16 MHz */
    234        1.1     soren 
    235        1.1     soren /* AK4531 registers */
    236        1.1     soren #define AK_MASTER_L		0x00
    237        1.1     soren #define AK_MASTER_R		0x01
    238        1.1     soren #define AK_VOICE_L		0x02
    239        1.1     soren #define AK_VOICE_R		0x03
    240        1.1     soren #define AK_FM_L			0x04
    241        1.1     soren #define AK_FM_R			0x05
    242        1.1     soren #define AK_CD_L			0x06
    243        1.1     soren #define AK_CD_R			0x07
    244        1.1     soren #define AK_LINE_L		0x08
    245        1.1     soren #define AK_LINE_R		0x09
    246        1.1     soren #define AK_AUX_L		0x0a
    247        1.1     soren #define AK_AUX_R		0x0b
    248        1.1     soren #define AK_MONO1		0x0c
    249        1.1     soren #define AK_MONO2		0x0d
    250        1.1     soren #define AK_MIC			0x0e
    251        1.1     soren #define AK_MONO			0x0f
    252        1.1     soren #define AK_OUT_MIXER1		0x10
    253        1.1     soren #define  AK_M_FM_L		0x40
    254        1.1     soren #define  AK_M_FM_R		0x20
    255        1.1     soren #define  AK_M_LINE_L		0x10
    256        1.1     soren #define  AK_M_LINE_R		0x08
    257        1.1     soren #define  AK_M_CD_L		0x04
    258        1.1     soren #define  AK_M_CD_R		0x02
    259        1.1     soren #define  AK_M_MIC		0x01
    260        1.1     soren #define AK_OUT_MIXER2		0x11
    261        1.1     soren #define  AK_M_AUX_L		0x20
    262        1.1     soren #define  AK_M_AUX_R		0x10
    263        1.1     soren #define  AK_M_VOICE_L		0x08
    264        1.1     soren #define  AK_M_VOICE_R		0x04
    265        1.1     soren #define  AK_M_MONO2		0x02
    266        1.1     soren #define  AK_M_MONO1		0x01
    267        1.1     soren #define AK_IN_MIXER1_L		0x12
    268        1.1     soren #define AK_IN_MIXER1_R		0x13
    269        1.1     soren #define AK_IN_MIXER2_L		0x14
    270        1.1     soren #define AK_IN_MIXER2_R		0x15
    271        1.1     soren #define  AK_M_TMIC		0x80
    272        1.1     soren #define  AK_M_TMONO1		0x40
    273        1.1     soren #define  AK_M_TMONO2		0x20
    274        1.1     soren #define  AK_M2_AUX_L		0x10
    275        1.1     soren #define  AK_M2_AUX_R		0x08
    276        1.1     soren #define  AK_M_VOICE		0x04
    277        1.1     soren #define  AK_M2_MONO2		0x02
    278        1.1     soren #define  AK_M2_MONO1		0x01
    279        1.1     soren #define AK_RESET		0x16
    280        1.1     soren #define  AK_PD			0x02
    281        1.1     soren #define  AK_NRST		0x01
    282        1.1     soren #define AK_CS			0x17
    283        1.1     soren #define AK_ADSEL		0x18
    284        1.1     soren #define AK_MGAIN		0x19
    285        1.9      kent #define AK_NPORTS		0x20
    286        1.1     soren 
    287        1.1     soren /* Not sensical for AC97? */
    288        1.1     soren #define VOL_TO_ATT5(v) (0x1f - ((v) >> 3))
    289        1.1     soren #define VOL_TO_GAIN5(v) VOL_TO_ATT5(v)
    290        1.1     soren #define ATT5_TO_VOL(v) ((0x1f - (v)) << 3)
    291        1.1     soren #define GAIN5_TO_VOL(v) ATT5_TO_VOL(v)
    292        1.1     soren #define VOL_0DB 200
    293        1.1     soren 
    294        1.1     soren /* Futzable parms */
    295        1.1     soren #define EAP_MASTER_VOL		0
    296        1.1     soren #define EAP_VOICE_VOL		1
    297        1.9      kent #define EAP_FM_VOL		2
    298        1.1     soren #define EAP_VIDEO_VOL		2	/* ES1371 */
    299        1.1     soren #define EAP_CD_VOL		3
    300        1.1     soren #define EAP_LINE_VOL		4
    301        1.1     soren #define EAP_AUX_VOL		5
    302        1.1     soren #define EAP_MIC_VOL		6
    303        1.9      kent #define	EAP_RECORD_SOURCE	7
    304       1.10     fredb #define EAP_INPUT_SOURCE	8
    305        1.9      kent #define	EAP_MIC_PREAMP		9
    306        1.1     soren #define EAP_OUTPUT_CLASS	10
    307        1.1     soren #define EAP_RECORD_CLASS	11
    308        1.1     soren #define EAP_INPUT_CLASS		12
    309        1.1     soren 
    310        1.1     soren #define MIDI_BUSY_WAIT		100
    311        1.1     soren #define MIDI_BUSY_DELAY		100	/* Delay when UART is busy */
    312        1.2  augustss 
    313        1.2  augustss #define EAP_EV1938_A  0x00
    314        1.2  augustss #define EAP_CT5880_C  0x02
    315        1.5     pooka #define EAP_CT5880_D  0x03
    316        1.5     pooka #define EAP_CT5880_E  0x04
    317        1.2  augustss #define EAP_ES1373_A  0x04
    318        1.2  augustss #define EAP_ES1373_B  0x06
    319        1.2  augustss #define EAP_CT5880_A  0x07
    320        1.6     pooka #define EAP_ES1373_8  0x08
    321        1.2  augustss #define EAP_ES1371_B  0x09
    322