eapreg.h revision 1.2 1 1.2 augustss /* $NetBSD: eapreg.h,v 1.2 2000/04/30 21:59:58 augustss Exp $ */
2 1.1 soren
3 1.1 soren /*
4 1.1 soren * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 soren * All rights reserved.
6 1.1 soren *
7 1.1 soren * This code is derived from software contributed to The NetBSD Foundation
8 1.1 soren * by Lennart Augustsson <augustss (at) netbsd.org> and Charles M. Hannum.
9 1.1 soren *
10 1.1 soren * Redistribution and use in source and binary forms, with or without
11 1.1 soren * modification, are permitted provided that the following conditions
12 1.1 soren * are met:
13 1.1 soren * 1. Redistributions of source code must retain the above copyright
14 1.1 soren * notice, this list of conditions and the following disclaimer.
15 1.1 soren * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 soren * notice, this list of conditions and the following disclaimer in the
17 1.1 soren * documentation and/or other materials provided with the distribution.
18 1.1 soren * 3. All advertising materials mentioning features or use of this software
19 1.1 soren * must display the following acknowledgement:
20 1.1 soren * This product includes software developed by the NetBSD
21 1.1 soren * Foundation, Inc. and its contributors.
22 1.1 soren * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 soren * contributors may be used to endorse or promote products derived
24 1.1 soren * from this software without specific prior written permission.
25 1.1 soren *
26 1.1 soren * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 soren * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 soren * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 soren * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 soren * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 soren * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 soren * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 soren * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 soren * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 soren * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 soren * POSSIBILITY OF SUCH DAMAGE.
37 1.1 soren */
38 1.1 soren
39 1.1 soren /*
40 1.1 soren * ES1370/ES1371/ES1373 registers
41 1.1 soren */
42 1.1 soren
43 1.1 soren #define EAP_ICSC 0x00 /* interrupt / chip select control */
44 1.1 soren #define EAP_SERR_DISABLE 0x00000001
45 1.1 soren #define EAP_CDC_EN 0x00000002
46 1.1 soren #define EAP_JYSTK_EN 0x00000004
47 1.1 soren #define EAP_UART_EN 0x00000008
48 1.1 soren #define EAP_ADC_EN 0x00000010
49 1.1 soren #define EAP_DAC2_EN 0x00000020
50 1.1 soren #define EAP_DAC1_EN 0x00000040
51 1.1 soren #define EAP_BREQ 0x00000080
52 1.1 soren #define EAP_XTCL0 0x00000100
53 1.1 soren #define EAP_M_CB 0x00000200
54 1.1 soren #define EAP_CCB_INTRM 0x00000400
55 1.1 soren #define EAP_DAC_SYNC 0x00000800
56 1.1 soren #define EAP_WTSRSEL 0x00003000
57 1.1 soren #define EAP_WTSRSEL_5 0x00000000
58 1.1 soren #define EAP_WTSRSEL_11 0x00001000
59 1.1 soren #define EAP_WTSRSEL_22 0x00002000
60 1.1 soren #define EAP_WTSRSEL_44 0x00003000
61 1.1 soren #define EAP_M_SBB 0x00004000
62 1.1 soren #define E1371_SYNC_RES 0x00004000
63 1.1 soren #define EAP_MSFMTSEL 0x00008000
64 1.1 soren #define EAP_SET_PCLKDIV(n) (((n)&0x1fff)<<16)
65 1.1 soren #define EAP_GET_PCLKDIV(n) (((n)>>16)&0x1fff)
66 1.1 soren #define EAP_PCLKBITS 0x1fff0000
67 1.1 soren #define EAP_XTCL1 0x40000000
68 1.1 soren #define EAP_ADC_STOP 0x80000000
69 1.1 soren
70 1.1 soren #define EAP_ICSS 0x04 /* interrupt / chip select status */
71 1.2 augustss /* on the 5880 control / status */
72 1.1 soren #define EAP_I_ADC 0x00000001
73 1.1 soren #define EAP_I_DAC2 0x00000002
74 1.1 soren #define EAP_I_DAC1 0x00000004
75 1.1 soren #define EAP_I_UART 0x00000008
76 1.1 soren #define EAP_I_MCCB 0x00000010
77 1.1 soren #define EAP_VC 0x00000060
78 1.1 soren #define EAP_CWRIP 0x00000100
79 1.1 soren #define EAP_CBUSY 0x00000200
80 1.1 soren #define EAP_CSTAT 0x00000400
81 1.2 augustss #define EAP_CT5880_AC97_RESET 0x20000000
82 1.1 soren #define EAP_INTR 0x80000000
83 1.1 soren
84 1.1 soren #define EAP_UART_DATA 0x08
85 1.1 soren #define EAP_UART_STATUS 0x09
86 1.1 soren #define EAP_US_RXRDY 0x01
87 1.1 soren #define EAP_US_TXRDY 0x02
88 1.1 soren #define EAP_US_TXINT 0x04
89 1.1 soren #define EAP_US_RXINT 0x80
90 1.1 soren #define EAP_UART_CONTROL 0x09
91 1.1 soren #define EAP_UC_CNTRL 0x03
92 1.1 soren #define EAP_UC_TXINTEN 0x20
93 1.1 soren #define EAP_UC_RXINTEN 0x80
94 1.1 soren #define EAP_MEMPAGE 0x0c
95 1.1 soren #define EAP_CODEC 0x10
96 1.1 soren #define EAP_SET_CODEC(a,d) (((a)<<8) | (d))
97 1.1 soren
98 1.1 soren /*
99 1.1 soren * ES1371/ES1373 registers
100 1.1 soren */
101 1.1 soren
102 1.1 soren #define E1371_CODEC 0x14
103 1.1 soren #define E1371_CODEC_VALID 0x80000000
104 1.1 soren #define E1371_CODEC_WIP 0x40000000
105 1.1 soren #define E1371_CODEC_READ 0x00800000
106 1.1 soren #define E1371_SET_CODEC(a,d) (((a)<<16) | (d))
107 1.2 augustss
108 1.1 soren #define E1371_SRC 0x10
109 1.1 soren #define E1371_SRC_RAMWE 0x01000000
110 1.1 soren #define E1371_SRC_RBUSY 0x00800000
111 1.1 soren #define E1371_SRC_DISABLE 0x00400000
112 1.1 soren #define E1371_SRC_DISP1 0x00200000
113 1.1 soren #define E1371_SRC_DISP2 0x00100000
114 1.1 soren #define E1371_SRC_DISREC 0x00080000
115 1.1 soren #define E1371_SRC_ADDR(a) ((a)<<25)
116 1.1 soren #define E1371_SRC_DATA(d) (d)
117 1.1 soren #define E1371_SRC_DATAMASK 0x0000ffff
118 1.2 augustss #define E1371_SRC_CTLMASK (E1371_SRC_DISABLE | E1371_SRC_DISP1 | \
119 1.2 augustss E1371_SRC_DISP2 | E1371_SRC_DISREC)
120 1.2 augustss #define E1371_SRC_STATE_MASK 0x00870000
121 1.2 augustss #define E1371_SRC_STATE_OK 0x00010000
122 1.2 augustss
123 1.1 soren #define E1371_LEGACY 0x18
124 1.1 soren
125 1.1 soren /*
126 1.1 soren * ES1371/ES1373 sample rate converter registers
127 1.1 soren */
128 1.1 soren
129 1.1 soren #define ESRC_ADC 0x78
130 1.1 soren #define ESRC_DAC1 0x74
131 1.1 soren #define ESRC_DAC2 0x70
132 1.1 soren #define ESRC_ADC_VOLL 0x6c
133 1.1 soren #define ESRC_ADC_VOLR 0x6d
134 1.1 soren #define ESRC_DAC1_VOLL 0x7c
135 1.1 soren #define ESRC_DAC1_VOLR 0x7d
136 1.1 soren #define ESRC_DAC2_VOLL 0x7e
137 1.1 soren #define ESRC_DAC2_VOLR 0x7f
138 1.1 soren #define ESRC_TRUNC_N 0x00
139 1.1 soren #define ESRC_IREGS 0x01
140 1.1 soren #define ESRC_ACF 0x02
141 1.1 soren #define ESRC_VFF 0x03
142 1.1 soren #define ESRC_SET_TRUNC(n) ((n)<<9)
143 1.1 soren #define ESRC_SET_N(n) ((n)<<4)
144 1.1 soren #define ESRC_SMF 0x8000
145 1.1 soren #define ESRC_SET_VFI(n) ((n)<<10)
146 1.1 soren #define ESRC_SET_ACI(n) (n)
147 1.1 soren #define ESRC_SET_ADC_VOL(n) ((n)<<8)
148 1.1 soren #define ESRC_SET_DAC_VOLI(n) ((n)<<12)
149 1.1 soren #define ESRC_SET_DAC_VOLF(n) (n)
150 1.1 soren #define SRC_MAGIC ((1<15)|(1<<13)|(1<<11)|(1<<9))
151 1.1 soren
152 1.1 soren #define EAP_SIC 0x20
153 1.1 soren #define EAP_P1_S_MB 0x00000001
154 1.1 soren #define EAP_P1_S_EB 0x00000002
155 1.1 soren #define EAP_P2_S_MB 0x00000004
156 1.1 soren #define EAP_P2_S_EB 0x00000008
157 1.1 soren #define EAP_R1_S_MB 0x00000010
158 1.1 soren #define EAP_R1_S_EB 0x00000020
159 1.1 soren #define EAP_P2_DAC_SEN 0x00000040
160 1.1 soren #define EAP_P1_SCT_RLD 0x00000080
161 1.1 soren #define EAP_P1_INTR_EN 0x00000100
162 1.1 soren #define EAP_P2_INTR_EN 0x00000200
163 1.1 soren #define EAP_R1_INTR_EN 0x00000400
164 1.1 soren #define EAP_P1_PAUSE 0x00000800
165 1.1 soren #define EAP_P2_PAUSE 0x00001000
166 1.1 soren #define EAP_P1_LOOP_SEL 0x00002000
167 1.1 soren #define EAP_P2_LOOP_SEL 0x00004000
168 1.1 soren #define EAP_R1_LOOP_SEL 0x00008000
169 1.1 soren #define EAP_SET_P2_ST_INC(i) ((i) << 16)
170 1.1 soren #define EAP_SET_P2_END_INC(i) ((i) << 19)
171 1.1 soren #define EAP_INC_BITS 0x003f0000
172 1.1 soren
173 1.1 soren #define EAP_DAC1_CSR 0x24
174 1.1 soren #define EAP_DAC2_CSR 0x28
175 1.1 soren #define EAP_ADC_CSR 0x2c
176 1.1 soren #define EAP_GET_CURRSAMP(r) ((r) >> 16)
177 1.1 soren
178 1.1 soren #define EAP_DAC_PAGE 0xc
179 1.1 soren #define EAP_ADC_PAGE 0xd
180 1.1 soren #define EAP_UART_PAGE1 0xe
181 1.1 soren #define EAP_UART_PAGE2 0xf
182 1.1 soren
183 1.1 soren #define EAP_DAC1_ADDR 0x30
184 1.1 soren #define EAP_DAC1_SIZE 0x34
185 1.1 soren #define EAP_DAC2_ADDR 0x38
186 1.1 soren #define EAP_DAC2_SIZE 0x3c
187 1.1 soren #define EAP_ADC_ADDR 0x30
188 1.1 soren #define EAP_ADC_SIZE 0x34
189 1.1 soren #define EAP_SET_SIZE(c,s) (((c)<<16) | (s))
190 1.1 soren
191 1.2 augustss #define EAP_READ_TIMEOUT 5000
192 1.2 augustss #define EAP_WRITE_TIMEOUT 5000
193 1.1 soren
194 1.1 soren
195 1.1 soren #define EAP_XTAL_FREQ 1411200 /* 22.5792 / 16 MHz */
196 1.1 soren
197 1.1 soren /* AK4531 registers */
198 1.1 soren #define AK_MASTER_L 0x00
199 1.1 soren #define AK_MASTER_R 0x01
200 1.1 soren #define AK_VOICE_L 0x02
201 1.1 soren #define AK_VOICE_R 0x03
202 1.1 soren #define AK_FM_L 0x04
203 1.1 soren #define AK_FM_R 0x05
204 1.1 soren #define AK_CD_L 0x06
205 1.1 soren #define AK_CD_R 0x07
206 1.1 soren #define AK_LINE_L 0x08
207 1.1 soren #define AK_LINE_R 0x09
208 1.1 soren #define AK_AUX_L 0x0a
209 1.1 soren #define AK_AUX_R 0x0b
210 1.1 soren #define AK_MONO1 0x0c
211 1.1 soren #define AK_MONO2 0x0d
212 1.1 soren #define AK_MIC 0x0e
213 1.1 soren #define AK_MONO 0x0f
214 1.1 soren #define AK_OUT_MIXER1 0x10
215 1.1 soren #define AK_M_FM_L 0x40
216 1.1 soren #define AK_M_FM_R 0x20
217 1.1 soren #define AK_M_LINE_L 0x10
218 1.1 soren #define AK_M_LINE_R 0x08
219 1.1 soren #define AK_M_CD_L 0x04
220 1.1 soren #define AK_M_CD_R 0x02
221 1.1 soren #define AK_M_MIC 0x01
222 1.1 soren #define AK_OUT_MIXER2 0x11
223 1.1 soren #define AK_M_AUX_L 0x20
224 1.1 soren #define AK_M_AUX_R 0x10
225 1.1 soren #define AK_M_VOICE_L 0x08
226 1.1 soren #define AK_M_VOICE_R 0x04
227 1.1 soren #define AK_M_MONO2 0x02
228 1.1 soren #define AK_M_MONO1 0x01
229 1.1 soren #define AK_IN_MIXER1_L 0x12
230 1.1 soren #define AK_IN_MIXER1_R 0x13
231 1.1 soren #define AK_IN_MIXER2_L 0x14
232 1.1 soren #define AK_IN_MIXER2_R 0x15
233 1.1 soren #define AK_M_TMIC 0x80
234 1.1 soren #define AK_M_TMONO1 0x40
235 1.1 soren #define AK_M_TMONO2 0x20
236 1.1 soren #define AK_M2_AUX_L 0x10
237 1.1 soren #define AK_M2_AUX_R 0x08
238 1.1 soren #define AK_M_VOICE 0x04
239 1.1 soren #define AK_M2_MONO2 0x02
240 1.1 soren #define AK_M2_MONO1 0x01
241 1.1 soren #define AK_RESET 0x16
242 1.1 soren #define AK_PD 0x02
243 1.1 soren #define AK_NRST 0x01
244 1.1 soren #define AK_CS 0x17
245 1.1 soren #define AK_ADSEL 0x18
246 1.1 soren #define AK_MGAIN 0x19
247 1.1 soren #define AK_NPORTS 0x20
248 1.1 soren
249 1.1 soren /* Not sensical for AC97? */
250 1.1 soren #define VOL_TO_ATT5(v) (0x1f - ((v) >> 3))
251 1.1 soren #define VOL_TO_GAIN5(v) VOL_TO_ATT5(v)
252 1.1 soren #define ATT5_TO_VOL(v) ((0x1f - (v)) << 3)
253 1.1 soren #define GAIN5_TO_VOL(v) ATT5_TO_VOL(v)
254 1.1 soren #define VOL_0DB 200
255 1.1 soren
256 1.1 soren /* Futzable parms */
257 1.1 soren #define EAP_MASTER_VOL 0
258 1.1 soren #define EAP_VOICE_VOL 1
259 1.1 soren #define EAP_FM_VOL 2
260 1.1 soren #define EAP_VIDEO_VOL 2 /* ES1371 */
261 1.1 soren #define EAP_CD_VOL 3
262 1.1 soren #define EAP_LINE_VOL 4
263 1.1 soren #define EAP_AUX_VOL 5
264 1.1 soren #define EAP_MIC_VOL 6
265 1.1 soren #define EAP_RECORD_SOURCE 7
266 1.1 soren #define EAP_OUTPUT_SELECT 8
267 1.1 soren #define EAP_MIC_PREAMP 9
268 1.1 soren #define EAP_OUTPUT_CLASS 10
269 1.1 soren #define EAP_RECORD_CLASS 11
270 1.1 soren #define EAP_INPUT_CLASS 12
271 1.1 soren
272 1.1 soren #define MIDI_BUSY_WAIT 100
273 1.1 soren #define MIDI_BUSY_DELAY 100 /* Delay when UART is busy */
274 1.2 augustss
275 1.2 augustss #define EAP_EV1938_A 0x00
276 1.2 augustss #define EAP_CT5880_C 0x02
277 1.2 augustss #define EAP_ES1373_A 0x04
278 1.2 augustss #define EAP_ES1373_B 0x06
279 1.2 augustss #define EAP_CT5880_A 0x07
280 1.2 augustss #define EAP_ES1371_B 0x09
281