esareg.h revision 1.4 1 1.4 pooka /* $NetBSD: esareg.h,v 1.4 2002/01/13 10:02:58 pooka Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.1 augustss * Copyright (c) 2002 Lennart Augustsson
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * Redistribution and use in source and binary forms, with or without
8 1.1 augustss * modification, are permitted provided that the following conditions
9 1.1 augustss * are met:
10 1.1 augustss * 1. Redistributions of source code must retain the above copyright
11 1.1 augustss * notice, this list of conditions and the following disclaimer.
12 1.2 augustss * 2. The name of the author may not be used to endorse or promote products
13 1.1 augustss * derived from this software without specific prior written permission.
14 1.1 augustss *
15 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 augustss * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 augustss * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 augustss * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 augustss * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
20 1.1 augustss * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
21 1.1 augustss * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
22 1.1 augustss * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
23 1.1 augustss * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 augustss * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 augustss * SUCH DAMAGE.
26 1.1 augustss */
27 1.1 augustss
28 1.1 augustss /*
29 1.1 augustss * ESS Allegro-1 / Maestro3 Audio Driver
30 1.1 augustss *
31 1.1 augustss * Lots of magic based on the FreeBSD maestro3 driver and
32 1.1 augustss * reverse engineering.
33 1.3 augustss * Original driver by Don Kim.
34 1.1 augustss *
35 1.1 augustss */
36 1.1 augustss
37 1.1 augustss /* Allegro PCI configuration registers */
38 1.1 augustss #define PCI_LEGACY_AUDIO_CTRL 0x40
39 1.1 augustss #define DISABLE_LEGACY 0x00008000
40 1.1 augustss
41 1.4 pooka /* Power management */
42 1.4 pooka #define ESA_CONF_PM_PTR 0x34
43 1.4 pooka #define ESA_PPMI_D0 0
44 1.4 pooka #define ESA_PPMI_D1 1
45 1.4 pooka #define ESA_PPMI_D2 2
46 1.4 pooka #define ESA_PPMI_D3 3
47 1.4 pooka
48 1.1 augustss #define ESA_PCI_ALLEGRO_CONFIG 0x50
49 1.1 augustss #define ESA_SB_ADDR_240 0x00000004
50 1.1 augustss #define ESA_MPU_ADDR_MASK 0x00000018
51 1.1 augustss #define ESA_MPU_ADDR_330 0x00000000
52 1.1 augustss #define ESA_MPU_ADDR_300 0x00000008
53 1.1 augustss #define ESA_MPU_ADDR_320 0x00000010
54 1.1 augustss #define ESA_MPU_ADDR_340 0x00000018
55 1.1 augustss #define ESA_USE_PCI_TIMING 0x00000040
56 1.1 augustss #define ESA_POSTED_WRITE_ENABLE 0x00000080
57 1.1 augustss #define ESA_DMA_POLICY_MASK 0x00000700
58 1.1 augustss #define ESA_DMA_DDMA 0x00000000
59 1.1 augustss #define ESA_DMA_TDMA 0x00000100
60 1.1 augustss #define ESA_DMA_PCPCI 0x00000200
61 1.1 augustss #define ESA_DMA_WBDMA16 0x00000400
62 1.1 augustss #define ESA_DMA_WBDMA4 0x00000500
63 1.1 augustss #define ESA_DMA_WBDMA2 0x00000600
64 1.1 augustss #define ESA_DMA_WBDMA1 0x00000700
65 1.1 augustss #define ESA_DMA_SAFE_GUARD 0x00000800
66 1.1 augustss #define ESA_HI_PERF_GP_ENABLE 0x00001000
67 1.1 augustss #define ESA_PIC_SNOOP_MODE_0 0x00002000
68 1.1 augustss #define ESA_PIC_SNOOP_MODE_1 0x00004000
69 1.1 augustss #define ESA_SOUNDBLASTER_IRQ_MASK 0x00008000
70 1.1 augustss #define ESA_RING_IN_ENABLE 0x00010000
71 1.1 augustss #define ESA_SPDIF_TEST_MODE 0x00020000
72 1.1 augustss #define ESA_CLK_MULT_MODE_SELECT_2 0x00040000
73 1.1 augustss #define ESA_EEPROM_WRITE_ENABLE 0x00080000
74 1.1 augustss #define ESA_CODEC_DIR_IN 0x00100000
75 1.1 augustss #define ESA_HV_BUTTON_FROM_GD 0x00200000
76 1.1 augustss #define ESA_REDUCED_DEBOUNCE 0x00400000
77 1.1 augustss #define ESA_HV_CTRL_ENABLE 0x00800000
78 1.1 augustss #define ESA_SPDIF_ENABLE 0x01000000
79 1.1 augustss #define ESA_CLK_DIV_SELECT 0x06000000
80 1.1 augustss #define ESA_CLK_DIV_BY_48 0x00000000
81 1.1 augustss #define ESA_CLK_DIV_BY_49 0x02000000
82 1.1 augustss #define ESA_CLK_DIV_BY_50 0x04000000
83 1.1 augustss #define ESA_CLK_DIV_RESERVED 0x06000000
84 1.1 augustss #define ESA_PM_CTRL_ENABLE 0x08000000
85 1.1 augustss #define ESA_CLK_MULT_MODE_SELECT 0x30000000
86 1.1 augustss #define ESA_CLK_MULT_MODE_SHIFT 28
87 1.1 augustss #define ESA_CLK_MULT_MODE_0 0x00000000
88 1.1 augustss #define ESA_CLK_MULT_MODE_1 0x10000000
89 1.1 augustss #define ESA_CLK_MULT_MODE_2 0x20000000
90 1.1 augustss #define ESA_CLK_MULT_MODE_3 0x30000000
91 1.1 augustss #define ESA_INT_CLK_SELECT 0x40000000
92 1.1 augustss #define ESA_INT_CLK_MULT_RESET 0x80000000
93 1.1 augustss
94 1.1 augustss /* M3 */
95 1.1 augustss #define ESA_INT_CLK_SRC_NOT_PCI 0x00100000
96 1.1 augustss #define ESA_INT_CLK_MULT_ENABLE 0x80000000
97 1.1 augustss
98 1.1 augustss #define ESA_PCI_ACPI_CONTROL 0x54
99 1.1 augustss #define ESA_PCI_ACPI_D0 0x00000000
100 1.1 augustss #define ESA_PCI_ACPI_D1 0xB4F70000
101 1.1 augustss #define ESA_PCI_ACPI_D2 0xB4F7B4F7
102 1.1 augustss
103 1.1 augustss #define ESA_PCI_USER_CONFIG 0x58
104 1.1 augustss #define ESA_EXT_PCI_MASTER_ENABLE 0x00000001
105 1.1 augustss #define ESA_SPDIF_OUT_SELECT 0x00000002
106 1.1 augustss #define ESA_TEST_PIN_DIR_CTRL 0x00000004
107 1.1 augustss #define ESA_AC97_CODEC_TEST 0x00000020
108 1.1 augustss #define ESA_TRI_STATE_BUFFER 0x00000080
109 1.1 augustss #define ESA_IN_CLK_12MHZ_SELECT 0x00000100
110 1.1 augustss #define ESA_MULTI_FUNC_DISABLE 0x00000200
111 1.1 augustss #define ESA_EXT_MASTER_PAIR_SEL 0x00000400
112 1.1 augustss #define ESA_PCI_MASTER_SUPPORT 0x00000800
113 1.1 augustss #define ESA_STOP_CLOCK_ENABLE 0x00001000
114 1.1 augustss #define ESA_EAPD_DRIVE_ENABLE 0x00002000
115 1.1 augustss #define ESA_REQ_TRI_STATE_ENABLE 0x00004000
116 1.1 augustss #define ESA_REQ_LOW_ENABLE 0x00008000
117 1.1 augustss #define ESA_MIDI_1_ENABLE 0x00010000
118 1.1 augustss #define ESA_MIDI_2_ENABLE 0x00020000
119 1.1 augustss #define ESA_SB_AUDIO_SYNC 0x00040000
120 1.1 augustss #define ESA_HV_CTRL_TEST 0x00100000
121 1.1 augustss #define ESA_SOUNDBLASTER_TEST 0x00400000
122 1.1 augustss
123 1.1 augustss #define ESA_PCI_USER_CONFIG_C 0x5C
124 1.1 augustss
125 1.1 augustss #define ESA_PCI_DDMA_CTRL 0x60
126 1.1 augustss #define ESA_DDMA_ENABLE 0x00000001
127 1.1 augustss
128 1.1 augustss
129 1.1 augustss /* Allegro registers */
130 1.1 augustss #define ESA_HOST_INT_CTRL 0x18
131 1.1 augustss #define ESA_SB_INT_ENABLE 0x0001
132 1.1 augustss #define ESA_MPU401_INT_ENABLE 0x0002
133 1.1 augustss #define ESA_ASSP_INT_ENABLE 0x0010
134 1.1 augustss #define ESA_RING_INT_ENABLE 0x0020
135 1.1 augustss #define ESA_HV_INT_ENABLE 0x0040
136 1.1 augustss #define ESA_CLKRUN_GEN_ENABLE 0x0100
137 1.1 augustss #define ESA_HV_CTRL_TO_PME 0x0400
138 1.1 augustss #define ESA_SOFTWARE_RESET_ENABLE 0x8000
139 1.1 augustss
140 1.1 augustss /*
141 1.1 augustss * should be using the above defines, probably.
142 1.1 augustss */
143 1.1 augustss #define ESA_REGB_ENABLE_RESET 0x01
144 1.1 augustss #define ESA_REGB_STOP_CLOCK 0x10
145 1.1 augustss
146 1.1 augustss #define ESA_HOST_INT_STATUS 0x1A
147 1.1 augustss #define ESA_SB_INT_PENDING 0x01
148 1.1 augustss #define ESA_MPU401_INT_PENDING 0x02
149 1.1 augustss #define ESA_ASSP_INT_PENDING 0x10
150 1.1 augustss #define ESA_RING_INT_PENDING 0x20
151 1.1 augustss #define ESA_HV_INT_PENDING 0x40
152 1.1 augustss
153 1.1 augustss #define ESA_HARDWARE_VOL_CTRL 0x1B
154 1.1 augustss #define ESA_SHADOW_MIX_REG_VOICE 0x1C
155 1.1 augustss #define ESA_HW_VOL_COUNTER_VOICE 0x1D
156 1.1 augustss #define ESA_SHADOW_MIX_REG_MASTER 0x1E
157 1.1 augustss #define ESA_HW_VOL_COUNTER_MASTER 0x1F
158 1.1 augustss
159 1.1 augustss #define ESA_CODEC_COMMAND 0x30
160 1.1 augustss #define ESA_CODEC_READ_B 0x80
161 1.1 augustss
162 1.1 augustss #define ESA_CODEC_STATUS 0x30
163 1.1 augustss #define ESA_CODEC_BUSY_B 0x01
164 1.1 augustss
165 1.1 augustss #define ESA_CODEC_DATA 0x32
166 1.1 augustss
167 1.1 augustss #define ESA_RING_BUS_CTRL_A 0x36
168 1.1 augustss #define ESA_RAC_PME_ENABLE 0x0100
169 1.1 augustss #define ESA_RAC_SDFS_ENABLE 0x0200
170 1.1 augustss #define ESA_LAC_PME_ENABLE 0x0400
171 1.1 augustss #define ESA_LAC_SDFS_ENABLE 0x0800
172 1.1 augustss #define ESA_SERIAL_AC_LINK_ENABLE 0x1000
173 1.1 augustss #define ESA_IO_SRAM_ENABLE 0x2000
174 1.1 augustss #define ESA_IIS_INPUT_ENABLE 0x8000
175 1.1 augustss
176 1.1 augustss #define ESA_RING_BUS_CTRL_B 0x38
177 1.1 augustss #define ESA_SECOND_CODEC_ID_MASK 0x0003
178 1.1 augustss #define ESA_SPDIF_FUNC_ENABLE 0x0010
179 1.1 augustss #define ESA_SECOND_AC_ENABLE 0x0020
180 1.1 augustss #define ESA_SB_MODULE_INTF_ENABLE 0x0040
181 1.1 augustss #define ESA_SSPE_ENABLE 0x0040
182 1.1 augustss #define ESA_M3I_DOCK_ENABLE 0x0080
183 1.1 augustss
184 1.1 augustss #define ESA_SDO_OUT_DEST_CTRL 0x3A
185 1.1 augustss #define ESA_COMMAND_ADDR_OUT 0x0003
186 1.1 augustss #define ESA_PCM_LR_OUT_LOCAL 0x0000
187 1.1 augustss #define ESA_PCM_LR_OUT_REMOTE 0x0004
188 1.1 augustss #define ESA_PCM_LR_OUT_MUTE 0x0008
189 1.1 augustss #define ESA_PCM_LR_OUT_BOTH 0x000C
190 1.1 augustss #define ESA_LINE1_DAC_OUT_LOCAL 0x0000
191 1.1 augustss #define ESA_LINE1_DAC_OUT_REMOTE 0x0010
192 1.1 augustss #define ESA_LINE1_DAC_OUT_MUTE 0x0020
193 1.1 augustss #define ESA_LINE1_DAC_OUT_BOTH 0x0030
194 1.1 augustss #define ESA_PCM_CLS_OUT_LOCAL 0x0000
195 1.1 augustss #define ESA_PCM_CLS_OUT_REMOTE 0x0040
196 1.1 augustss #define ESA_PCM_CLS_OUT_MUTE 0x0080
197 1.1 augustss #define ESA_PCM_CLS_OUT_BOTH 0x00C0
198 1.1 augustss #define ESA_PCM_RLF_OUT_LOCAL 0x0000
199 1.1 augustss #define ESA_PCM_RLF_OUT_REMOTE 0x0100
200 1.1 augustss #define ESA_PCM_RLF_OUT_MUTE 0x0200
201 1.1 augustss #define ESA_PCM_RLF_OUT_BOTH 0x0300
202 1.1 augustss #define ESA_LINE2_DAC_OUT_LOCAL 0x0000
203 1.1 augustss #define ESA_LINE2_DAC_OUT_REMOTE 0x0400
204 1.1 augustss #define ESA_LINE2_DAC_OUT_MUTE 0x0800
205 1.1 augustss #define ESA_LINE2_DAC_OUT_BOTH 0x0C00
206 1.1 augustss #define ESA_HANDSET_OUT_LOCAL 0x0000
207 1.1 augustss #define ESA_HANDSET_OUT_REMOTE 0x1000
208 1.1 augustss #define ESA_HANDSET_OUT_MUTE 0x2000
209 1.1 augustss #define ESA_HANDSET_OUT_BOTH 0x3000
210 1.1 augustss #define ESA_IO_CTRL_OUT_LOCAL 0x0000
211 1.1 augustss #define ESA_IO_CTRL_OUT_REMOTE 0x4000
212 1.1 augustss #define ESA_IO_CTRL_OUT_MUTE 0x8000
213 1.1 augustss #define ESA_IO_CTRL_OUT_BOTH 0xC000
214 1.1 augustss
215 1.1 augustss #define ESA_SDO_IN_DEST_CTRL 0x3C
216 1.1 augustss #define ESA_STATUS_ADDR_IN 0x0003
217 1.1 augustss #define ESA_PCM_LR_IN_LOCAL 0x0000
218 1.1 augustss #define ESA_PCM_LR_IN_REMOTE 0x0004
219 1.1 augustss #define ESA_PCM_LR_RESERVED 0x0008
220 1.1 augustss #define ESA_PCM_LR_IN_BOTH 0x000C
221 1.1 augustss #define ESA_LINE1_ADC_IN_LOCAL 0x0000
222 1.1 augustss #define ESA_LINE1_ADC_IN_REMOTE 0x0010
223 1.1 augustss #define ESA_LINE1_ADC_IN_MUTE 0x0020
224 1.1 augustss #define ESA_MIC_ADC_IN_LOCAL 0x0000
225 1.1 augustss #define ESA_MIC_ADC_IN_REMOTE 0x0040
226 1.1 augustss #define ESA_MIC_ADC_IN_MUTE 0x0080
227 1.1 augustss #define ESA_LINE2_DAC_IN_LOCAL 0x0000
228 1.1 augustss #define ESA_LINE2_DAC_IN_REMOTE 0x0400
229 1.1 augustss #define ESA_LINE2_DAC_IN_MUTE 0x0800
230 1.1 augustss #define ESA_HANDSET_IN_LOCAL 0x0000
231 1.1 augustss #define ESA_HANDSET_IN_REMOTE 0x1000
232 1.1 augustss #define ESA_HANDSET_IN_MUTE 0x2000
233 1.1 augustss #define ESA_IO_STATUS_IN_LOCAL 0x0000
234 1.1 augustss #define ESA_IO_STATUS_IN_REMOTE 0x4000
235 1.1 augustss
236 1.1 augustss #define ESA_SPDIF_IN_CTRL 0x3E
237 1.1 augustss #define ESA_SPDIF_IN_ENABLE 0x0001
238 1.1 augustss
239 1.1 augustss #define ESA_GPIO_DATA 0x60
240 1.1 augustss #define ESA_GPIO_DATA_MASK 0x0FFF
241 1.1 augustss #define ESA_GPIO_HV_STATUS 0x3000
242 1.1 augustss #define ESA_GPIO_PME_STATUS 0x4000
243 1.1 augustss
244 1.1 augustss #define ESA_GPIO_MASK 0x64
245 1.1 augustss #define ESA_GPIO_DIRECTION 0x68
246 1.1 augustss #define ESA_GPO_PRIMARY_AC97 0x0001
247 1.1 augustss #define ESA_GPI_LINEOUT_SENSE 0x0004
248 1.1 augustss #define ESA_GPO_SECONDARY_AC97 0x0008
249 1.1 augustss #define ESA_GPI_VOL_DOWN 0x0010
250 1.1 augustss #define ESA_GPI_VOL_UP 0x0020
251 1.1 augustss #define ESA_GPI_IIS_CLK 0x0040
252 1.1 augustss #define ESA_GPI_IIS_LRCLK 0x0080
253 1.1 augustss #define ESA_GPI_IIS_DATA 0x0100
254 1.1 augustss #define ESA_GPI_DOCKING_STATUS 0x0100
255 1.1 augustss #define ESA_GPI_HEADPHONE_SENSE 0x0200
256 1.1 augustss #define ESA_GPO_EXT_AMP_SHUTDOWN 0x1000
257 1.1 augustss
258 1.1 augustss /* M3 */
259 1.1 augustss #define ESA_GPO_M3_EXT_AMP_SHUTDN 0x0002
260 1.1 augustss
261 1.1 augustss #define ESA_ASSP_INDEX_PORT 0x80
262 1.1 augustss #define ESA_ASSP_MEMORY_PORT 0x82
263 1.1 augustss #define ESA_ASSP_DATA_PORT 0x84
264 1.1 augustss
265 1.1 augustss #define ESA_MPU401_DATA_PORT 0x98
266 1.1 augustss #define ESA_MPU401_STATUS_PORT 0x99
267 1.1 augustss
268 1.1 augustss #define ESA_CLK_MULT_DATA_PORT 0x9C
269 1.1 augustss
270 1.1 augustss #define ESA_ASSP_CONTROL_A 0xA2
271 1.1 augustss #define ESA_ASSP_0_WS_ENABLE 0x01
272 1.1 augustss #define ESA_ASSP_CTRL_A_RESERVED1 0x02
273 1.1 augustss #define ESA_ASSP_CTRL_A_RESERVED2 0x04
274 1.1 augustss #define ESA_ASSP_CLK_49MHZ_SELECT 0x08
275 1.1 augustss #define ESA_FAST_PLU_ENABLE 0x10
276 1.1 augustss #define ESA_ASSP_CTRL_A_RESERVED3 0x20
277 1.1 augustss #define ESA_DSP_CLK_36MHZ_SELECT 0x40
278 1.1 augustss
279 1.1 augustss #define ESA_ASSP_CONTROL_B 0xA4
280 1.1 augustss #define ESA_RESET_ASSP 0x00
281 1.1 augustss #define ESA_RUN_ASSP 0x01
282 1.1 augustss #define ESA_ENABLE_ASSP_CLOCK 0x00
283 1.1 augustss #define ESA_STOP_ASSP_CLOCK 0x10
284 1.1 augustss #define ESA_RESET_TOGGLE 0x40
285 1.1 augustss
286 1.1 augustss #define ESA_ASSP_CONTROL_C 0xA6
287 1.1 augustss #define ESA_ASSP_HOST_INT_ENABLE 0x01
288 1.1 augustss #define ESA_FM_ADDR_REMAP_DISABLE 0x02
289 1.1 augustss #define ESA_HOST_WRITE_PORT_ENABLE 0x08
290 1.1 augustss
291 1.1 augustss #define ESA_ASSP_HOST_INT_STATUS 0xAC
292 1.1 augustss #define ESA_DSP2HOST_REQ_PIORECORD 0x01
293 1.1 augustss #define ESA_DSP2HOST_REQ_I2SRATE 0x02
294 1.1 augustss #define ESA_DSP2HOST_REQ_TIMER 0x04
295 1.1 augustss
296 1.1 augustss /* AC97 registers */
297 1.1 augustss /* XXX fix this crap up */
298 1.1 augustss /*#define ESA_AC97_RESET 0x00*/
299 1.1 augustss
300 1.1 augustss #define ESA_AC97_VOL_MUTE_B 0x8000
301 1.1 augustss #define ESA_AC97_VOL_M 0x1F
302 1.1 augustss #define ESA_AC97_LEFT_VOL_S 8
303 1.1 augustss
304 1.1 augustss #define ESA_AC97_MASTER_VOL 0x02
305 1.1 augustss #define ESA_AC97_LINE_LEVEL_VOL 0x04
306 1.1 augustss #define ESA_AC97_MASTER_MONO_VOL 0x06
307 1.1 augustss #define ESA_AC97_PC_BEEP_VOL 0x0A
308 1.1 augustss #define ESA_AC97_PC_BEEP_VOL_M 0x0F
309 1.1 augustss #define ESA_AC97_SROUND_MASTER_VOL 0x38
310 1.1 augustss #define ESA_AC97_PC_BEEP_VOL_S 1
311 1.1 augustss
312 1.1 augustss /*#define ESA_AC97_PHONE_VOL 0x0C
313 1.1 augustss #define ESA_AC97_MIC_VOL 0x0E*/
314 1.1 augustss #define ESA_AC97_MIC_20DB_ENABLE 0x40
315 1.1 augustss
316 1.1 augustss /*#define ESA_AC97_LINEIN_VOL 0x10
317 1.1 augustss #define ESA_AC97_CD_VOL 0x12
318 1.1 augustss #define ESA_AC97_VIDEO_VOL 0x14
319 1.1 augustss #define ESA_AC97_AUX_VOL 0x16*/
320 1.1 augustss #define ESA_AC97_PCM_OUT_VOL 0x18
321 1.1 augustss /*#define ESA_AC97_RECORD_SELECT 0x1A*/
322 1.1 augustss #define ESA_AC97_RECORD_MIC 0x00
323 1.1 augustss #define ESA_AC97_RECORD_CD 0x01
324 1.1 augustss #define ESA_AC97_RECORD_VIDEO 0x02
325 1.1 augustss #define ESA_AC97_RECORD_AUX 0x03
326 1.1 augustss #define ESA_AC97_RECORD_MONO_MUX 0x02
327 1.1 augustss #define ESA_AC97_RECORD_DIGITAL 0x03
328 1.1 augustss #define ESA_AC97_RECORD_LINE 0x04
329 1.1 augustss #define ESA_AC97_RECORD_STEREO 0x05
330 1.1 augustss #define ESA_AC97_RECORD_MONO 0x06
331 1.1 augustss #define ESA_AC97_RECORD_PHONE 0x07
332 1.1 augustss
333 1.1 augustss /*#define ESA_AC97_RECORD_GAIN 0x1C*/
334 1.1 augustss #define ESA_AC97_RECORD_VOL_M 0x0F
335 1.1 augustss
336 1.1 augustss /*#define ESA_AC97_GENERAL_PURPOSE 0x20*/
337 1.1 augustss #define ESA_AC97_POWER_DOWN_CTRL 0x26
338 1.1 augustss #define ESA_AC97_ADC_READY 0x0001
339 1.1 augustss #define ESA_AC97_DAC_READY 0x0002
340 1.1 augustss #define ESA_AC97_ANALOG_READY 0x0004
341 1.1 augustss #define ESA_AC97_VREF_ON 0x0008
342 1.1 augustss #define ESA_AC97_PR0 0x0100
343 1.1 augustss #define ESA_AC97_PR1 0x0200
344 1.1 augustss #define ESA_AC97_PR2 0x0400
345 1.1 augustss #define ESA_AC97_PR3 0x0800
346 1.1 augustss #define ESA_AC97_PR4 0x1000
347 1.1 augustss
348 1.1 augustss #define ESA_AC97_RESERVED1 0x28
349 1.1 augustss
350 1.1 augustss #define ESA_AC97_VENDOR_TEST 0x5A
351 1.1 augustss
352 1.1 augustss #define ESA_AC97_CLOCK_DELAY 0x5C
353 1.1 augustss #define ESA_AC97_LINEOUT_MUX_SEL 0x0001
354 1.1 augustss #define ESA_AC97_MONO_MUX_SEL 0x0002
355 1.1 augustss #define ESA_AC97_CLOCK_DELAY_SEL 0x1F
356 1.1 augustss #define ESA_AC97_DAC_CDS_SHIFT 6
357 1.1 augustss #define ESA_AC97_ADC_CDS_SHIFT 11
358 1.1 augustss
359 1.1 augustss #define ESA_AC97_MULTI_CHANNEL_SEL 0x74
360 1.1 augustss
361 1.1 augustss /*#define ESA_AC97_VENDOR_ID1 0x7C
362 1.1 augustss #define ESA_AC97_VENDOR_ID2 0x7E*/
363 1.1 augustss
364 1.1 augustss /*
365 1.1 augustss * ASSP control regs
366 1.1 augustss */
367 1.1 augustss #define ESA_DSP_PORT_TIMER_COUNT 0x06
368 1.1 augustss
369 1.1 augustss #define ESA_DSP_PORT_MEMORY_INDEX 0x80
370 1.1 augustss
371 1.1 augustss #define ESA_DSP_PORT_MEMORY_TYPE 0x82
372 1.1 augustss #define ESA_MEMTYPE_INTERNAL_CODE 0x0002
373 1.1 augustss #define ESA_MEMTYPE_INTERNAL_DATA 0x0003
374 1.1 augustss #define ESA_MEMTYPE_MASK 0x0003
375 1.1 augustss
376 1.1 augustss #define ESA_DSP_PORT_MEMORY_DATA 0x84
377 1.1 augustss
378 1.1 augustss #define ESA_DSP_PORT_CONTROL_REG_A 0xA2
379 1.1 augustss #define ESA_DSP_PORT_CONTROL_REG_B 0xA4
380 1.1 augustss #define ESA_DSP_PORT_CONTROL_REG_C 0xA6
381 1.1 augustss
382 1.1 augustss #define ESA_REV_A_CODE_MEMORY_BEGIN 0x0000
383 1.1 augustss #define ESA_REV_A_CODE_MEMORY_END 0x0FFF
384 1.1 augustss #define ESA_REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
385 1.4 pooka #define ESA_REV_A_CODE_MEMORY_LENGTH (ESA_REV_A_CODE_MEMORY_END - ESA_REV_A_CODE_MEMORY_BEGIN + 1)
386 1.1 augustss
387 1.1 augustss #define ESA_REV_B_CODE_MEMORY_BEGIN 0x0000
388 1.1 augustss #define ESA_REV_B_CODE_MEMORY_END 0x0BFF
389 1.1 augustss #define ESA_REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
390 1.4 pooka #define ESA_REV_B_CODE_MEMORY_LENGTH (ESA_REV_B_CODE_MEMORY_END - ESA_REV_B_CODE_MEMORY_BEGIN + 1)
391 1.1 augustss
392 1.1 augustss #define ESA_REV_A_DATA_MEMORY_BEGIN 0x1000
393 1.1 augustss #define ESA_REV_A_DATA_MEMORY_END 0x2FFF
394 1.1 augustss #define ESA_REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
395 1.4 pooka #define ESA_REV_A_DATA_MEMORY_LENGTH (ESA_REV_A_DATA_MEMORY_END - ESA_REV_A_DATA_MEMORY_BEGIN + 1)
396 1.1 augustss
397 1.1 augustss #define ESA_REV_B_DATA_MEMORY_BEGIN 0x1000
398 1.1 augustss #define ESA_REV_B_DATA_MEMORY_END 0x2BFF
399 1.1 augustss #define ESA_REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
400 1.4 pooka #define ESA_REV_B_DATA_MEMORY_LENGTH (ESA_REV_B_DATA_MEMORY_END - ESA_REV_B_DATA_MEMORY_BEGIN + 1)
401 1.1 augustss
402 1.1 augustss
403 1.1 augustss #define ESA_NUM_UNITS_KERNEL_CODE 16
404 1.1 augustss #define ESA_NUM_UNITS_KERNEL_DATA 2
405 1.1 augustss
406 1.1 augustss #define ESA_NUM_UNITS_KERNEL_CODE_WITH_HSP 16
407 1.1 augustss #define ESA_NUM_UNITS_KERNEL_DATA_WITH_HSP 5
408 1.1 augustss
409 1.1 augustss /*
410 1.1 augustss * Kernel data layout
411 1.1 augustss */
412 1.1 augustss
413 1.1 augustss #define ESA_DP_SHIFT_COUNT 7
414 1.1 augustss
415 1.1 augustss #define ESA_KDATA_BASE_ADDR 0x1000
416 1.1 augustss #define ESA_KDATA_BASE_ADDR2 0x1080
417 1.1 augustss
418 1.1 augustss #define ESA_KDATA_TASK0 (ESA_KDATA_BASE_ADDR + 0x0000)
419 1.1 augustss #define ESA_KDATA_TASK1 (ESA_KDATA_BASE_ADDR + 0x0001)
420 1.1 augustss #define ESA_KDATA_TASK2 (ESA_KDATA_BASE_ADDR + 0x0002)
421 1.1 augustss #define ESA_KDATA_TASK3 (ESA_KDATA_BASE_ADDR + 0x0003)
422 1.1 augustss #define ESA_KDATA_TASK4 (ESA_KDATA_BASE_ADDR + 0x0004)
423 1.1 augustss #define ESA_KDATA_TASK5 (ESA_KDATA_BASE_ADDR + 0x0005)
424 1.1 augustss #define ESA_KDATA_TASK6 (ESA_KDATA_BASE_ADDR + 0x0006)
425 1.1 augustss #define ESA_KDATA_TASK7 (ESA_KDATA_BASE_ADDR + 0x0007)
426 1.1 augustss #define ESA_KDATA_TASK_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0008)
427 1.1 augustss
428 1.1 augustss #define ESA_KDATA_CURRENT_TASK (ESA_KDATA_BASE_ADDR + 0x0009)
429 1.1 augustss #define ESA_KDATA_TASK_SWITCH (ESA_KDATA_BASE_ADDR + 0x000A)
430 1.1 augustss
431 1.1 augustss #define ESA_KDATA_INSTANCE0_POS3D (ESA_KDATA_BASE_ADDR + 0x000B)
432 1.1 augustss #define ESA_KDATA_INSTANCE1_POS3D (ESA_KDATA_BASE_ADDR + 0x000C)
433 1.1 augustss #define ESA_KDATA_INSTANCE2_POS3D (ESA_KDATA_BASE_ADDR + 0x000D)
434 1.1 augustss #define ESA_KDATA_INSTANCE3_POS3D (ESA_KDATA_BASE_ADDR + 0x000E)
435 1.1 augustss #define ESA_KDATA_INSTANCE4_POS3D (ESA_KDATA_BASE_ADDR + 0x000F)
436 1.1 augustss #define ESA_KDATA_INSTANCE5_POS3D (ESA_KDATA_BASE_ADDR + 0x0010)
437 1.1 augustss #define ESA_KDATA_INSTANCE6_POS3D (ESA_KDATA_BASE_ADDR + 0x0011)
438 1.1 augustss #define ESA_KDATA_INSTANCE7_POS3D (ESA_KDATA_BASE_ADDR + 0x0012)
439 1.1 augustss #define ESA_KDATA_INSTANCE8_POS3D (ESA_KDATA_BASE_ADDR + 0x0013)
440 1.1 augustss #define ESA_KDATA_INSTANCE_POS3D_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0014)
441 1.1 augustss
442 1.1 augustss #define ESA_KDATA_INSTANCE0_SPKVIRT (ESA_KDATA_BASE_ADDR + 0x0015)
443 1.1 augustss #define ESA_KDATA_INSTANCE_SPKVIRT_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0016)
444 1.1 augustss
445 1.1 augustss #define ESA_KDATA_INSTANCE0_SPDIF (ESA_KDATA_BASE_ADDR + 0x0017)
446 1.1 augustss #define ESA_KDATA_INSTANCE_SPDIF_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0018)
447 1.1 augustss
448 1.1 augustss #define ESA_KDATA_INSTANCE0_MODEM (ESA_KDATA_BASE_ADDR + 0x0019)
449 1.1 augustss #define ESA_KDATA_INSTANCE_MODEM_ENDMARK (ESA_KDATA_BASE_ADDR + 0x001A)
450 1.1 augustss
451 1.1 augustss #define ESA_KDATA_INSTANCE0_SRC (ESA_KDATA_BASE_ADDR + 0x001B)
452 1.1 augustss #define ESA_KDATA_INSTANCE1_SRC (ESA_KDATA_BASE_ADDR + 0x001C)
453 1.1 augustss #define ESA_KDATA_INSTANCE_SRC_ENDMARK (ESA_KDATA_BASE_ADDR + 0x001D)
454 1.1 augustss
455 1.1 augustss #define ESA_KDATA_INSTANCE0_MINISRC (ESA_KDATA_BASE_ADDR + 0x001E)
456 1.1 augustss #define ESA_KDATA_INSTANCE1_MINISRC (ESA_KDATA_BASE_ADDR + 0x001F)
457 1.1 augustss #define ESA_KDATA_INSTANCE2_MINISRC (ESA_KDATA_BASE_ADDR + 0x0020)
458 1.1 augustss #define ESA_KDATA_INSTANCE3_MINISRC (ESA_KDATA_BASE_ADDR + 0x0021)
459 1.1 augustss #define ESA_KDATA_INSTANCE_MINISRC_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0022)
460 1.1 augustss
461 1.1 augustss #define ESA_KDATA_INSTANCE0_CPYTHRU (ESA_KDATA_BASE_ADDR + 0x0023)
462 1.1 augustss #define ESA_KDATA_INSTANCE1_CPYTHRU (ESA_KDATA_BASE_ADDR + 0x0024)
463 1.1 augustss #define ESA_KDATA_INSTANCE_CPYTHRU_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0025)
464 1.1 augustss
465 1.1 augustss #define ESA_KDATA_CURRENT_DMA (ESA_KDATA_BASE_ADDR + 0x0026)
466 1.1 augustss #define ESA_KDATA_DMA_SWITCH (ESA_KDATA_BASE_ADDR + 0x0027)
467 1.1 augustss #define ESA_KDATA_DMA_ACTIVE (ESA_KDATA_BASE_ADDR + 0x0028)
468 1.1 augustss
469 1.1 augustss #define ESA_KDATA_DMA_XFER0 (ESA_KDATA_BASE_ADDR + 0x0029)
470 1.1 augustss #define ESA_KDATA_DMA_XFER1 (ESA_KDATA_BASE_ADDR + 0x002A)
471 1.1 augustss #define ESA_KDATA_DMA_XFER2 (ESA_KDATA_BASE_ADDR + 0x002B)
472 1.1 augustss #define ESA_KDATA_DMA_XFER3 (ESA_KDATA_BASE_ADDR + 0x002C)
473 1.1 augustss #define ESA_KDATA_DMA_XFER4 (ESA_KDATA_BASE_ADDR + 0x002D)
474 1.1 augustss #define ESA_KDATA_DMA_XFER5 (ESA_KDATA_BASE_ADDR + 0x002E)
475 1.1 augustss #define ESA_KDATA_DMA_XFER6 (ESA_KDATA_BASE_ADDR + 0x002F)
476 1.1 augustss #define ESA_KDATA_DMA_XFER7 (ESA_KDATA_BASE_ADDR + 0x0030)
477 1.1 augustss #define ESA_KDATA_DMA_XFER8 (ESA_KDATA_BASE_ADDR + 0x0031)
478 1.1 augustss #define ESA_KDATA_DMA_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0032)
479 1.1 augustss
480 1.1 augustss #define ESA_KDATA_I2S_SAMPLE_COUNT (ESA_KDATA_BASE_ADDR + 0x0033)
481 1.1 augustss #define ESA_KDATA_I2S_INT_METER (ESA_KDATA_BASE_ADDR + 0x0034)
482 1.1 augustss #define ESA_KDATA_I2S_ACTIVE (ESA_KDATA_BASE_ADDR + 0x0035)
483 1.1 augustss
484 1.1 augustss #define ESA_KDATA_TIMER_COUNT_RELOAD (ESA_KDATA_BASE_ADDR + 0x0036)
485 1.1 augustss #define ESA_KDATA_TIMER_COUNT_CURRENT (ESA_KDATA_BASE_ADDR + 0x0037)
486 1.1 augustss
487 1.1 augustss #define ESA_KDATA_HALT_SYNCH_CLIENT (ESA_KDATA_BASE_ADDR + 0x0038)
488 1.1 augustss #define ESA_KDATA_HALT_SYNCH_DMA (ESA_KDATA_BASE_ADDR + 0x0039)
489 1.1 augustss #define ESA_KDATA_HALT_ACKNOWLEDGE (ESA_KDATA_BASE_ADDR + 0x003A)
490 1.1 augustss
491 1.1 augustss #define ESA_KDATA_ADC1_XFER0 (ESA_KDATA_BASE_ADDR + 0x003B)
492 1.1 augustss #define ESA_KDATA_ADC1_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x003C)
493 1.1 augustss #define ESA_KDATA_ADC1_LEFT_VOLUME (ESA_KDATA_BASE_ADDR + 0x003D)
494 1.1 augustss #define ESA_KDATA_ADC1_RIGHT_VOLUME (ESA_KDATA_BASE_ADDR + 0x003E)
495 1.1 augustss #define ESA_KDATA_ADC1_LEFT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x003F)
496 1.1 augustss #define ESA_KDATA_ADC1_RIGHT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x0040)
497 1.1 augustss
498 1.1 augustss #define ESA_KDATA_ADC2_XFER0 (ESA_KDATA_BASE_ADDR + 0x0041)
499 1.1 augustss #define ESA_KDATA_ADC2_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0042)
500 1.1 augustss #define ESA_KDATA_ADC2_LEFT_VOLUME (ESA_KDATA_BASE_ADDR + 0x0043)
501 1.1 augustss #define ESA_KDATA_ADC2_RIGHT_VOLUME (ESA_KDATA_BASE_ADDR + 0x0044)
502 1.1 augustss #define ESA_KDATA_ADC2_LEFT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x0045)
503 1.1 augustss #define ESA_KDATA_ADC2_RIGHT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x0046)
504 1.1 augustss
505 1.1 augustss #define ESA_KDATA_CD_XFER0 (ESA_KDATA_BASE_ADDR + 0x0047)
506 1.1 augustss #define ESA_KDATA_CD_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0048)
507 1.1 augustss #define ESA_KDATA_CD_LEFT_VOLUME (ESA_KDATA_BASE_ADDR + 0x0049)
508 1.1 augustss #define ESA_KDATA_CD_RIGHT_VOLUME (ESA_KDATA_BASE_ADDR + 0x004A)
509 1.1 augustss #define ESA_KDATA_CD_LEFT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x004B)
510 1.1 augustss #define ESA_KDATA_CD_RIGHT_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x004C)
511 1.1 augustss
512 1.1 augustss #define ESA_KDATA_MIC_XFER0 (ESA_KDATA_BASE_ADDR + 0x004D)
513 1.1 augustss #define ESA_KDATA_MIC_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x004E)
514 1.1 augustss #define ESA_KDATA_MIC_VOLUME (ESA_KDATA_BASE_ADDR + 0x004F)
515 1.1 augustss #define ESA_KDATA_MIC_SUR_VOL (ESA_KDATA_BASE_ADDR + 0x0050)
516 1.1 augustss
517 1.1 augustss #define ESA_KDATA_I2S_XFER0 (ESA_KDATA_BASE_ADDR + 0x0051)
518 1.1 augustss #define ESA_KDATA_I2S_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0052)
519 1.1 augustss
520 1.1 augustss #define ESA_KDATA_CHI_XFER0 (ESA_KDATA_BASE_ADDR + 0x0053)
521 1.1 augustss #define ESA_KDATA_CHI_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x0054)
522 1.1 augustss
523 1.1 augustss #define ESA_KDATA_SPDIF_XFER (ESA_KDATA_BASE_ADDR + 0x0055)
524 1.1 augustss #define ESA_KDATA_SPDIF_CURRENT_FRAME (ESA_KDATA_BASE_ADDR + 0x0056)
525 1.1 augustss #define ESA_KDATA_SPDIF_FRAME0 (ESA_KDATA_BASE_ADDR + 0x0057)
526 1.1 augustss #define ESA_KDATA_SPDIF_FRAME1 (ESA_KDATA_BASE_ADDR + 0x0058)
527 1.1 augustss #define ESA_KDATA_SPDIF_FRAME2 (ESA_KDATA_BASE_ADDR + 0x0059)
528 1.1 augustss
529 1.1 augustss #define ESA_KDATA_SPDIF_REQUEST (ESA_KDATA_BASE_ADDR + 0x005A)
530 1.1 augustss #define ESA_KDATA_SPDIF_TEMP (ESA_KDATA_BASE_ADDR + 0x005B)
531 1.1 augustss
532 1.1 augustss #define ESA_KDATA_SPDIFIN_XFER0 (ESA_KDATA_BASE_ADDR + 0x005C)
533 1.1 augustss #define ESA_KDATA_SPDIFIN_XFER_ENDMARK (ESA_KDATA_BASE_ADDR + 0x005D)
534 1.1 augustss #define ESA_KDATA_SPDIFIN_INT_METER (ESA_KDATA_BASE_ADDR + 0x005E)
535 1.1 augustss
536 1.1 augustss #define ESA_KDATA_DSP_RESET_COUNT (ESA_KDATA_BASE_ADDR + 0x005F)
537 1.1 augustss #define ESA_KDATA_DEBUG_OUTPUT (ESA_KDATA_BASE_ADDR + 0x0060)
538 1.1 augustss
539 1.1 augustss #define ESA_KDATA_KERNEL_ISR_LIST (ESA_KDATA_BASE_ADDR + 0x0061)
540 1.1 augustss
541 1.1 augustss #define ESA_KDATA_KERNEL_ISR_CBSR1 (ESA_KDATA_BASE_ADDR + 0x0062)
542 1.1 augustss #define ESA_KDATA_KERNEL_ISR_CBER1 (ESA_KDATA_BASE_ADDR + 0x0063)
543 1.1 augustss #define ESA_KDATA_KERNEL_ISR_CBCR (ESA_KDATA_BASE_ADDR + 0x0064)
544 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR0 (ESA_KDATA_BASE_ADDR + 0x0065)
545 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR1 (ESA_KDATA_BASE_ADDR + 0x0066)
546 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR2 (ESA_KDATA_BASE_ADDR + 0x0067)
547 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR3 (ESA_KDATA_BASE_ADDR + 0x0068)
548 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR4 (ESA_KDATA_BASE_ADDR + 0x0069)
549 1.1 augustss #define ESA_KDATA_KERNEL_ISR_AR5 (ESA_KDATA_BASE_ADDR + 0x006A)
550 1.1 augustss #define ESA_KDATA_KERNEL_ISR_BRCR (ESA_KDATA_BASE_ADDR + 0x006B)
551 1.1 augustss #define ESA_KDATA_KERNEL_ISR_PASR (ESA_KDATA_BASE_ADDR + 0x006C)
552 1.1 augustss #define ESA_KDATA_KERNEL_ISR_PAER (ESA_KDATA_BASE_ADDR + 0x006D)
553 1.1 augustss
554 1.1 augustss #define ESA_KDATA_CLIENT_SCRATCH0 (ESA_KDATA_BASE_ADDR + 0x006E)
555 1.1 augustss #define ESA_KDATA_CLIENT_SCRATCH1 (ESA_KDATA_BASE_ADDR + 0x006F)
556 1.1 augustss #define ESA_KDATA_KERNEL_SCRATCH (ESA_KDATA_BASE_ADDR + 0x0070)
557 1.1 augustss #define ESA_KDATA_KERNEL_ISR_SCRATCH (ESA_KDATA_BASE_ADDR + 0x0071)
558 1.1 augustss
559 1.1 augustss #define ESA_KDATA_OUEUE_LEFT (ESA_KDATA_BASE_ADDR + 0x0072)
560 1.1 augustss #define ESA_KDATA_QUEUE_RIGHT (ESA_KDATA_BASE_ADDR + 0x0073)
561 1.1 augustss
562 1.1 augustss #define ESA_KDATA_ADC1_REQUEST (ESA_KDATA_BASE_ADDR + 0x0074)
563 1.1 augustss #define ESA_KDATA_ADC2_REQUEST (ESA_KDATA_BASE_ADDR + 0x0075)
564 1.1 augustss #define ESA_KDATA_CD_REQUEST (ESA_KDATA_BASE_ADDR + 0x0076)
565 1.1 augustss #define ESA_KDATA_MIC_REQUEST (ESA_KDATA_BASE_ADDR + 0x0077)
566 1.1 augustss
567 1.1 augustss #define ESA_KDATA_ADC1_MIXER_REQUEST (ESA_KDATA_BASE_ADDR + 0x0078)
568 1.1 augustss #define ESA_KDATA_ADC2_MIXER_REQUEST (ESA_KDATA_BASE_ADDR + 0x0079)
569 1.1 augustss #define ESA_KDATA_CD_MIXER_REQUEST (ESA_KDATA_BASE_ADDR + 0x007A)
570 1.1 augustss #define ESA_KDATA_MIC_MIXER_REQUEST (ESA_KDATA_BASE_ADDR + 0x007B)
571 1.1 augustss #define ESA_KDATA_MIC_SYNC_COUNTER (ESA_KDATA_BASE_ADDR + 0x007C)
572 1.1 augustss
573 1.1 augustss /*
574 1.1 augustss * second 'segment' (?) reserved for mixer
575 1.1 augustss * buffers..
576 1.1 augustss */
577 1.1 augustss
578 1.1 augustss #define ESA_KDATA_MIXER_WORD0 (ESA_KDATA_BASE_ADDR2 + 0x0000)
579 1.1 augustss #define ESA_KDATA_MIXER_WORD1 (ESA_KDATA_BASE_ADDR2 + 0x0001)
580 1.1 augustss #define ESA_KDATA_MIXER_WORD2 (ESA_KDATA_BASE_ADDR2 + 0x0002)
581 1.1 augustss #define ESA_KDATA_MIXER_WORD3 (ESA_KDATA_BASE_ADDR2 + 0x0003)
582 1.1 augustss #define ESA_KDATA_MIXER_WORD4 (ESA_KDATA_BASE_ADDR2 + 0x0004)
583 1.1 augustss #define ESA_KDATA_MIXER_WORD5 (ESA_KDATA_BASE_ADDR2 + 0x0005)
584 1.1 augustss #define ESA_KDATA_MIXER_WORD6 (ESA_KDATA_BASE_ADDR2 + 0x0006)
585 1.1 augustss #define ESA_KDATA_MIXER_WORD7 (ESA_KDATA_BASE_ADDR2 + 0x0007)
586 1.1 augustss #define ESA_KDATA_MIXER_WORD8 (ESA_KDATA_BASE_ADDR2 + 0x0008)
587 1.1 augustss #define ESA_KDATA_MIXER_WORD9 (ESA_KDATA_BASE_ADDR2 + 0x0009)
588 1.1 augustss #define ESA_KDATA_MIXER_WORDA (ESA_KDATA_BASE_ADDR2 + 0x000A)
589 1.1 augustss #define ESA_KDATA_MIXER_WORDB (ESA_KDATA_BASE_ADDR2 + 0x000B)
590 1.1 augustss #define ESA_KDATA_MIXER_WORDC (ESA_KDATA_BASE_ADDR2 + 0x000C)
591 1.1 augustss #define ESA_KDATA_MIXER_WORDD (ESA_KDATA_BASE_ADDR2 + 0x000D)
592 1.1 augustss #define ESA_KDATA_MIXER_WORDE (ESA_KDATA_BASE_ADDR2 + 0x000E)
593 1.1 augustss #define ESA_KDATA_MIXER_WORDF (ESA_KDATA_BASE_ADDR2 + 0x000F)
594 1.1 augustss
595 1.1 augustss #define ESA_KDATA_MIXER_XFER0 (ESA_KDATA_BASE_ADDR2 + 0x0010)
596 1.1 augustss #define ESA_KDATA_MIXER_XFER1 (ESA_KDATA_BASE_ADDR2 + 0x0011)
597 1.1 augustss #define ESA_KDATA_MIXER_XFER2 (ESA_KDATA_BASE_ADDR2 + 0x0012)
598 1.1 augustss #define ESA_KDATA_MIXER_XFER3 (ESA_KDATA_BASE_ADDR2 + 0x0013)
599 1.1 augustss #define ESA_KDATA_MIXER_XFER4 (ESA_KDATA_BASE_ADDR2 + 0x0014)
600 1.1 augustss #define ESA_KDATA_MIXER_XFER5 (ESA_KDATA_BASE_ADDR2 + 0x0015)
601 1.1 augustss #define ESA_KDATA_MIXER_XFER6 (ESA_KDATA_BASE_ADDR2 + 0x0016)
602 1.1 augustss #define ESA_KDATA_MIXER_XFER7 (ESA_KDATA_BASE_ADDR2 + 0x0017)
603 1.1 augustss #define ESA_KDATA_MIXER_XFER8 (ESA_KDATA_BASE_ADDR2 + 0x0018)
604 1.1 augustss #define ESA_KDATA_MIXER_XFER9 (ESA_KDATA_BASE_ADDR2 + 0x0019)
605 1.1 augustss #define ESA_KDATA_MIXER_XFER_ENDMARK (ESA_KDATA_BASE_ADDR2 + 0x001A)
606 1.1 augustss
607 1.1 augustss #define ESA_KDATA_MIXER_TASK_NUMBER (ESA_KDATA_BASE_ADDR2 + 0x001B)
608 1.1 augustss #define ESA_KDATA_CURRENT_MIXER (ESA_KDATA_BASE_ADDR2 + 0x001C)
609 1.1 augustss #define ESA_KDATA_MIXER_ACTIVE (ESA_KDATA_BASE_ADDR2 + 0x001D)
610 1.1 augustss #define ESA_KDATA_MIXER_BANK_STATUS (ESA_KDATA_BASE_ADDR2 + 0x001E)
611 1.1 augustss #define ESA_KDATA_DAC_LEFT_VOLUME (ESA_KDATA_BASE_ADDR2 + 0x001F)
612 1.1 augustss #define ESA_KDATA_DAC_RIGHT_VOLUME (ESA_KDATA_BASE_ADDR2 + 0x0020)
613 1.1 augustss
614 1.1 augustss #define ESA_MAX_INSTANCE_MINISRC (ESA_KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
615 1.1 augustss #define ESA_MAX_VIRTUAL_DMA_CHANNELS (ESA_KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
616 1.1 augustss #define ESA_MAX_VIRTUAL_MIXER_CHANNELS (ESA_KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
617 1.1 augustss #define ESA_MAX_VIRTUAL_ADC1_CHANNELS (ESA_KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
618 1.1 augustss
619 1.1 augustss /*
620 1.1 augustss * client data area offsets
621 1.1 augustss */
622 1.1 augustss #define ESA_CDATA_INSTANCE_READY 0x00
623 1.1 augustss
624 1.1 augustss #define ESA_CDATA_HOST_SRC_ADDRL 0x01
625 1.1 augustss #define ESA_CDATA_HOST_SRC_ADDRH 0x02
626 1.1 augustss #define ESA_CDATA_HOST_SRC_END_PLUS_1L 0x03
627 1.1 augustss #define ESA_CDATA_HOST_SRC_END_PLUS_1H 0x04
628 1.1 augustss #define ESA_CDATA_HOST_SRC_CURRENTL 0x05
629 1.1 augustss #define ESA_CDATA_HOST_SRC_CURRENTH 0x06
630 1.1 augustss
631 1.1 augustss #define ESA_CDATA_IN_BUF_CONNECT 0x07
632 1.1 augustss #define ESA_CDATA_OUT_BUF_CONNECT 0x08
633 1.1 augustss
634 1.1 augustss #define ESA_CDATA_IN_BUF_BEGIN 0x09
635 1.1 augustss #define ESA_CDATA_IN_BUF_END_PLUS_1 0x0A
636 1.1 augustss #define ESA_CDATA_IN_BUF_HEAD 0x0B
637 1.1 augustss #define ESA_CDATA_IN_BUF_TAIL 0x0C
638 1.1 augustss #define ESA_CDATA_OUT_BUF_BEGIN 0x0D
639 1.1 augustss #define ESA_CDATA_OUT_BUF_END_PLUS_1 0x0E
640 1.1 augustss #define ESA_CDATA_OUT_BUF_HEAD 0x0F
641 1.1 augustss #define ESA_CDATA_OUT_BUF_TAIL 0x10
642 1.1 augustss
643 1.1 augustss #define ESA_CDATA_DMA_CONTROL 0x11
644 1.1 augustss #define ESA_CDATA_RESERVED 0x12
645 1.1 augustss
646 1.1 augustss #define ESA_CDATA_FREQUENCY 0x13
647 1.1 augustss #define ESA_CDATA_LEFT_VOLUME 0x14
648 1.1 augustss #define ESA_CDATA_RIGHT_VOLUME 0x15
649 1.1 augustss #define ESA_CDATA_LEFT_SUR_VOL 0x16
650 1.1 augustss #define ESA_CDATA_RIGHT_SUR_VOL 0x17
651 1.1 augustss
652 1.1 augustss #define ESA_CDATA_HEADER_LEN 0x18
653 1.1 augustss
654 1.1 augustss #define ESA_SRC3_DIRECTION_OFFSET ESA_CDATA_HEADER_LEN
655 1.1 augustss #define ESA_SRC3_MODE_OFFSET (ESA_CDATA_HEADER_LEN + 1)
656 1.1 augustss #define ESA_SRC3_WORD_LENGTH_OFFSET (ESA_CDATA_HEADER_LEN + 2)
657 1.1 augustss #define ESA_SRC3_PARAMETER_OFFSET (ESA_CDATA_HEADER_LEN + 3)
658 1.1 augustss #define ESA_SRC3_COEFF_ADDR_OFFSET (ESA_CDATA_HEADER_LEN + 8)
659 1.1 augustss #define ESA_SRC3_FILTAP_ADDR_OFFSET (ESA_CDATA_HEADER_LEN + 10)
660 1.1 augustss #define ESA_SRC3_TEMP_INBUF_ADDR_OFFSET (ESA_CDATA_HEADER_LEN + 16)
661 1.1 augustss #define ESA_SRC3_TEMP_OUTBUF_ADDR_OFFSET (ESA_CDATA_HEADER_LEN + 17)
662 1.1 augustss
663 1.1 augustss #define ESA_MINISRC_IN_BUFFER_SIZE (0x50 * 2)
664 1.1 augustss #define ESA_MINISRC_OUT_BUFFER_SIZE (0x50 * 2 * 2)
665 1.1 augustss #define ESA_MINISRC_OUT_BUFFER_SIZE (0x50 * 2 * 2)
666 1.1 augustss #define ESA_MINISRC_TMP_BUFFER_SIZE (112 + (ESA_MINISRC_BIQUAD_STAGE * 3 + 4) * 2 * 2)
667 1.1 augustss #define ESA_MINISRC_BIQUAD_STAGE 2
668 1.1 augustss #define ESA_MINISRC_COEF_LOC 0x175
669 1.1 augustss
670 1.1 augustss #define ESA_DMACONTROL_BLOCK_MASK 0x000F
671 1.1 augustss #define ESA_DMAC_BLOCK0_SELECTOR 0x0000
672 1.1 augustss #define ESA_DMAC_BLOCK1_SELECTOR 0x0001
673 1.1 augustss #define ESA_DMAC_BLOCK2_SELECTOR 0x0002
674 1.1 augustss #define ESA_DMAC_BLOCK3_SELECTOR 0x0003
675 1.1 augustss #define ESA_DMAC_BLOCK4_SELECTOR 0x0004
676 1.1 augustss #define ESA_DMAC_BLOCK5_SELECTOR 0x0005
677 1.1 augustss #define ESA_DMAC_BLOCK6_SELECTOR 0x0006
678 1.1 augustss #define ESA_DMAC_BLOCK7_SELECTOR 0x0007
679 1.1 augustss #define ESA_DMAC_BLOCK8_SELECTOR 0x0008
680 1.1 augustss #define ESA_DMAC_BLOCK9_SELECTOR 0x0009
681 1.1 augustss #define ESA_DMAC_BLOCKA_SELECTOR 0x000A
682 1.1 augustss #define ESA_DMAC_BLOCKB_SELECTOR 0x000B
683 1.1 augustss #define ESA_DMAC_BLOCKC_SELECTOR 0x000C
684 1.1 augustss #define ESA_DMAC_BLOCKD_SELECTOR 0x000D
685 1.1 augustss #define ESA_DMAC_BLOCKE_SELECTOR 0x000E
686 1.1 augustss #define ESA_DMAC_BLOCKF_SELECTOR 0x000F
687 1.1 augustss #define ESA_DMACONTROL_PAGE_MASK 0x00F0
688 1.1 augustss #define ESA_DMAC_PAGE0_SELECTOR 0x0030
689 1.1 augustss #define ESA_DMAC_PAGE1_SELECTOR 0x0020
690 1.1 augustss #define ESA_DMAC_PAGE2_SELECTOR 0x0010
691 1.1 augustss #define ESA_DMAC_PAGE3_SELECTOR 0x0000
692 1.1 augustss #define ESA_DMACONTROL_AUTOREPEAT 0x1000
693 1.1 augustss #define ESA_DMACONTROL_STOPPED 0x2000
694 1.1 augustss #define ESA_DMACONTROL_DIRECTION 0x0100
695