Home | History | Annotate | Line # | Download | only in pci
hifn7751.c revision 1.68
      1  1.68  riastrad /*	$NetBSD: hifn7751.c,v 1.68 2020/05/17 00:49:28 riastradh Exp $	*/
      2  1.20  jonathan /*	$FreeBSD: hifn7751.c,v 1.5.2.7 2003/10/08 23:52:00 sam Exp $ */
      3  1.17   thorpej /*	$OpenBSD: hifn7751.c,v 1.140 2003/08/01 17:55:54 deraadt Exp $	*/
      4   1.1    itojun 
      5   1.1    itojun /*
      6  1.15  jonathan  * Invertex AEON / Hifn 7751 driver
      7   1.1    itojun  * Copyright (c) 1999 Invertex Inc. All rights reserved.
      8   1.1    itojun  * Copyright (c) 1999 Theo de Raadt
      9  1.15  jonathan  * Copyright (c) 2000-2001 Network Security Technologies, Inc.
     10   1.1    itojun  *			http://www.netsec.net
     11  1.20  jonathan  * Copyright (c) 2003 Hifn Inc.
     12   1.1    itojun  *
     13   1.1    itojun  * This driver is based on a previous driver by Invertex, for which they
     14   1.1    itojun  * requested:  Please send any comments, feedback, bug-fixes, or feature
     15   1.1    itojun  * requests to software (at) invertex.com.
     16   1.1    itojun  *
     17   1.1    itojun  * Redistribution and use in source and binary forms, with or without
     18   1.1    itojun  * modification, are permitted provided that the following conditions
     19   1.1    itojun  * are met:
     20   1.1    itojun  *
     21   1.1    itojun  * 1. Redistributions of source code must retain the above copyright
     22   1.1    itojun  *   notice, this list of conditions and the following disclaimer.
     23   1.1    itojun  * 2. Redistributions in binary form must reproduce the above copyright
     24   1.1    itojun  *   notice, this list of conditions and the following disclaimer in the
     25   1.1    itojun  *   documentation and/or other materials provided with the distribution.
     26   1.1    itojun  * 3. The name of the author may not be used to endorse or promote products
     27   1.1    itojun  *   derived from this software without specific prior written permission.
     28   1.1    itojun  *
     29   1.1    itojun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     30   1.1    itojun  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     31   1.1    itojun  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     32   1.1    itojun  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     33   1.1    itojun  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     34   1.1    itojun  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     35   1.1    itojun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     36   1.1    itojun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     37   1.1    itojun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     38   1.1    itojun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     39  1.15  jonathan  *
     40  1.15  jonathan  * Effort sponsored in part by the Defense Advanced Research Projects
     41  1.15  jonathan  * Agency (DARPA) and Air Force Research Laboratory, Air Force
     42  1.15  jonathan  * Materiel Command, USAF, under agreement number F30602-01-2-0537.
     43  1.15  jonathan  *
     44   1.1    itojun  */
     45   1.1    itojun 
     46   1.1    itojun /*
     47  1.20  jonathan  * Driver for various  Hifn pre-HIPP encryption processors.
     48   1.1    itojun  */
     49   1.6     lukem 
     50   1.6     lukem #include <sys/cdefs.h>
     51  1.68  riastrad __KERNEL_RCSID(0, "$NetBSD: hifn7751.c,v 1.68 2020/05/17 00:49:28 riastradh Exp $");
     52   1.1    itojun 
     53   1.1    itojun #include <sys/param.h>
     54  1.68  riastrad #include <sys/cprng.h>
     55  1.68  riastrad #include <sys/device.h>
     56  1.68  riastrad #include <sys/endian.h>
     57   1.1    itojun #include <sys/errno.h>
     58  1.68  riastrad #include <sys/kernel.h>
     59   1.1    itojun #include <sys/malloc.h>
     60   1.1    itojun #include <sys/mbuf.h>
     61  1.53  pgoyette #include <sys/module.h>
     62  1.68  riastrad #include <sys/mutex.h>
     63  1.68  riastrad #include <sys/proc.h>
     64  1.68  riastrad #include <sys/rndsource.h>
     65  1.68  riastrad #include <sys/sha1.h>
     66  1.68  riastrad #include <sys/systm.h>
     67  1.15  jonathan 
     68  1.15  jonathan #include <opencrypto/cryptodev.h>
     69   1.1    itojun 
     70   1.1    itojun #include <dev/pci/pcireg.h>
     71   1.1    itojun #include <dev/pci/pcivar.h>
     72   1.1    itojun #include <dev/pci/pcidevs.h>
     73   1.1    itojun 
     74  1.15  jonathan #include <dev/pci/hifn7751reg.h>
     75   1.1    itojun #include <dev/pci/hifn7751var.h>
     76   1.1    itojun 
     77   1.1    itojun #undef HIFN_DEBUG
     78   1.1    itojun 
     79  1.15  jonathan #ifdef HIFN_DEBUG
     80  1.15  jonathan extern int hifn_debug;		/* patchable */
     81  1.15  jonathan int hifn_debug = 1;
     82  1.15  jonathan #endif
     83  1.15  jonathan 
     84   1.1    itojun /*
     85   1.1    itojun  * Prototypes and count for the pci_device structure
     86   1.1    itojun  */
     87  1.68  riastrad static int hifn_match(device_t, cfdata_t, void *);
     88  1.42    dyoung static void hifn_attach(device_t, device_t, void *);
     89  1.53  pgoyette static int hifn_detach(device_t, int);
     90   1.1    itojun 
     91  1.51       chs CFATTACH_DECL_NEW(hifn, sizeof(struct hifn_softc),
     92  1.68  riastrad     hifn_match, hifn_attach, hifn_detach, NULL);
     93   1.1    itojun 
     94  1.23   thorpej static void	hifn_reset_board(struct hifn_softc *, int);
     95  1.23   thorpej static void	hifn_reset_puc(struct hifn_softc *);
     96  1.23   thorpej static void	hifn_puc_wait(struct hifn_softc *);
     97  1.23   thorpej static const char *hifn_enable_crypto(struct hifn_softc *, pcireg_t);
     98  1.23   thorpej static void	hifn_set_retry(struct hifn_softc *);
     99  1.23   thorpej static void	hifn_init_dma(struct hifn_softc *);
    100  1.23   thorpej static void	hifn_init_pci_registers(struct hifn_softc *);
    101  1.23   thorpej static int	hifn_sramsize(struct hifn_softc *);
    102  1.23   thorpej static int	hifn_dramsize(struct hifn_softc *);
    103  1.23   thorpej static int	hifn_ramtype(struct hifn_softc *);
    104  1.23   thorpej static void	hifn_sessions(struct hifn_softc *);
    105  1.23   thorpej static int	hifn_intr(void *);
    106  1.64   msaitoh static u_int	hifn_write_command(struct hifn_command *, uint8_t *);
    107  1.64   msaitoh static uint32_t hifn_next_signature(uint32_t a, u_int cnt);
    108  1.64   msaitoh static int	hifn_newsession(void*, uint32_t *, struct cryptoini *);
    109  1.64   msaitoh static int	hifn_freesession(void*, uint64_t);
    110  1.23   thorpej static int	hifn_process(void*, struct cryptop *, int);
    111  1.23   thorpej static void	hifn_callback(struct hifn_softc *, struct hifn_command *,
    112  1.64   msaitoh 			      uint8_t *);
    113  1.23   thorpej static int	hifn_crypto(struct hifn_softc *, struct hifn_command *,
    114  1.23   thorpej 			    struct cryptop*, int);
    115  1.64   msaitoh static int	hifn_readramaddr(struct hifn_softc *, int, uint8_t *);
    116  1.64   msaitoh static int	hifn_writeramaddr(struct hifn_softc *, int, uint8_t *);
    117  1.23   thorpej static int	hifn_dmamap_aligned(bus_dmamap_t);
    118  1.23   thorpej static int	hifn_dmamap_load_src(struct hifn_softc *,
    119  1.23   thorpej 				     struct hifn_command *);
    120  1.23   thorpej static int	hifn_dmamap_load_dst(struct hifn_softc *,
    121  1.23   thorpej 				     struct hifn_command *);
    122  1.23   thorpej static int	hifn_init_pubrng(struct hifn_softc *);
    123  1.25       tls static void	hifn_rng(void *);
    124  1.52       tls static void	hifn_rng_locked(void *);
    125  1.23   thorpej static void	hifn_tick(void *);
    126  1.23   thorpej static void	hifn_abort(struct hifn_softc *);
    127  1.23   thorpej static void	hifn_alloc_slot(struct hifn_softc *, int *, int *, int *,
    128  1.23   thorpej 				int *);
    129  1.64   msaitoh static void	hifn_write_4(struct hifn_softc *, int, bus_size_t, uint32_t);
    130  1.64   msaitoh static uint32_t hifn_read_4(struct hifn_softc *, int, bus_size_t);
    131  1.68  riastrad #ifdef CRYPTO_LZS_COMP
    132  1.23   thorpej static int	hifn_compression(struct hifn_softc *, struct cryptop *,
    133  1.23   thorpej 				 struct hifn_command *);
    134  1.23   thorpej static struct mbuf *hifn_mkmbuf_chain(int, struct mbuf *);
    135  1.23   thorpej static int	hifn_compress_enter(struct hifn_softc *, struct hifn_command *);
    136  1.23   thorpej static void	hifn_callback_comp(struct hifn_softc *, struct hifn_command *,
    137  1.64   msaitoh 				   uint8_t *);
    138  1.68  riastrad #endif	/* CRYPTO_LZS_COMP */
    139  1.15  jonathan 
    140  1.15  jonathan struct hifn_stats hifnstats;
    141   1.1    itojun 
    142  1.16   thorpej static const struct hifn_product {
    143  1.16   thorpej 	pci_vendor_id_t		hifn_vendor;
    144  1.16   thorpej 	pci_product_id_t	hifn_product;
    145  1.16   thorpej 	int			hifn_flags;
    146  1.16   thorpej 	const char		*hifn_name;
    147  1.16   thorpej } hifn_products[] = {
    148  1.16   thorpej 	{ PCI_VENDOR_INVERTEX,	PCI_PRODUCT_INVERTEX_AEON,
    149  1.16   thorpej 	  0,
    150  1.16   thorpej 	  "Invertex AEON",
    151  1.16   thorpej 	},
    152  1.16   thorpej 
    153  1.16   thorpej 	{ PCI_VENDOR_HIFN,	PCI_PRODUCT_HIFN_7751,
    154  1.16   thorpej 	  0,
    155  1.18   thorpej 	  "Hifn 7751",
    156  1.16   thorpej 	},
    157  1.16   thorpej 	{ PCI_VENDOR_NETSEC,	PCI_PRODUCT_NETSEC_7751,
    158  1.16   thorpej 	  0,
    159  1.18   thorpej 	  "Hifn 7751 (NetSec)"
    160  1.16   thorpej 	},
    161  1.16   thorpej 
    162  1.16   thorpej 	{ PCI_VENDOR_HIFN,	PCI_PRODUCT_HIFN_7811,
    163  1.16   thorpej 	  HIFN_IS_7811 | HIFN_HAS_RNG | HIFN_HAS_LEDS | HIFN_NO_BURSTWRITE,
    164  1.18   thorpej 	  "Hifn 7811",
    165  1.16   thorpej 	},
    166  1.16   thorpej 
    167  1.16   thorpej 	{ PCI_VENDOR_HIFN,	PCI_PRODUCT_HIFN_7951,
    168  1.16   thorpej 	  HIFN_HAS_RNG | HIFN_HAS_PUBLIC,
    169  1.18   thorpej 	  "Hifn 7951",
    170  1.16   thorpej 	},
    171  1.16   thorpej 
    172  1.20  jonathan 	{ PCI_VENDOR_HIFN,	PCI_PRODUCT_HIFN_7955,
    173  1.20  jonathan 	  HIFN_HAS_RNG | HIFN_HAS_PUBLIC | HIFN_IS_7956 | HIFN_HAS_AES,
    174  1.20  jonathan 	  "Hifn 7955",
    175  1.20  jonathan 	},
    176  1.20  jonathan 
    177  1.20  jonathan 	{ PCI_VENDOR_HIFN,	PCI_PRODUCT_HIFN_7956,
    178  1.20  jonathan 	  HIFN_HAS_RNG | HIFN_HAS_PUBLIC | HIFN_IS_7956 | HIFN_HAS_AES,
    179  1.20  jonathan 	  "Hifn 7956",
    180  1.20  jonathan 	},
    181  1.20  jonathan 
    182  1.16   thorpej 
    183  1.16   thorpej 	{ 0,			0,
    184  1.16   thorpej 	  0,
    185  1.16   thorpej 	  NULL
    186  1.16   thorpej 	}
    187  1.16   thorpej };
    188  1.16   thorpej 
    189  1.16   thorpej static const struct hifn_product *
    190  1.16   thorpej hifn_lookup(const struct pci_attach_args *pa)
    191  1.16   thorpej {
    192  1.16   thorpej 	const struct hifn_product *hp;
    193  1.16   thorpej 
    194  1.16   thorpej 	for (hp = hifn_products; hp->hifn_name != NULL; hp++) {
    195  1.16   thorpej 		if (PCI_VENDOR(pa->pa_id) == hp->hifn_vendor &&
    196  1.16   thorpej 		    PCI_PRODUCT(pa->pa_id) == hp->hifn_product)
    197  1.16   thorpej 			return (hp);
    198  1.16   thorpej 	}
    199  1.16   thorpej 	return (NULL);
    200  1.16   thorpej }
    201  1.16   thorpej 
    202  1.23   thorpej static int
    203  1.68  riastrad hifn_match(device_t parent, cfdata_t match, void *aux)
    204   1.1    itojun {
    205  1.42    dyoung 	struct pci_attach_args *pa = aux;
    206   1.1    itojun 
    207  1.16   thorpej 	if (hifn_lookup(pa) != NULL)
    208  1.42    dyoung 		return 1;
    209  1.16   thorpej 
    210  1.42    dyoung 	return 0;
    211   1.1    itojun }
    212   1.1    itojun 
    213  1.23   thorpej static void
    214  1.42    dyoung hifn_attach(device_t parent, device_t self, void *aux)
    215   1.1    itojun {
    216  1.42    dyoung 	struct hifn_softc *sc = device_private(self);
    217   1.1    itojun 	struct pci_attach_args *pa = aux;
    218  1.16   thorpej 	const struct hifn_product *hp;
    219   1.1    itojun 	pci_chipset_tag_t pc = pa->pa_pc;
    220   1.1    itojun 	pci_intr_handle_t ih;
    221   1.1    itojun 	const char *intrstr = NULL;
    222  1.16   thorpej 	const char *hifncap;
    223   1.1    itojun 	char rbase;
    224  1.64   msaitoh 	uint32_t cmd;
    225  1.64   msaitoh 	uint16_t ena;
    226   1.1    itojun 	bus_dma_segment_t seg;
    227   1.1    itojun 	bus_dmamap_t dmamap;
    228   1.1    itojun 	int rseg;
    229  1.34  christos 	void *kva;
    230  1.54  christos 	char intrbuf[PCI_INTRSTR_LEN];
    231   1.1    itojun 
    232  1.16   thorpej 	hp = hifn_lookup(pa);
    233  1.16   thorpej 	if (hp == NULL) {
    234  1.16   thorpej 		printf("\n");
    235  1.16   thorpej 		panic("hifn_attach: impossible");
    236  1.16   thorpej 	}
    237  1.16   thorpej 
    238  1.49  drochner 	pci_aprint_devinfo_fancy(pa, "Crypto processor", hp->hifn_name, 1);
    239  1.13   thorpej 
    240  1.51       chs 	sc->sc_dv = self;
    241  1.15  jonathan 	sc->sc_pci_pc = pa->pa_pc;
    242  1.15  jonathan 	sc->sc_pci_tag = pa->pa_tag;
    243  1.15  jonathan 
    244  1.16   thorpej 	sc->sc_flags = hp->hifn_flags;
    245  1.15  jonathan 
    246   1.1    itojun 	cmd = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    247  1.16   thorpej 	cmd |= PCI_COMMAND_MASTER_ENABLE;
    248   1.1    itojun 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, cmd);
    249   1.1    itojun 
    250   1.1    itojun 	if (pci_mapreg_map(pa, HIFN_BAR0, PCI_MAPREG_TYPE_MEM, 0,
    251  1.68  riastrad 	    &sc->sc_st0, &sc->sc_sh0, NULL, &sc->sc_iosz0)) {
    252  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't map mem space %d\n", 0);
    253   1.1    itojun 		return;
    254   1.1    itojun 	}
    255   1.1    itojun 
    256   1.1    itojun 	if (pci_mapreg_map(pa, HIFN_BAR1, PCI_MAPREG_TYPE_MEM, 0,
    257  1.68  riastrad 	    &sc->sc_st1, &sc->sc_sh1, NULL, &sc->sc_iosz1)) {
    258  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't find mem space %d\n", 1);
    259   1.1    itojun 		goto fail_io0;
    260   1.1    itojun 	}
    261   1.1    itojun 
    262  1.15  jonathan 	hifn_set_retry(sc);
    263  1.15  jonathan 
    264  1.15  jonathan 	if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
    265  1.15  jonathan 		sc->sc_waw_lastgroup = -1;
    266  1.15  jonathan 		sc->sc_waw_lastreg = 1;
    267  1.15  jonathan 	}
    268  1.15  jonathan 
    269   1.1    itojun 	sc->sc_dmat = pa->pa_dmat;
    270   1.1    itojun 	if (bus_dmamem_alloc(sc->sc_dmat, sizeof(*sc->sc_dma), PAGE_SIZE, 0,
    271   1.1    itojun 	    &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    272  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't alloc DMA buffer\n");
    273   1.1    itojun 		goto fail_io1;
    274  1.64   msaitoh 	}
    275   1.1    itojun 	if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, sizeof(*sc->sc_dma), &kva,
    276   1.1    itojun 	    BUS_DMA_NOWAIT)) {
    277  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't map DMA buffers (%lu bytes)\n",
    278  1.37    cegger 		    (u_long)sizeof(*sc->sc_dma));
    279   1.1    itojun 		bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    280   1.1    itojun 		goto fail_io1;
    281   1.1    itojun 	}
    282   1.1    itojun 	if (bus_dmamap_create(sc->sc_dmat, sizeof(*sc->sc_dma), 1,
    283   1.1    itojun 	    sizeof(*sc->sc_dma), 0, BUS_DMA_NOWAIT, &dmamap)) {
    284  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't create DMA map\n");
    285   1.1    itojun 		bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
    286   1.1    itojun 		bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    287   1.1    itojun 		goto fail_io1;
    288   1.1    itojun 	}
    289   1.1    itojun 	if (bus_dmamap_load(sc->sc_dmat, dmamap, kva, sizeof(*sc->sc_dma),
    290   1.1    itojun 	    NULL, BUS_DMA_NOWAIT)) {
    291  1.51       chs 		aprint_error_dev(sc->sc_dv, "can't load DMA map\n");
    292   1.1    itojun 		bus_dmamap_destroy(sc->sc_dmat, dmamap);
    293   1.1    itojun 		bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
    294   1.1    itojun 		bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    295   1.1    itojun 		goto fail_io1;
    296   1.1    itojun 	}
    297  1.15  jonathan 	sc->sc_dmamap = dmamap;
    298   1.1    itojun 	sc->sc_dma = (struct hifn_dma *)kva;
    299  1.39    cegger 	memset(sc->sc_dma, 0, sizeof(*sc->sc_dma));
    300   1.1    itojun 
    301  1.15  jonathan 	hifn_reset_board(sc, 0);
    302   1.1    itojun 
    303  1.16   thorpej 	if ((hifncap = hifn_enable_crypto(sc, pa->pa_id)) == NULL) {
    304  1.51       chs 		aprint_error_dev(sc->sc_dv, "crypto enabling failed\n");
    305   1.1    itojun 		goto fail_mem;
    306   1.1    itojun 	}
    307  1.15  jonathan 	hifn_reset_puc(sc);
    308   1.1    itojun 
    309   1.1    itojun 	hifn_init_dma(sc);
    310   1.1    itojun 	hifn_init_pci_registers(sc);
    311   1.1    itojun 
    312  1.20  jonathan 	/* XXX can't dynamically determine ram type for 795x; force dram */
    313  1.20  jonathan 	if (sc->sc_flags & HIFN_IS_7956)
    314  1.20  jonathan 		sc->sc_drammodel = 1;
    315  1.20  jonathan 	else if (hifn_ramtype(sc))
    316  1.15  jonathan 		goto fail_mem;
    317   1.1    itojun 
    318   1.1    itojun 	if (sc->sc_drammodel == 0)
    319   1.1    itojun 		hifn_sramsize(sc);
    320   1.1    itojun 	else
    321   1.1    itojun 		hifn_dramsize(sc);
    322   1.1    itojun 
    323  1.15  jonathan 	/*
    324  1.15  jonathan 	 * Workaround for NetSec 7751 rev A: half ram size because two
    325  1.15  jonathan 	 * of the address lines were left floating
    326  1.15  jonathan 	 */
    327   1.1    itojun 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETSEC &&
    328   1.1    itojun 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETSEC_7751 &&
    329   1.1    itojun 	    PCI_REVISION(pa->pa_class) == 0x61)
    330   1.1    itojun 		sc->sc_ramsize >>= 1;
    331   1.1    itojun 
    332   1.2  sommerfe 	if (pci_intr_map(pa, &ih)) {
    333  1.51       chs 		aprint_error_dev(sc->sc_dv, "couldn't map interrupt\n");
    334   1.1    itojun 		goto fail_mem;
    335   1.1    itojun 	}
    336  1.54  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    337  1.62   msaitoh 	sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, hifn_intr, sc,
    338  1.62   msaitoh 	    device_xname(self));
    339   1.1    itojun 	if (sc->sc_ih == NULL) {
    340  1.51       chs 		aprint_error_dev(sc->sc_dv, "couldn't establish interrupt\n");
    341   1.1    itojun 		if (intrstr != NULL)
    342  1.43     njoly 			aprint_error(" at %s", intrstr);
    343  1.43     njoly 		aprint_error("\n");
    344   1.1    itojun 		goto fail_mem;
    345   1.1    itojun 	}
    346   1.1    itojun 
    347   1.1    itojun 	hifn_sessions(sc);
    348   1.1    itojun 
    349   1.1    itojun 	rseg = sc->sc_ramsize / 1024;
    350   1.1    itojun 	rbase = 'K';
    351   1.1    itojun 	if (sc->sc_ramsize >= (1024 * 1024)) {
    352   1.1    itojun 		rbase = 'M';
    353   1.1    itojun 		rseg /= 1024;
    354   1.1    itojun 	}
    355  1.51       chs 	aprint_normal_dev(sc->sc_dv, "%s, %d%cB %cRAM, interrupting at %s\n",
    356  1.37    cegger 	    hifncap, rseg, rbase,
    357  1.44   hubertf 	    sc->sc_drammodel ? 'D' : 'S', intrstr);
    358   1.1    itojun 
    359  1.15  jonathan 	sc->sc_cid = crypto_get_driverid(0);
    360  1.15  jonathan 	if (sc->sc_cid < 0) {
    361  1.51       chs 		aprint_error_dev(sc->sc_dv, "couldn't get crypto driver id\n");
    362   1.1    itojun 		goto fail_intr;
    363  1.15  jonathan 	}
    364   1.1    itojun 
    365   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUCNFG,
    366   1.1    itojun 	    READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID);
    367   1.1    itojun 	ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
    368   1.1    itojun 
    369   1.1    itojun 	switch (ena) {
    370   1.1    itojun 	case HIFN_PUSTAT_ENA_2:
    371  1.15  jonathan 		crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0,
    372  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    373  1.15  jonathan 		crypto_register(sc->sc_cid, CRYPTO_ARC4, 0, 0,
    374  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    375  1.20  jonathan 		if (sc->sc_flags & HIFN_HAS_AES)
    376  1.20  jonathan 			crypto_register(sc->sc_cid, CRYPTO_AES_CBC,  0, 0,
    377  1.20  jonathan 				hifn_newsession, hifn_freesession,
    378  1.20  jonathan 				hifn_process, sc);
    379   1.1    itojun 		/*FALLTHROUGH*/
    380   1.1    itojun 	case HIFN_PUSTAT_ENA_1:
    381  1.15  jonathan 		crypto_register(sc->sc_cid, CRYPTO_MD5, 0, 0,
    382  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    383  1.15  jonathan 		crypto_register(sc->sc_cid, CRYPTO_SHA1, 0, 0,
    384  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    385  1.36       tls 		crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC_96, 0, 0,
    386  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    387  1.36       tls 		crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC_96, 0, 0,
    388  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    389  1.15  jonathan 		crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0,
    390  1.15  jonathan 		    hifn_newsession, hifn_freesession, hifn_process, sc);
    391  1.15  jonathan 		break;
    392   1.1    itojun 	}
    393  1.15  jonathan 
    394  1.15  jonathan 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
    395  1.15  jonathan 	    sc->sc_dmamap->dm_mapsize,
    396  1.15  jonathan 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    397  1.15  jonathan 
    398  1.59       mrg 	mutex_init(&sc->sc_mtx, MUTEX_DEFAULT, IPL_VM);
    399  1.59       mrg 
    400  1.52       tls 	if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG)) {
    401  1.15  jonathan 		hifn_init_pubrng(sc);
    402  1.52       tls 	}
    403  1.52       tls 
    404  1.52       tls 	callout_init(&sc->sc_tickto, CALLOUT_MPSAFE);
    405  1.15  jonathan 	callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
    406   1.1    itojun 	return;
    407   1.1    itojun 
    408   1.1    itojun fail_intr:
    409   1.1    itojun 	pci_intr_disestablish(pc, sc->sc_ih);
    410   1.1    itojun fail_mem:
    411   1.1    itojun 	bus_dmamap_unload(sc->sc_dmat, dmamap);
    412   1.1    itojun 	bus_dmamap_destroy(sc->sc_dmat, dmamap);
    413   1.1    itojun 	bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
    414   1.1    itojun 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    415  1.15  jonathan 
    416  1.15  jonathan 	/* Turn off DMA polling */
    417  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
    418  1.15  jonathan 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
    419  1.15  jonathan 
    420   1.1    itojun fail_io1:
    421  1.68  riastrad 	bus_space_unmap(sc->sc_st1, sc->sc_sh1, sc->sc_iosz1);
    422   1.1    itojun fail_io0:
    423  1.68  riastrad 	bus_space_unmap(sc->sc_st0, sc->sc_sh0, sc->sc_iosz0);
    424   1.1    itojun }
    425   1.1    itojun 
    426  1.53  pgoyette static int
    427  1.53  pgoyette hifn_detach(device_t self, int flags)
    428  1.53  pgoyette {
    429  1.53  pgoyette 	struct hifn_softc *sc = device_private(self);
    430  1.53  pgoyette 
    431  1.53  pgoyette 	hifn_abort(sc);
    432  1.53  pgoyette 
    433  1.53  pgoyette 	hifn_reset_board(sc, 1);
    434  1.53  pgoyette 
    435  1.53  pgoyette 	pci_intr_disestablish(sc->sc_pci_pc, sc->sc_ih);
    436  1.53  pgoyette 
    437  1.53  pgoyette 	crypto_unregister_all(sc->sc_cid);
    438  1.53  pgoyette 
    439  1.53  pgoyette 	rnd_detach_source(&sc->sc_rnd_source);
    440  1.53  pgoyette 
    441  1.53  pgoyette 	mutex_enter(&sc->sc_mtx);
    442  1.53  pgoyette 	callout_halt(&sc->sc_tickto, NULL);
    443  1.53  pgoyette 	if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG))
    444  1.53  pgoyette 		callout_halt(&sc->sc_rngto, NULL);
    445  1.53  pgoyette 	mutex_exit(&sc->sc_mtx);
    446  1.53  pgoyette 
    447  1.53  pgoyette 	bus_space_unmap(sc->sc_st1, sc->sc_sh1, sc->sc_iosz1);
    448  1.53  pgoyette 	bus_space_unmap(sc->sc_st0, sc->sc_sh0, sc->sc_iosz0);
    449  1.53  pgoyette 
    450  1.53  pgoyette 	/*
    451  1.53  pgoyette 	 * XXX It's not clear if any additional buffers have been
    452  1.53  pgoyette 	 * XXX allocated and require free()ing
    453  1.53  pgoyette 	 */
    454  1.53  pgoyette 
    455  1.53  pgoyette 	return 0;
    456  1.53  pgoyette }
    457  1.53  pgoyette 
    458  1.53  pgoyette MODULE(MODULE_CLASS_DRIVER, hifn, "pci,opencrypto");
    459  1.53  pgoyette 
    460  1.53  pgoyette #ifdef _MODULE
    461  1.53  pgoyette #include "ioconf.c"
    462  1.53  pgoyette #endif
    463  1.53  pgoyette 
    464  1.53  pgoyette static int
    465  1.53  pgoyette hifn_modcmd(modcmd_t cmd, void *data)
    466  1.53  pgoyette {
    467  1.53  pgoyette 	int error = 0;
    468  1.53  pgoyette 
    469  1.64   msaitoh 	switch (cmd) {
    470  1.53  pgoyette 	case MODULE_CMD_INIT:
    471  1.53  pgoyette #ifdef _MODULE
    472  1.53  pgoyette 		error = config_init_component(cfdriver_ioconf_hifn,
    473  1.53  pgoyette 		    cfattach_ioconf_hifn, cfdata_ioconf_hifn);
    474  1.53  pgoyette #endif
    475  1.53  pgoyette 		return error;
    476  1.53  pgoyette 	case MODULE_CMD_FINI:
    477  1.53  pgoyette #ifdef _MODULE
    478  1.53  pgoyette 		error = config_fini_component(cfdriver_ioconf_hifn,
    479  1.53  pgoyette 		    cfattach_ioconf_hifn, cfdata_ioconf_hifn);
    480  1.53  pgoyette #endif
    481  1.53  pgoyette 		return error;
    482  1.53  pgoyette 	default:
    483  1.53  pgoyette 		return ENOTTY;
    484  1.53  pgoyette 	}
    485  1.53  pgoyette }
    486  1.53  pgoyette 
    487  1.52       tls static void
    488  1.52       tls hifn_rng_get(size_t bytes, void *priv)
    489  1.52       tls {
    490  1.52       tls 	struct hifn_softc *sc = priv;
    491  1.52       tls 
    492  1.52       tls 	mutex_enter(&sc->sc_mtx);
    493  1.52       tls 	sc->sc_rng_need = bytes;
    494  1.60  riastrad 	callout_reset(&sc->sc_rngto, 0, hifn_rng, sc);
    495  1.52       tls 	mutex_exit(&sc->sc_mtx);
    496  1.52       tls }
    497  1.52       tls 
    498  1.23   thorpej static int
    499  1.17   thorpej hifn_init_pubrng(struct hifn_softc *sc)
    500  1.15  jonathan {
    501  1.64   msaitoh 	uint32_t r;
    502  1.15  jonathan 	int i;
    503  1.15  jonathan 
    504  1.15  jonathan 	if ((sc->sc_flags & HIFN_IS_7811) == 0) {
    505  1.15  jonathan 		/* Reset 7951 public key/rng engine */
    506  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_PUB_RESET,
    507  1.15  jonathan 		    READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET);
    508  1.15  jonathan 
    509  1.15  jonathan 		for (i = 0; i < 100; i++) {
    510  1.15  jonathan 			DELAY(1000);
    511  1.15  jonathan 			if ((READ_REG_1(sc, HIFN_1_PUB_RESET) &
    512  1.15  jonathan 			    HIFN_PUBRST_RESET) == 0)
    513  1.15  jonathan 				break;
    514  1.15  jonathan 		}
    515  1.15  jonathan 
    516  1.15  jonathan 		if (i == 100) {
    517  1.15  jonathan 			printf("%s: public key init failed\n",
    518  1.51       chs 			    device_xname(sc->sc_dv));
    519  1.15  jonathan 			return (1);
    520  1.15  jonathan 		}
    521  1.15  jonathan 	}
    522  1.15  jonathan 
    523  1.15  jonathan 	/* Enable the rng, if available */
    524  1.15  jonathan 	if (sc->sc_flags & HIFN_HAS_RNG) {
    525  1.15  jonathan 		if (sc->sc_flags & HIFN_IS_7811) {
    526  1.15  jonathan 			r = READ_REG_1(sc, HIFN_1_7811_RNGENA);
    527  1.15  jonathan 			if (r & HIFN_7811_RNGENA_ENA) {
    528  1.15  jonathan 				r &= ~HIFN_7811_RNGENA_ENA;
    529  1.15  jonathan 				WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
    530  1.15  jonathan 			}
    531  1.15  jonathan 			WRITE_REG_1(sc, HIFN_1_7811_RNGCFG,
    532  1.15  jonathan 			    HIFN_7811_RNGCFG_DEFL);
    533  1.15  jonathan 			r |= HIFN_7811_RNGENA_ENA;
    534  1.15  jonathan 			WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
    535  1.15  jonathan 		} else
    536  1.15  jonathan 			WRITE_REG_1(sc, HIFN_1_RNG_CONFIG,
    537  1.15  jonathan 			    READ_REG_1(sc, HIFN_1_RNG_CONFIG) |
    538  1.15  jonathan 			    HIFN_RNGCFG_ENA);
    539  1.15  jonathan 
    540  1.25       tls 		/*
    541  1.25       tls 		 * The Hifn RNG documentation states that at their
    542  1.25       tls 		 * recommended "conservative" RNG config values,
    543  1.25       tls 		 * the RNG must warm up for 0.4s before providing
    544  1.25       tls 		 * data that meet their worst-case estimate of 0.06
    545  1.25       tls 		 * bits of random data per output register bit.
    546  1.25       tls 		 */
    547  1.25       tls 		DELAY(4000);
    548  1.25       tls 
    549  1.15  jonathan 		if (hz >= 100)
    550  1.15  jonathan 			sc->sc_rnghz = hz / 100;
    551  1.15  jonathan 		else
    552  1.15  jonathan 			sc->sc_rnghz = 1;
    553  1.52       tls 		callout_init(&sc->sc_rngto, CALLOUT_MPSAFE);
    554  1.66  riastrad 		rndsource_setcb(&sc->sc_rnd_source, hifn_rng_get, sc);
    555  1.66  riastrad 		rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dv),
    556  1.68  riastrad 		    RND_TYPE_RNG, RND_FLAG_COLLECT_VALUE|RND_FLAG_HASCB);
    557  1.15  jonathan 	}
    558  1.15  jonathan 
    559  1.15  jonathan 	/* Enable public key engine, if available */
    560  1.15  jonathan 	if (sc->sc_flags & HIFN_HAS_PUBLIC) {
    561  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE);
    562  1.15  jonathan 		sc->sc_dmaier |= HIFN_DMAIER_PUBDONE;
    563  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
    564  1.15  jonathan 	}
    565  1.15  jonathan 
    566  1.15  jonathan 	return (0);
    567  1.15  jonathan }
    568  1.15  jonathan 
    569  1.15  jonathan static void
    570  1.52       tls hifn_rng_locked(void *vsc)
    571  1.15  jonathan {
    572  1.15  jonathan 	struct hifn_softc *sc = vsc;
    573  1.50       tls 	uint32_t num[64];
    574  1.50       tls 	uint32_t sts;
    575  1.15  jonathan 	int i;
    576  1.52       tls 	size_t got, gotent;
    577  1.52       tls 
    578  1.52       tls 	if (sc->sc_rng_need < 1) {
    579  1.52       tls 		callout_stop(&sc->sc_rngto);
    580  1.52       tls 		return;
    581  1.52       tls 	}
    582  1.15  jonathan 
    583  1.15  jonathan 	if (sc->sc_flags & HIFN_IS_7811) {
    584  1.25       tls 		for (i = 0; i < 5; i++) {	/* XXX why 5? */
    585  1.15  jonathan 			sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS);
    586  1.15  jonathan 			if (sts & HIFN_7811_RNGSTS_UFL) {
    587  1.15  jonathan 				printf("%s: RNG underflow: disabling\n",
    588  1.51       chs 				    device_xname(sc->sc_dv));
    589  1.15  jonathan 				return;
    590  1.15  jonathan 			}
    591  1.15  jonathan 			if ((sts & HIFN_7811_RNGSTS_RDY) == 0)
    592  1.15  jonathan 				break;
    593  1.15  jonathan 
    594  1.15  jonathan 			/*
    595  1.15  jonathan 			 * There are at least two words in the RNG FIFO
    596  1.15  jonathan 			 * at this point.
    597  1.15  jonathan 			 */
    598  1.25       tls 			num[0] = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
    599  1.25       tls 			num[1] = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
    600  1.52       tls 			got = 2 * sizeof(num[0]);
    601  1.52       tls 			gotent = (got * NBBY) / HIFN_RNG_BITSPER;
    602  1.52       tls 			rnd_add_data(&sc->sc_rnd_source, num, got, gotent);
    603  1.52       tls 			sc->sc_rng_need -= gotent;
    604  1.15  jonathan 		}
    605  1.15  jonathan 	} else {
    606  1.52       tls 		int nwords = 0;
    607  1.52       tls 
    608  1.52       tls 		if (sc->sc_rng_need) {
    609  1.52       tls 			nwords = (sc->sc_rng_need * NBBY) / HIFN_RNG_BITSPER;
    610  1.65   mlelstv 			nwords = MIN((int)__arraycount(num), nwords);
    611  1.52       tls 		}
    612  1.52       tls 
    613  1.52       tls 		if (nwords < 2) {
    614  1.52       tls 			nwords = 2;
    615  1.52       tls 		}
    616  1.52       tls 
    617  1.25       tls 		/*
    618  1.25       tls 		 * We must be *extremely* careful here.  The Hifn
    619  1.25       tls 		 * 795x differ from the published 6500 RNG design
    620  1.25       tls 		 * in more ways than the obvious lack of the output
    621  1.25       tls 		 * FIFO and LFSR control registers.  In fact, there
    622  1.25       tls 		 * is only one LFSR, instead of the 6500's two, and
    623  1.25       tls 		 * it's 32 bits, not 31.
    624  1.25       tls 		 *
    625  1.25       tls 		 * Further, a block diagram obtained from Hifn shows
    626  1.25       tls 		 * a very curious latching of this register: the LFSR
    627  1.25       tls 		 * rotates at a frequency of RNG_Clk / 8, but the
    628  1.25       tls 		 * RNG_Data register is latched at a frequency of
    629  1.25       tls 		 * RNG_Clk, which means that it is possible for
    630  1.25       tls 		 * consecutive reads of the RNG_Data register to read
    631  1.25       tls 		 * identical state from the LFSR.  The simplest
    632  1.25       tls 		 * workaround seems to be to read eight samples from
    633  1.25       tls 		 * the register for each one that we use.  Since each
    634  1.25       tls 		 * read must require at least one PCI cycle, and
    635  1.25       tls 		 * RNG_Clk is at least PCI_Clk, this is safe.
    636  1.25       tls 		 */
    637  1.64   msaitoh 		for (i = 0 ; i < nwords * 8; i++) {
    638  1.64   msaitoh 			volatile uint32_t regtmp;
    639  1.25       tls 			regtmp = READ_REG_1(sc, HIFN_1_RNG_DATA);
    640  1.25       tls 			num[i / 8] = regtmp;
    641  1.25       tls 		}
    642  1.52       tls 
    643  1.52       tls 		got = nwords * sizeof(num[0]);
    644  1.52       tls 		gotent = (got * NBBY) / HIFN_RNG_BITSPER;
    645  1.52       tls 		rnd_add_data(&sc->sc_rnd_source, num, got, gotent);
    646  1.52       tls 		sc->sc_rng_need -= gotent;
    647  1.15  jonathan 	}
    648  1.15  jonathan 
    649  1.52       tls 	if (sc->sc_rng_need > 0) {
    650  1.52       tls 		callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
    651  1.52       tls 	}
    652  1.15  jonathan }
    653  1.15  jonathan 
    654  1.23   thorpej static void
    655  1.52       tls hifn_rng(void *vsc)
    656  1.52       tls {
    657  1.52       tls 	struct hifn_softc *sc = vsc;
    658  1.52       tls 
    659  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
    660  1.52       tls 	hifn_rng_locked(vsc);
    661  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
    662  1.52       tls }
    663  1.52       tls 
    664  1.52       tls static void
    665  1.17   thorpej hifn_puc_wait(struct hifn_softc *sc)
    666  1.15  jonathan {
    667  1.15  jonathan 	int i;
    668  1.15  jonathan 
    669  1.15  jonathan 	for (i = 5000; i > 0; i--) {
    670  1.15  jonathan 		DELAY(1);
    671  1.15  jonathan 		if (!(READ_REG_0(sc, HIFN_0_PUCTRL) & HIFN_PUCTRL_RESET))
    672  1.15  jonathan 			break;
    673  1.15  jonathan 	}
    674  1.15  jonathan 	if (!i)
    675  1.51       chs 		printf("%s: proc unit did not reset\n", device_xname(sc->sc_dv));
    676  1.15  jonathan }
    677  1.15  jonathan 
    678  1.15  jonathan /*
    679  1.15  jonathan  * Reset the processing unit.
    680  1.15  jonathan  */
    681  1.23   thorpej static void
    682  1.17   thorpej hifn_reset_puc(struct hifn_softc *sc)
    683  1.15  jonathan {
    684  1.15  jonathan 	/* Reset processing unit */
    685  1.15  jonathan 	WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
    686  1.15  jonathan 	hifn_puc_wait(sc);
    687  1.15  jonathan }
    688  1.15  jonathan 
    689  1.23   thorpej static void
    690  1.17   thorpej hifn_set_retry(struct hifn_softc *sc)
    691  1.15  jonathan {
    692  1.64   msaitoh 	uint32_t r;
    693  1.15  jonathan 
    694  1.15  jonathan 	r = pci_conf_read(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT);
    695  1.15  jonathan 	r &= 0xffff0000;
    696  1.15  jonathan 	pci_conf_write(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT, r);
    697  1.15  jonathan }
    698  1.15  jonathan 
    699   1.1    itojun /*
    700   1.1    itojun  * Resets the board.  Values in the regesters are left as is
    701   1.1    itojun  * from the reset (i.e. initial values are assigned elsewhere).
    702   1.1    itojun  */
    703  1.23   thorpej static void
    704  1.15  jonathan hifn_reset_board(struct hifn_softc *sc, int full)
    705   1.1    itojun {
    706  1.64   msaitoh 	uint32_t reg;
    707  1.15  jonathan 
    708   1.1    itojun 	/*
    709   1.1    itojun 	 * Set polling in the DMA configuration register to zero.  0x7 avoids
    710   1.1    itojun 	 * resetting the board and zeros out the other fields.
    711   1.1    itojun 	 */
    712   1.1    itojun 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
    713   1.1    itojun 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
    714   1.1    itojun 
    715   1.1    itojun 	/*
    716   1.1    itojun 	 * Now that polling has been disabled, we have to wait 1 ms
    717   1.1    itojun 	 * before resetting the board.
    718   1.1    itojun 	 */
    719   1.1    itojun 	DELAY(1000);
    720   1.1    itojun 
    721  1.15  jonathan 	/* Reset the DMA unit */
    722  1.15  jonathan 	if (full) {
    723  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE);
    724  1.15  jonathan 		DELAY(1000);
    725  1.15  jonathan 	} else {
    726  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CNFG,
    727  1.15  jonathan 		    HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET);
    728  1.15  jonathan 		hifn_reset_puc(sc);
    729  1.15  jonathan 	}
    730   1.1    itojun 
    731  1.39    cegger 	memset(sc->sc_dma, 0, sizeof(*sc->sc_dma));
    732   1.1    itojun 
    733  1.15  jonathan 	/* Bring dma unit out of reset */
    734   1.1    itojun 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
    735   1.1    itojun 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
    736  1.15  jonathan 
    737  1.15  jonathan 	hifn_puc_wait(sc);
    738  1.15  jonathan 
    739  1.15  jonathan 	hifn_set_retry(sc);
    740  1.15  jonathan 
    741  1.15  jonathan 	if (sc->sc_flags & HIFN_IS_7811) {
    742  1.15  jonathan 		for (reg = 0; reg < 1000; reg++) {
    743  1.15  jonathan 			if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) &
    744  1.15  jonathan 			    HIFN_MIPSRST_CRAMINIT)
    745  1.15  jonathan 				break;
    746  1.15  jonathan 			DELAY(1000);
    747  1.15  jonathan 		}
    748  1.15  jonathan 		if (reg == 1000)
    749  1.15  jonathan 			printf(": cram init timeout\n");
    750  1.15  jonathan 	}
    751   1.1    itojun }
    752   1.1    itojun 
    753  1.64   msaitoh static uint32_t
    754  1.64   msaitoh hifn_next_signature(uint32_t a, u_int cnt)
    755   1.1    itojun {
    756  1.65   mlelstv 	u_int i;
    757  1.64   msaitoh 	uint32_t v;
    758   1.1    itojun 
    759   1.1    itojun 	for (i = 0; i < cnt; i++) {
    760   1.1    itojun 
    761   1.1    itojun 		/* get the parity */
    762   1.1    itojun 		v = a & 0x80080125;
    763   1.1    itojun 		v ^= v >> 16;
    764   1.1    itojun 		v ^= v >> 8;
    765   1.1    itojun 		v ^= v >> 4;
    766   1.1    itojun 		v ^= v >> 2;
    767   1.1    itojun 		v ^= v >> 1;
    768   1.1    itojun 
    769   1.1    itojun 		a = (v & 1) ^ (a << 1);
    770   1.1    itojun 	}
    771   1.1    itojun 
    772   1.1    itojun 	return a;
    773   1.1    itojun }
    774   1.1    itojun 
    775  1.31  christos static struct pci2id {
    776   1.1    itojun 	u_short		pci_vendor;
    777   1.1    itojun 	u_short		pci_prod;
    778   1.1    itojun 	char		card_id[13];
    779  1.31  christos } const pci2id[] = {
    780   1.1    itojun 	{
    781  1.15  jonathan 		PCI_VENDOR_HIFN,
    782  1.15  jonathan 		PCI_PRODUCT_HIFN_7951,
    783  1.15  jonathan 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    784  1.15  jonathan 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    785  1.15  jonathan 	}, {
    786  1.20  jonathan 		PCI_VENDOR_HIFN,
    787  1.20  jonathan 		PCI_PRODUCT_HIFN_7955,
    788  1.20  jonathan 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    789  1.20  jonathan 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    790  1.20  jonathan 	}, {
    791  1.20  jonathan 		PCI_VENDOR_HIFN,
    792  1.20  jonathan 		PCI_PRODUCT_HIFN_7956,
    793  1.20  jonathan 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    794  1.20  jonathan 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    795  1.20  jonathan 	}, {
    796   1.1    itojun 		PCI_VENDOR_NETSEC,
    797   1.1    itojun 		PCI_PRODUCT_NETSEC_7751,
    798   1.1    itojun 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    799   1.1    itojun 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    800   1.1    itojun 	}, {
    801   1.1    itojun 		PCI_VENDOR_INVERTEX,
    802   1.1    itojun 		PCI_PRODUCT_INVERTEX_AEON,
    803   1.1    itojun 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    804   1.1    itojun 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    805   1.1    itojun 	}, {
    806  1.15  jonathan 		PCI_VENDOR_HIFN,
    807  1.15  jonathan 		PCI_PRODUCT_HIFN_7811,
    808  1.15  jonathan 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    809  1.15  jonathan 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    810  1.15  jonathan 	}, {
    811   1.1    itojun 		/*
    812   1.1    itojun 		 * Other vendors share this PCI ID as well, such as
    813   1.1    itojun 		 * http://www.powercrypt.com, and obviously they also
    814   1.1    itojun 		 * use the same key.
    815   1.1    itojun 		 */
    816   1.1    itojun 		PCI_VENDOR_HIFN,
    817   1.1    itojun 		PCI_PRODUCT_HIFN_7751,
    818   1.1    itojun 		{ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
    819   1.1    itojun 		  0x00, 0x00, 0x00, 0x00, 0x00 }
    820   1.1    itojun 	},
    821   1.1    itojun };
    822   1.1    itojun 
    823   1.1    itojun /*
    824   1.1    itojun  * Checks to see if crypto is already enabled.  If crypto isn't enable,
    825   1.1    itojun  * "hifn_enable_crypto" is called to enable it.  The check is important,
    826   1.1    itojun  * as enabling crypto twice will lock the board.
    827   1.1    itojun  */
    828  1.23   thorpej static const char *
    829  1.17   thorpej hifn_enable_crypto(struct hifn_softc *sc, pcireg_t pciid)
    830   1.1    itojun {
    831  1.64   msaitoh 	uint32_t dmacfg, ramcfg, encl, addr, i;
    832  1.23   thorpej 	const char *offtbl = NULL;
    833   1.1    itojun 
    834   1.1    itojun 	for (i = 0; i < sizeof(pci2id)/sizeof(pci2id[0]); i++) {
    835   1.1    itojun 		if (pci2id[i].pci_vendor == PCI_VENDOR(pciid) &&
    836   1.1    itojun 		    pci2id[i].pci_prod == PCI_PRODUCT(pciid)) {
    837   1.1    itojun 			offtbl = pci2id[i].card_id;
    838   1.1    itojun 			break;
    839   1.1    itojun 		}
    840   1.1    itojun 	}
    841   1.1    itojun 
    842   1.1    itojun 	if (offtbl == NULL) {
    843   1.1    itojun #ifdef HIFN_DEBUG
    844  1.51       chs 		aprint_debug_dev(sc->sc_dv, "Unknown card!\n");
    845   1.1    itojun #endif
    846  1.16   thorpej 		return (NULL);
    847   1.1    itojun 	}
    848   1.1    itojun 
    849   1.1    itojun 	ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG);
    850   1.1    itojun 	dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG);
    851   1.1    itojun 
    852   1.1    itojun 	/*
    853   1.1    itojun 	 * The RAM config register's encrypt level bit needs to be set before
    854   1.1    itojun 	 * every read performed on the encryption level register.
    855   1.1    itojun 	 */
    856   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
    857   1.1    itojun 
    858   1.1    itojun 	encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
    859   1.1    itojun 
    860   1.1    itojun 	/*
    861   1.1    itojun 	 * Make sure we don't re-unlock.  Two unlocks kills chip until the
    862   1.1    itojun 	 * next reboot.
    863   1.1    itojun 	 */
    864   1.1    itojun 	if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) {
    865   1.1    itojun #ifdef HIFN_DEBUG
    866  1.51       chs 		aprint_debug_dev(sc->sc_dv, "Strong Crypto already enabled!\n");
    867   1.1    itojun #endif
    868  1.15  jonathan 		goto report;
    869   1.1    itojun 	}
    870   1.1    itojun 
    871   1.1    itojun 	if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) {
    872   1.1    itojun #ifdef HIFN_DEBUG
    873  1.51       chs 		aprint_debug_dev(sc->sc_dv, "Unknown encryption level\n");
    874   1.1    itojun #endif
    875  1.16   thorpej 		return (NULL);
    876   1.1    itojun 	}
    877   1.1    itojun 
    878   1.1    itojun 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK |
    879   1.1    itojun 	    HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
    880   1.1    itojun 	DELAY(1000);
    881  1.15  jonathan 	addr = READ_REG_1(sc, HIFN_1_UNLOCK_SECRET1);
    882   1.1    itojun 	DELAY(1000);
    883  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, 0);
    884   1.1    itojun 	DELAY(1000);
    885   1.1    itojun 
    886   1.1    itojun 	for (i = 0; i <= 12; i++) {
    887   1.1    itojun 		addr = hifn_next_signature(addr, offtbl[i] + 0x101);
    888  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, addr);
    889   1.1    itojun 
    890   1.1    itojun 		DELAY(1000);
    891   1.1    itojun 	}
    892   1.1    itojun 
    893   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
    894   1.1    itojun 	encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
    895   1.1    itojun 
    896   1.1    itojun #ifdef HIFN_DEBUG
    897   1.1    itojun 	if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2)
    898  1.13   thorpej 		aprint_debug("Encryption engine is permanently locked until next system reset.");
    899   1.1    itojun 	else
    900  1.13   thorpej 		aprint_debug("Encryption engine enabled successfully!");
    901   1.1    itojun #endif
    902   1.1    itojun 
    903  1.15  jonathan report:
    904   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg);
    905   1.1    itojun 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg);
    906   1.1    itojun 
    907   1.1    itojun 	switch (encl) {
    908   1.1    itojun 	case HIFN_PUSTAT_ENA_0:
    909  1.16   thorpej 		return ("LZS-only (no encr/auth)");
    910  1.16   thorpej 
    911   1.1    itojun 	case HIFN_PUSTAT_ENA_1:
    912  1.16   thorpej 		return ("DES");
    913  1.16   thorpej 
    914   1.1    itojun 	case HIFN_PUSTAT_ENA_2:
    915  1.21  jonathan 		if (sc->sc_flags & HIFN_HAS_AES)
    916  1.21  jonathan 		    return ("3DES/AES");
    917  1.21  jonathan 		else
    918  1.21  jonathan 		    return ("3DES");
    919  1.16   thorpej 
    920   1.1    itojun 	default:
    921  1.16   thorpej 		return ("disabled");
    922   1.1    itojun 	}
    923  1.16   thorpej 	/* NOTREACHED */
    924   1.1    itojun }
    925   1.1    itojun 
    926   1.1    itojun /*
    927   1.1    itojun  * Give initial values to the registers listed in the "Register Space"
    928   1.1    itojun  * section of the HIFN Software Development reference manual.
    929   1.1    itojun  */
    930  1.23   thorpej static void
    931  1.17   thorpej hifn_init_pci_registers(struct hifn_softc *sc)
    932   1.1    itojun {
    933   1.1    itojun 	/* write fixed values needed by the Initialization registers */
    934   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
    935   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD);
    936   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER);
    937   1.1    itojun 
    938   1.1    itojun 	/* write all 4 ring address registers */
    939  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
    940  1.15  jonathan 	    offsetof(struct hifn_dma, cmdr[0]));
    941  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
    942  1.15  jonathan 	    offsetof(struct hifn_dma, srcr[0]));
    943  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
    944  1.15  jonathan 	    offsetof(struct hifn_dma, dstr[0]));
    945  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
    946  1.15  jonathan 	    offsetof(struct hifn_dma, resr[0]));
    947  1.15  jonathan 
    948  1.15  jonathan 	DELAY(2000);
    949   1.1    itojun 
    950   1.1    itojun 	/* write status register */
    951  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
    952  1.15  jonathan 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
    953  1.15  jonathan 	    HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS |
    954  1.15  jonathan 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
    955  1.15  jonathan 	    HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
    956  1.15  jonathan 	    HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
    957  1.15  jonathan 	    HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
    958  1.15  jonathan 	    HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
    959  1.15  jonathan 	    HIFN_DMACSR_S_WAIT |
    960  1.15  jonathan 	    HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
    961  1.15  jonathan 	    HIFN_DMACSR_C_WAIT |
    962  1.15  jonathan 	    HIFN_DMACSR_ENGINE |
    963  1.15  jonathan 	    ((sc->sc_flags & HIFN_HAS_PUBLIC) ?
    964  1.15  jonathan 		HIFN_DMACSR_PUBDONE : 0) |
    965  1.15  jonathan 	    ((sc->sc_flags & HIFN_IS_7811) ?
    966  1.15  jonathan 		HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0));
    967  1.15  jonathan 
    968  1.15  jonathan 	sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0;
    969  1.15  jonathan 	sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT |
    970  1.15  jonathan 	    HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER |
    971  1.15  jonathan 	    HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT |
    972  1.15  jonathan 	    HIFN_DMAIER_ENGINE |
    973  1.15  jonathan 	    ((sc->sc_flags & HIFN_IS_7811) ?
    974  1.15  jonathan 		HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0);
    975  1.15  jonathan 	sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
    976  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
    977  1.15  jonathan 	CLR_LED(sc, HIFN_MIPSRST_LED0 | HIFN_MIPSRST_LED1 | HIFN_MIPSRST_LED2);
    978  1.15  jonathan 
    979  1.20  jonathan 	if (sc->sc_flags & HIFN_IS_7956) {
    980  1.20  jonathan 		WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
    981  1.20  jonathan 		    HIFN_PUCNFG_TCALLPHASES |
    982  1.20  jonathan 		    HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32);
    983  1.20  jonathan 		WRITE_REG_1(sc, HIFN_1_PLL, HIFN_PLL_7956);
    984  1.20  jonathan 	} else {
    985  1.20  jonathan 		WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
    986  1.20  jonathan 		    HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES |
    987  1.20  jonathan 		    HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 |
    988  1.20  jonathan 		    (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM));
    989  1.20  jonathan 	}
    990   1.1    itojun 
    991   1.1    itojun 	WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
    992   1.1    itojun 	WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
    993   1.1    itojun 	    HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST |
    994   1.1    itojun 	    ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) |
    995   1.1    itojun 	    ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL));
    996   1.1    itojun }
    997   1.1    itojun 
    998   1.1    itojun /*
    999   1.1    itojun  * The maximum number of sessions supported by the card
   1000   1.1    itojun  * is dependent on the amount of context ram, which
   1001   1.1    itojun  * encryption algorithms are enabled, and how compression
   1002   1.1    itojun  * is configured.  This should be configured before this
   1003   1.1    itojun  * routine is called.
   1004   1.1    itojun  */
   1005  1.23   thorpej static void
   1006  1.17   thorpej hifn_sessions(struct hifn_softc *sc)
   1007   1.1    itojun {
   1008  1.64   msaitoh 	uint32_t pucnfg;
   1009   1.1    itojun 	int ctxsize;
   1010   1.1    itojun 
   1011   1.1    itojun 	pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG);
   1012   1.1    itojun 
   1013   1.1    itojun 	if (pucnfg & HIFN_PUCNFG_COMPSING) {
   1014   1.1    itojun 		if (pucnfg & HIFN_PUCNFG_ENCCNFG)
   1015   1.1    itojun 			ctxsize = 128;
   1016   1.1    itojun 		else
   1017   1.1    itojun 			ctxsize = 512;
   1018  1.20  jonathan 		/*
   1019  1.20  jonathan 		 * 7955/7956 has internal context memory of 32K
   1020  1.20  jonathan 		 */
   1021  1.20  jonathan 		if (sc->sc_flags & HIFN_IS_7956)
   1022  1.20  jonathan 			sc->sc_maxses = 32768 / ctxsize;
   1023  1.20  jonathan 		else
   1024  1.20  jonathan 			sc->sc_maxses = 1 +
   1025  1.20  jonathan 			    ((sc->sc_ramsize - 32768) / ctxsize);
   1026  1.64   msaitoh 	} else
   1027   1.1    itojun 		sc->sc_maxses = sc->sc_ramsize / 16384;
   1028   1.1    itojun 
   1029   1.1    itojun 	if (sc->sc_maxses > 2048)
   1030   1.1    itojun 		sc->sc_maxses = 2048;
   1031   1.1    itojun }
   1032   1.1    itojun 
   1033  1.15  jonathan /*
   1034  1.15  jonathan  * Determine ram type (sram or dram).  Board should be just out of a reset
   1035  1.15  jonathan  * state when this is called.
   1036  1.15  jonathan  */
   1037  1.23   thorpej static int
   1038  1.17   thorpej hifn_ramtype(struct hifn_softc *sc)
   1039   1.1    itojun {
   1040  1.64   msaitoh 	uint8_t data[8], dataexpect[8];
   1041  1.65   mlelstv 	size_t i;
   1042   1.1    itojun 
   1043   1.1    itojun 	for (i = 0; i < sizeof(data); i++)
   1044   1.1    itojun 		data[i] = dataexpect[i] = 0x55;
   1045  1.15  jonathan 	if (hifn_writeramaddr(sc, 0, data))
   1046  1.15  jonathan 		return (-1);
   1047  1.15  jonathan 	if (hifn_readramaddr(sc, 0, data))
   1048  1.15  jonathan 		return (-1);
   1049  1.38    cegger 	if (memcmp(data, dataexpect, sizeof(data)) != 0) {
   1050   1.1    itojun 		sc->sc_drammodel = 1;
   1051  1.15  jonathan 		return (0);
   1052   1.1    itojun 	}
   1053   1.1    itojun 
   1054   1.1    itojun 	for (i = 0; i < sizeof(data); i++)
   1055   1.1    itojun 		data[i] = dataexpect[i] = 0xaa;
   1056  1.15  jonathan 	if (hifn_writeramaddr(sc, 0, data))
   1057  1.15  jonathan 		return (-1);
   1058  1.15  jonathan 	if (hifn_readramaddr(sc, 0, data))
   1059  1.15  jonathan 		return (-1);
   1060  1.38    cegger 	if (memcmp(data, dataexpect, sizeof(data)) != 0) {
   1061   1.1    itojun 		sc->sc_drammodel = 1;
   1062  1.15  jonathan 		return (0);
   1063  1.15  jonathan 	}
   1064  1.15  jonathan 
   1065  1.15  jonathan 	return (0);
   1066   1.1    itojun }
   1067   1.1    itojun 
   1068  1.15  jonathan #define	HIFN_SRAM_MAX		(32 << 20)
   1069  1.15  jonathan #define	HIFN_SRAM_STEP_SIZE	16384
   1070  1.15  jonathan #define	HIFN_SRAM_GRANULARITY	(HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE)
   1071  1.15  jonathan 
   1072  1.23   thorpej static int
   1073  1.17   thorpej hifn_sramsize(struct hifn_softc *sc)
   1074   1.1    itojun {
   1075  1.65   mlelstv 	uint32_t a, b;
   1076  1.64   msaitoh 	uint8_t data[8];
   1077  1.64   msaitoh 	uint8_t dataexpect[sizeof(data)];
   1078  1.65   mlelstv 	size_t i;
   1079   1.1    itojun 
   1080  1.15  jonathan 	for (i = 0; i < sizeof(data); i++)
   1081  1.15  jonathan 		data[i] = dataexpect[i] = i ^ 0x5a;
   1082   1.1    itojun 
   1083  1.65   mlelstv 	a = HIFN_SRAM_GRANULARITY * HIFN_SRAM_STEP_SIZE;
   1084  1.65   mlelstv 	b = HIFN_SRAM_GRANULARITY;
   1085  1.65   mlelstv 	for (i = 0; i < HIFN_SRAM_GRANULARITY; ++i) {
   1086  1.65   mlelstv 		a -= HIFN_SRAM_STEP_SIZE;
   1087  1.65   mlelstv 		b -= 1;
   1088  1.65   mlelstv 		le32enc(data, b);
   1089  1.15  jonathan 		hifn_writeramaddr(sc, a, data);
   1090   1.1    itojun 	}
   1091   1.1    itojun 
   1092  1.65   mlelstv 	a = 0;
   1093  1.65   mlelstv 	b = 0;
   1094  1.15  jonathan 	for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) {
   1095  1.65   mlelstv 		le32enc(dataexpect, b);
   1096  1.15  jonathan 		if (hifn_readramaddr(sc, a, data) < 0)
   1097   1.1    itojun 			return (0);
   1098  1.38    cegger 		if (memcmp(data, dataexpect, sizeof(data)) != 0)
   1099   1.1    itojun 			return (0);
   1100  1.65   mlelstv 
   1101  1.65   mlelstv 		a += HIFN_SRAM_STEP_SIZE;
   1102  1.65   mlelstv 		b += 1;
   1103  1.65   mlelstv 		sc->sc_ramsize = a;
   1104   1.1    itojun 	}
   1105   1.1    itojun 
   1106   1.1    itojun 	return (0);
   1107   1.1    itojun }
   1108   1.1    itojun 
   1109   1.1    itojun /*
   1110   1.1    itojun  * XXX For dram boards, one should really try all of the
   1111   1.1    itojun  * HIFN_PUCNFG_DSZ_*'s.  This just assumes that PUCNFG
   1112   1.1    itojun  * is already set up correctly.
   1113   1.1    itojun  */
   1114  1.23   thorpej static int
   1115  1.17   thorpej hifn_dramsize(struct hifn_softc *sc)
   1116   1.1    itojun {
   1117  1.64   msaitoh 	uint32_t cnfg;
   1118   1.1    itojun 
   1119  1.20  jonathan 	if (sc->sc_flags & HIFN_IS_7956) {
   1120  1.20  jonathan 		/*
   1121  1.20  jonathan 		 * 7955/7956 have a fixed internal ram of only 32K.
   1122  1.20  jonathan 		 */
   1123  1.20  jonathan 		sc->sc_ramsize = 32768;
   1124  1.20  jonathan 	} else {
   1125  1.20  jonathan 		cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) &
   1126  1.20  jonathan 		    HIFN_PUCNFG_DRAMMASK;
   1127  1.20  jonathan 		sc->sc_ramsize = 1 << ((cnfg >> 13) + 18);
   1128  1.20  jonathan 	}
   1129   1.1    itojun 	return (0);
   1130   1.1    itojun }
   1131   1.1    itojun 
   1132  1.23   thorpej static void
   1133  1.17   thorpej hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp,
   1134  1.17   thorpej     int *resp)
   1135  1.15  jonathan {
   1136  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   1137  1.15  jonathan 
   1138  1.15  jonathan 	if (dma->cmdi == HIFN_D_CMD_RSIZE) {
   1139  1.15  jonathan 		dma->cmdi = 0;
   1140  1.15  jonathan 		dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
   1141  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1142  1.15  jonathan 		HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
   1143  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1144  1.15  jonathan 	}
   1145  1.15  jonathan 	*cmdp = dma->cmdi++;
   1146  1.15  jonathan 	dma->cmdk = dma->cmdi;
   1147  1.15  jonathan 
   1148  1.15  jonathan 	if (dma->srci == HIFN_D_SRC_RSIZE) {
   1149  1.15  jonathan 		dma->srci = 0;
   1150  1.15  jonathan 		dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID |
   1151  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1152  1.15  jonathan 		HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
   1153  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1154  1.15  jonathan 	}
   1155  1.15  jonathan 	*srcp = dma->srci++;
   1156  1.15  jonathan 	dma->srck = dma->srci;
   1157  1.15  jonathan 
   1158  1.15  jonathan 	if (dma->dsti == HIFN_D_DST_RSIZE) {
   1159  1.15  jonathan 		dma->dsti = 0;
   1160  1.15  jonathan 		dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID |
   1161  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1162  1.15  jonathan 		HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE,
   1163  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1164  1.15  jonathan 	}
   1165  1.15  jonathan 	*dstp = dma->dsti++;
   1166  1.15  jonathan 	dma->dstk = dma->dsti;
   1167  1.15  jonathan 
   1168  1.15  jonathan 	if (dma->resi == HIFN_D_RES_RSIZE) {
   1169  1.15  jonathan 		dma->resi = 0;
   1170  1.15  jonathan 		dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
   1171  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1172  1.15  jonathan 		HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
   1173  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1174  1.15  jonathan 	}
   1175  1.15  jonathan 	*resp = dma->resi++;
   1176  1.15  jonathan 	dma->resk = dma->resi;
   1177  1.15  jonathan }
   1178  1.15  jonathan 
   1179  1.23   thorpej static int
   1180  1.64   msaitoh hifn_writeramaddr(struct hifn_softc *sc, int addr, uint8_t *data)
   1181   1.1    itojun {
   1182   1.1    itojun 	struct hifn_dma *dma = sc->sc_dma;
   1183  1.15  jonathan 	struct hifn_base_command wc;
   1184  1.64   msaitoh 	const uint32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
   1185  1.15  jonathan 	int r, cmdi, resi, srci, dsti;
   1186   1.1    itojun 
   1187  1.15  jonathan 	wc.masks = htole16(3 << 13);
   1188  1.15  jonathan 	wc.session_num = htole16(addr >> 14);
   1189  1.15  jonathan 	wc.total_source_count = htole16(8);
   1190  1.15  jonathan 	wc.total_dest_count = htole16(addr & 0x3fff);
   1191  1.15  jonathan 
   1192  1.15  jonathan 	hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
   1193  1.15  jonathan 
   1194  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
   1195  1.15  jonathan 	    HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
   1196  1.15  jonathan 	    HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
   1197   1.1    itojun 
   1198   1.1    itojun 	/* build write command */
   1199  1.39    cegger 	memset(dma->command_bufs[cmdi], 0, HIFN_MAX_COMMAND);
   1200  1.15  jonathan 	*(struct hifn_base_command *)dma->command_bufs[cmdi] = wc;
   1201  1.41   tsutsui 	memcpy(&dma->test_src, data, sizeof(dma->test_src));
   1202  1.15  jonathan 
   1203  1.15  jonathan 	dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
   1204  1.15  jonathan 	    + offsetof(struct hifn_dma, test_src));
   1205  1.15  jonathan 	dma->dstr[dsti].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
   1206  1.15  jonathan 	    + offsetof(struct hifn_dma, test_dst));
   1207  1.15  jonathan 
   1208  1.15  jonathan 	dma->cmdr[cmdi].l = htole32(16 | masks);
   1209  1.15  jonathan 	dma->srcr[srci].l = htole32(8 | masks);
   1210  1.15  jonathan 	dma->dstr[dsti].l = htole32(4 | masks);
   1211  1.15  jonathan 	dma->resr[resi].l = htole32(4 | masks);
   1212  1.15  jonathan 
   1213  1.15  jonathan 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1214  1.15  jonathan 	    0, sc->sc_dmamap->dm_mapsize,
   1215  1.15  jonathan 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1216  1.15  jonathan 
   1217  1.15  jonathan 	for (r = 10000; r >= 0; r--) {
   1218  1.15  jonathan 		DELAY(10);
   1219  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1220  1.15  jonathan 		    0, sc->sc_dmamap->dm_mapsize,
   1221  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1222  1.15  jonathan 		if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
   1223  1.15  jonathan 			break;
   1224  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1225  1.15  jonathan 		    0, sc->sc_dmamap->dm_mapsize,
   1226  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1227  1.15  jonathan 	}
   1228  1.15  jonathan 	if (r == 0) {
   1229  1.15  jonathan 		printf("%s: writeramaddr -- "
   1230  1.15  jonathan 		    "result[%d](addr %d) still valid\n",
   1231  1.51       chs 		    device_xname(sc->sc_dv), resi, addr);
   1232  1.15  jonathan 		r = -1;
   1233  1.15  jonathan 		return (-1);
   1234  1.15  jonathan 	} else
   1235  1.15  jonathan 		r = 0;
   1236   1.1    itojun 
   1237  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
   1238  1.15  jonathan 	    HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
   1239  1.15  jonathan 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
   1240   1.1    itojun 
   1241  1.15  jonathan 	return (r);
   1242   1.1    itojun }
   1243   1.1    itojun 
   1244  1.23   thorpej static int
   1245  1.64   msaitoh hifn_readramaddr(struct hifn_softc *sc, int addr, uint8_t *data)
   1246   1.1    itojun {
   1247   1.1    itojun 	struct hifn_dma *dma = sc->sc_dma;
   1248  1.15  jonathan 	struct hifn_base_command rc;
   1249  1.64   msaitoh 	const uint32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
   1250  1.15  jonathan 	int r, cmdi, srci, dsti, resi;
   1251   1.1    itojun 
   1252  1.15  jonathan 	rc.masks = htole16(2 << 13);
   1253  1.15  jonathan 	rc.session_num = htole16(addr >> 14);
   1254  1.15  jonathan 	rc.total_source_count = htole16(addr & 0x3fff);
   1255  1.15  jonathan 	rc.total_dest_count = htole16(8);
   1256  1.15  jonathan 
   1257  1.15  jonathan 	hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
   1258  1.15  jonathan 
   1259  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
   1260  1.15  jonathan 	    HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
   1261  1.15  jonathan 	    HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
   1262  1.15  jonathan 
   1263  1.39    cegger 	memset(dma->command_bufs[cmdi], 0, HIFN_MAX_COMMAND);
   1264  1.15  jonathan 	*(struct hifn_base_command *)dma->command_bufs[cmdi] = rc;
   1265  1.15  jonathan 
   1266  1.15  jonathan 	dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1267  1.15  jonathan 	    offsetof(struct hifn_dma, test_src));
   1268  1.15  jonathan 	dma->test_src = 0;
   1269  1.15  jonathan 	dma->dstr[dsti].p =  htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1270  1.15  jonathan 	    offsetof(struct hifn_dma, test_dst));
   1271  1.15  jonathan 	dma->test_dst = 0;
   1272  1.15  jonathan 	dma->cmdr[cmdi].l = htole32(8 | masks);
   1273  1.15  jonathan 	dma->srcr[srci].l = htole32(8 | masks);
   1274  1.15  jonathan 	dma->dstr[dsti].l = htole32(8 | masks);
   1275  1.15  jonathan 	dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks);
   1276  1.15  jonathan 
   1277  1.15  jonathan 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1278  1.15  jonathan 	    0, sc->sc_dmamap->dm_mapsize,
   1279  1.15  jonathan 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1280  1.15  jonathan 
   1281  1.15  jonathan 	for (r = 10000; r >= 0; r--) {
   1282  1.15  jonathan 		DELAY(10);
   1283  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1284  1.15  jonathan 		    0, sc->sc_dmamap->dm_mapsize,
   1285  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1286  1.15  jonathan 		if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
   1287  1.15  jonathan 			break;
   1288  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1289  1.15  jonathan 		    0, sc->sc_dmamap->dm_mapsize,
   1290  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1291  1.15  jonathan 	}
   1292  1.15  jonathan 	if (r == 0) {
   1293  1.15  jonathan 		printf("%s: readramaddr -- "
   1294  1.15  jonathan 		    "result[%d](addr %d) still valid\n",
   1295  1.51       chs 		    device_xname(sc->sc_dv), resi, addr);
   1296  1.15  jonathan 		r = -1;
   1297  1.15  jonathan 	} else {
   1298  1.15  jonathan 		r = 0;
   1299  1.41   tsutsui 		memcpy(data, &dma->test_dst, sizeof(dma->test_dst));
   1300   1.1    itojun 	}
   1301  1.15  jonathan 
   1302  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR,
   1303  1.15  jonathan 	    HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
   1304  1.15  jonathan 	    HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
   1305  1.15  jonathan 
   1306  1.15  jonathan 	return (r);
   1307   1.1    itojun }
   1308   1.1    itojun 
   1309   1.1    itojun /*
   1310   1.1    itojun  * Initialize the descriptor rings.
   1311   1.1    itojun  */
   1312  1.23   thorpej static void
   1313  1.17   thorpej hifn_init_dma(struct hifn_softc *sc)
   1314   1.1    itojun {
   1315   1.1    itojun 	struct hifn_dma *dma = sc->sc_dma;
   1316   1.1    itojun 	int i;
   1317   1.1    itojun 
   1318  1.15  jonathan 	hifn_set_retry(sc);
   1319  1.15  jonathan 
   1320   1.1    itojun 	/* initialize static pointer values */
   1321   1.1    itojun 	for (i = 0; i < HIFN_D_CMD_RSIZE; i++)
   1322  1.15  jonathan 		dma->cmdr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1323  1.15  jonathan 		    offsetof(struct hifn_dma, command_bufs[i][0]));
   1324   1.1    itojun 	for (i = 0; i < HIFN_D_RES_RSIZE; i++)
   1325  1.15  jonathan 		dma->resr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1326  1.15  jonathan 		    offsetof(struct hifn_dma, result_bufs[i][0]));
   1327  1.15  jonathan 
   1328  1.15  jonathan 	dma->cmdr[HIFN_D_CMD_RSIZE].p =
   1329  1.15  jonathan 	    htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1330  1.15  jonathan 		offsetof(struct hifn_dma, cmdr[0]));
   1331  1.15  jonathan 	dma->srcr[HIFN_D_SRC_RSIZE].p =
   1332  1.15  jonathan 	    htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1333  1.15  jonathan 		offsetof(struct hifn_dma, srcr[0]));
   1334  1.15  jonathan 	dma->dstr[HIFN_D_DST_RSIZE].p =
   1335  1.15  jonathan 	    htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1336  1.15  jonathan 		offsetof(struct hifn_dma, dstr[0]));
   1337  1.15  jonathan 	dma->resr[HIFN_D_RES_RSIZE].p =
   1338  1.15  jonathan 	    htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
   1339  1.15  jonathan 		offsetof(struct hifn_dma, resr[0]));
   1340   1.1    itojun 
   1341   1.1    itojun 	dma->cmdu = dma->srcu = dma->dstu = dma->resu = 0;
   1342   1.1    itojun 	dma->cmdi = dma->srci = dma->dsti = dma->resi = 0;
   1343   1.1    itojun 	dma->cmdk = dma->srck = dma->dstk = dma->resk = 0;
   1344   1.1    itojun }
   1345   1.1    itojun 
   1346   1.1    itojun /*
   1347   1.1    itojun  * Writes out the raw command buffer space.  Returns the
   1348   1.1    itojun  * command buffer size.
   1349   1.1    itojun  */
   1350  1.23   thorpej static u_int
   1351  1.64   msaitoh hifn_write_command(struct hifn_command *cmd, uint8_t *buf)
   1352   1.1    itojun {
   1353  1.64   msaitoh 	uint8_t *buf_pos;
   1354  1.15  jonathan 	struct hifn_base_command *base_cmd;
   1355  1.15  jonathan 	struct hifn_mac_command *mac_cmd;
   1356  1.15  jonathan 	struct hifn_crypt_command *cry_cmd;
   1357  1.15  jonathan 	struct hifn_comp_command *comp_cmd;
   1358  1.20  jonathan 	int using_mac, using_crypt, using_comp, len, ivlen;
   1359  1.64   msaitoh 	uint32_t dlen, slen;
   1360   1.1    itojun 
   1361   1.1    itojun 	buf_pos = buf;
   1362   1.1    itojun 	using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC;
   1363   1.1    itojun 	using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT;
   1364  1.15  jonathan 	using_comp = cmd->base_masks & HIFN_BASE_CMD_COMP;
   1365   1.1    itojun 
   1366  1.15  jonathan 	base_cmd = (struct hifn_base_command *)buf_pos;
   1367  1.15  jonathan 	base_cmd->masks = htole16(cmd->base_masks);
   1368  1.15  jonathan 	slen = cmd->src_map->dm_mapsize;
   1369  1.15  jonathan 	if (cmd->sloplen)
   1370  1.15  jonathan 		dlen = cmd->dst_map->dm_mapsize - cmd->sloplen +
   1371  1.64   msaitoh 		    sizeof(uint32_t);
   1372  1.15  jonathan 	else
   1373  1.15  jonathan 		dlen = cmd->dst_map->dm_mapsize;
   1374  1.15  jonathan 	base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO);
   1375  1.15  jonathan 	base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO);
   1376  1.15  jonathan 	dlen >>= 16;
   1377  1.15  jonathan 	slen >>= 16;
   1378  1.15  jonathan 	base_cmd->session_num = htole16(cmd->session_num |
   1379  1.15  jonathan 	    ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) |
   1380  1.15  jonathan 	    ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M));
   1381  1.15  jonathan 	buf_pos += sizeof(struct hifn_base_command);
   1382  1.15  jonathan 
   1383  1.15  jonathan 	if (using_comp) {
   1384  1.15  jonathan 		comp_cmd = (struct hifn_comp_command *)buf_pos;
   1385  1.15  jonathan 		dlen = cmd->compcrd->crd_len;
   1386  1.15  jonathan 		comp_cmd->source_count = htole16(dlen & 0xffff);
   1387  1.15  jonathan 		dlen >>= 16;
   1388  1.15  jonathan 		comp_cmd->masks = htole16(cmd->comp_masks |
   1389  1.15  jonathan 		    ((dlen << HIFN_COMP_CMD_SRCLEN_S) & HIFN_COMP_CMD_SRCLEN_M));
   1390  1.15  jonathan 		comp_cmd->header_skip = htole16(cmd->compcrd->crd_skip);
   1391  1.15  jonathan 		comp_cmd->reserved = 0;
   1392  1.15  jonathan 		buf_pos += sizeof(struct hifn_comp_command);
   1393  1.15  jonathan 	}
   1394   1.1    itojun 
   1395   1.1    itojun 	if (using_mac) {
   1396  1.15  jonathan 		mac_cmd = (struct hifn_mac_command *)buf_pos;
   1397  1.15  jonathan 		dlen = cmd->maccrd->crd_len;
   1398  1.15  jonathan 		mac_cmd->source_count = htole16(dlen & 0xffff);
   1399  1.15  jonathan 		dlen >>= 16;
   1400  1.15  jonathan 		mac_cmd->masks = htole16(cmd->mac_masks |
   1401  1.15  jonathan 		    ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M));
   1402  1.15  jonathan 		mac_cmd->header_skip = htole16(cmd->maccrd->crd_skip);
   1403  1.15  jonathan 		mac_cmd->reserved = 0;
   1404  1.15  jonathan 		buf_pos += sizeof(struct hifn_mac_command);
   1405   1.1    itojun 	}
   1406   1.1    itojun 
   1407   1.1    itojun 	if (using_crypt) {
   1408  1.15  jonathan 		cry_cmd = (struct hifn_crypt_command *)buf_pos;
   1409  1.15  jonathan 		dlen = cmd->enccrd->crd_len;
   1410  1.15  jonathan 		cry_cmd->source_count = htole16(dlen & 0xffff);
   1411  1.15  jonathan 		dlen >>= 16;
   1412  1.15  jonathan 		cry_cmd->masks = htole16(cmd->cry_masks |
   1413  1.15  jonathan 		    ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M));
   1414  1.15  jonathan 		cry_cmd->header_skip = htole16(cmd->enccrd->crd_skip);
   1415  1.15  jonathan 		cry_cmd->reserved = 0;
   1416  1.15  jonathan 		buf_pos += sizeof(struct hifn_crypt_command);
   1417   1.1    itojun 	}
   1418   1.1    itojun 
   1419  1.15  jonathan 	if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) {
   1420  1.41   tsutsui 		memcpy(buf_pos, cmd->mac, HIFN_MAC_KEY_LENGTH);
   1421   1.1    itojun 		buf_pos += HIFN_MAC_KEY_LENGTH;
   1422   1.1    itojun 	}
   1423   1.1    itojun 
   1424  1.15  jonathan 	if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) {
   1425  1.15  jonathan 		switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
   1426  1.15  jonathan 		case HIFN_CRYPT_CMD_ALG_3DES:
   1427  1.41   tsutsui 			memcpy(buf_pos, cmd->ck, HIFN_3DES_KEY_LENGTH);
   1428  1.15  jonathan 			buf_pos += HIFN_3DES_KEY_LENGTH;
   1429  1.15  jonathan 			break;
   1430  1.15  jonathan 		case HIFN_CRYPT_CMD_ALG_DES:
   1431  1.41   tsutsui 			memcpy(buf_pos, cmd->ck, HIFN_DES_KEY_LENGTH);
   1432  1.20  jonathan 			buf_pos += HIFN_DES_KEY_LENGTH;
   1433  1.15  jonathan 			break;
   1434  1.15  jonathan 		case HIFN_CRYPT_CMD_ALG_RC4:
   1435  1.15  jonathan 			len = 256;
   1436  1.15  jonathan 			do {
   1437  1.15  jonathan 				int clen;
   1438  1.15  jonathan 
   1439  1.15  jonathan 				clen = MIN(cmd->cklen, len);
   1440  1.41   tsutsui 				memcpy(buf_pos, cmd->ck, clen);
   1441  1.15  jonathan 				len -= clen;
   1442  1.15  jonathan 				buf_pos += clen;
   1443  1.15  jonathan 			} while (len > 0);
   1444  1.39    cegger 			memset(buf_pos, 0, 4);
   1445  1.15  jonathan 			buf_pos += 4;
   1446  1.15  jonathan 			break;
   1447  1.20  jonathan 		case HIFN_CRYPT_CMD_ALG_AES:
   1448  1.20  jonathan 			/*
   1449  1.20  jonathan 			 * AES keys are variable 128, 192 and
   1450  1.20  jonathan 			 * 256 bits (16, 24 and 32 bytes).
   1451  1.20  jonathan 			 */
   1452  1.41   tsutsui 			memcpy(buf_pos, cmd->ck, cmd->cklen);
   1453  1.20  jonathan 			buf_pos += cmd->cklen;
   1454  1.20  jonathan 			break;
   1455  1.15  jonathan 		}
   1456   1.1    itojun 	}
   1457   1.1    itojun 
   1458  1.15  jonathan 	if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) {
   1459  1.20  jonathan 		switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
   1460  1.20  jonathan 		case HIFN_CRYPT_CMD_ALG_AES:
   1461  1.20  jonathan 			ivlen = HIFN_AES_IV_LENGTH;
   1462  1.20  jonathan 			break;
   1463  1.20  jonathan 		default:
   1464  1.20  jonathan 			ivlen = HIFN_IV_LENGTH;
   1465  1.20  jonathan 			break;
   1466  1.20  jonathan 		}
   1467  1.41   tsutsui 		memcpy(buf_pos, cmd->iv, ivlen);
   1468  1.20  jonathan 		buf_pos += ivlen;
   1469   1.1    itojun 	}
   1470   1.1    itojun 
   1471  1.15  jonathan 	if ((cmd->base_masks & (HIFN_BASE_CMD_MAC | HIFN_BASE_CMD_CRYPT |
   1472  1.15  jonathan 	    HIFN_BASE_CMD_COMP)) == 0) {
   1473  1.39    cegger 		memset(buf_pos, 0, 8);
   1474   1.1    itojun 		buf_pos += 8;
   1475   1.1    itojun 	}
   1476   1.1    itojun 
   1477   1.1    itojun 	return (buf_pos - buf);
   1478   1.1    itojun }
   1479   1.1    itojun 
   1480  1.23   thorpej static int
   1481  1.17   thorpej hifn_dmamap_aligned(bus_dmamap_t map)
   1482  1.15  jonathan {
   1483  1.15  jonathan 	int i;
   1484  1.15  jonathan 
   1485  1.15  jonathan 	for (i = 0; i < map->dm_nsegs; i++) {
   1486  1.15  jonathan 		if (map->dm_segs[i].ds_addr & 3)
   1487  1.15  jonathan 			return (0);
   1488  1.15  jonathan 		if ((i != (map->dm_nsegs - 1)) &&
   1489  1.15  jonathan 		    (map->dm_segs[i].ds_len & 3))
   1490  1.15  jonathan 			return (0);
   1491  1.15  jonathan 	}
   1492  1.15  jonathan 	return (1);
   1493  1.15  jonathan }
   1494  1.15  jonathan 
   1495  1.23   thorpej static int
   1496  1.17   thorpej hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd)
   1497   1.1    itojun {
   1498  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   1499  1.15  jonathan 	bus_dmamap_t map = cmd->dst_map;
   1500  1.64   msaitoh 	uint32_t p, l;
   1501  1.15  jonathan 	int idx, used = 0, i;
   1502  1.15  jonathan 
   1503  1.15  jonathan 	idx = dma->dsti;
   1504  1.15  jonathan 	for (i = 0; i < map->dm_nsegs - 1; i++) {
   1505  1.15  jonathan 		dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
   1506  1.15  jonathan 		dma->dstr[idx].l = htole32(HIFN_D_VALID |
   1507  1.15  jonathan 		    HIFN_D_MASKDONEIRQ | map->dm_segs[i].ds_len);
   1508  1.15  jonathan 		HIFN_DSTR_SYNC(sc, idx,
   1509  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1510  1.15  jonathan 		used++;
   1511  1.15  jonathan 
   1512  1.15  jonathan 		if (++idx == HIFN_D_DST_RSIZE) {
   1513  1.15  jonathan 			dma->dstr[idx].l = htole32(HIFN_D_VALID |
   1514  1.15  jonathan 			    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1515  1.15  jonathan 			HIFN_DSTR_SYNC(sc, idx,
   1516  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1517  1.15  jonathan 			idx = 0;
   1518   1.1    itojun 		}
   1519  1.15  jonathan 	}
   1520   1.1    itojun 
   1521  1.15  jonathan 	if (cmd->sloplen == 0) {
   1522  1.15  jonathan 		p = map->dm_segs[i].ds_addr;
   1523  1.15  jonathan 		l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
   1524  1.15  jonathan 		    map->dm_segs[i].ds_len;
   1525  1.15  jonathan 	} else {
   1526  1.15  jonathan 		p = sc->sc_dmamap->dm_segs[0].ds_addr +
   1527  1.15  jonathan 		    offsetof(struct hifn_dma, slop[cmd->slopidx]);
   1528  1.15  jonathan 		l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
   1529  1.64   msaitoh 		    sizeof(uint32_t);
   1530  1.15  jonathan 
   1531  1.15  jonathan 		if ((map->dm_segs[i].ds_len - cmd->sloplen) != 0) {
   1532  1.15  jonathan 			dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
   1533  1.15  jonathan 			dma->dstr[idx].l = htole32(HIFN_D_VALID |
   1534  1.15  jonathan 			    HIFN_D_MASKDONEIRQ |
   1535  1.15  jonathan 			    (map->dm_segs[i].ds_len - cmd->sloplen));
   1536  1.15  jonathan 			HIFN_DSTR_SYNC(sc, idx,
   1537  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1538  1.15  jonathan 			used++;
   1539  1.15  jonathan 
   1540  1.15  jonathan 			if (++idx == HIFN_D_DST_RSIZE) {
   1541  1.15  jonathan 				dma->dstr[idx].l = htole32(HIFN_D_VALID |
   1542  1.15  jonathan 				    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1543  1.15  jonathan 				HIFN_DSTR_SYNC(sc, idx,
   1544  1.15  jonathan 				    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1545  1.15  jonathan 				idx = 0;
   1546   1.1    itojun 			}
   1547   1.1    itojun 		}
   1548   1.1    itojun 	}
   1549  1.15  jonathan 	dma->dstr[idx].p = htole32(p);
   1550  1.15  jonathan 	dma->dstr[idx].l = htole32(l);
   1551  1.15  jonathan 	HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1552  1.15  jonathan 	used++;
   1553  1.15  jonathan 
   1554  1.15  jonathan 	if (++idx == HIFN_D_DST_RSIZE) {
   1555  1.15  jonathan 		dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP |
   1556  1.15  jonathan 		    HIFN_D_MASKDONEIRQ);
   1557  1.15  jonathan 		HIFN_DSTR_SYNC(sc, idx,
   1558  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1559  1.15  jonathan 		idx = 0;
   1560  1.15  jonathan 	}
   1561  1.15  jonathan 
   1562  1.15  jonathan 	dma->dsti = idx;
   1563  1.15  jonathan 	dma->dstu += used;
   1564  1.15  jonathan 	return (idx);
   1565  1.15  jonathan }
   1566  1.15  jonathan 
   1567  1.23   thorpej static int
   1568  1.17   thorpej hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd)
   1569  1.15  jonathan {
   1570  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   1571  1.15  jonathan 	bus_dmamap_t map = cmd->src_map;
   1572  1.15  jonathan 	int idx, i;
   1573  1.64   msaitoh 	uint32_t last = 0;
   1574  1.15  jonathan 
   1575  1.15  jonathan 	idx = dma->srci;
   1576  1.15  jonathan 	for (i = 0; i < map->dm_nsegs; i++) {
   1577  1.15  jonathan 		if (i == map->dm_nsegs - 1)
   1578  1.15  jonathan 			last = HIFN_D_LAST;
   1579  1.15  jonathan 
   1580  1.15  jonathan 		dma->srcr[idx].p = htole32(map->dm_segs[i].ds_addr);
   1581  1.15  jonathan 		dma->srcr[idx].l = htole32(map->dm_segs[i].ds_len |
   1582  1.15  jonathan 		    HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last);
   1583  1.15  jonathan 		HIFN_SRCR_SYNC(sc, idx,
   1584  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1585  1.15  jonathan 
   1586  1.15  jonathan 		if (++idx == HIFN_D_SRC_RSIZE) {
   1587  1.15  jonathan 			dma->srcr[idx].l = htole32(HIFN_D_VALID |
   1588  1.15  jonathan 			    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1589  1.15  jonathan 			HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
   1590  1.15  jonathan 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1591  1.15  jonathan 			idx = 0;
   1592  1.15  jonathan 		}
   1593  1.15  jonathan 	}
   1594  1.15  jonathan 	dma->srci = idx;
   1595  1.15  jonathan 	dma->srcu += map->dm_nsegs;
   1596  1.15  jonathan 	return (idx);
   1597  1.15  jonathan }
   1598  1.15  jonathan 
   1599  1.23   thorpej static int
   1600  1.17   thorpej hifn_crypto(struct hifn_softc *sc, struct hifn_command *cmd,
   1601  1.33  christos     struct cryptop *crp, int hint)
   1602  1.15  jonathan {
   1603  1.15  jonathan 	struct	hifn_dma *dma = sc->sc_dma;
   1604  1.64   msaitoh 	uint32_t cmdlen;
   1605  1.52       tls 	int	cmdi, resi, err = 0;
   1606  1.15  jonathan 
   1607  1.15  jonathan 	if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
   1608  1.15  jonathan 	    HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map))
   1609  1.15  jonathan 		return (ENOMEM);
   1610  1.15  jonathan 
   1611  1.15  jonathan 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
   1612  1.15  jonathan 		if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
   1613  1.15  jonathan 		    cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
   1614  1.15  jonathan 			err = ENOMEM;
   1615  1.15  jonathan 			goto err_srcmap1;
   1616  1.15  jonathan 		}
   1617  1.15  jonathan 	} else if (crp->crp_flags & CRYPTO_F_IOV) {
   1618  1.15  jonathan 		if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
   1619  1.15  jonathan 		    cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
   1620  1.15  jonathan 			err = ENOMEM;
   1621  1.15  jonathan 			goto err_srcmap1;
   1622  1.15  jonathan 		}
   1623  1.15  jonathan 	} else {
   1624  1.15  jonathan 		err = EINVAL;
   1625  1.15  jonathan 		goto err_srcmap1;
   1626  1.15  jonathan 	}
   1627  1.15  jonathan 
   1628  1.15  jonathan 	if (hifn_dmamap_aligned(cmd->src_map)) {
   1629  1.15  jonathan 		cmd->sloplen = cmd->src_map->dm_mapsize & 3;
   1630  1.15  jonathan 		if (crp->crp_flags & CRYPTO_F_IOV)
   1631  1.15  jonathan 			cmd->dstu.dst_io = cmd->srcu.src_io;
   1632  1.15  jonathan 		else if (crp->crp_flags & CRYPTO_F_IMBUF)
   1633  1.15  jonathan 			cmd->dstu.dst_m = cmd->srcu.src_m;
   1634  1.15  jonathan 		cmd->dst_map = cmd->src_map;
   1635  1.15  jonathan 	} else {
   1636  1.15  jonathan 		if (crp->crp_flags & CRYPTO_F_IOV) {
   1637  1.15  jonathan 			err = EINVAL;
   1638  1.15  jonathan 			goto err_srcmap;
   1639  1.15  jonathan 		} else if (crp->crp_flags & CRYPTO_F_IMBUF) {
   1640  1.15  jonathan 			int totlen, len;
   1641  1.15  jonathan 			struct mbuf *m, *m0, *mlast;
   1642  1.15  jonathan 
   1643  1.15  jonathan 			totlen = cmd->src_map->dm_mapsize;
   1644  1.15  jonathan 			if (cmd->srcu.src_m->m_flags & M_PKTHDR) {
   1645  1.15  jonathan 				len = MHLEN;
   1646  1.15  jonathan 				MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1647  1.15  jonathan 			} else {
   1648  1.15  jonathan 				len = MLEN;
   1649  1.15  jonathan 				MGET(m0, M_DONTWAIT, MT_DATA);
   1650  1.15  jonathan 			}
   1651  1.15  jonathan 			if (m0 == NULL) {
   1652  1.15  jonathan 				err = ENOMEM;
   1653  1.15  jonathan 				goto err_srcmap;
   1654  1.15  jonathan 			}
   1655  1.15  jonathan 			if (len == MHLEN)
   1656  1.68  riastrad 				m_copy_pkthdr(m0, cmd->srcu.src_m);
   1657  1.15  jonathan 			if (totlen >= MINCLSIZE) {
   1658  1.15  jonathan 				MCLGET(m0, M_DONTWAIT);
   1659  1.15  jonathan 				if (m0->m_flags & M_EXT)
   1660  1.15  jonathan 					len = MCLBYTES;
   1661  1.15  jonathan 			}
   1662  1.15  jonathan 			totlen -= len;
   1663  1.15  jonathan 			m0->m_pkthdr.len = m0->m_len = len;
   1664  1.15  jonathan 			mlast = m0;
   1665  1.15  jonathan 
   1666  1.15  jonathan 			while (totlen > 0) {
   1667  1.15  jonathan 				MGET(m, M_DONTWAIT, MT_DATA);
   1668  1.15  jonathan 				if (m == NULL) {
   1669  1.15  jonathan 					err = ENOMEM;
   1670  1.15  jonathan 					m_freem(m0);
   1671  1.15  jonathan 					goto err_srcmap;
   1672  1.15  jonathan 				}
   1673  1.15  jonathan 				len = MLEN;
   1674  1.15  jonathan 				if (totlen >= MINCLSIZE) {
   1675  1.15  jonathan 					MCLGET(m, M_DONTWAIT);
   1676  1.15  jonathan 					if (m->m_flags & M_EXT)
   1677  1.15  jonathan 						len = MCLBYTES;
   1678  1.15  jonathan 				}
   1679  1.15  jonathan 
   1680  1.15  jonathan 				m->m_len = len;
   1681  1.15  jonathan 				if (m0->m_flags & M_PKTHDR)
   1682  1.15  jonathan 					m0->m_pkthdr.len += len;
   1683  1.15  jonathan 				totlen -= len;
   1684  1.15  jonathan 
   1685  1.15  jonathan 				mlast->m_next = m;
   1686  1.15  jonathan 				mlast = m;
   1687  1.15  jonathan 			}
   1688  1.15  jonathan 			cmd->dstu.dst_m = m0;
   1689  1.15  jonathan 		}
   1690  1.15  jonathan 	}
   1691   1.1    itojun 
   1692  1.15  jonathan 	if (cmd->dst_map == NULL) {
   1693  1.15  jonathan 		if (bus_dmamap_create(sc->sc_dmat,
   1694  1.15  jonathan 		    HIFN_MAX_SEGLEN * MAX_SCATTER, MAX_SCATTER,
   1695  1.15  jonathan 		    HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
   1696  1.15  jonathan 			err = ENOMEM;
   1697  1.15  jonathan 			goto err_srcmap;
   1698  1.15  jonathan 		}
   1699  1.15  jonathan 		if (crp->crp_flags & CRYPTO_F_IMBUF) {
   1700  1.15  jonathan 			if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
   1701  1.15  jonathan 			    cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
   1702  1.15  jonathan 				err = ENOMEM;
   1703  1.15  jonathan 				goto err_dstmap1;
   1704  1.15  jonathan 			}
   1705  1.15  jonathan 		} else if (crp->crp_flags & CRYPTO_F_IOV) {
   1706  1.15  jonathan 			if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
   1707  1.15  jonathan 			    cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
   1708  1.15  jonathan 				err = ENOMEM;
   1709  1.15  jonathan 				goto err_dstmap1;
   1710  1.15  jonathan 			}
   1711  1.15  jonathan 		}
   1712  1.15  jonathan 	}
   1713   1.1    itojun 
   1714   1.1    itojun #ifdef HIFN_DEBUG
   1715  1.15  jonathan 	if (hifn_debug)
   1716  1.15  jonathan 		printf("%s: Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n",
   1717  1.51       chs 		    device_xname(sc->sc_dv),
   1718  1.15  jonathan 		    READ_REG_1(sc, HIFN_1_DMA_CSR),
   1719  1.15  jonathan 		    READ_REG_1(sc, HIFN_1_DMA_IER),
   1720  1.15  jonathan 		    dma->cmdu, dma->srcu, dma->dstu, dma->resu,
   1721  1.15  jonathan 		    cmd->src_map->dm_nsegs, cmd->dst_map->dm_nsegs);
   1722  1.15  jonathan #endif
   1723  1.15  jonathan 
   1724  1.15  jonathan 	if (cmd->src_map == cmd->dst_map)
   1725  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   1726  1.15  jonathan 		    0, cmd->src_map->dm_mapsize,
   1727  1.15  jonathan 		    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
   1728  1.15  jonathan 	else {
   1729  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   1730  1.15  jonathan 		    0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1731  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   1732  1.15  jonathan 		    0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   1733  1.15  jonathan 	}
   1734   1.1    itojun 
   1735   1.1    itojun 	/*
   1736   1.1    itojun 	 * need 1 cmd, and 1 res
   1737   1.1    itojun 	 * need N src, and N dst
   1738   1.1    itojun 	 */
   1739  1.15  jonathan 	if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
   1740  1.15  jonathan 	    (dma->resu + 1) > HIFN_D_RES_RSIZE) {
   1741  1.15  jonathan 		err = ENOMEM;
   1742  1.15  jonathan 		goto err_dstmap;
   1743  1.15  jonathan 	}
   1744  1.15  jonathan 	if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
   1745  1.15  jonathan 	    (dma->dstu + cmd->dst_map->dm_nsegs + 1) > HIFN_D_DST_RSIZE) {
   1746  1.15  jonathan 		err = ENOMEM;
   1747  1.15  jonathan 		goto err_dstmap;
   1748   1.1    itojun 	}
   1749   1.1    itojun 
   1750   1.1    itojun 	if (dma->cmdi == HIFN_D_CMD_RSIZE) {
   1751   1.1    itojun 		dma->cmdi = 0;
   1752  1.15  jonathan 		dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
   1753  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1754  1.15  jonathan 		HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
   1755  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1756   1.1    itojun 	}
   1757   1.1    itojun 	cmdi = dma->cmdi++;
   1758  1.15  jonathan 	cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
   1759  1.15  jonathan 	HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
   1760   1.1    itojun 
   1761   1.1    itojun 	/* .p for command/result already set */
   1762  1.15  jonathan 	dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
   1763  1.15  jonathan 	    HIFN_D_MASKDONEIRQ);
   1764  1.15  jonathan 	HIFN_CMDR_SYNC(sc, cmdi,
   1765  1.15  jonathan 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1766   1.1    itojun 	dma->cmdu++;
   1767  1.15  jonathan 	if (sc->sc_c_busy == 0) {
   1768  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
   1769  1.15  jonathan 		sc->sc_c_busy = 1;
   1770  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED0);
   1771  1.15  jonathan 	}
   1772   1.1    itojun 
   1773   1.1    itojun 	/*
   1774  1.68  riastrad 	 * Always enable the command wait interrupt.  We are obviously
   1775  1.68  riastrad 	 * missing an interrupt or two somewhere. Enabling the command wait
   1776  1.68  riastrad 	 * interrupt will guarantee we get called periodically until all
   1777  1.68  riastrad 	 * of the queues are drained and thus work around this.
   1778   1.1    itojun 	 */
   1779  1.68  riastrad 	sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
   1780  1.68  riastrad 	WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
   1781   1.1    itojun 
   1782   1.1    itojun 	hifnstats.hst_ipackets++;
   1783  1.15  jonathan 	hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
   1784   1.1    itojun 
   1785  1.15  jonathan 	hifn_dmamap_load_src(sc, cmd);
   1786  1.15  jonathan 	if (sc->sc_s_busy == 0) {
   1787  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
   1788  1.15  jonathan 		sc->sc_s_busy = 1;
   1789  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED1);
   1790   1.1    itojun 	}
   1791   1.1    itojun 
   1792   1.1    itojun 	/*
   1793   1.1    itojun 	 * Unlike other descriptors, we don't mask done interrupt from
   1794   1.1    itojun 	 * result descriptor.
   1795   1.1    itojun 	 */
   1796   1.1    itojun #ifdef HIFN_DEBUG
   1797  1.15  jonathan 	if (hifn_debug)
   1798  1.15  jonathan 		printf("load res\n");
   1799   1.1    itojun #endif
   1800  1.15  jonathan 	if (dma->resi == HIFN_D_RES_RSIZE) {
   1801  1.15  jonathan 		dma->resi = 0;
   1802  1.15  jonathan 		dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
   1803  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   1804  1.15  jonathan 		HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
   1805  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1806  1.15  jonathan 	}
   1807  1.15  jonathan 	resi = dma->resi++;
   1808   1.1    itojun 	dma->hifn_commands[resi] = cmd;
   1809  1.15  jonathan 	HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
   1810  1.22     perry 	dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
   1811  1.15  jonathan 	    HIFN_D_VALID | HIFN_D_LAST);
   1812  1.15  jonathan 	HIFN_RESR_SYNC(sc, resi,
   1813  1.15  jonathan 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1814   1.1    itojun 	dma->resu++;
   1815  1.15  jonathan 	if (sc->sc_r_busy == 0) {
   1816  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
   1817  1.15  jonathan 		sc->sc_r_busy = 1;
   1818  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED2);
   1819  1.15  jonathan 	}
   1820  1.15  jonathan 
   1821  1.15  jonathan 	if (cmd->sloplen)
   1822  1.15  jonathan 		cmd->slopidx = resi;
   1823  1.15  jonathan 
   1824  1.15  jonathan 	hifn_dmamap_load_dst(sc, cmd);
   1825  1.15  jonathan 
   1826  1.15  jonathan 	if (sc->sc_d_busy == 0) {
   1827  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
   1828  1.15  jonathan 		sc->sc_d_busy = 1;
   1829  1.15  jonathan 	}
   1830   1.1    itojun 
   1831   1.1    itojun #ifdef HIFN_DEBUG
   1832  1.15  jonathan 	if (hifn_debug)
   1833  1.15  jonathan 		printf("%s: command: stat %8x ier %8x\n",
   1834  1.51       chs 		    device_xname(sc->sc_dv),
   1835  1.64   msaitoh 		    READ_REG_1(sc, HIFN_1_DMA_CSR),
   1836  1.64   msaitoh 		    READ_REG_1(sc, HIFN_1_DMA_IER));
   1837   1.1    itojun #endif
   1838   1.1    itojun 
   1839  1.15  jonathan 	sc->sc_active = 5;
   1840  1.15  jonathan 	return (err);		/* success */
   1841  1.15  jonathan 
   1842  1.15  jonathan err_dstmap:
   1843  1.15  jonathan 	if (cmd->src_map != cmd->dst_map)
   1844  1.15  jonathan 		bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
   1845  1.15  jonathan err_dstmap1:
   1846  1.15  jonathan 	if (cmd->src_map != cmd->dst_map)
   1847  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   1848  1.15  jonathan err_srcmap:
   1849  1.15  jonathan 	if (crp->crp_flags & CRYPTO_F_IMBUF &&
   1850  1.15  jonathan 	    cmd->srcu.src_m != cmd->dstu.dst_m)
   1851  1.15  jonathan 		m_freem(cmd->dstu.dst_m);
   1852  1.15  jonathan 	bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   1853  1.15  jonathan err_srcmap1:
   1854  1.15  jonathan 	bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   1855  1.15  jonathan 	return (err);
   1856  1.15  jonathan }
   1857  1.15  jonathan 
   1858  1.23   thorpej static void
   1859  1.17   thorpej hifn_tick(void *vsc)
   1860  1.15  jonathan {
   1861  1.15  jonathan 	struct hifn_softc *sc = vsc;
   1862  1.15  jonathan 
   1863  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
   1864  1.15  jonathan 	if (sc->sc_active == 0) {
   1865  1.15  jonathan 		struct hifn_dma *dma = sc->sc_dma;
   1866  1.64   msaitoh 		uint32_t r = 0;
   1867  1.15  jonathan 
   1868  1.15  jonathan 		if (dma->cmdu == 0 && sc->sc_c_busy) {
   1869  1.15  jonathan 			sc->sc_c_busy = 0;
   1870  1.15  jonathan 			r |= HIFN_DMACSR_C_CTRL_DIS;
   1871  1.15  jonathan 			CLR_LED(sc, HIFN_MIPSRST_LED0);
   1872  1.15  jonathan 		}
   1873  1.15  jonathan 		if (dma->srcu == 0 && sc->sc_s_busy) {
   1874  1.15  jonathan 			sc->sc_s_busy = 0;
   1875  1.15  jonathan 			r |= HIFN_DMACSR_S_CTRL_DIS;
   1876  1.15  jonathan 			CLR_LED(sc, HIFN_MIPSRST_LED1);
   1877  1.15  jonathan 		}
   1878  1.15  jonathan 		if (dma->dstu == 0 && sc->sc_d_busy) {
   1879  1.15  jonathan 			sc->sc_d_busy = 0;
   1880  1.15  jonathan 			r |= HIFN_DMACSR_D_CTRL_DIS;
   1881  1.15  jonathan 		}
   1882  1.15  jonathan 		if (dma->resu == 0 && sc->sc_r_busy) {
   1883  1.15  jonathan 			sc->sc_r_busy = 0;
   1884  1.15  jonathan 			r |= HIFN_DMACSR_R_CTRL_DIS;
   1885  1.15  jonathan 			CLR_LED(sc, HIFN_MIPSRST_LED2);
   1886  1.15  jonathan 		}
   1887  1.15  jonathan 		if (r)
   1888  1.15  jonathan 			WRITE_REG_1(sc, HIFN_1_DMA_CSR, r);
   1889  1.64   msaitoh 	} else
   1890  1.15  jonathan 		sc->sc_active--;
   1891  1.15  jonathan 	callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
   1892  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
   1893   1.1    itojun }
   1894   1.1    itojun 
   1895  1.23   thorpej static int
   1896  1.15  jonathan hifn_intr(void *arg)
   1897   1.1    itojun {
   1898   1.1    itojun 	struct hifn_softc *sc = arg;
   1899   1.1    itojun 	struct hifn_dma *dma = sc->sc_dma;
   1900  1.64   msaitoh 	uint32_t dmacsr, restart;
   1901   1.1    itojun 	int i, u;
   1902   1.1    itojun 
   1903   1.1    itojun 	dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR);
   1904   1.1    itojun 
   1905   1.1    itojun #ifdef HIFN_DEBUG
   1906  1.15  jonathan 	if (hifn_debug)
   1907  1.15  jonathan 		printf("%s: irq: stat %08x ien %08x u %d/%d/%d/%d\n",
   1908  1.51       chs 		       device_xname(sc->sc_dv),
   1909  1.15  jonathan 		       dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER),
   1910  1.15  jonathan 		       dma->cmdu, dma->srcu, dma->dstu, dma->resu);
   1911   1.1    itojun #endif
   1912   1.1    itojun 
   1913  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
   1914  1.52       tls 
   1915  1.15  jonathan 	/* Nothing in the DMA unit interrupted */
   1916  1.52       tls 	if ((dmacsr & sc->sc_dmaier) == 0) {
   1917  1.52       tls 		mutex_spin_exit(&sc->sc_mtx);
   1918   1.1    itojun 		return (0);
   1919  1.52       tls 	}
   1920   1.1    itojun 
   1921  1.15  jonathan 	WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier);
   1922  1.15  jonathan 
   1923  1.15  jonathan 	if (dmacsr & HIFN_DMACSR_ENGINE)
   1924  1.15  jonathan 		WRITE_REG_0(sc, HIFN_0_PUISR, READ_REG_0(sc, HIFN_0_PUISR));
   1925  1.15  jonathan 
   1926  1.15  jonathan 	if ((sc->sc_flags & HIFN_HAS_PUBLIC) &&
   1927  1.15  jonathan 	    (dmacsr & HIFN_DMACSR_PUBDONE))
   1928  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_PUB_STATUS,
   1929  1.15  jonathan 		    READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE);
   1930  1.15  jonathan 
   1931  1.15  jonathan 	restart = dmacsr & (HIFN_DMACSR_R_OVER | HIFN_DMACSR_D_OVER);
   1932  1.15  jonathan 	if (restart)
   1933  1.51       chs 		printf("%s: overrun %x\n", device_xname(sc->sc_dv), dmacsr);
   1934  1.15  jonathan 
   1935  1.15  jonathan 	if (sc->sc_flags & HIFN_IS_7811) {
   1936  1.15  jonathan 		if (dmacsr & HIFN_DMACSR_ILLR)
   1937  1.51       chs 			printf("%s: illegal read\n", device_xname(sc->sc_dv));
   1938  1.15  jonathan 		if (dmacsr & HIFN_DMACSR_ILLW)
   1939  1.51       chs 			printf("%s: illegal write\n", device_xname(sc->sc_dv));
   1940  1.15  jonathan 	}
   1941  1.15  jonathan 
   1942  1.15  jonathan 	restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT |
   1943  1.15  jonathan 	    HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT);
   1944  1.15  jonathan 	if (restart) {
   1945  1.51       chs 		printf("%s: abort, resetting.\n", device_xname(sc->sc_dv));
   1946  1.15  jonathan 		hifnstats.hst_abort++;
   1947  1.15  jonathan 		hifn_abort(sc);
   1948  1.52       tls 		goto out;
   1949  1.15  jonathan 	}
   1950   1.1    itojun 
   1951  1.15  jonathan 	if ((dmacsr & HIFN_DMACSR_C_WAIT) && (dma->resu == 0)) {
   1952   1.1    itojun 		/*
   1953   1.1    itojun 		 * If no slots to process and we receive a "waiting on
   1954   1.1    itojun 		 * command" interrupt, we disable the "waiting on command"
   1955   1.1    itojun 		 * (by clearing it).
   1956   1.1    itojun 		 */
   1957  1.15  jonathan 		sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
   1958  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
   1959   1.1    itojun 	}
   1960   1.1    itojun 
   1961  1.15  jonathan 	/* clear the rings */
   1962  1.15  jonathan 	i = dma->resk;
   1963  1.15  jonathan 	while (dma->resu != 0) {
   1964  1.15  jonathan 		HIFN_RESR_SYNC(sc, i,
   1965  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1966  1.15  jonathan 		if (dma->resr[i].l & htole32(HIFN_D_VALID)) {
   1967  1.15  jonathan 			HIFN_RESR_SYNC(sc, i,
   1968  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1969  1.15  jonathan 			break;
   1970  1.15  jonathan 		}
   1971   1.1    itojun 
   1972  1.15  jonathan 		if (i != HIFN_D_RES_RSIZE) {
   1973  1.15  jonathan 			struct hifn_command *cmd;
   1974  1.15  jonathan 
   1975  1.15  jonathan 			HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD);
   1976  1.15  jonathan 			cmd = dma->hifn_commands[i];
   1977  1.22     perry 			KASSERT(cmd != NULL
   1978  1.15  jonathan 				/*("hifn_intr: null command slot %u", i)*/);
   1979  1.15  jonathan 			dma->hifn_commands[i] = NULL;
   1980  1.15  jonathan 
   1981  1.28       tls 			hifn_callback(sc, cmd, dma->result_bufs[i]);
   1982  1.15  jonathan 			hifnstats.hst_opackets++;
   1983   1.1    itojun 		}
   1984   1.1    itojun 
   1985  1.15  jonathan 		if (++i == (HIFN_D_RES_RSIZE + 1))
   1986  1.15  jonathan 			i = 0;
   1987  1.15  jonathan 		else
   1988  1.15  jonathan 			dma->resu--;
   1989   1.1    itojun 	}
   1990  1.15  jonathan 	dma->resk = i;
   1991   1.1    itojun 
   1992   1.1    itojun 	i = dma->srck; u = dma->srcu;
   1993  1.15  jonathan 	while (u != 0) {
   1994  1.15  jonathan 		HIFN_SRCR_SYNC(sc, i,
   1995  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1996  1.15  jonathan 		if (dma->srcr[i].l & htole32(HIFN_D_VALID)) {
   1997  1.15  jonathan 			HIFN_SRCR_SYNC(sc, i,
   1998  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1999  1.15  jonathan 			break;
   2000  1.15  jonathan 		}
   2001  1.15  jonathan 		if (++i == (HIFN_D_SRC_RSIZE + 1))
   2002   1.1    itojun 			i = 0;
   2003  1.15  jonathan 		else
   2004  1.15  jonathan 			u--;
   2005   1.1    itojun 	}
   2006   1.1    itojun 	dma->srck = i; dma->srcu = u;
   2007   1.1    itojun 
   2008   1.1    itojun 	i = dma->cmdk; u = dma->cmdu;
   2009  1.15  jonathan 	while (u != 0) {
   2010  1.15  jonathan 		HIFN_CMDR_SYNC(sc, i,
   2011  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2012  1.15  jonathan 		if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) {
   2013  1.15  jonathan 			HIFN_CMDR_SYNC(sc, i,
   2014  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2015  1.15  jonathan 			break;
   2016  1.15  jonathan 		}
   2017  1.15  jonathan 		if (i != HIFN_D_CMD_RSIZE) {
   2018  1.15  jonathan 			u--;
   2019  1.15  jonathan 			HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE);
   2020  1.15  jonathan 		}
   2021  1.15  jonathan 		if (++i == (HIFN_D_CMD_RSIZE + 1))
   2022   1.1    itojun 			i = 0;
   2023   1.1    itojun 	}
   2024   1.1    itojun 	dma->cmdk = i; dma->cmdu = u;
   2025   1.1    itojun 
   2026  1.52       tls out:
   2027  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
   2028   1.1    itojun 	return (1);
   2029   1.1    itojun }
   2030   1.1    itojun 
   2031   1.1    itojun /*
   2032   1.1    itojun  * Allocate a new 'session' and return an encoded session id.  'sidp'
   2033   1.1    itojun  * contains our registration id, and should contain an encoded session
   2034   1.1    itojun  * id on successful allocation.
   2035   1.1    itojun  */
   2036  1.23   thorpej static int
   2037  1.64   msaitoh hifn_newsession(void *arg, uint32_t *sidp, struct cryptoini *cri)
   2038   1.1    itojun {
   2039   1.1    itojun 	struct cryptoini *c;
   2040  1.15  jonathan 	struct hifn_softc *sc = arg;
   2041  1.52       tls 	int i, mac = 0, cry = 0, comp = 0, retval = EINVAL;
   2042   1.1    itojun 
   2043  1.15  jonathan 	KASSERT(sc != NULL /*, ("hifn_newsession: null softc")*/);
   2044  1.15  jonathan 	if (sidp == NULL || cri == NULL || sc == NULL)
   2045  1.52       tls 		return retval;
   2046  1.52       tls 
   2047  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
   2048   1.1    itojun 
   2049   1.1    itojun 	for (i = 0; i < sc->sc_maxses; i++)
   2050  1.15  jonathan 		if (sc->sc_sessions[i].hs_state == HS_STATE_FREE)
   2051   1.1    itojun 			break;
   2052  1.52       tls 	if (i == sc->sc_maxses) {
   2053  1.52       tls 		retval = ENOMEM;
   2054  1.52       tls 		goto out;
   2055  1.52       tls 	}
   2056   1.1    itojun 
   2057   1.1    itojun 	for (c = cri; c != NULL; c = c->cri_next) {
   2058  1.15  jonathan 		switch (c->cri_alg) {
   2059  1.15  jonathan 		case CRYPTO_MD5:
   2060  1.15  jonathan 		case CRYPTO_SHA1:
   2061  1.36       tls 		case CRYPTO_MD5_HMAC_96:
   2062  1.36       tls 		case CRYPTO_SHA1_HMAC_96:
   2063  1.52       tls 			if (mac) {
   2064  1.52       tls 				goto out;
   2065  1.52       tls 			}
   2066   1.1    itojun 			mac = 1;
   2067  1.15  jonathan 			break;
   2068  1.15  jonathan 		case CRYPTO_DES_CBC:
   2069  1.15  jonathan 		case CRYPTO_3DES_CBC:
   2070  1.20  jonathan 		case CRYPTO_AES_CBC:
   2071  1.26       tls 			/* Note that this is an initialization
   2072  1.26       tls 			   vector, not a cipher key; any function
   2073  1.26       tls 			   giving sufficient Hamming distance
   2074  1.26       tls 			   between outputs is fine.  Use of RC4
   2075  1.26       tls 			   to generate IVs has been FIPS140-2
   2076  1.26       tls 			   certified by several labs. */
   2077  1.47       tls 			cprng_fast(sc->sc_sessions[i].hs_iv,
   2078  1.20  jonathan 			    c->cri_alg == CRYPTO_AES_CBC ?
   2079  1.26       tls 				HIFN_AES_IV_LENGTH : HIFN_IV_LENGTH);
   2080  1.15  jonathan 			/*FALLTHROUGH*/
   2081  1.15  jonathan 		case CRYPTO_ARC4:
   2082  1.52       tls 			if (cry) {
   2083  1.52       tls 				goto out;
   2084  1.52       tls 			}
   2085   1.1    itojun 			cry = 1;
   2086  1.15  jonathan 			break;
   2087  1.68  riastrad #ifdef CRYPTO_LZS_COMP
   2088  1.15  jonathan 		case CRYPTO_LZS_COMP:
   2089  1.52       tls 			if (comp) {
   2090  1.52       tls 				goto out;
   2091  1.52       tls 			}
   2092  1.15  jonathan 			comp = 1;
   2093  1.15  jonathan 			break;
   2094  1.15  jonathan #endif
   2095  1.15  jonathan 		default:
   2096  1.52       tls 			goto out;
   2097   1.1    itojun 		}
   2098   1.1    itojun 	}
   2099  1.52       tls 	if (mac == 0 && cry == 0 && comp == 0) {
   2100  1.52       tls 		goto out;
   2101  1.52       tls 	}
   2102  1.15  jonathan 
   2103  1.15  jonathan 	/*
   2104  1.15  jonathan 	 * XXX only want to support compression without chaining to
   2105  1.15  jonathan 	 * MAC/crypt engine right now
   2106  1.15  jonathan 	 */
   2107  1.52       tls 	if ((comp && mac) || (comp && cry)) {
   2108  1.52       tls 		goto out;
   2109  1.52       tls 	}
   2110   1.1    itojun 
   2111  1.51       chs 	*sidp = HIFN_SID(device_unit(sc->sc_dv), i);
   2112  1.15  jonathan 	sc->sc_sessions[i].hs_state = HS_STATE_USED;
   2113   1.1    itojun 
   2114  1.52       tls 	retval = 0;
   2115  1.52       tls out:
   2116  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
   2117  1.52       tls 	return retval;
   2118   1.1    itojun }
   2119   1.1    itojun 
   2120   1.1    itojun /*
   2121   1.1    itojun  * Deallocate a session.
   2122   1.1    itojun  * XXX this routine should run a zero'd mac/encrypt key into context ram.
   2123   1.1    itojun  * XXX to blow away any keys already stored there.
   2124   1.1    itojun  */
   2125  1.23   thorpej static int
   2126  1.64   msaitoh hifn_freesession(void *arg, uint64_t tid)
   2127   1.1    itojun {
   2128  1.15  jonathan 	struct hifn_softc *sc = arg;
   2129  1.15  jonathan 	int session;
   2130  1.64   msaitoh 	uint32_t sid = ((uint32_t) tid) & 0xffffffff;
   2131   1.1    itojun 
   2132  1.15  jonathan 	KASSERT(sc != NULL /*, ("hifn_freesession: null softc")*/);
   2133  1.15  jonathan 	if (sc == NULL)
   2134   1.1    itojun 		return (EINVAL);
   2135   1.1    itojun 
   2136  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
   2137   1.1    itojun 	session = HIFN_SESSION(sid);
   2138  1.52       tls 	if (session >= sc->sc_maxses) {
   2139  1.52       tls 		mutex_spin_exit(&sc->sc_mtx);
   2140   1.1    itojun 		return (EINVAL);
   2141  1.52       tls 	}
   2142   1.1    itojun 
   2143  1.39    cegger 	memset(&sc->sc_sessions[session], 0, sizeof(sc->sc_sessions[session]));
   2144  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
   2145   1.1    itojun 	return (0);
   2146   1.1    itojun }
   2147   1.1    itojun 
   2148  1.23   thorpej static int
   2149  1.15  jonathan hifn_process(void *arg, struct cryptop *crp, int hint)
   2150   1.1    itojun {
   2151  1.15  jonathan 	struct hifn_softc *sc = arg;
   2152   1.1    itojun 	struct hifn_command *cmd = NULL;
   2153  1.20  jonathan 	int session, err, ivlen;
   2154   1.1    itojun 	struct cryptodesc *crd1, *crd2, *maccrd, *enccrd;
   2155   1.1    itojun 
   2156   1.1    itojun 	if (crp == NULL || crp->crp_callback == NULL) {
   2157   1.1    itojun 		hifnstats.hst_invalid++;
   2158   1.1    itojun 		return (EINVAL);
   2159   1.1    itojun 	}
   2160  1.52       tls 
   2161  1.52       tls 	mutex_spin_enter(&sc->sc_mtx);
   2162  1.15  jonathan 	session = HIFN_SESSION(crp->crp_sid);
   2163   1.1    itojun 
   2164  1.15  jonathan 	if (sc == NULL || session >= sc->sc_maxses) {
   2165   1.1    itojun 		err = EINVAL;
   2166   1.1    itojun 		goto errout;
   2167   1.1    itojun 	}
   2168   1.1    itojun 
   2169   1.1    itojun 	cmd = (struct hifn_command *)malloc(sizeof(struct hifn_command),
   2170   1.7   tsutsui 	    M_DEVBUF, M_NOWAIT|M_ZERO);
   2171   1.1    itojun 	if (cmd == NULL) {
   2172  1.15  jonathan 		hifnstats.hst_nomem++;
   2173   1.1    itojun 		err = ENOMEM;
   2174   1.1    itojun 		goto errout;
   2175   1.1    itojun 	}
   2176   1.1    itojun 
   2177   1.1    itojun 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
   2178  1.15  jonathan 		cmd->srcu.src_m = (struct mbuf *)crp->crp_buf;
   2179  1.15  jonathan 		cmd->dstu.dst_m = (struct mbuf *)crp->crp_buf;
   2180  1.15  jonathan 	} else if (crp->crp_flags & CRYPTO_F_IOV) {
   2181  1.15  jonathan 		cmd->srcu.src_io = (struct uio *)crp->crp_buf;
   2182  1.15  jonathan 		cmd->dstu.dst_io = (struct uio *)crp->crp_buf;
   2183   1.1    itojun 	} else {
   2184   1.1    itojun 		err = EINVAL;
   2185  1.15  jonathan 		goto errout;	/* XXX we don't handle contiguous buffers! */
   2186   1.1    itojun 	}
   2187   1.1    itojun 
   2188   1.1    itojun 	crd1 = crp->crp_desc;
   2189   1.1    itojun 	if (crd1 == NULL) {
   2190   1.1    itojun 		err = EINVAL;
   2191   1.1    itojun 		goto errout;
   2192   1.1    itojun 	}
   2193   1.1    itojun 	crd2 = crd1->crd_next;
   2194   1.1    itojun 
   2195   1.1    itojun 	if (crd2 == NULL) {
   2196  1.36       tls 		if (crd1->crd_alg == CRYPTO_MD5_HMAC_96 ||
   2197  1.36       tls 		    crd1->crd_alg == CRYPTO_SHA1_HMAC_96 ||
   2198  1.15  jonathan 		    crd1->crd_alg == CRYPTO_SHA1 ||
   2199  1.15  jonathan 		    crd1->crd_alg == CRYPTO_MD5) {
   2200   1.1    itojun 			maccrd = crd1;
   2201   1.1    itojun 			enccrd = NULL;
   2202   1.1    itojun 		} else if (crd1->crd_alg == CRYPTO_DES_CBC ||
   2203  1.15  jonathan 			   crd1->crd_alg == CRYPTO_3DES_CBC ||
   2204  1.20  jonathan 			   crd1->crd_alg == CRYPTO_AES_CBC ||
   2205  1.15  jonathan 			   crd1->crd_alg == CRYPTO_ARC4) {
   2206   1.1    itojun 			if ((crd1->crd_flags & CRD_F_ENCRYPT) == 0)
   2207   1.1    itojun 				cmd->base_masks |= HIFN_BASE_CMD_DECODE;
   2208   1.1    itojun 			maccrd = NULL;
   2209   1.1    itojun 			enccrd = crd1;
   2210  1.68  riastrad #ifdef CRYPTO_LZS_COMP
   2211  1.15  jonathan 		} else if (crd1->crd_alg == CRYPTO_LZS_COMP) {
   2212  1.15  jonathan 		  return (hifn_compression(sc, crp, cmd));
   2213  1.15  jonathan #endif
   2214   1.1    itojun 		} else {
   2215   1.1    itojun 			err = EINVAL;
   2216   1.1    itojun 			goto errout;
   2217   1.1    itojun 		}
   2218   1.1    itojun 	} else {
   2219  1.36       tls 		if ((crd1->crd_alg == CRYPTO_MD5_HMAC_96 ||
   2220  1.36       tls 		     crd1->crd_alg == CRYPTO_SHA1_HMAC_96 ||
   2221  1.15  jonathan 		     crd1->crd_alg == CRYPTO_MD5 ||
   2222  1.15  jonathan 		     crd1->crd_alg == CRYPTO_SHA1) &&
   2223   1.1    itojun 		    (crd2->crd_alg == CRYPTO_DES_CBC ||
   2224  1.15  jonathan 		     crd2->crd_alg == CRYPTO_3DES_CBC ||
   2225  1.20  jonathan 		     crd2->crd_alg == CRYPTO_AES_CBC ||
   2226  1.15  jonathan 		     crd2->crd_alg == CRYPTO_ARC4) &&
   2227   1.1    itojun 		    ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) {
   2228   1.1    itojun 			cmd->base_masks = HIFN_BASE_CMD_DECODE;
   2229   1.1    itojun 			maccrd = crd1;
   2230   1.1    itojun 			enccrd = crd2;
   2231   1.1    itojun 		} else if ((crd1->crd_alg == CRYPTO_DES_CBC ||
   2232  1.15  jonathan 			    crd1->crd_alg == CRYPTO_ARC4 ||
   2233  1.20  jonathan 			    crd1->crd_alg == CRYPTO_3DES_CBC ||
   2234  1.20  jonathan 			    crd1->crd_alg == CRYPTO_AES_CBC) &&
   2235  1.36       tls 			   (crd2->crd_alg == CRYPTO_MD5_HMAC_96 ||
   2236  1.36       tls 			    crd2->crd_alg == CRYPTO_SHA1_HMAC_96 ||
   2237  1.15  jonathan 			    crd2->crd_alg == CRYPTO_MD5 ||
   2238  1.15  jonathan 			    crd2->crd_alg == CRYPTO_SHA1) &&
   2239  1.15  jonathan 			   (crd1->crd_flags & CRD_F_ENCRYPT)) {
   2240   1.1    itojun 			enccrd = crd1;
   2241   1.1    itojun 			maccrd = crd2;
   2242   1.1    itojun 		} else {
   2243   1.1    itojun 			/*
   2244   1.1    itojun 			 * We cannot order the 7751 as requested
   2245   1.1    itojun 			 */
   2246   1.1    itojun 			err = EINVAL;
   2247   1.1    itojun 			goto errout;
   2248   1.1    itojun 		}
   2249   1.1    itojun 	}
   2250   1.1    itojun 
   2251   1.1    itojun 	if (enccrd) {
   2252  1.15  jonathan 		cmd->enccrd = enccrd;
   2253   1.1    itojun 		cmd->base_masks |= HIFN_BASE_CMD_CRYPT;
   2254  1.15  jonathan 		switch (enccrd->crd_alg) {
   2255  1.15  jonathan 		case CRYPTO_ARC4:
   2256  1.15  jonathan 			cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_RC4;
   2257  1.15  jonathan 			if ((enccrd->crd_flags & CRD_F_ENCRYPT)
   2258  1.15  jonathan 			    != sc->sc_sessions[session].hs_prev_op)
   2259  1.15  jonathan 				sc->sc_sessions[session].hs_state =
   2260  1.15  jonathan 				    HS_STATE_USED;
   2261  1.15  jonathan 			break;
   2262  1.15  jonathan 		case CRYPTO_DES_CBC:
   2263  1.15  jonathan 			cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_DES |
   2264  1.15  jonathan 			    HIFN_CRYPT_CMD_MODE_CBC |
   2265  1.15  jonathan 			    HIFN_CRYPT_CMD_NEW_IV;
   2266  1.15  jonathan 			break;
   2267  1.15  jonathan 		case CRYPTO_3DES_CBC:
   2268  1.15  jonathan 			cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_3DES |
   2269  1.15  jonathan 			    HIFN_CRYPT_CMD_MODE_CBC |
   2270  1.15  jonathan 			    HIFN_CRYPT_CMD_NEW_IV;
   2271  1.15  jonathan 			break;
   2272  1.20  jonathan 		case CRYPTO_AES_CBC:
   2273  1.20  jonathan 			cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_AES |
   2274  1.20  jonathan 			    HIFN_CRYPT_CMD_MODE_CBC |
   2275  1.20  jonathan 			    HIFN_CRYPT_CMD_NEW_IV;
   2276  1.20  jonathan 			break;
   2277  1.15  jonathan 		default:
   2278  1.15  jonathan 			err = EINVAL;
   2279  1.15  jonathan 			goto errout;
   2280  1.15  jonathan 		}
   2281  1.15  jonathan 		if (enccrd->crd_alg != CRYPTO_ARC4) {
   2282  1.20  jonathan 			ivlen = ((enccrd->crd_alg == CRYPTO_AES_CBC) ?
   2283  1.20  jonathan 				HIFN_AES_IV_LENGTH : HIFN_IV_LENGTH);
   2284  1.15  jonathan 			if (enccrd->crd_flags & CRD_F_ENCRYPT) {
   2285  1.15  jonathan 				if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
   2286  1.41   tsutsui 					memcpy(cmd->iv, enccrd->crd_iv, ivlen);
   2287  1.15  jonathan 				else
   2288  1.15  jonathan 					bcopy(sc->sc_sessions[session].hs_iv,
   2289  1.20  jonathan 					    cmd->iv, ivlen);
   2290  1.15  jonathan 
   2291  1.15  jonathan 				if ((enccrd->crd_flags & CRD_F_IV_PRESENT)
   2292  1.15  jonathan 				    == 0) {
   2293  1.15  jonathan 					if (crp->crp_flags & CRYPTO_F_IMBUF)
   2294  1.15  jonathan 						m_copyback(cmd->srcu.src_m,
   2295  1.15  jonathan 						    enccrd->crd_inject,
   2296  1.20  jonathan 						    ivlen, cmd->iv);
   2297  1.15  jonathan 					else if (crp->crp_flags & CRYPTO_F_IOV)
   2298  1.15  jonathan 						cuio_copyback(cmd->srcu.src_io,
   2299  1.15  jonathan 						    enccrd->crd_inject,
   2300  1.20  jonathan 						    ivlen, cmd->iv);
   2301  1.15  jonathan 				}
   2302  1.15  jonathan 			} else {
   2303  1.15  jonathan 				if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
   2304  1.41   tsutsui 					memcpy(cmd->iv, enccrd->crd_iv, ivlen);
   2305  1.15  jonathan 				else if (crp->crp_flags & CRYPTO_F_IMBUF)
   2306  1.15  jonathan 					m_copydata(cmd->srcu.src_m,
   2307  1.20  jonathan 					    enccrd->crd_inject, ivlen, cmd->iv);
   2308  1.15  jonathan 				else if (crp->crp_flags & CRYPTO_F_IOV)
   2309  1.15  jonathan 					cuio_copydata(cmd->srcu.src_io,
   2310  1.20  jonathan 					    enccrd->crd_inject, ivlen, cmd->iv);
   2311  1.15  jonathan 			}
   2312   1.1    itojun 		}
   2313   1.1    itojun 
   2314   1.1    itojun 		cmd->ck = enccrd->crd_key;
   2315  1.15  jonathan 		cmd->cklen = enccrd->crd_klen >> 3;
   2316   1.1    itojun 
   2317  1.22     perry 		/*
   2318  1.20  jonathan 		 * Need to specify the size for the AES key in the masks.
   2319  1.20  jonathan 		 */
   2320  1.20  jonathan 		if ((cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) ==
   2321  1.20  jonathan 		    HIFN_CRYPT_CMD_ALG_AES) {
   2322  1.20  jonathan 			switch (cmd->cklen) {
   2323  1.20  jonathan 			case 16:
   2324  1.20  jonathan 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_128;
   2325  1.20  jonathan 				break;
   2326  1.20  jonathan 			case 24:
   2327  1.20  jonathan 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_192;
   2328  1.20  jonathan 				break;
   2329  1.20  jonathan 			case 32:
   2330  1.20  jonathan 				cmd->cry_masks |= HIFN_CRYPT_CMD_KSZ_256;
   2331  1.20  jonathan 				break;
   2332  1.20  jonathan 			default:
   2333  1.20  jonathan 				err = EINVAL;
   2334  1.20  jonathan 				goto errout;
   2335  1.20  jonathan 			}
   2336  1.20  jonathan 		}
   2337  1.20  jonathan 
   2338  1.15  jonathan 		if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
   2339   1.1    itojun 			cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY;
   2340   1.1    itojun 	}
   2341   1.1    itojun 
   2342   1.1    itojun 	if (maccrd) {
   2343  1.15  jonathan 		cmd->maccrd = maccrd;
   2344   1.1    itojun 		cmd->base_masks |= HIFN_BASE_CMD_MAC;
   2345   1.1    itojun 
   2346  1.15  jonathan 		switch (maccrd->crd_alg) {
   2347  1.15  jonathan 		case CRYPTO_MD5:
   2348  1.15  jonathan 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
   2349  1.15  jonathan 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
   2350  1.15  jonathan 			    HIFN_MAC_CMD_POS_IPSEC;
   2351  1.15  jonathan 			break;
   2352  1.36       tls 		case CRYPTO_MD5_HMAC_96:
   2353  1.15  jonathan 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
   2354  1.15  jonathan 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
   2355  1.15  jonathan 			    HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
   2356  1.15  jonathan 			break;
   2357  1.15  jonathan 		case CRYPTO_SHA1:
   2358  1.15  jonathan 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
   2359  1.15  jonathan 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
   2360  1.15  jonathan 			    HIFN_MAC_CMD_POS_IPSEC;
   2361  1.15  jonathan 			break;
   2362  1.36       tls 		case CRYPTO_SHA1_HMAC_96:
   2363  1.15  jonathan 			cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
   2364  1.15  jonathan 			    HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
   2365  1.15  jonathan 			    HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
   2366  1.15  jonathan 			break;
   2367  1.15  jonathan 		}
   2368   1.1    itojun 
   2369  1.36       tls 		if ((maccrd->crd_alg == CRYPTO_SHA1_HMAC_96 ||
   2370  1.36       tls 		     maccrd->crd_alg == CRYPTO_MD5_HMAC_96) &&
   2371  1.15  jonathan 		    sc->sc_sessions[session].hs_state == HS_STATE_USED) {
   2372   1.1    itojun 			cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY;
   2373  1.41   tsutsui 			memcpy(cmd->mac, maccrd->crd_key, maccrd->crd_klen >> 3);
   2374  1.39    cegger 			memset(cmd->mac + (maccrd->crd_klen >> 3), 0,
   2375   1.1    itojun 			    HIFN_MAC_KEY_LENGTH - (maccrd->crd_klen >> 3));
   2376   1.1    itojun 		}
   2377   1.1    itojun 	}
   2378   1.1    itojun 
   2379  1.15  jonathan 	cmd->crp = crp;
   2380   1.1    itojun 	cmd->session_num = session;
   2381   1.1    itojun 	cmd->softc = sc;
   2382   1.1    itojun 
   2383  1.15  jonathan 	err = hifn_crypto(sc, cmd, crp, hint);
   2384  1.15  jonathan 	if (err == 0) {
   2385  1.15  jonathan 		if (enccrd)
   2386  1.15  jonathan 			sc->sc_sessions[session].hs_prev_op =
   2387  1.15  jonathan 				enccrd->crd_flags & CRD_F_ENCRYPT;
   2388  1.15  jonathan 		if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
   2389  1.15  jonathan 			sc->sc_sessions[session].hs_state = HS_STATE_KEY;
   2390  1.52       tls 		mutex_spin_exit(&sc->sc_mtx);
   2391  1.15  jonathan 		return 0;
   2392  1.15  jonathan 	} else if (err == ERESTART) {
   2393  1.15  jonathan 		/*
   2394  1.15  jonathan 		 * There weren't enough resources to dispatch the request
   2395  1.15  jonathan 		 * to the part.  Notify the caller so they'll requeue this
   2396  1.15  jonathan 		 * request and resubmit it again soon.
   2397  1.15  jonathan 		 */
   2398  1.15  jonathan #ifdef HIFN_DEBUG
   2399  1.15  jonathan 		if (hifn_debug)
   2400  1.51       chs 			printf("%s: requeue request\n", device_xname(sc->sc_dv));
   2401  1.15  jonathan #endif
   2402  1.15  jonathan 		free(cmd, M_DEVBUF);
   2403  1.15  jonathan 		sc->sc_needwakeup |= CRYPTO_SYMQ;
   2404  1.52       tls 		mutex_spin_exit(&sc->sc_mtx);
   2405  1.15  jonathan 		return (err);
   2406  1.15  jonathan 	}
   2407   1.1    itojun 
   2408   1.1    itojun errout:
   2409   1.1    itojun 	if (cmd != NULL)
   2410   1.1    itojun 		free(cmd, M_DEVBUF);
   2411   1.1    itojun 	if (err == EINVAL)
   2412   1.1    itojun 		hifnstats.hst_invalid++;
   2413   1.1    itojun 	else
   2414   1.1    itojun 		hifnstats.hst_nomem++;
   2415   1.1    itojun 	crp->crp_etype = err;
   2416  1.52       tls 	mutex_spin_exit(&sc->sc_mtx);
   2417  1.15  jonathan 	crypto_done(crp);
   2418   1.1    itojun 	return (0);
   2419   1.1    itojun }
   2420   1.1    itojun 
   2421  1.23   thorpej static void
   2422  1.15  jonathan hifn_abort(struct hifn_softc *sc)
   2423  1.15  jonathan {
   2424  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   2425  1.15  jonathan 	struct hifn_command *cmd;
   2426  1.15  jonathan 	struct cryptop *crp;
   2427  1.15  jonathan 	int i, u;
   2428  1.15  jonathan 
   2429  1.15  jonathan 	i = dma->resk; u = dma->resu;
   2430  1.15  jonathan 	while (u != 0) {
   2431  1.15  jonathan 		cmd = dma->hifn_commands[i];
   2432  1.15  jonathan 		KASSERT(cmd != NULL /*, ("hifn_abort: null cmd slot %u", i)*/);
   2433  1.15  jonathan 		dma->hifn_commands[i] = NULL;
   2434  1.15  jonathan 		crp = cmd->crp;
   2435  1.15  jonathan 
   2436  1.15  jonathan 		if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) {
   2437  1.15  jonathan 			/* Salvage what we can. */
   2438  1.15  jonathan 			hifnstats.hst_opackets++;
   2439  1.28       tls 			hifn_callback(sc, cmd, dma->result_bufs[i]);
   2440  1.15  jonathan 		} else {
   2441  1.15  jonathan 			if (cmd->src_map == cmd->dst_map) {
   2442  1.15  jonathan 				bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2443  1.15  jonathan 						0, cmd->src_map->dm_mapsize,
   2444  1.15  jonathan 				    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2445  1.15  jonathan 			} else {
   2446  1.15  jonathan 				bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2447  1.15  jonathan 				    0, cmd->src_map->dm_mapsize,
   2448  1.15  jonathan 				    BUS_DMASYNC_POSTWRITE);
   2449  1.15  jonathan 				bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   2450  1.15  jonathan 				    0, cmd->dst_map->dm_mapsize,
   2451  1.15  jonathan 				    BUS_DMASYNC_POSTREAD);
   2452  1.15  jonathan 			}
   2453  1.15  jonathan 
   2454  1.15  jonathan 			if (cmd->srcu.src_m != cmd->dstu.dst_m) {
   2455  1.15  jonathan 				m_freem(cmd->srcu.src_m);
   2456  1.34  christos 				crp->crp_buf = (void *)cmd->dstu.dst_m;
   2457  1.15  jonathan 			}
   2458  1.15  jonathan 
   2459  1.15  jonathan 			/* non-shared buffers cannot be restarted */
   2460  1.15  jonathan 			if (cmd->src_map != cmd->dst_map) {
   2461  1.15  jonathan 				/*
   2462  1.15  jonathan 				 * XXX should be EAGAIN, delayed until
   2463  1.15  jonathan 				 * after the reset.
   2464  1.15  jonathan 				 */
   2465  1.15  jonathan 				crp->crp_etype = ENOMEM;
   2466  1.15  jonathan 				bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
   2467  1.15  jonathan 				bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   2468  1.15  jonathan 			} else
   2469  1.15  jonathan 				crp->crp_etype = ENOMEM;
   2470  1.15  jonathan 
   2471  1.15  jonathan 			bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2472  1.15  jonathan 			bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   2473  1.15  jonathan 
   2474  1.15  jonathan 			free(cmd, M_DEVBUF);
   2475  1.15  jonathan 			if (crp->crp_etype != EAGAIN)
   2476  1.15  jonathan 				crypto_done(crp);
   2477  1.15  jonathan 		}
   2478  1.15  jonathan 
   2479  1.15  jonathan 		if (++i == HIFN_D_RES_RSIZE)
   2480  1.15  jonathan 			i = 0;
   2481  1.15  jonathan 		u--;
   2482  1.15  jonathan 	}
   2483  1.15  jonathan 	dma->resk = i; dma->resu = u;
   2484  1.15  jonathan 
   2485  1.15  jonathan 	/* Force upload of key next time */
   2486  1.15  jonathan 	for (i = 0; i < sc->sc_maxses; i++)
   2487  1.15  jonathan 		if (sc->sc_sessions[i].hs_state == HS_STATE_KEY)
   2488  1.15  jonathan 			sc->sc_sessions[i].hs_state = HS_STATE_USED;
   2489  1.22     perry 
   2490  1.15  jonathan 	hifn_reset_board(sc, 1);
   2491  1.15  jonathan 	hifn_init_dma(sc);
   2492  1.15  jonathan 	hifn_init_pci_registers(sc);
   2493  1.15  jonathan }
   2494  1.15  jonathan 
   2495  1.23   thorpej static void
   2496  1.64   msaitoh hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, uint8_t *resbuf)
   2497   1.1    itojun {
   2498   1.1    itojun 	struct hifn_dma *dma = sc->sc_dma;
   2499  1.15  jonathan 	struct cryptop *crp = cmd->crp;
   2500   1.1    itojun 	struct cryptodesc *crd;
   2501   1.1    itojun 	struct mbuf *m;
   2502  1.20  jonathan 	int totlen, i, u, ivlen;
   2503   1.1    itojun 
   2504  1.15  jonathan 	if (cmd->src_map == cmd->dst_map)
   2505  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2506  1.15  jonathan 		    0, cmd->src_map->dm_mapsize,
   2507  1.15  jonathan 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2508  1.15  jonathan 	else {
   2509  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2510  1.15  jonathan 		    0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2511  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   2512  1.15  jonathan 		    0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2513   1.1    itojun 	}
   2514   1.1    itojun 
   2515  1.15  jonathan 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
   2516  1.15  jonathan 		if (cmd->srcu.src_m != cmd->dstu.dst_m) {
   2517  1.34  christos 			crp->crp_buf = (void *)cmd->dstu.dst_m;
   2518  1.15  jonathan 			totlen = cmd->src_map->dm_mapsize;
   2519  1.15  jonathan 			for (m = cmd->dstu.dst_m; m != NULL; m = m->m_next) {
   2520  1.15  jonathan 				if (totlen < m->m_len) {
   2521  1.15  jonathan 					m->m_len = totlen;
   2522  1.15  jonathan 					totlen = 0;
   2523  1.15  jonathan 				} else
   2524  1.15  jonathan 					totlen -= m->m_len;
   2525  1.15  jonathan 			}
   2526  1.15  jonathan 			cmd->dstu.dst_m->m_pkthdr.len =
   2527  1.15  jonathan 			    cmd->srcu.src_m->m_pkthdr.len;
   2528  1.15  jonathan 			m_freem(cmd->srcu.src_m);
   2529  1.15  jonathan 		}
   2530  1.15  jonathan 	}
   2531  1.15  jonathan 
   2532  1.15  jonathan 	if (cmd->sloplen != 0) {
   2533  1.15  jonathan 		if (crp->crp_flags & CRYPTO_F_IMBUF)
   2534  1.15  jonathan 			m_copyback((struct mbuf *)crp->crp_buf,
   2535  1.15  jonathan 			    cmd->src_map->dm_mapsize - cmd->sloplen,
   2536  1.34  christos 			    cmd->sloplen, (void *)&dma->slop[cmd->slopidx]);
   2537  1.15  jonathan 		else if (crp->crp_flags & CRYPTO_F_IOV)
   2538  1.15  jonathan 			cuio_copyback((struct uio *)crp->crp_buf,
   2539  1.15  jonathan 			    cmd->src_map->dm_mapsize - cmd->sloplen,
   2540  1.34  christos 			    cmd->sloplen, (void *)&dma->slop[cmd->slopidx]);
   2541  1.15  jonathan 	}
   2542  1.15  jonathan 
   2543  1.15  jonathan 	i = dma->dstk; u = dma->dstu;
   2544  1.15  jonathan 	while (u != 0) {
   2545  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   2546  1.15  jonathan 		    offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
   2547  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2548  1.15  jonathan 		if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
   2549  1.15  jonathan 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   2550  1.15  jonathan 			    offsetof(struct hifn_dma, dstr[i]),
   2551  1.15  jonathan 			    sizeof(struct hifn_desc),
   2552  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2553  1.15  jonathan 			break;
   2554   1.1    itojun 		}
   2555  1.15  jonathan 		if (++i == (HIFN_D_DST_RSIZE + 1))
   2556  1.15  jonathan 			i = 0;
   2557  1.15  jonathan 		else
   2558  1.15  jonathan 			u--;
   2559   1.1    itojun 	}
   2560  1.15  jonathan 	dma->dstk = i; dma->dstu = u;
   2561  1.15  jonathan 
   2562  1.15  jonathan 	hifnstats.hst_obytes += cmd->dst_map->dm_mapsize;
   2563   1.1    itojun 
   2564   1.1    itojun 	if ((cmd->base_masks & (HIFN_BASE_CMD_CRYPT | HIFN_BASE_CMD_DECODE)) ==
   2565   1.1    itojun 	    HIFN_BASE_CMD_CRYPT) {
   2566   1.1    itojun 		for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
   2567   1.1    itojun 			if (crd->crd_alg != CRYPTO_DES_CBC &&
   2568  1.20  jonathan 			    crd->crd_alg != CRYPTO_3DES_CBC &&
   2569  1.20  jonathan 			    crd->crd_alg != CRYPTO_AES_CBC)
   2570   1.1    itojun 				continue;
   2571  1.20  jonathan 			ivlen = ((crd->crd_alg == CRYPTO_AES_CBC) ?
   2572  1.20  jonathan 				HIFN_AES_IV_LENGTH : HIFN_IV_LENGTH);
   2573  1.15  jonathan 			if (crp->crp_flags & CRYPTO_F_IMBUF)
   2574  1.15  jonathan 				m_copydata((struct mbuf *)crp->crp_buf,
   2575  1.20  jonathan 				    crd->crd_skip + crd->crd_len - ivlen,
   2576  1.20  jonathan 				    ivlen,
   2577  1.15  jonathan 				    cmd->softc->sc_sessions[cmd->session_num].hs_iv);
   2578  1.15  jonathan 			else if (crp->crp_flags & CRYPTO_F_IOV) {
   2579  1.15  jonathan 				cuio_copydata((struct uio *)crp->crp_buf,
   2580  1.20  jonathan 				    crd->crd_skip + crd->crd_len - ivlen,
   2581  1.20  jonathan 				    ivlen,
   2582  1.15  jonathan 				    cmd->softc->sc_sessions[cmd->session_num].hs_iv);
   2583  1.15  jonathan 			}
   2584  1.15  jonathan 			/* XXX We do not handle contig data */
   2585   1.1    itojun 			break;
   2586   1.1    itojun 		}
   2587   1.1    itojun 	}
   2588   1.1    itojun 
   2589  1.15  jonathan 	if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
   2590  1.64   msaitoh 		uint8_t *macbuf;
   2591  1.15  jonathan 
   2592  1.15  jonathan 		macbuf = resbuf + sizeof(struct hifn_base_result);
   2593  1.15  jonathan 		if (cmd->base_masks & HIFN_BASE_CMD_COMP)
   2594  1.15  jonathan 			macbuf += sizeof(struct hifn_comp_result);
   2595  1.15  jonathan 		macbuf += sizeof(struct hifn_mac_result);
   2596  1.15  jonathan 
   2597   1.1    itojun 		for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
   2598  1.15  jonathan 			int len;
   2599  1.15  jonathan 
   2600  1.15  jonathan 			if (crd->crd_alg == CRYPTO_MD5)
   2601  1.15  jonathan 				len = 16;
   2602  1.15  jonathan 			else if (crd->crd_alg == CRYPTO_SHA1)
   2603  1.15  jonathan 				len = 20;
   2604  1.36       tls 			else if (crd->crd_alg == CRYPTO_MD5_HMAC_96 ||
   2605  1.36       tls 			    crd->crd_alg == CRYPTO_SHA1_HMAC_96)
   2606  1.15  jonathan 				len = 12;
   2607  1.15  jonathan 			else
   2608   1.1    itojun 				continue;
   2609  1.15  jonathan 
   2610  1.15  jonathan 			if (crp->crp_flags & CRYPTO_F_IMBUF)
   2611  1.15  jonathan 				m_copyback((struct mbuf *)crp->crp_buf,
   2612  1.15  jonathan 				    crd->crd_inject, len, macbuf);
   2613  1.15  jonathan 			else if ((crp->crp_flags & CRYPTO_F_IOV) && crp->crp_mac)
   2614  1.41   tsutsui 				memcpy(crp->crp_mac, (void *)macbuf, len);
   2615  1.15  jonathan 			break;
   2616  1.15  jonathan 		}
   2617  1.15  jonathan 	}
   2618  1.15  jonathan 
   2619  1.15  jonathan 	if (cmd->src_map != cmd->dst_map) {
   2620  1.15  jonathan 		bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
   2621  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   2622  1.15  jonathan 	}
   2623  1.15  jonathan 	bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2624  1.15  jonathan 	bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   2625  1.15  jonathan 	free(cmd, M_DEVBUF);
   2626  1.15  jonathan 	crypto_done(crp);
   2627  1.15  jonathan }
   2628  1.15  jonathan 
   2629  1.68  riastrad #ifdef CRYPTO_LZS_COMP
   2630  1.15  jonathan 
   2631  1.23   thorpej static int
   2632  1.15  jonathan hifn_compression(struct hifn_softc *sc, struct cryptop *crp,
   2633  1.15  jonathan     struct hifn_command *cmd)
   2634  1.15  jonathan {
   2635  1.15  jonathan 	struct cryptodesc *crd = crp->crp_desc;
   2636  1.15  jonathan 	int s, err = 0;
   2637  1.15  jonathan 
   2638  1.15  jonathan 	cmd->compcrd = crd;
   2639  1.15  jonathan 	cmd->base_masks |= HIFN_BASE_CMD_COMP;
   2640  1.15  jonathan 
   2641  1.15  jonathan 	if ((crp->crp_flags & CRYPTO_F_IMBUF) == 0) {
   2642  1.15  jonathan 		/*
   2643  1.15  jonathan 		 * XXX can only handle mbufs right now since we can
   2644  1.15  jonathan 		 * XXX dynamically resize them.
   2645  1.15  jonathan 		 */
   2646  1.15  jonathan 		err = EINVAL;
   2647  1.15  jonathan 		return (ENOMEM);
   2648  1.15  jonathan 	}
   2649  1.15  jonathan 
   2650  1.15  jonathan 	if ((crd->crd_flags & CRD_F_COMP) == 0)
   2651  1.15  jonathan 		cmd->base_masks |= HIFN_BASE_CMD_DECODE;
   2652  1.15  jonathan 	if (crd->crd_alg == CRYPTO_LZS_COMP)
   2653  1.15  jonathan 		cmd->comp_masks |= HIFN_COMP_CMD_ALG_LZS |
   2654  1.15  jonathan 		    HIFN_COMP_CMD_CLEARHIST;
   2655  1.15  jonathan 
   2656  1.15  jonathan 	if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
   2657  1.15  jonathan 	    HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map)) {
   2658  1.15  jonathan 		err = ENOMEM;
   2659  1.15  jonathan 		goto fail;
   2660  1.15  jonathan 	}
   2661  1.15  jonathan 
   2662  1.15  jonathan 	if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
   2663  1.15  jonathan 	    HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
   2664  1.15  jonathan 		err = ENOMEM;
   2665  1.15  jonathan 		goto fail;
   2666  1.15  jonathan 	}
   2667  1.15  jonathan 
   2668  1.15  jonathan 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
   2669  1.15  jonathan 		int len;
   2670  1.15  jonathan 
   2671  1.15  jonathan 		if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
   2672  1.15  jonathan 		    cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
   2673  1.15  jonathan 			err = ENOMEM;
   2674  1.15  jonathan 			goto fail;
   2675  1.15  jonathan 		}
   2676  1.15  jonathan 
   2677  1.15  jonathan 		len = cmd->src_map->dm_mapsize / MCLBYTES;
   2678  1.15  jonathan 		if ((cmd->src_map->dm_mapsize % MCLBYTES) != 0)
   2679  1.15  jonathan 			len++;
   2680  1.15  jonathan 		len *= MCLBYTES;
   2681  1.15  jonathan 
   2682  1.15  jonathan 		if ((crd->crd_flags & CRD_F_COMP) == 0)
   2683  1.15  jonathan 			len *= 4;
   2684  1.15  jonathan 
   2685  1.15  jonathan 		if (len > HIFN_MAX_DMALEN)
   2686  1.15  jonathan 			len = HIFN_MAX_DMALEN;
   2687  1.15  jonathan 
   2688  1.15  jonathan 		cmd->dstu.dst_m = hifn_mkmbuf_chain(len, cmd->srcu.src_m);
   2689  1.15  jonathan 		if (cmd->dstu.dst_m == NULL) {
   2690  1.15  jonathan 			err = ENOMEM;
   2691  1.15  jonathan 			goto fail;
   2692  1.15  jonathan 		}
   2693  1.15  jonathan 
   2694  1.15  jonathan 		if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
   2695  1.15  jonathan 		    cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
   2696  1.15  jonathan 			err = ENOMEM;
   2697  1.15  jonathan 			goto fail;
   2698  1.15  jonathan 		}
   2699  1.15  jonathan 	} else if (crp->crp_flags & CRYPTO_F_IOV) {
   2700  1.15  jonathan 		if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
   2701  1.15  jonathan 		    cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
   2702  1.15  jonathan 			err = ENOMEM;
   2703  1.15  jonathan 			goto fail;
   2704  1.15  jonathan 		}
   2705  1.15  jonathan 		if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
   2706  1.15  jonathan 		    cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
   2707  1.15  jonathan 			err = ENOMEM;
   2708  1.15  jonathan 			goto fail;
   2709  1.15  jonathan 		}
   2710  1.15  jonathan 	}
   2711  1.15  jonathan 
   2712  1.15  jonathan 	if (cmd->src_map == cmd->dst_map)
   2713  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2714  1.15  jonathan 		    0, cmd->src_map->dm_mapsize,
   2715  1.15  jonathan 		    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
   2716  1.15  jonathan 	else {
   2717  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2718  1.15  jonathan 		    0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
   2719  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   2720  1.15  jonathan 		    0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   2721  1.15  jonathan 	}
   2722  1.15  jonathan 
   2723  1.15  jonathan 	cmd->crp = crp;
   2724  1.15  jonathan 	/*
   2725  1.15  jonathan 	 * Always use session 0.  The modes of compression we use are
   2726  1.15  jonathan 	 * stateless and there is always at least one compression
   2727  1.15  jonathan 	 * context, zero.
   2728  1.15  jonathan 	 */
   2729  1.15  jonathan 	cmd->session_num = 0;
   2730  1.15  jonathan 	cmd->softc = sc;
   2731  1.15  jonathan 
   2732  1.15  jonathan 	err = hifn_compress_enter(sc, cmd);
   2733  1.15  jonathan 
   2734  1.15  jonathan 	if (err != 0)
   2735  1.15  jonathan 		goto fail;
   2736  1.15  jonathan 	return (0);
   2737  1.15  jonathan 
   2738  1.15  jonathan fail:
   2739  1.15  jonathan 	if (cmd->dst_map != NULL) {
   2740  1.15  jonathan 		if (cmd->dst_map->dm_nsegs > 0)
   2741  1.15  jonathan 			bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
   2742  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   2743  1.15  jonathan 	}
   2744  1.15  jonathan 	if (cmd->src_map != NULL) {
   2745  1.15  jonathan 		if (cmd->src_map->dm_nsegs > 0)
   2746  1.15  jonathan 			bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2747  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   2748  1.15  jonathan 	}
   2749  1.15  jonathan 	free(cmd, M_DEVBUF);
   2750  1.15  jonathan 	if (err == EINVAL)
   2751  1.15  jonathan 		hifnstats.hst_invalid++;
   2752  1.15  jonathan 	else
   2753  1.15  jonathan 		hifnstats.hst_nomem++;
   2754  1.15  jonathan 	crp->crp_etype = err;
   2755  1.15  jonathan 	crypto_done(crp);
   2756  1.15  jonathan 	return (0);
   2757  1.15  jonathan }
   2758  1.15  jonathan 
   2759  1.23   thorpej static int
   2760  1.15  jonathan hifn_compress_enter(struct hifn_softc *sc, struct hifn_command *cmd)
   2761  1.15  jonathan {
   2762  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   2763  1.15  jonathan 	int cmdi, resi;
   2764  1.64   msaitoh 	uint32_t cmdlen;
   2765  1.15  jonathan 
   2766  1.15  jonathan 	if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
   2767  1.15  jonathan 	    (dma->resu + 1) > HIFN_D_CMD_RSIZE)
   2768  1.15  jonathan 		return (ENOMEM);
   2769  1.15  jonathan 
   2770  1.15  jonathan 	if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
   2771  1.15  jonathan 	    (dma->dstu + cmd->dst_map->dm_nsegs) > HIFN_D_DST_RSIZE)
   2772  1.15  jonathan 		return (ENOMEM);
   2773  1.15  jonathan 
   2774  1.15  jonathan 	if (dma->cmdi == HIFN_D_CMD_RSIZE) {
   2775  1.15  jonathan 		dma->cmdi = 0;
   2776  1.15  jonathan 		dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
   2777  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   2778  1.15  jonathan 		HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
   2779  1.15  jonathan 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2780  1.15  jonathan 	}
   2781  1.15  jonathan 	cmdi = dma->cmdi++;
   2782  1.15  jonathan 	cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
   2783  1.15  jonathan 	HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
   2784  1.15  jonathan 
   2785  1.15  jonathan 	/* .p for command/result already set */
   2786  1.15  jonathan 	dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
   2787  1.15  jonathan 	    HIFN_D_MASKDONEIRQ);
   2788  1.15  jonathan 	HIFN_CMDR_SYNC(sc, cmdi,
   2789  1.15  jonathan 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2790  1.15  jonathan 	dma->cmdu++;
   2791  1.15  jonathan 	if (sc->sc_c_busy == 0) {
   2792  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
   2793  1.15  jonathan 		sc->sc_c_busy = 1;
   2794  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED0);
   2795  1.15  jonathan 	}
   2796  1.15  jonathan 
   2797  1.15  jonathan 	/*
   2798  1.15  jonathan 	 * We don't worry about missing an interrupt (which a "command wait"
   2799  1.15  jonathan 	 * interrupt salvages us from), unless there is more than one command
   2800  1.15  jonathan 	 * in the queue.
   2801  1.15  jonathan 	 */
   2802  1.15  jonathan 	if (dma->cmdu > 1) {
   2803  1.15  jonathan 		sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
   2804  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
   2805  1.15  jonathan 	}
   2806  1.15  jonathan 
   2807  1.15  jonathan 	hifnstats.hst_ipackets++;
   2808  1.15  jonathan 	hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
   2809  1.15  jonathan 
   2810  1.15  jonathan 	hifn_dmamap_load_src(sc, cmd);
   2811  1.15  jonathan 	if (sc->sc_s_busy == 0) {
   2812  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
   2813  1.15  jonathan 		sc->sc_s_busy = 1;
   2814  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED1);
   2815  1.15  jonathan 	}
   2816  1.15  jonathan 
   2817  1.15  jonathan 	/*
   2818  1.15  jonathan 	 * Unlike other descriptors, we don't mask done interrupt from
   2819  1.15  jonathan 	 * result descriptor.
   2820  1.15  jonathan 	 */
   2821  1.15  jonathan 	if (dma->resi == HIFN_D_RES_RSIZE) {
   2822  1.15  jonathan 		dma->resi = 0;
   2823  1.15  jonathan 		dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
   2824  1.15  jonathan 		    HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
   2825  1.15  jonathan 		HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
   2826  1.15  jonathan 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2827  1.15  jonathan 	}
   2828  1.15  jonathan 	resi = dma->resi++;
   2829  1.15  jonathan 	dma->hifn_commands[resi] = cmd;
   2830  1.15  jonathan 	HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
   2831  1.15  jonathan 	dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
   2832  1.15  jonathan 	    HIFN_D_VALID | HIFN_D_LAST);
   2833  1.15  jonathan 	HIFN_RESR_SYNC(sc, resi,
   2834  1.15  jonathan 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2835  1.15  jonathan 	dma->resu++;
   2836  1.15  jonathan 	if (sc->sc_r_busy == 0) {
   2837  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
   2838  1.15  jonathan 		sc->sc_r_busy = 1;
   2839  1.15  jonathan 		SET_LED(sc, HIFN_MIPSRST_LED2);
   2840  1.15  jonathan 	}
   2841  1.15  jonathan 
   2842  1.15  jonathan 	if (cmd->sloplen)
   2843  1.15  jonathan 		cmd->slopidx = resi;
   2844  1.15  jonathan 
   2845  1.15  jonathan 	hifn_dmamap_load_dst(sc, cmd);
   2846  1.15  jonathan 
   2847  1.15  jonathan 	if (sc->sc_d_busy == 0) {
   2848  1.15  jonathan 		WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
   2849  1.15  jonathan 		sc->sc_d_busy = 1;
   2850  1.15  jonathan 	}
   2851  1.15  jonathan 	sc->sc_active = 5;
   2852  1.15  jonathan 	cmd->cmd_callback = hifn_callback_comp;
   2853  1.15  jonathan 	return (0);
   2854  1.15  jonathan }
   2855  1.15  jonathan 
   2856  1.23   thorpej static void
   2857  1.15  jonathan hifn_callback_comp(struct hifn_softc *sc, struct hifn_command *cmd,
   2858  1.64   msaitoh     uint8_t *resbuf)
   2859  1.15  jonathan {
   2860  1.15  jonathan 	struct hifn_base_result baseres;
   2861  1.15  jonathan 	struct cryptop *crp = cmd->crp;
   2862  1.15  jonathan 	struct hifn_dma *dma = sc->sc_dma;
   2863  1.15  jonathan 	struct mbuf *m;
   2864  1.15  jonathan 	int err = 0, i, u;
   2865  1.64   msaitoh 	uint32_t olen;
   2866  1.15  jonathan 	bus_size_t dstsize;
   2867  1.15  jonathan 
   2868  1.15  jonathan 	bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2869  1.15  jonathan 	    0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2870  1.15  jonathan 	bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   2871  1.15  jonathan 	    0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2872  1.15  jonathan 
   2873  1.15  jonathan 	dstsize = cmd->dst_map->dm_mapsize;
   2874  1.15  jonathan 	bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
   2875  1.15  jonathan 
   2876  1.41   tsutsui 	memcpy(&baseres, resbuf, sizeof(struct hifn_base_result));
   2877  1.15  jonathan 
   2878  1.15  jonathan 	i = dma->dstk; u = dma->dstu;
   2879  1.15  jonathan 	while (u != 0) {
   2880  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   2881  1.15  jonathan 		    offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
   2882  1.15  jonathan 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2883  1.15  jonathan 		if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
   2884  1.15  jonathan 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   2885  1.15  jonathan 			    offsetof(struct hifn_dma, dstr[i]),
   2886  1.15  jonathan 			    sizeof(struct hifn_desc),
   2887  1.15  jonathan 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   2888   1.1    itojun 			break;
   2889   1.1    itojun 		}
   2890  1.15  jonathan 		if (++i == (HIFN_D_DST_RSIZE + 1))
   2891  1.15  jonathan 			i = 0;
   2892  1.15  jonathan 		else
   2893  1.15  jonathan 			u--;
   2894   1.1    itojun 	}
   2895  1.15  jonathan 	dma->dstk = i; dma->dstu = u;
   2896   1.1    itojun 
   2897  1.15  jonathan 	if (baseres.flags & htole16(HIFN_BASE_RES_DSTOVERRUN)) {
   2898  1.15  jonathan 		bus_size_t xlen;
   2899  1.15  jonathan 
   2900  1.15  jonathan 		xlen = dstsize;
   2901  1.15  jonathan 
   2902  1.15  jonathan 		m_freem(cmd->dstu.dst_m);
   2903  1.15  jonathan 
   2904  1.15  jonathan 		if (xlen == HIFN_MAX_DMALEN) {
   2905  1.15  jonathan 			/* We've done all we can. */
   2906  1.15  jonathan 			err = E2BIG;
   2907  1.15  jonathan 			goto out;
   2908  1.15  jonathan 		}
   2909  1.15  jonathan 
   2910  1.15  jonathan 		xlen += MCLBYTES;
   2911  1.15  jonathan 
   2912  1.15  jonathan 		if (xlen > HIFN_MAX_DMALEN)
   2913  1.15  jonathan 			xlen = HIFN_MAX_DMALEN;
   2914  1.15  jonathan 
   2915  1.15  jonathan 		cmd->dstu.dst_m = hifn_mkmbuf_chain(xlen,
   2916  1.15  jonathan 		    cmd->srcu.src_m);
   2917  1.15  jonathan 		if (cmd->dstu.dst_m == NULL) {
   2918  1.15  jonathan 			err = ENOMEM;
   2919  1.15  jonathan 			goto out;
   2920  1.15  jonathan 		}
   2921  1.15  jonathan 		if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
   2922  1.15  jonathan 		    cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
   2923  1.15  jonathan 			err = ENOMEM;
   2924  1.15  jonathan 			goto out;
   2925  1.15  jonathan 		}
   2926  1.15  jonathan 
   2927  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
   2928  1.15  jonathan 		    0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
   2929  1.15  jonathan 		bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
   2930  1.15  jonathan 		    0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   2931  1.15  jonathan 
   2932  1.15  jonathan 		err = hifn_compress_enter(sc, cmd);
   2933  1.15  jonathan 		if (err != 0)
   2934  1.15  jonathan 			goto out;
   2935  1.15  jonathan 		return;
   2936  1.15  jonathan 	}
   2937  1.15  jonathan 
   2938  1.15  jonathan 	olen = dstsize - (letoh16(baseres.dst_cnt) |
   2939  1.15  jonathan 	    (((letoh16(baseres.session) & HIFN_BASE_RES_DSTLEN_M) >>
   2940  1.15  jonathan 	    HIFN_BASE_RES_DSTLEN_S) << 16));
   2941  1.15  jonathan 
   2942  1.15  jonathan 	crp->crp_olen = olen - cmd->compcrd->crd_skip;
   2943  1.15  jonathan 
   2944  1.15  jonathan 	bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2945  1.15  jonathan 	bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   2946  1.15  jonathan 	bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   2947  1.15  jonathan 
   2948  1.15  jonathan 	m = cmd->dstu.dst_m;
   2949  1.15  jonathan 	if (m->m_flags & M_PKTHDR)
   2950  1.15  jonathan 		m->m_pkthdr.len = olen;
   2951  1.34  christos 	crp->crp_buf = (void *)m;
   2952  1.15  jonathan 	for (; m != NULL; m = m->m_next) {
   2953  1.15  jonathan 		if (olen >= m->m_len)
   2954  1.15  jonathan 			olen -= m->m_len;
   2955  1.15  jonathan 		else {
   2956  1.15  jonathan 			m->m_len = olen;
   2957  1.15  jonathan 			olen = 0;
   2958  1.15  jonathan 		}
   2959  1.15  jonathan 	}
   2960  1.15  jonathan 
   2961  1.15  jonathan 	m_freem(cmd->srcu.src_m);
   2962   1.1    itojun 	free(cmd, M_DEVBUF);
   2963  1.15  jonathan 	crp->crp_etype = 0;
   2964  1.15  jonathan 	crypto_done(crp);
   2965  1.15  jonathan 	return;
   2966  1.15  jonathan 
   2967  1.15  jonathan out:
   2968  1.15  jonathan 	if (cmd->dst_map != NULL) {
   2969  1.15  jonathan 		if (cmd->src_map->dm_nsegs != 0)
   2970  1.15  jonathan 			bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2971  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
   2972  1.15  jonathan 	}
   2973  1.15  jonathan 	if (cmd->src_map != NULL) {
   2974  1.15  jonathan 		if (cmd->src_map->dm_nsegs != 0)
   2975  1.15  jonathan 			bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
   2976  1.15  jonathan 		bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
   2977  1.15  jonathan 	}
   2978  1.15  jonathan 	if (cmd->dstu.dst_m != NULL)
   2979  1.15  jonathan 		m_freem(cmd->dstu.dst_m);
   2980  1.15  jonathan 	free(cmd, M_DEVBUF);
   2981  1.15  jonathan 	crp->crp_etype = err;
   2982   1.1    itojun 	crypto_done(crp);
   2983   1.1    itojun }
   2984  1.15  jonathan 
   2985  1.23   thorpej static struct mbuf *
   2986  1.15  jonathan hifn_mkmbuf_chain(int totlen, struct mbuf *mtemplate)
   2987  1.15  jonathan {
   2988  1.15  jonathan 	int len;
   2989  1.15  jonathan 	struct mbuf *m, *m0, *mlast;
   2990  1.15  jonathan 
   2991  1.15  jonathan 	if (mtemplate->m_flags & M_PKTHDR) {
   2992  1.15  jonathan 		len = MHLEN;
   2993  1.15  jonathan 		MGETHDR(m0, M_DONTWAIT, MT_DATA);
   2994  1.15  jonathan 	} else {
   2995  1.15  jonathan 		len = MLEN;
   2996  1.15  jonathan 		MGET(m0, M_DONTWAIT, MT_DATA);
   2997  1.15  jonathan 	}
   2998  1.15  jonathan 	if (m0 == NULL)
   2999  1.15  jonathan 		return (NULL);
   3000  1.15  jonathan 	if (len == MHLEN)
   3001  1.68  riastrad 		m_copy_pkthdr(m0, mtemplate);
   3002  1.15  jonathan 	MCLGET(m0, M_DONTWAIT);
   3003  1.61      maxv 	if (!(m0->m_flags & M_EXT)) {
   3004  1.61      maxv  		m_freem(m0);
   3005  1.61      maxv 		return (NULL);
   3006  1.61      maxv 	}
   3007  1.15  jonathan 	len = MCLBYTES;
   3008  1.15  jonathan 
   3009  1.15  jonathan 	totlen -= len;
   3010  1.15  jonathan 	m0->m_pkthdr.len = m0->m_len = len;
   3011  1.15  jonathan 	mlast = m0;
   3012  1.15  jonathan 
   3013  1.15  jonathan 	while (totlen > 0) {
   3014  1.15  jonathan 		MGET(m, M_DONTWAIT, MT_DATA);
   3015  1.15  jonathan 		if (m == NULL) {
   3016  1.15  jonathan 			m_freem(m0);
   3017  1.15  jonathan 			return (NULL);
   3018  1.15  jonathan 		}
   3019  1.15  jonathan 		MCLGET(m, M_DONTWAIT);
   3020  1.15  jonathan 		if (!(m->m_flags & M_EXT)) {
   3021  1.58  christos 			m_freem(m);
   3022  1.15  jonathan 			m_freem(m0);
   3023  1.15  jonathan 			return (NULL);
   3024  1.15  jonathan 		}
   3025  1.15  jonathan 		len = MCLBYTES;
   3026  1.15  jonathan 		m->m_len = len;
   3027  1.15  jonathan 		if (m0->m_flags & M_PKTHDR)
   3028  1.15  jonathan 			m0->m_pkthdr.len += len;
   3029  1.15  jonathan 		totlen -= len;
   3030  1.15  jonathan 
   3031  1.15  jonathan 		mlast->m_next = m;
   3032  1.15  jonathan 		mlast = m;
   3033  1.15  jonathan 	}
   3034  1.15  jonathan 
   3035  1.15  jonathan 	return (m0);
   3036  1.15  jonathan }
   3037  1.68  riastrad #endif	/* CRYPTO_LZS_COMP */
   3038  1.15  jonathan 
   3039  1.23   thorpej static void
   3040  1.64   msaitoh hifn_write_4(struct hifn_softc *sc, int reggrp, bus_size_t reg, uint32_t val)
   3041  1.15  jonathan {
   3042  1.15  jonathan 	/*
   3043  1.15  jonathan 	 * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0
   3044  1.15  jonathan 	 * and Group 1 registers; avoid conditions that could create
   3045  1.15  jonathan 	 * burst writes by doing a read in between the writes.
   3046  1.15  jonathan 	 */
   3047  1.15  jonathan 	if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
   3048  1.15  jonathan 		if (sc->sc_waw_lastgroup == reggrp &&
   3049  1.15  jonathan 		    sc->sc_waw_lastreg == reg - 4) {
   3050  1.15  jonathan 			bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID);
   3051  1.15  jonathan 		}
   3052  1.15  jonathan 		sc->sc_waw_lastgroup = reggrp;
   3053  1.15  jonathan 		sc->sc_waw_lastreg = reg;
   3054  1.15  jonathan 	}
   3055  1.15  jonathan 	if (reggrp == 0)
   3056  1.15  jonathan 		bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val);
   3057  1.15  jonathan 	else
   3058  1.15  jonathan 		bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val);
   3059  1.15  jonathan 
   3060  1.15  jonathan }
   3061  1.15  jonathan 
   3062  1.64   msaitoh static uint32_t
   3063  1.17   thorpej hifn_read_4(struct hifn_softc *sc, int reggrp, bus_size_t reg)
   3064  1.15  jonathan {
   3065  1.15  jonathan 	if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
   3066  1.15  jonathan 		sc->sc_waw_lastgroup = -1;
   3067  1.15  jonathan 		sc->sc_waw_lastreg = 1;
   3068  1.15  jonathan 	}
   3069  1.15  jonathan 	if (reggrp == 0)
   3070  1.15  jonathan 		return (bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg));
   3071  1.15  jonathan 	return (bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg));
   3072  1.15  jonathan }
   3073