hifn7751.c revision 1.17 1 /* $NetBSD: hifn7751.c,v 1.17 2003/08/28 15:05:10 thorpej Exp $ */
2 /* $FreeBSD: hifn7751.c,v 1.5.2.6 2003/07/02 17:04:50 sam Exp $ */
3 /* $OpenBSD: hifn7751.c,v 1.140 2003/08/01 17:55:54 deraadt Exp $ */
4
5 /*
6 * Invertex AEON / Hifn 7751 driver
7 * Copyright (c) 1999 Invertex Inc. All rights reserved.
8 * Copyright (c) 1999 Theo de Raadt
9 * Copyright (c) 2000-2001 Network Security Technologies, Inc.
10 * http://www.netsec.net
11 *
12 * This driver is based on a previous driver by Invertex, for which they
13 * requested: Please send any comments, feedback, bug-fixes, or feature
14 * requests to software (at) invertex.com.
15 *
16 * Redistribution and use in source and binary forms, with or without
17 * modification, are permitted provided that the following conditions
18 * are met:
19 *
20 * 1. Redistributions of source code must retain the above copyright
21 * notice, this list of conditions and the following disclaimer.
22 * 2. Redistributions in binary form must reproduce the above copyright
23 * notice, this list of conditions and the following disclaimer in the
24 * documentation and/or other materials provided with the distribution.
25 * 3. The name of the author may not be used to endorse or promote products
26 * derived from this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
29 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
30 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
31 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
32 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
33 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
37 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38 *
39 * Effort sponsored in part by the Defense Advanced Research Projects
40 * Agency (DARPA) and Air Force Research Laboratory, Air Force
41 * Materiel Command, USAF, under agreement number F30602-01-2-0537.
42 *
43 */
44
45 /*
46 * Driver for the Hifn 7751 encryption processor.
47 */
48
49 #include <sys/cdefs.h>
50 __KERNEL_RCSID(0, "$NetBSD: hifn7751.c,v 1.17 2003/08/28 15:05:10 thorpej Exp $");
51
52 #include "rnd.h"
53 #include "opencrypto.h"
54
55 #if NRND == 0 || NOPENCRYPTO == 0
56 #error hifn7751 requires rnd and opencrypto pseudo-devices
57 #endif
58
59
60 #include <sys/param.h>
61 #include <sys/systm.h>
62 #include <sys/proc.h>
63 #include <sys/errno.h>
64 #include <sys/malloc.h>
65 #include <sys/kernel.h>
66 #include <sys/mbuf.h>
67 #include <sys/device.h>
68
69 #include <uvm/uvm_extern.h>
70
71
72 #ifdef __OpenBSD__
73 #include <crypto/crypto.h>
74 #include <dev/rndvar.h>
75 #else
76 #include <opencrypto/cryptodev.h>
77 #include <sys/rnd.h>
78 #endif
79
80 #include <dev/pci/pcireg.h>
81 #include <dev/pci/pcivar.h>
82 #include <dev/pci/pcidevs.h>
83
84 #include <dev/pci/hifn7751reg.h>
85 #include <dev/pci/hifn7751var.h>
86
87 #undef HIFN_DEBUG
88
89 #ifdef __NetBSD__
90 #define HIFN_NO_RNG /* until statistically tested */
91 #define M_DUP_PKTHDR M_COPY_PKTHDR /* XXX */
92 #endif
93
94 #ifdef HIFN_DEBUG
95 extern int hifn_debug; /* patchable */
96 int hifn_debug = 1;
97 #endif
98
99 #ifdef __OpenBSD__
100 #define HAVE_CRYPTO_LZS /* OpenBSD OCF supports CRYPTO_COMP_LZS */
101 #endif
102
103 /*
104 * Prototypes and count for the pci_device structure
105 */
106 #ifdef __OpenBSD__
107 int hifn_probe((struct device *, void *, void *);
108 #else
109 int hifn_probe(struct device *, struct cfdata *, void *);
110 #endif
111 void hifn_attach(struct device *, struct device *, void *);
112
113 CFATTACH_DECL(hifn, sizeof(struct hifn_softc),
114 hifn_probe, hifn_attach, NULL, NULL);
115
116 #ifdef __OpenBSD__
117 struct cfdriver hifn_cd = {
118 0, "hifn", DV_DULL
119 };
120 #endif
121
122 void hifn_reset_board(struct hifn_softc *, int);
123 void hifn_reset_puc(struct hifn_softc *);
124 void hifn_puc_wait(struct hifn_softc *);
125 const char *hifn_enable_crypto(struct hifn_softc *, pcireg_t);
126 void hifn_set_retry(struct hifn_softc *);
127 void hifn_init_dma(struct hifn_softc *);
128 void hifn_init_pci_registers(struct hifn_softc *);
129 int hifn_sramsize(struct hifn_softc *);
130 int hifn_dramsize(struct hifn_softc *);
131 int hifn_ramtype(struct hifn_softc *);
132 void hifn_sessions(struct hifn_softc *);
133 int hifn_intr(void *);
134 u_int hifn_write_command(struct hifn_command *, u_int8_t *);
135 u_int32_t hifn_next_signature(u_int32_t a, u_int cnt);
136 int hifn_newsession(void*, u_int32_t *, struct cryptoini *);
137 int hifn_freesession(void*, u_int64_t);
138 int hifn_process(void*, struct cryptop *, int);
139 void hifn_callback(struct hifn_softc *, struct hifn_command *, u_int8_t *);
140 int hifn_crypto(struct hifn_softc *, struct hifn_command *,
141 struct cryptop*, int);
142 int hifn_readramaddr(struct hifn_softc *, int, u_int8_t *);
143 int hifn_writeramaddr(struct hifn_softc *, int, u_int8_t *);
144 int hifn_dmamap_aligned(bus_dmamap_t);
145 int hifn_dmamap_load_src(struct hifn_softc *, struct hifn_command *);
146 int hifn_dmamap_load_dst(struct hifn_softc *, struct hifn_command *);
147 int hifn_init_pubrng(struct hifn_softc *);
148 #ifndef HIFN_NO_RNG
149 static void hifn_rng(void *);
150 #endif
151 void hifn_tick(void *);
152 void hifn_abort(struct hifn_softc *);
153 void hifn_alloc_slot(struct hifn_softc *, int *, int *, int *, int *);
154 void hifn_write_4(struct hifn_softc *, int, bus_size_t, u_int32_t);
155 u_int32_t hifn_read_4(struct hifn_softc *, int, bus_size_t);
156 #ifdef HAVE_CRYPTO_LZS
157 int hifn_compression(struct hifn_softc *, struct cryptop *,
158 struct hifn_command *);
159 struct mbuf *hifn_mkmbuf_chain(int, struct mbuf *);
160 int hifn_compress_enter(struct hifn_softc *, struct hifn_command *);
161 void hifn_callback_comp(struct hifn_softc *, struct hifn_command *,
162 u_int8_t *);
163 #endif /* HAVE_CRYPTO_LZS */
164
165
166 #ifdef notyet
167 int hifn_compression(struct hifn_softc *, struct cryptop *,
168 struct hifn_command *);
169 struct mbuf *hifn_mkmbuf_chain(int, struct mbuf *);
170 int hifn_compress_enter(struct hifn_softc *, struct hifn_command *);
171 void hifn_callback_comp(struct hifn_softc *, struct hifn_command *,
172 u_int8_t *);
173 #endif
174
175 struct hifn_stats hifnstats;
176
177 static const struct hifn_product {
178 pci_vendor_id_t hifn_vendor;
179 pci_product_id_t hifn_product;
180 int hifn_flags;
181 const char *hifn_name;
182 } hifn_products[] = {
183 { PCI_VENDOR_INVERTEX, PCI_PRODUCT_INVERTEX_AEON,
184 0,
185 "Invertex AEON",
186 },
187
188 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7751,
189 0,
190 "Hi/Fn 7751",
191 },
192 { PCI_VENDOR_NETSEC, PCI_PRODUCT_NETSEC_7751,
193 0,
194 "Hi/Fn 7751 (NetSec)"
195 },
196
197 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7811,
198 HIFN_IS_7811 | HIFN_HAS_RNG | HIFN_HAS_LEDS | HIFN_NO_BURSTWRITE,
199 "Hi/Fn 7811",
200 },
201
202 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7951,
203 HIFN_HAS_RNG | HIFN_HAS_PUBLIC,
204 "Hi/Fn 7951",
205 },
206
207
208 { 0, 0,
209 0,
210 NULL
211 }
212 };
213
214 static const struct hifn_product *
215 hifn_lookup(const struct pci_attach_args *pa)
216 {
217 const struct hifn_product *hp;
218
219 for (hp = hifn_products; hp->hifn_name != NULL; hp++) {
220 if (PCI_VENDOR(pa->pa_id) == hp->hifn_vendor &&
221 PCI_PRODUCT(pa->pa_id) == hp->hifn_product)
222 return (hp);
223 }
224 return (NULL);
225 }
226
227 int
228 hifn_probe(struct device *parent, struct cfdata *match, void *aux)
229 {
230 struct pci_attach_args *pa = (struct pci_attach_args *) aux;
231
232 if (hifn_lookup(pa) != NULL)
233 return (1);
234
235 return (0);
236 }
237
238 void
239 hifn_attach(struct device *parent, struct device *self, void *aux)
240 {
241 struct hifn_softc *sc = (struct hifn_softc *)self;
242 struct pci_attach_args *pa = aux;
243 const struct hifn_product *hp;
244 pci_chipset_tag_t pc = pa->pa_pc;
245 pci_intr_handle_t ih;
246 const char *intrstr = NULL;
247 const char *hifncap;
248 char rbase;
249 bus_size_t iosize0, iosize1;
250 u_int32_t cmd;
251 u_int16_t ena;
252 bus_dma_segment_t seg;
253 bus_dmamap_t dmamap;
254 int rseg;
255 caddr_t kva;
256
257 hp = hifn_lookup(pa);
258 if (hp == NULL) {
259 printf("\n");
260 panic("hifn_attach: impossible");
261 }
262
263 aprint_naive(": Crypto processor\n");
264 aprint_normal(": %s, rev. %d\n", hp->hifn_name,
265 PCI_REVISION(pa->pa_class));
266
267 sc->sc_pci_pc = pa->pa_pc;
268 sc->sc_pci_tag = pa->pa_tag;
269
270 sc->sc_flags = hp->hifn_flags;
271
272 cmd = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
273 cmd |= PCI_COMMAND_MASTER_ENABLE;
274 pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, cmd);
275 cmd = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
276
277 if (pci_mapreg_map(pa, HIFN_BAR0, PCI_MAPREG_TYPE_MEM, 0,
278 &sc->sc_st0, &sc->sc_sh0, NULL, &iosize0)) {
279 aprint_error("%s: can't map mem space %d\n",
280 sc->sc_dv.dv_xname, 0);
281 return;
282 }
283
284 if (pci_mapreg_map(pa, HIFN_BAR1, PCI_MAPREG_TYPE_MEM, 0,
285 &sc->sc_st1, &sc->sc_sh1, NULL, &iosize1)) {
286 aprint_error("%s: can't find mem space %d\n",
287 sc->sc_dv.dv_xname, 1);
288 goto fail_io0;
289 }
290
291 hifn_set_retry(sc);
292
293 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
294 sc->sc_waw_lastgroup = -1;
295 sc->sc_waw_lastreg = 1;
296 }
297
298 sc->sc_dmat = pa->pa_dmat;
299 if (bus_dmamem_alloc(sc->sc_dmat, sizeof(*sc->sc_dma), PAGE_SIZE, 0,
300 &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
301 aprint_error("%s: can't alloc DMA buffer\n",
302 sc->sc_dv.dv_xname);
303 goto fail_io1;
304 }
305 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, sizeof(*sc->sc_dma), &kva,
306 BUS_DMA_NOWAIT)) {
307 aprint_error("%s: can't map DMA buffers (%lu bytes)\n",
308 sc->sc_dv.dv_xname, (u_long)sizeof(*sc->sc_dma));
309 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
310 goto fail_io1;
311 }
312 if (bus_dmamap_create(sc->sc_dmat, sizeof(*sc->sc_dma), 1,
313 sizeof(*sc->sc_dma), 0, BUS_DMA_NOWAIT, &dmamap)) {
314 aprint_error("%s: can't create DMA map\n",
315 sc->sc_dv.dv_xname);
316 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
317 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
318 goto fail_io1;
319 }
320 if (bus_dmamap_load(sc->sc_dmat, dmamap, kva, sizeof(*sc->sc_dma),
321 NULL, BUS_DMA_NOWAIT)) {
322 aprint_error("%s: can't load DMA map\n",
323 sc->sc_dv.dv_xname);
324 bus_dmamap_destroy(sc->sc_dmat, dmamap);
325 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
326 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
327 goto fail_io1;
328 }
329 sc->sc_dmamap = dmamap;
330 sc->sc_dma = (struct hifn_dma *)kva;
331 bzero(sc->sc_dma, sizeof(*sc->sc_dma));
332
333 hifn_reset_board(sc, 0);
334
335 if ((hifncap = hifn_enable_crypto(sc, pa->pa_id)) == NULL) {
336 aprint_error("%s: crypto enabling failed\n",
337 sc->sc_dv.dv_xname);
338 goto fail_mem;
339 }
340 hifn_reset_puc(sc);
341
342 hifn_init_dma(sc);
343 hifn_init_pci_registers(sc);
344
345 if (hifn_ramtype(sc))
346 goto fail_mem;
347
348 if (sc->sc_drammodel == 0)
349 hifn_sramsize(sc);
350 else
351 hifn_dramsize(sc);
352
353 /*
354 * Workaround for NetSec 7751 rev A: half ram size because two
355 * of the address lines were left floating
356 */
357 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETSEC &&
358 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETSEC_7751 &&
359 PCI_REVISION(pa->pa_class) == 0x61)
360 sc->sc_ramsize >>= 1;
361
362 if (pci_intr_map(pa, &ih)) {
363 aprint_error("%s: couldn't map interrupt\n",
364 sc->sc_dv.dv_xname);
365 goto fail_mem;
366 }
367 intrstr = pci_intr_string(pc, ih);
368 #ifdef __OpenBSD__
369 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, hifn_intr, sc,
370 self->dv_xname);
371 #else
372 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, hifn_intr, sc);
373 #endif
374 if (sc->sc_ih == NULL) {
375 aprint_error("%s: couldn't establish interrupt\n",
376 sc->sc_dv.dv_xname);
377 if (intrstr != NULL)
378 aprint_normal(" at %s", intrstr);
379 aprint_normal("\n");
380 goto fail_mem;
381 }
382
383 hifn_sessions(sc);
384
385 rseg = sc->sc_ramsize / 1024;
386 rbase = 'K';
387 if (sc->sc_ramsize >= (1024 * 1024)) {
388 rbase = 'M';
389 rseg /= 1024;
390 }
391 aprint_normal("%s: %s, %d%cB %cram, interrupting at %s\n",
392 sc->sc_dv.dv_xname, hifncap, rseg, rbase,
393 sc->sc_drammodel ? 'd' : 's', intrstr);
394
395 sc->sc_cid = crypto_get_driverid(0);
396 if (sc->sc_cid < 0) {
397 aprint_error("%s: couldn't get crypto driver id\n",
398 sc->sc_dv.dv_xname);
399 goto fail_intr;
400 }
401
402 WRITE_REG_0(sc, HIFN_0_PUCNFG,
403 READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID);
404 ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
405
406 switch (ena) {
407 case HIFN_PUSTAT_ENA_2:
408 crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0,
409 hifn_newsession, hifn_freesession, hifn_process, sc);
410 crypto_register(sc->sc_cid, CRYPTO_ARC4, 0, 0,
411 hifn_newsession, hifn_freesession, hifn_process, sc);
412 /*FALLTHROUGH*/
413 case HIFN_PUSTAT_ENA_1:
414 crypto_register(sc->sc_cid, CRYPTO_MD5, 0, 0,
415 hifn_newsession, hifn_freesession, hifn_process, sc);
416 crypto_register(sc->sc_cid, CRYPTO_SHA1, 0, 0,
417 hifn_newsession, hifn_freesession, hifn_process, sc);
418 crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0,
419 hifn_newsession, hifn_freesession, hifn_process, sc);
420 crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0,
421 hifn_newsession, hifn_freesession, hifn_process, sc);
422 crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0,
423 hifn_newsession, hifn_freesession, hifn_process, sc);
424 break;
425 }
426
427 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
428 sc->sc_dmamap->dm_mapsize,
429 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
430
431 if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG))
432 hifn_init_pubrng(sc);
433
434 #ifdef __OpenBSD__
435 timeout_set(&sc->sc_tickto, hifn_tick, sc);
436 timeout_add(&sc->sc_tickto, hz);
437 #else
438 callout_init(&sc->sc_tickto);
439 callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
440 #endif
441 return;
442
443 fail_intr:
444 pci_intr_disestablish(pc, sc->sc_ih);
445 fail_mem:
446 bus_dmamap_unload(sc->sc_dmat, dmamap);
447 bus_dmamap_destroy(sc->sc_dmat, dmamap);
448 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
449 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
450
451 /* Turn off DMA polling */
452 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
453 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
454
455 fail_io1:
456 bus_space_unmap(sc->sc_st1, sc->sc_sh1, iosize1);
457 fail_io0:
458 bus_space_unmap(sc->sc_st0, sc->sc_sh0, iosize0);
459 }
460
461 int
462 hifn_init_pubrng(struct hifn_softc *sc)
463 {
464 u_int32_t r;
465 int i;
466
467 if ((sc->sc_flags & HIFN_IS_7811) == 0) {
468 /* Reset 7951 public key/rng engine */
469 WRITE_REG_1(sc, HIFN_1_PUB_RESET,
470 READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET);
471
472 for (i = 0; i < 100; i++) {
473 DELAY(1000);
474 if ((READ_REG_1(sc, HIFN_1_PUB_RESET) &
475 HIFN_PUBRST_RESET) == 0)
476 break;
477 }
478
479 if (i == 100) {
480 printf("%s: public key init failed\n",
481 sc->sc_dv.dv_xname);
482 return (1);
483 }
484 }
485
486 /* Enable the rng, if available */
487 if (sc->sc_flags & HIFN_HAS_RNG) {
488 if (sc->sc_flags & HIFN_IS_7811) {
489 r = READ_REG_1(sc, HIFN_1_7811_RNGENA);
490 if (r & HIFN_7811_RNGENA_ENA) {
491 r &= ~HIFN_7811_RNGENA_ENA;
492 WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
493 }
494 WRITE_REG_1(sc, HIFN_1_7811_RNGCFG,
495 HIFN_7811_RNGCFG_DEFL);
496 r |= HIFN_7811_RNGENA_ENA;
497 WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
498 } else
499 WRITE_REG_1(sc, HIFN_1_RNG_CONFIG,
500 READ_REG_1(sc, HIFN_1_RNG_CONFIG) |
501 HIFN_RNGCFG_ENA);
502
503 sc->sc_rngfirst = 1;
504 if (hz >= 100)
505 sc->sc_rnghz = hz / 100;
506 else
507 sc->sc_rnghz = 1;
508 #ifndef HIFN_NO_RNG
509 #ifdef __OpenBSD__
510 timeout_set(&sc->sc_rngto, hifn_rng, sc);
511 timeout_add(&sc->sc_rngto, sc->sc_rnghz);
512 #else /* !__OpenBSD__ */
513 callout_init(&sc->sc_rngto);
514 callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
515 #endif /* !__OpenBSD__ */
516 #endif /* HIFN_NO_RNG */
517 }
518
519 /* Enable public key engine, if available */
520 if (sc->sc_flags & HIFN_HAS_PUBLIC) {
521 WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE);
522 sc->sc_dmaier |= HIFN_DMAIER_PUBDONE;
523 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
524 }
525
526 return (0);
527 }
528
529 #ifndef HIFN_NO_RNG
530 static void
531 hifn_rng(void *vsc)
532 {
533 #ifndef __NetBSD__
534 struct hifn_softc *sc = vsc;
535 u_int32_t num1, sts, num2;
536 int i;
537
538 if (sc->sc_flags & HIFN_IS_7811) {
539 for (i = 0; i < 5; i++) {
540 sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS);
541 if (sts & HIFN_7811_RNGSTS_UFL) {
542 printf("%s: RNG underflow: disabling\n",
543 sc->sc_dv.dv_xname);
544 return;
545 }
546 if ((sts & HIFN_7811_RNGSTS_RDY) == 0)
547 break;
548
549 /*
550 * There are at least two words in the RNG FIFO
551 * at this point.
552 */
553 num1 = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
554 num2 = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
555 if (sc->sc_rngfirst)
556 sc->sc_rngfirst = 0;
557 else {
558 add_true_randomness(num1);
559 add_true_randomness(num2);
560 }
561 }
562 } else {
563 num1 = READ_REG_1(sc, HIFN_1_RNG_DATA);
564
565 if (sc->sc_rngfirst)
566 sc->sc_rngfirst = 0;
567 else
568 add_true_randomness(num1);
569 }
570
571 #ifdef __OpenBSD__
572 timeout_add(&sc->sc_rngto, sc->sc_rnghz);
573 #else
574 callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
575 #endif
576 #endif /*!__NetBSD__*/
577 }
578 #endif
579
580 void
581 hifn_puc_wait(struct hifn_softc *sc)
582 {
583 int i;
584
585 for (i = 5000; i > 0; i--) {
586 DELAY(1);
587 if (!(READ_REG_0(sc, HIFN_0_PUCTRL) & HIFN_PUCTRL_RESET))
588 break;
589 }
590 if (!i)
591 printf("%s: proc unit did not reset\n", sc->sc_dv.dv_xname);
592 }
593
594 /*
595 * Reset the processing unit.
596 */
597 void
598 hifn_reset_puc(struct hifn_softc *sc)
599 {
600 /* Reset processing unit */
601 WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
602 hifn_puc_wait(sc);
603 }
604
605 void
606 hifn_set_retry(struct hifn_softc *sc)
607 {
608 u_int32_t r;
609
610 r = pci_conf_read(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT);
611 r &= 0xffff0000;
612 pci_conf_write(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT, r);
613 }
614
615 /*
616 * Resets the board. Values in the regesters are left as is
617 * from the reset (i.e. initial values are assigned elsewhere).
618 */
619 void
620 hifn_reset_board(struct hifn_softc *sc, int full)
621 {
622 u_int32_t reg;
623
624 /*
625 * Set polling in the DMA configuration register to zero. 0x7 avoids
626 * resetting the board and zeros out the other fields.
627 */
628 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
629 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
630
631 /*
632 * Now that polling has been disabled, we have to wait 1 ms
633 * before resetting the board.
634 */
635 DELAY(1000);
636
637 /* Reset the DMA unit */
638 if (full) {
639 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE);
640 DELAY(1000);
641 } else {
642 WRITE_REG_1(sc, HIFN_1_DMA_CNFG,
643 HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET);
644 hifn_reset_puc(sc);
645 }
646
647 bzero(sc->sc_dma, sizeof(*sc->sc_dma));
648
649 /* Bring dma unit out of reset */
650 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
651 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
652
653 hifn_puc_wait(sc);
654
655 hifn_set_retry(sc);
656
657 if (sc->sc_flags & HIFN_IS_7811) {
658 for (reg = 0; reg < 1000; reg++) {
659 if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) &
660 HIFN_MIPSRST_CRAMINIT)
661 break;
662 DELAY(1000);
663 }
664 if (reg == 1000)
665 printf(": cram init timeout\n");
666 }
667 }
668
669 u_int32_t
670 hifn_next_signature(u_int32_t a, u_int cnt)
671 {
672 int i;
673 u_int32_t v;
674
675 for (i = 0; i < cnt; i++) {
676
677 /* get the parity */
678 v = a & 0x80080125;
679 v ^= v >> 16;
680 v ^= v >> 8;
681 v ^= v >> 4;
682 v ^= v >> 2;
683 v ^= v >> 1;
684
685 a = (v & 1) ^ (a << 1);
686 }
687
688 return a;
689 }
690
691 struct pci2id {
692 u_short pci_vendor;
693 u_short pci_prod;
694 char card_id[13];
695 } pci2id[] = {
696 {
697 PCI_VENDOR_HIFN,
698 PCI_PRODUCT_HIFN_7951,
699 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
700 0x00, 0x00, 0x00, 0x00, 0x00 }
701 }, {
702 PCI_VENDOR_NETSEC,
703 PCI_PRODUCT_NETSEC_7751,
704 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
705 0x00, 0x00, 0x00, 0x00, 0x00 }
706 }, {
707 PCI_VENDOR_INVERTEX,
708 PCI_PRODUCT_INVERTEX_AEON,
709 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
710 0x00, 0x00, 0x00, 0x00, 0x00 }
711 }, {
712 PCI_VENDOR_HIFN,
713 PCI_PRODUCT_HIFN_7811,
714 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
715 0x00, 0x00, 0x00, 0x00, 0x00 }
716 }, {
717 /*
718 * Other vendors share this PCI ID as well, such as
719 * http://www.powercrypt.com, and obviously they also
720 * use the same key.
721 */
722 PCI_VENDOR_HIFN,
723 PCI_PRODUCT_HIFN_7751,
724 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
725 0x00, 0x00, 0x00, 0x00, 0x00 }
726 },
727 };
728
729 /*
730 * Checks to see if crypto is already enabled. If crypto isn't enable,
731 * "hifn_enable_crypto" is called to enable it. The check is important,
732 * as enabling crypto twice will lock the board.
733 */
734 const char *
735 hifn_enable_crypto(struct hifn_softc *sc, pcireg_t pciid)
736 {
737 u_int32_t dmacfg, ramcfg, encl, addr, i;
738 char *offtbl = NULL;
739
740 for (i = 0; i < sizeof(pci2id)/sizeof(pci2id[0]); i++) {
741 if (pci2id[i].pci_vendor == PCI_VENDOR(pciid) &&
742 pci2id[i].pci_prod == PCI_PRODUCT(pciid)) {
743 offtbl = pci2id[i].card_id;
744 break;
745 }
746 }
747
748 if (offtbl == NULL) {
749 #ifdef HIFN_DEBUG
750 aprint_debug("%s: Unknown card!\n", sc->sc_dv.dv_xname);
751 #endif
752 return (NULL);
753 }
754
755 ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG);
756 dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG);
757
758 /*
759 * The RAM config register's encrypt level bit needs to be set before
760 * every read performed on the encryption level register.
761 */
762 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
763
764 encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
765
766 /*
767 * Make sure we don't re-unlock. Two unlocks kills chip until the
768 * next reboot.
769 */
770 if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) {
771 #ifdef HIFN_DEBUG
772 aprint_debug("%s: Strong Crypto already enabled!\n",
773 sc->sc_dv.dv_xname);
774 #endif
775 goto report;
776 }
777
778 if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) {
779 #ifdef HIFN_DEBUG
780 aprint_debug("%s: Unknown encryption level\n",
781 sc->sc_dv.dv_xname);
782 #endif
783 return (NULL);
784 }
785
786 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK |
787 HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
788 DELAY(1000);
789 addr = READ_REG_1(sc, HIFN_1_UNLOCK_SECRET1);
790 DELAY(1000);
791 WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, 0);
792 DELAY(1000);
793
794 for (i = 0; i <= 12; i++) {
795 addr = hifn_next_signature(addr, offtbl[i] + 0x101);
796 WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, addr);
797
798 DELAY(1000);
799 }
800
801 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
802 encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
803
804 #ifdef HIFN_DEBUG
805 if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2)
806 aprint_debug("Encryption engine is permanently locked until next system reset.");
807 else
808 aprint_debug("Encryption engine enabled successfully!");
809 #endif
810
811 report:
812 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg);
813 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg);
814
815 switch (encl) {
816 case HIFN_PUSTAT_ENA_0:
817 return ("LZS-only (no encr/auth)");
818
819 case HIFN_PUSTAT_ENA_1:
820 return ("DES");
821
822 case HIFN_PUSTAT_ENA_2:
823 return ("3DES");
824
825 default:
826 return ("disabled");
827 }
828 /* NOTREACHED */
829 }
830
831 /*
832 * Give initial values to the registers listed in the "Register Space"
833 * section of the HIFN Software Development reference manual.
834 */
835 void
836 hifn_init_pci_registers(struct hifn_softc *sc)
837 {
838 /* write fixed values needed by the Initialization registers */
839 WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
840 WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD);
841 WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER);
842
843 /* write all 4 ring address registers */
844 WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
845 offsetof(struct hifn_dma, cmdr[0]));
846 WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
847 offsetof(struct hifn_dma, srcr[0]));
848 WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
849 offsetof(struct hifn_dma, dstr[0]));
850 WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
851 offsetof(struct hifn_dma, resr[0]));
852
853 DELAY(2000);
854
855 /* write status register */
856 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
857 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
858 HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS |
859 HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
860 HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
861 HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
862 HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
863 HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
864 HIFN_DMACSR_S_WAIT |
865 HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
866 HIFN_DMACSR_C_WAIT |
867 HIFN_DMACSR_ENGINE |
868 ((sc->sc_flags & HIFN_HAS_PUBLIC) ?
869 HIFN_DMACSR_PUBDONE : 0) |
870 ((sc->sc_flags & HIFN_IS_7811) ?
871 HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0));
872
873 sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0;
874 sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT |
875 HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER |
876 HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT |
877 HIFN_DMAIER_ENGINE |
878 ((sc->sc_flags & HIFN_IS_7811) ?
879 HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0);
880 sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
881 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
882 CLR_LED(sc, HIFN_MIPSRST_LED0 | HIFN_MIPSRST_LED1 | HIFN_MIPSRST_LED2);
883
884 WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
885 HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES |
886 HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 |
887 (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM));
888
889 WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
890 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
891 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST |
892 ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) |
893 ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL));
894 }
895
896 /*
897 * The maximum number of sessions supported by the card
898 * is dependent on the amount of context ram, which
899 * encryption algorithms are enabled, and how compression
900 * is configured. This should be configured before this
901 * routine is called.
902 */
903 void
904 hifn_sessions(struct hifn_softc *sc)
905 {
906 u_int32_t pucnfg;
907 int ctxsize;
908
909 pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG);
910
911 if (pucnfg & HIFN_PUCNFG_COMPSING) {
912 if (pucnfg & HIFN_PUCNFG_ENCCNFG)
913 ctxsize = 128;
914 else
915 ctxsize = 512;
916 sc->sc_maxses = 1 +
917 ((sc->sc_ramsize - 32768) / ctxsize);
918 }
919 else
920 sc->sc_maxses = sc->sc_ramsize / 16384;
921
922 if (sc->sc_maxses > 2048)
923 sc->sc_maxses = 2048;
924 }
925
926 /*
927 * Determine ram type (sram or dram). Board should be just out of a reset
928 * state when this is called.
929 */
930 int
931 hifn_ramtype(struct hifn_softc *sc)
932 {
933 u_int8_t data[8], dataexpect[8];
934 int i;
935
936 for (i = 0; i < sizeof(data); i++)
937 data[i] = dataexpect[i] = 0x55;
938 if (hifn_writeramaddr(sc, 0, data))
939 return (-1);
940 if (hifn_readramaddr(sc, 0, data))
941 return (-1);
942 if (bcmp(data, dataexpect, sizeof(data)) != 0) {
943 sc->sc_drammodel = 1;
944 return (0);
945 }
946
947 for (i = 0; i < sizeof(data); i++)
948 data[i] = dataexpect[i] = 0xaa;
949 if (hifn_writeramaddr(sc, 0, data))
950 return (-1);
951 if (hifn_readramaddr(sc, 0, data))
952 return (-1);
953 if (bcmp(data, dataexpect, sizeof(data)) != 0) {
954 sc->sc_drammodel = 1;
955 return (0);
956 }
957
958 return (0);
959 }
960
961 #define HIFN_SRAM_MAX (32 << 20)
962 #define HIFN_SRAM_STEP_SIZE 16384
963 #define HIFN_SRAM_GRANULARITY (HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE)
964
965 int
966 hifn_sramsize(struct hifn_softc *sc)
967 {
968 u_int32_t a;
969 u_int8_t data[8];
970 u_int8_t dataexpect[sizeof(data)];
971 int32_t i;
972
973 for (i = 0; i < sizeof(data); i++)
974 data[i] = dataexpect[i] = i ^ 0x5a;
975
976 for (i = HIFN_SRAM_GRANULARITY - 1; i >= 0; i--) {
977 a = i * HIFN_SRAM_STEP_SIZE;
978 bcopy(&i, data, sizeof(i));
979 hifn_writeramaddr(sc, a, data);
980 }
981
982 for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) {
983 a = i * HIFN_SRAM_STEP_SIZE;
984 bcopy(&i, dataexpect, sizeof(i));
985 if (hifn_readramaddr(sc, a, data) < 0)
986 return (0);
987 if (bcmp(data, dataexpect, sizeof(data)) != 0)
988 return (0);
989 sc->sc_ramsize = a + HIFN_SRAM_STEP_SIZE;
990 }
991
992 return (0);
993 }
994
995 /*
996 * XXX For dram boards, one should really try all of the
997 * HIFN_PUCNFG_DSZ_*'s. This just assumes that PUCNFG
998 * is already set up correctly.
999 */
1000 int
1001 hifn_dramsize(struct hifn_softc *sc)
1002 {
1003 u_int32_t cnfg;
1004
1005 cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) &
1006 HIFN_PUCNFG_DRAMMASK;
1007 sc->sc_ramsize = 1 << ((cnfg >> 13) + 18);
1008 return (0);
1009 }
1010
1011 void
1012 hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp,
1013 int *resp)
1014 {
1015 struct hifn_dma *dma = sc->sc_dma;
1016
1017 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
1018 dma->cmdi = 0;
1019 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
1020 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1021 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
1022 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1023 }
1024 *cmdp = dma->cmdi++;
1025 dma->cmdk = dma->cmdi;
1026
1027 if (dma->srci == HIFN_D_SRC_RSIZE) {
1028 dma->srci = 0;
1029 dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID |
1030 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1031 HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
1032 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1033 }
1034 *srcp = dma->srci++;
1035 dma->srck = dma->srci;
1036
1037 if (dma->dsti == HIFN_D_DST_RSIZE) {
1038 dma->dsti = 0;
1039 dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID |
1040 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1041 HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE,
1042 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1043 }
1044 *dstp = dma->dsti++;
1045 dma->dstk = dma->dsti;
1046
1047 if (dma->resi == HIFN_D_RES_RSIZE) {
1048 dma->resi = 0;
1049 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
1050 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1051 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
1052 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1053 }
1054 *resp = dma->resi++;
1055 dma->resk = dma->resi;
1056 }
1057
1058 int
1059 hifn_writeramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
1060 {
1061 struct hifn_dma *dma = sc->sc_dma;
1062 struct hifn_base_command wc;
1063 const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
1064 int r, cmdi, resi, srci, dsti;
1065
1066 wc.masks = htole16(3 << 13);
1067 wc.session_num = htole16(addr >> 14);
1068 wc.total_source_count = htole16(8);
1069 wc.total_dest_count = htole16(addr & 0x3fff);
1070
1071 hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
1072
1073 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1074 HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
1075 HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
1076
1077 /* build write command */
1078 bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
1079 *(struct hifn_base_command *)dma->command_bufs[cmdi] = wc;
1080 bcopy(data, &dma->test_src, sizeof(dma->test_src));
1081
1082 dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
1083 + offsetof(struct hifn_dma, test_src));
1084 dma->dstr[dsti].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
1085 + offsetof(struct hifn_dma, test_dst));
1086
1087 dma->cmdr[cmdi].l = htole32(16 | masks);
1088 dma->srcr[srci].l = htole32(8 | masks);
1089 dma->dstr[dsti].l = htole32(4 | masks);
1090 dma->resr[resi].l = htole32(4 | masks);
1091
1092 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1093 0, sc->sc_dmamap->dm_mapsize,
1094 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1095
1096 for (r = 10000; r >= 0; r--) {
1097 DELAY(10);
1098 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1099 0, sc->sc_dmamap->dm_mapsize,
1100 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1101 if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
1102 break;
1103 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1104 0, sc->sc_dmamap->dm_mapsize,
1105 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1106 }
1107 if (r == 0) {
1108 printf("%s: writeramaddr -- "
1109 "result[%d](addr %d) still valid\n",
1110 sc->sc_dv.dv_xname, resi, addr);
1111 r = -1;
1112 return (-1);
1113 } else
1114 r = 0;
1115
1116 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1117 HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
1118 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
1119
1120 return (r);
1121 }
1122
1123 int
1124 hifn_readramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
1125 {
1126 struct hifn_dma *dma = sc->sc_dma;
1127 struct hifn_base_command rc;
1128 const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
1129 int r, cmdi, srci, dsti, resi;
1130
1131 rc.masks = htole16(2 << 13);
1132 rc.session_num = htole16(addr >> 14);
1133 rc.total_source_count = htole16(addr & 0x3fff);
1134 rc.total_dest_count = htole16(8);
1135
1136 hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
1137
1138 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1139 HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
1140 HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
1141
1142 bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
1143 *(struct hifn_base_command *)dma->command_bufs[cmdi] = rc;
1144
1145 dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1146 offsetof(struct hifn_dma, test_src));
1147 dma->test_src = 0;
1148 dma->dstr[dsti].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1149 offsetof(struct hifn_dma, test_dst));
1150 dma->test_dst = 0;
1151 dma->cmdr[cmdi].l = htole32(8 | masks);
1152 dma->srcr[srci].l = htole32(8 | masks);
1153 dma->dstr[dsti].l = htole32(8 | masks);
1154 dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks);
1155
1156 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1157 0, sc->sc_dmamap->dm_mapsize,
1158 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1159
1160 for (r = 10000; r >= 0; r--) {
1161 DELAY(10);
1162 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1163 0, sc->sc_dmamap->dm_mapsize,
1164 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1165 if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
1166 break;
1167 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1168 0, sc->sc_dmamap->dm_mapsize,
1169 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1170 }
1171 if (r == 0) {
1172 printf("%s: readramaddr -- "
1173 "result[%d](addr %d) still valid\n",
1174 sc->sc_dv.dv_xname, resi, addr);
1175 r = -1;
1176 } else {
1177 r = 0;
1178 bcopy(&dma->test_dst, data, sizeof(dma->test_dst));
1179 }
1180
1181 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1182 HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
1183 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
1184
1185 return (r);
1186 }
1187
1188 /*
1189 * Initialize the descriptor rings.
1190 */
1191 void
1192 hifn_init_dma(struct hifn_softc *sc)
1193 {
1194 struct hifn_dma *dma = sc->sc_dma;
1195 int i;
1196
1197 hifn_set_retry(sc);
1198
1199 /* initialize static pointer values */
1200 for (i = 0; i < HIFN_D_CMD_RSIZE; i++)
1201 dma->cmdr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1202 offsetof(struct hifn_dma, command_bufs[i][0]));
1203 for (i = 0; i < HIFN_D_RES_RSIZE; i++)
1204 dma->resr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1205 offsetof(struct hifn_dma, result_bufs[i][0]));
1206
1207 dma->cmdr[HIFN_D_CMD_RSIZE].p =
1208 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1209 offsetof(struct hifn_dma, cmdr[0]));
1210 dma->srcr[HIFN_D_SRC_RSIZE].p =
1211 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1212 offsetof(struct hifn_dma, srcr[0]));
1213 dma->dstr[HIFN_D_DST_RSIZE].p =
1214 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1215 offsetof(struct hifn_dma, dstr[0]));
1216 dma->resr[HIFN_D_RES_RSIZE].p =
1217 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1218 offsetof(struct hifn_dma, resr[0]));
1219
1220 dma->cmdu = dma->srcu = dma->dstu = dma->resu = 0;
1221 dma->cmdi = dma->srci = dma->dsti = dma->resi = 0;
1222 dma->cmdk = dma->srck = dma->dstk = dma->resk = 0;
1223 }
1224
1225 /*
1226 * Writes out the raw command buffer space. Returns the
1227 * command buffer size.
1228 */
1229 u_int
1230 hifn_write_command(struct hifn_command *cmd, u_int8_t *buf)
1231 {
1232 u_int8_t *buf_pos;
1233 struct hifn_base_command *base_cmd;
1234 struct hifn_mac_command *mac_cmd;
1235 struct hifn_crypt_command *cry_cmd;
1236 struct hifn_comp_command *comp_cmd;
1237 int using_mac, using_crypt, using_comp, len;
1238 u_int32_t dlen, slen;
1239
1240 buf_pos = buf;
1241 using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC;
1242 using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT;
1243 using_comp = cmd->base_masks & HIFN_BASE_CMD_COMP;
1244
1245 base_cmd = (struct hifn_base_command *)buf_pos;
1246 base_cmd->masks = htole16(cmd->base_masks);
1247 slen = cmd->src_map->dm_mapsize;
1248 if (cmd->sloplen)
1249 dlen = cmd->dst_map->dm_mapsize - cmd->sloplen +
1250 sizeof(u_int32_t);
1251 else
1252 dlen = cmd->dst_map->dm_mapsize;
1253 base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO);
1254 base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO);
1255 dlen >>= 16;
1256 slen >>= 16;
1257 base_cmd->session_num = htole16(cmd->session_num |
1258 ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) |
1259 ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M));
1260 buf_pos += sizeof(struct hifn_base_command);
1261
1262 if (using_comp) {
1263 comp_cmd = (struct hifn_comp_command *)buf_pos;
1264 dlen = cmd->compcrd->crd_len;
1265 comp_cmd->source_count = htole16(dlen & 0xffff);
1266 dlen >>= 16;
1267 comp_cmd->masks = htole16(cmd->comp_masks |
1268 ((dlen << HIFN_COMP_CMD_SRCLEN_S) & HIFN_COMP_CMD_SRCLEN_M));
1269 comp_cmd->header_skip = htole16(cmd->compcrd->crd_skip);
1270 comp_cmd->reserved = 0;
1271 buf_pos += sizeof(struct hifn_comp_command);
1272 }
1273
1274 if (using_mac) {
1275 mac_cmd = (struct hifn_mac_command *)buf_pos;
1276 dlen = cmd->maccrd->crd_len;
1277 mac_cmd->source_count = htole16(dlen & 0xffff);
1278 dlen >>= 16;
1279 mac_cmd->masks = htole16(cmd->mac_masks |
1280 ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M));
1281 mac_cmd->header_skip = htole16(cmd->maccrd->crd_skip);
1282 mac_cmd->reserved = 0;
1283 buf_pos += sizeof(struct hifn_mac_command);
1284 }
1285
1286 if (using_crypt) {
1287 cry_cmd = (struct hifn_crypt_command *)buf_pos;
1288 dlen = cmd->enccrd->crd_len;
1289 cry_cmd->source_count = htole16(dlen & 0xffff);
1290 dlen >>= 16;
1291 cry_cmd->masks = htole16(cmd->cry_masks |
1292 ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M));
1293 cry_cmd->header_skip = htole16(cmd->enccrd->crd_skip);
1294 cry_cmd->reserved = 0;
1295 buf_pos += sizeof(struct hifn_crypt_command);
1296 }
1297
1298 if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) {
1299 bcopy(cmd->mac, buf_pos, HIFN_MAC_KEY_LENGTH);
1300 buf_pos += HIFN_MAC_KEY_LENGTH;
1301 }
1302
1303 if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) {
1304 switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
1305 case HIFN_CRYPT_CMD_ALG_3DES:
1306 bcopy(cmd->ck, buf_pos, HIFN_3DES_KEY_LENGTH);
1307 buf_pos += HIFN_3DES_KEY_LENGTH;
1308 break;
1309 case HIFN_CRYPT_CMD_ALG_DES:
1310 bcopy(cmd->ck, buf_pos, HIFN_DES_KEY_LENGTH);
1311 buf_pos += cmd->cklen;
1312 break;
1313 case HIFN_CRYPT_CMD_ALG_RC4:
1314 len = 256;
1315 do {
1316 int clen;
1317
1318 clen = MIN(cmd->cklen, len);
1319 bcopy(cmd->ck, buf_pos, clen);
1320 len -= clen;
1321 buf_pos += clen;
1322 } while (len > 0);
1323 bzero(buf_pos, 4);
1324 buf_pos += 4;
1325 break;
1326 }
1327 }
1328
1329 if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) {
1330 bcopy(cmd->iv, buf_pos, HIFN_IV_LENGTH);
1331 buf_pos += HIFN_IV_LENGTH;
1332 }
1333
1334 if ((cmd->base_masks & (HIFN_BASE_CMD_MAC | HIFN_BASE_CMD_CRYPT |
1335 HIFN_BASE_CMD_COMP)) == 0) {
1336 bzero(buf_pos, 8);
1337 buf_pos += 8;
1338 }
1339
1340 return (buf_pos - buf);
1341 }
1342
1343 int
1344 hifn_dmamap_aligned(bus_dmamap_t map)
1345 {
1346 int i;
1347
1348 for (i = 0; i < map->dm_nsegs; i++) {
1349 if (map->dm_segs[i].ds_addr & 3)
1350 return (0);
1351 if ((i != (map->dm_nsegs - 1)) &&
1352 (map->dm_segs[i].ds_len & 3))
1353 return (0);
1354 }
1355 return (1);
1356 }
1357
1358 int
1359 hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd)
1360 {
1361 struct hifn_dma *dma = sc->sc_dma;
1362 bus_dmamap_t map = cmd->dst_map;
1363 u_int32_t p, l;
1364 int idx, used = 0, i;
1365
1366 idx = dma->dsti;
1367 for (i = 0; i < map->dm_nsegs - 1; i++) {
1368 dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
1369 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1370 HIFN_D_MASKDONEIRQ | map->dm_segs[i].ds_len);
1371 HIFN_DSTR_SYNC(sc, idx,
1372 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1373 used++;
1374
1375 if (++idx == HIFN_D_DST_RSIZE) {
1376 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1377 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1378 HIFN_DSTR_SYNC(sc, idx,
1379 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1380 idx = 0;
1381 }
1382 }
1383
1384 if (cmd->sloplen == 0) {
1385 p = map->dm_segs[i].ds_addr;
1386 l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
1387 map->dm_segs[i].ds_len;
1388 } else {
1389 p = sc->sc_dmamap->dm_segs[0].ds_addr +
1390 offsetof(struct hifn_dma, slop[cmd->slopidx]);
1391 l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
1392 sizeof(u_int32_t);
1393
1394 if ((map->dm_segs[i].ds_len - cmd->sloplen) != 0) {
1395 dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
1396 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1397 HIFN_D_MASKDONEIRQ |
1398 (map->dm_segs[i].ds_len - cmd->sloplen));
1399 HIFN_DSTR_SYNC(sc, idx,
1400 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1401 used++;
1402
1403 if (++idx == HIFN_D_DST_RSIZE) {
1404 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1405 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1406 HIFN_DSTR_SYNC(sc, idx,
1407 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1408 idx = 0;
1409 }
1410 }
1411 }
1412 dma->dstr[idx].p = htole32(p);
1413 dma->dstr[idx].l = htole32(l);
1414 HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1415 used++;
1416
1417 if (++idx == HIFN_D_DST_RSIZE) {
1418 dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP |
1419 HIFN_D_MASKDONEIRQ);
1420 HIFN_DSTR_SYNC(sc, idx,
1421 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1422 idx = 0;
1423 }
1424
1425 dma->dsti = idx;
1426 dma->dstu += used;
1427 return (idx);
1428 }
1429
1430 int
1431 hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd)
1432 {
1433 struct hifn_dma *dma = sc->sc_dma;
1434 bus_dmamap_t map = cmd->src_map;
1435 int idx, i;
1436 u_int32_t last = 0;
1437
1438 idx = dma->srci;
1439 for (i = 0; i < map->dm_nsegs; i++) {
1440 if (i == map->dm_nsegs - 1)
1441 last = HIFN_D_LAST;
1442
1443 dma->srcr[idx].p = htole32(map->dm_segs[i].ds_addr);
1444 dma->srcr[idx].l = htole32(map->dm_segs[i].ds_len |
1445 HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last);
1446 HIFN_SRCR_SYNC(sc, idx,
1447 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1448
1449 if (++idx == HIFN_D_SRC_RSIZE) {
1450 dma->srcr[idx].l = htole32(HIFN_D_VALID |
1451 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1452 HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
1453 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1454 idx = 0;
1455 }
1456 }
1457 dma->srci = idx;
1458 dma->srcu += map->dm_nsegs;
1459 return (idx);
1460 }
1461
1462 int
1463 hifn_crypto(struct hifn_softc *sc, struct hifn_command *cmd,
1464 struct cryptop *crp, int hint)
1465 {
1466 struct hifn_dma *dma = sc->sc_dma;
1467 u_int32_t cmdlen;
1468 int cmdi, resi, s, err = 0;
1469
1470 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
1471 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map))
1472 return (ENOMEM);
1473
1474 if (crp->crp_flags & CRYPTO_F_IMBUF) {
1475 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
1476 cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
1477 err = ENOMEM;
1478 goto err_srcmap1;
1479 }
1480 } else if (crp->crp_flags & CRYPTO_F_IOV) {
1481 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
1482 cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
1483 err = ENOMEM;
1484 goto err_srcmap1;
1485 }
1486 } else {
1487 err = EINVAL;
1488 goto err_srcmap1;
1489 }
1490
1491 if (hifn_dmamap_aligned(cmd->src_map)) {
1492 cmd->sloplen = cmd->src_map->dm_mapsize & 3;
1493 if (crp->crp_flags & CRYPTO_F_IOV)
1494 cmd->dstu.dst_io = cmd->srcu.src_io;
1495 else if (crp->crp_flags & CRYPTO_F_IMBUF)
1496 cmd->dstu.dst_m = cmd->srcu.src_m;
1497 cmd->dst_map = cmd->src_map;
1498 } else {
1499 if (crp->crp_flags & CRYPTO_F_IOV) {
1500 err = EINVAL;
1501 goto err_srcmap;
1502 } else if (crp->crp_flags & CRYPTO_F_IMBUF) {
1503 int totlen, len;
1504 struct mbuf *m, *m0, *mlast;
1505
1506 totlen = cmd->src_map->dm_mapsize;
1507 if (cmd->srcu.src_m->m_flags & M_PKTHDR) {
1508 len = MHLEN;
1509 MGETHDR(m0, M_DONTWAIT, MT_DATA);
1510 } else {
1511 len = MLEN;
1512 MGET(m0, M_DONTWAIT, MT_DATA);
1513 }
1514 if (m0 == NULL) {
1515 err = ENOMEM;
1516 goto err_srcmap;
1517 }
1518 if (len == MHLEN)
1519 M_DUP_PKTHDR(m0, cmd->srcu.src_m);
1520 if (totlen >= MINCLSIZE) {
1521 MCLGET(m0, M_DONTWAIT);
1522 if (m0->m_flags & M_EXT)
1523 len = MCLBYTES;
1524 }
1525 totlen -= len;
1526 m0->m_pkthdr.len = m0->m_len = len;
1527 mlast = m0;
1528
1529 while (totlen > 0) {
1530 MGET(m, M_DONTWAIT, MT_DATA);
1531 if (m == NULL) {
1532 err = ENOMEM;
1533 m_freem(m0);
1534 goto err_srcmap;
1535 }
1536 len = MLEN;
1537 if (totlen >= MINCLSIZE) {
1538 MCLGET(m, M_DONTWAIT);
1539 if (m->m_flags & M_EXT)
1540 len = MCLBYTES;
1541 }
1542
1543 m->m_len = len;
1544 if (m0->m_flags & M_PKTHDR)
1545 m0->m_pkthdr.len += len;
1546 totlen -= len;
1547
1548 mlast->m_next = m;
1549 mlast = m;
1550 }
1551 cmd->dstu.dst_m = m0;
1552 }
1553 }
1554
1555 if (cmd->dst_map == NULL) {
1556 if (bus_dmamap_create(sc->sc_dmat,
1557 HIFN_MAX_SEGLEN * MAX_SCATTER, MAX_SCATTER,
1558 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
1559 err = ENOMEM;
1560 goto err_srcmap;
1561 }
1562 if (crp->crp_flags & CRYPTO_F_IMBUF) {
1563 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
1564 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
1565 err = ENOMEM;
1566 goto err_dstmap1;
1567 }
1568 } else if (crp->crp_flags & CRYPTO_F_IOV) {
1569 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
1570 cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
1571 err = ENOMEM;
1572 goto err_dstmap1;
1573 }
1574 }
1575 }
1576
1577 #ifdef HIFN_DEBUG
1578 if (hifn_debug)
1579 printf("%s: Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n",
1580 sc->sc_dv.dv_xname,
1581 READ_REG_1(sc, HIFN_1_DMA_CSR),
1582 READ_REG_1(sc, HIFN_1_DMA_IER),
1583 dma->cmdu, dma->srcu, dma->dstu, dma->resu,
1584 cmd->src_map->dm_nsegs, cmd->dst_map->dm_nsegs);
1585 #endif
1586
1587 if (cmd->src_map == cmd->dst_map)
1588 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
1589 0, cmd->src_map->dm_mapsize,
1590 BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1591 else {
1592 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
1593 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1594 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
1595 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1596 }
1597
1598 s = splnet();
1599
1600 /*
1601 * need 1 cmd, and 1 res
1602 * need N src, and N dst
1603 */
1604 if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
1605 (dma->resu + 1) > HIFN_D_RES_RSIZE) {
1606 splx(s);
1607 err = ENOMEM;
1608 goto err_dstmap;
1609 }
1610 if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
1611 (dma->dstu + cmd->dst_map->dm_nsegs + 1) > HIFN_D_DST_RSIZE) {
1612 splx(s);
1613 err = ENOMEM;
1614 goto err_dstmap;
1615 }
1616
1617 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
1618 dma->cmdi = 0;
1619 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
1620 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1621 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
1622 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1623 }
1624 cmdi = dma->cmdi++;
1625 cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
1626 HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
1627
1628 /* .p for command/result already set */
1629 dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
1630 HIFN_D_MASKDONEIRQ);
1631 HIFN_CMDR_SYNC(sc, cmdi,
1632 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1633 dma->cmdu++;
1634 if (sc->sc_c_busy == 0) {
1635 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
1636 sc->sc_c_busy = 1;
1637 SET_LED(sc, HIFN_MIPSRST_LED0);
1638 }
1639
1640 /*
1641 * We don't worry about missing an interrupt (which a "command wait"
1642 * interrupt salvages us from), unless there is more than one command
1643 * in the queue.
1644 */
1645 if (dma->cmdu > 1) {
1646 sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
1647 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
1648 }
1649
1650 hifnstats.hst_ipackets++;
1651 hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
1652
1653 hifn_dmamap_load_src(sc, cmd);
1654 if (sc->sc_s_busy == 0) {
1655 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
1656 sc->sc_s_busy = 1;
1657 SET_LED(sc, HIFN_MIPSRST_LED1);
1658 }
1659
1660 /*
1661 * Unlike other descriptors, we don't mask done interrupt from
1662 * result descriptor.
1663 */
1664 #ifdef HIFN_DEBUG
1665 if (hifn_debug)
1666 printf("load res\n");
1667 #endif
1668 if (dma->resi == HIFN_D_RES_RSIZE) {
1669 dma->resi = 0;
1670 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
1671 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1672 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
1673 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1674 }
1675 resi = dma->resi++;
1676 dma->hifn_commands[resi] = cmd;
1677 HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
1678 dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
1679 HIFN_D_VALID | HIFN_D_LAST);
1680 HIFN_RESR_SYNC(sc, resi,
1681 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1682 dma->resu++;
1683 if (sc->sc_r_busy == 0) {
1684 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
1685 sc->sc_r_busy = 1;
1686 SET_LED(sc, HIFN_MIPSRST_LED2);
1687 }
1688
1689 if (cmd->sloplen)
1690 cmd->slopidx = resi;
1691
1692 hifn_dmamap_load_dst(sc, cmd);
1693
1694 if (sc->sc_d_busy == 0) {
1695 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
1696 sc->sc_d_busy = 1;
1697 }
1698
1699 #ifdef HIFN_DEBUG
1700 if (hifn_debug)
1701 printf("%s: command: stat %8x ier %8x\n",
1702 sc->sc_dv.dv_xname,
1703 READ_REG_1(sc, HIFN_1_DMA_CSR), READ_REG_1(sc, HIFN_1_DMA_IER));
1704 #endif
1705
1706 sc->sc_active = 5;
1707 splx(s);
1708 return (err); /* success */
1709
1710 err_dstmap:
1711 if (cmd->src_map != cmd->dst_map)
1712 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
1713 err_dstmap1:
1714 if (cmd->src_map != cmd->dst_map)
1715 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
1716 err_srcmap:
1717 if (crp->crp_flags & CRYPTO_F_IMBUF &&
1718 cmd->srcu.src_m != cmd->dstu.dst_m)
1719 m_freem(cmd->dstu.dst_m);
1720 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
1721 err_srcmap1:
1722 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
1723 return (err);
1724 }
1725
1726 void
1727 hifn_tick(void *vsc)
1728 {
1729 struct hifn_softc *sc = vsc;
1730 int s;
1731
1732 s = splnet();
1733 if (sc->sc_active == 0) {
1734 struct hifn_dma *dma = sc->sc_dma;
1735 u_int32_t r = 0;
1736
1737 if (dma->cmdu == 0 && sc->sc_c_busy) {
1738 sc->sc_c_busy = 0;
1739 r |= HIFN_DMACSR_C_CTRL_DIS;
1740 CLR_LED(sc, HIFN_MIPSRST_LED0);
1741 }
1742 if (dma->srcu == 0 && sc->sc_s_busy) {
1743 sc->sc_s_busy = 0;
1744 r |= HIFN_DMACSR_S_CTRL_DIS;
1745 CLR_LED(sc, HIFN_MIPSRST_LED1);
1746 }
1747 if (dma->dstu == 0 && sc->sc_d_busy) {
1748 sc->sc_d_busy = 0;
1749 r |= HIFN_DMACSR_D_CTRL_DIS;
1750 }
1751 if (dma->resu == 0 && sc->sc_r_busy) {
1752 sc->sc_r_busy = 0;
1753 r |= HIFN_DMACSR_R_CTRL_DIS;
1754 CLR_LED(sc, HIFN_MIPSRST_LED2);
1755 }
1756 if (r)
1757 WRITE_REG_1(sc, HIFN_1_DMA_CSR, r);
1758 }
1759 else
1760 sc->sc_active--;
1761 splx(s);
1762 #ifdef __OpenBSD__
1763 timeout_add(&sc->sc_tickto, hz);
1764 #else
1765 callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
1766 #endif
1767 }
1768
1769 int
1770 hifn_intr(void *arg)
1771 {
1772 struct hifn_softc *sc = arg;
1773 struct hifn_dma *dma = sc->sc_dma;
1774 u_int32_t dmacsr, restart;
1775 int i, u;
1776
1777 dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR);
1778
1779 #ifdef HIFN_DEBUG
1780 if (hifn_debug)
1781 printf("%s: irq: stat %08x ien %08x u %d/%d/%d/%d\n",
1782 sc->sc_dv.dv_xname,
1783 dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER),
1784 dma->cmdu, dma->srcu, dma->dstu, dma->resu);
1785 #endif
1786
1787 /* Nothing in the DMA unit interrupted */
1788 if ((dmacsr & sc->sc_dmaier) == 0)
1789 return (0);
1790
1791 WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier);
1792
1793 if (dmacsr & HIFN_DMACSR_ENGINE)
1794 WRITE_REG_0(sc, HIFN_0_PUISR, READ_REG_0(sc, HIFN_0_PUISR));
1795
1796 if ((sc->sc_flags & HIFN_HAS_PUBLIC) &&
1797 (dmacsr & HIFN_DMACSR_PUBDONE))
1798 WRITE_REG_1(sc, HIFN_1_PUB_STATUS,
1799 READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE);
1800
1801 restart = dmacsr & (HIFN_DMACSR_R_OVER | HIFN_DMACSR_D_OVER);
1802 if (restart)
1803 printf("%s: overrun %x\n", sc->sc_dv.dv_xname, dmacsr);
1804
1805 if (sc->sc_flags & HIFN_IS_7811) {
1806 if (dmacsr & HIFN_DMACSR_ILLR)
1807 printf("%s: illegal read\n", sc->sc_dv.dv_xname);
1808 if (dmacsr & HIFN_DMACSR_ILLW)
1809 printf("%s: illegal write\n", sc->sc_dv.dv_xname);
1810 }
1811
1812 restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT |
1813 HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT);
1814 if (restart) {
1815 printf("%s: abort, resetting.\n", sc->sc_dv.dv_xname);
1816 hifnstats.hst_abort++;
1817 hifn_abort(sc);
1818 return (1);
1819 }
1820
1821 if ((dmacsr & HIFN_DMACSR_C_WAIT) && (dma->resu == 0)) {
1822 /*
1823 * If no slots to process and we receive a "waiting on
1824 * command" interrupt, we disable the "waiting on command"
1825 * (by clearing it).
1826 */
1827 sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
1828 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
1829 }
1830
1831 /* clear the rings */
1832 i = dma->resk;
1833 while (dma->resu != 0) {
1834 HIFN_RESR_SYNC(sc, i,
1835 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1836 if (dma->resr[i].l & htole32(HIFN_D_VALID)) {
1837 HIFN_RESR_SYNC(sc, i,
1838 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1839 break;
1840 }
1841
1842 if (i != HIFN_D_RES_RSIZE) {
1843 struct hifn_command *cmd;
1844 u_int8_t *macbuf = NULL;
1845
1846 HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD);
1847 cmd = dma->hifn_commands[i];
1848 KASSERT(cmd != NULL
1849 /*("hifn_intr: null command slot %u", i)*/);
1850 dma->hifn_commands[i] = NULL;
1851
1852 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
1853 macbuf = dma->result_bufs[i];
1854 macbuf += 12;
1855 }
1856
1857 hifn_callback(sc, cmd, macbuf);
1858 hifnstats.hst_opackets++;
1859 }
1860
1861 if (++i == (HIFN_D_RES_RSIZE + 1))
1862 i = 0;
1863 else
1864 dma->resu--;
1865 }
1866 dma->resk = i;
1867
1868 i = dma->srck; u = dma->srcu;
1869 while (u != 0) {
1870 HIFN_SRCR_SYNC(sc, i,
1871 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1872 if (dma->srcr[i].l & htole32(HIFN_D_VALID)) {
1873 HIFN_SRCR_SYNC(sc, i,
1874 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1875 break;
1876 }
1877 if (++i == (HIFN_D_SRC_RSIZE + 1))
1878 i = 0;
1879 else
1880 u--;
1881 }
1882 dma->srck = i; dma->srcu = u;
1883
1884 i = dma->cmdk; u = dma->cmdu;
1885 while (u != 0) {
1886 HIFN_CMDR_SYNC(sc, i,
1887 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1888 if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) {
1889 HIFN_CMDR_SYNC(sc, i,
1890 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1891 break;
1892 }
1893 if (i != HIFN_D_CMD_RSIZE) {
1894 u--;
1895 HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE);
1896 }
1897 if (++i == (HIFN_D_CMD_RSIZE + 1))
1898 i = 0;
1899 }
1900 dma->cmdk = i; dma->cmdu = u;
1901
1902 return (1);
1903 }
1904
1905 /*
1906 * Allocate a new 'session' and return an encoded session id. 'sidp'
1907 * contains our registration id, and should contain an encoded session
1908 * id on successful allocation.
1909 */
1910 int
1911 hifn_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri)
1912 {
1913 struct cryptoini *c;
1914 struct hifn_softc *sc = arg;
1915 int i, mac = 0, cry = 0, comp = 0;
1916
1917 KASSERT(sc != NULL /*, ("hifn_newsession: null softc")*/);
1918 if (sidp == NULL || cri == NULL || sc == NULL)
1919 return (EINVAL);
1920
1921 for (i = 0; i < sc->sc_maxses; i++)
1922 if (sc->sc_sessions[i].hs_state == HS_STATE_FREE)
1923 break;
1924 if (i == sc->sc_maxses)
1925 return (ENOMEM);
1926
1927 for (c = cri; c != NULL; c = c->cri_next) {
1928 switch (c->cri_alg) {
1929 case CRYPTO_MD5:
1930 case CRYPTO_SHA1:
1931 case CRYPTO_MD5_HMAC:
1932 case CRYPTO_SHA1_HMAC:
1933 if (mac)
1934 return (EINVAL);
1935 mac = 1;
1936 break;
1937 case CRYPTO_DES_CBC:
1938 case CRYPTO_3DES_CBC:
1939 #ifdef __NetBSD__
1940 rnd_extract_data(sc->sc_sessions[i].hs_iv,
1941 HIFN_IV_LENGTH, RND_EXTRACT_ANY);
1942 #else /* FreeBSD and OpenBSD have get_random_bytes */
1943 /* XXX this may read fewer, does it matter? */
1944 get_random_bytes(sc->sc_sessions[i].hs_iv,
1945 HIFN_IV_LENGTH);
1946 #endif
1947 /*FALLTHROUGH*/
1948 case CRYPTO_ARC4:
1949 if (cry)
1950 return (EINVAL);
1951 cry = 1;
1952 break;
1953 #ifdef HAVE_CRYPTO_LSZ
1954 case CRYPTO_LZS_COMP:
1955 if (comp)
1956 return (EINVAL);
1957 comp = 1;
1958 break;
1959 #endif
1960 default:
1961 return (EINVAL);
1962 }
1963 }
1964 if (mac == 0 && cry == 0 && comp == 0)
1965 return (EINVAL);
1966
1967 /*
1968 * XXX only want to support compression without chaining to
1969 * MAC/crypt engine right now
1970 */
1971 if ((comp && mac) || (comp && cry))
1972 return (EINVAL);
1973
1974 *sidp = HIFN_SID(sc->sc_dv.dv_unit, i);
1975 sc->sc_sessions[i].hs_state = HS_STATE_USED;
1976
1977 return (0);
1978 }
1979
1980 /*
1981 * Deallocate a session.
1982 * XXX this routine should run a zero'd mac/encrypt key into context ram.
1983 * XXX to blow away any keys already stored there.
1984 */
1985 int
1986 hifn_freesession(void *arg, u_int64_t tid)
1987 {
1988 struct hifn_softc *sc = arg;
1989 int session;
1990 u_int32_t sid = ((u_int32_t) tid) & 0xffffffff;
1991
1992 KASSERT(sc != NULL /*, ("hifn_freesession: null softc")*/);
1993 if (sc == NULL)
1994 return (EINVAL);
1995
1996 session = HIFN_SESSION(sid);
1997 if (session >= sc->sc_maxses)
1998 return (EINVAL);
1999
2000 bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session]));
2001 return (0);
2002 }
2003
2004 int
2005 hifn_process(void *arg, struct cryptop *crp, int hint)
2006 {
2007 struct hifn_softc *sc = arg;
2008 struct hifn_command *cmd = NULL;
2009 int session, err;
2010 struct cryptodesc *crd1, *crd2, *maccrd, *enccrd;
2011
2012 if (crp == NULL || crp->crp_callback == NULL) {
2013 hifnstats.hst_invalid++;
2014 return (EINVAL);
2015 }
2016 session = HIFN_SESSION(crp->crp_sid);
2017
2018 if (sc == NULL || session >= sc->sc_maxses) {
2019 err = EINVAL;
2020 goto errout;
2021 }
2022
2023 cmd = (struct hifn_command *)malloc(sizeof(struct hifn_command),
2024 M_DEVBUF, M_NOWAIT|M_ZERO);
2025 if (cmd == NULL) {
2026 hifnstats.hst_nomem++;
2027 err = ENOMEM;
2028 goto errout;
2029 }
2030
2031 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2032 cmd->srcu.src_m = (struct mbuf *)crp->crp_buf;
2033 cmd->dstu.dst_m = (struct mbuf *)crp->crp_buf;
2034 } else if (crp->crp_flags & CRYPTO_F_IOV) {
2035 cmd->srcu.src_io = (struct uio *)crp->crp_buf;
2036 cmd->dstu.dst_io = (struct uio *)crp->crp_buf;
2037 } else {
2038 err = EINVAL;
2039 goto errout; /* XXX we don't handle contiguous buffers! */
2040 }
2041
2042 crd1 = crp->crp_desc;
2043 if (crd1 == NULL) {
2044 err = EINVAL;
2045 goto errout;
2046 }
2047 crd2 = crd1->crd_next;
2048
2049 if (crd2 == NULL) {
2050 if (crd1->crd_alg == CRYPTO_MD5_HMAC ||
2051 crd1->crd_alg == CRYPTO_SHA1_HMAC ||
2052 crd1->crd_alg == CRYPTO_SHA1 ||
2053 crd1->crd_alg == CRYPTO_MD5) {
2054 maccrd = crd1;
2055 enccrd = NULL;
2056 } else if (crd1->crd_alg == CRYPTO_DES_CBC ||
2057 crd1->crd_alg == CRYPTO_3DES_CBC ||
2058 crd1->crd_alg == CRYPTO_ARC4) {
2059 if ((crd1->crd_flags & CRD_F_ENCRYPT) == 0)
2060 cmd->base_masks |= HIFN_BASE_CMD_DECODE;
2061 maccrd = NULL;
2062 enccrd = crd1;
2063 #ifdef HAVE_CRYPTO_LSZ
2064 } else if (crd1->crd_alg == CRYPTO_LZS_COMP) {
2065 return (hifn_compression(sc, crp, cmd));
2066 #endif
2067 } else {
2068 err = EINVAL;
2069 goto errout;
2070 }
2071 } else {
2072 if ((crd1->crd_alg == CRYPTO_MD5_HMAC ||
2073 crd1->crd_alg == CRYPTO_SHA1_HMAC ||
2074 crd1->crd_alg == CRYPTO_MD5 ||
2075 crd1->crd_alg == CRYPTO_SHA1) &&
2076 (crd2->crd_alg == CRYPTO_DES_CBC ||
2077 crd2->crd_alg == CRYPTO_3DES_CBC ||
2078 crd2->crd_alg == CRYPTO_ARC4) &&
2079 ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) {
2080 cmd->base_masks = HIFN_BASE_CMD_DECODE;
2081 maccrd = crd1;
2082 enccrd = crd2;
2083 } else if ((crd1->crd_alg == CRYPTO_DES_CBC ||
2084 crd1->crd_alg == CRYPTO_ARC4 ||
2085 crd1->crd_alg == CRYPTO_3DES_CBC) &&
2086 (crd2->crd_alg == CRYPTO_MD5_HMAC ||
2087 crd2->crd_alg == CRYPTO_SHA1_HMAC ||
2088 crd2->crd_alg == CRYPTO_MD5 ||
2089 crd2->crd_alg == CRYPTO_SHA1) &&
2090 (crd1->crd_flags & CRD_F_ENCRYPT)) {
2091 enccrd = crd1;
2092 maccrd = crd2;
2093 } else {
2094 /*
2095 * We cannot order the 7751 as requested
2096 */
2097 err = EINVAL;
2098 goto errout;
2099 }
2100 }
2101
2102 if (enccrd) {
2103 cmd->enccrd = enccrd;
2104 cmd->base_masks |= HIFN_BASE_CMD_CRYPT;
2105 switch (enccrd->crd_alg) {
2106 case CRYPTO_ARC4:
2107 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_RC4;
2108 if ((enccrd->crd_flags & CRD_F_ENCRYPT)
2109 != sc->sc_sessions[session].hs_prev_op)
2110 sc->sc_sessions[session].hs_state =
2111 HS_STATE_USED;
2112 break;
2113 case CRYPTO_DES_CBC:
2114 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_DES |
2115 HIFN_CRYPT_CMD_MODE_CBC |
2116 HIFN_CRYPT_CMD_NEW_IV;
2117 break;
2118 case CRYPTO_3DES_CBC:
2119 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_3DES |
2120 HIFN_CRYPT_CMD_MODE_CBC |
2121 HIFN_CRYPT_CMD_NEW_IV;
2122 break;
2123 default:
2124 err = EINVAL;
2125 goto errout;
2126 }
2127 if (enccrd->crd_alg != CRYPTO_ARC4) {
2128 if (enccrd->crd_flags & CRD_F_ENCRYPT) {
2129 if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
2130 bcopy(enccrd->crd_iv, cmd->iv,
2131 HIFN_IV_LENGTH);
2132 else
2133 bcopy(sc->sc_sessions[session].hs_iv,
2134 cmd->iv, HIFN_IV_LENGTH);
2135
2136 if ((enccrd->crd_flags & CRD_F_IV_PRESENT)
2137 == 0) {
2138 if (crp->crp_flags & CRYPTO_F_IMBUF)
2139 m_copyback(cmd->srcu.src_m,
2140 enccrd->crd_inject,
2141 HIFN_IV_LENGTH, cmd->iv);
2142 else if (crp->crp_flags & CRYPTO_F_IOV)
2143 cuio_copyback(cmd->srcu.src_io,
2144 enccrd->crd_inject,
2145 HIFN_IV_LENGTH, cmd->iv);
2146 }
2147 } else {
2148 if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
2149 bcopy(enccrd->crd_iv, cmd->iv,
2150 HIFN_IV_LENGTH);
2151 else if (crp->crp_flags & CRYPTO_F_IMBUF)
2152 m_copydata(cmd->srcu.src_m,
2153 enccrd->crd_inject,
2154 HIFN_IV_LENGTH, cmd->iv);
2155 else if (crp->crp_flags & CRYPTO_F_IOV)
2156 cuio_copydata(cmd->srcu.src_io,
2157 enccrd->crd_inject,
2158 HIFN_IV_LENGTH, cmd->iv);
2159 }
2160 }
2161
2162 cmd->ck = enccrd->crd_key;
2163 cmd->cklen = enccrd->crd_klen >> 3;
2164
2165 if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
2166 cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY;
2167 }
2168
2169 if (maccrd) {
2170 cmd->maccrd = maccrd;
2171 cmd->base_masks |= HIFN_BASE_CMD_MAC;
2172
2173 switch (maccrd->crd_alg) {
2174 case CRYPTO_MD5:
2175 cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
2176 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
2177 HIFN_MAC_CMD_POS_IPSEC;
2178 break;
2179 case CRYPTO_MD5_HMAC:
2180 cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
2181 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
2182 HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
2183 break;
2184 case CRYPTO_SHA1:
2185 cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
2186 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
2187 HIFN_MAC_CMD_POS_IPSEC;
2188 break;
2189 case CRYPTO_SHA1_HMAC:
2190 cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
2191 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
2192 HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
2193 break;
2194 }
2195
2196 if ((maccrd->crd_alg == CRYPTO_SHA1_HMAC ||
2197 maccrd->crd_alg == CRYPTO_MD5_HMAC) &&
2198 sc->sc_sessions[session].hs_state == HS_STATE_USED) {
2199 cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY;
2200 bcopy(maccrd->crd_key, cmd->mac, maccrd->crd_klen >> 3);
2201 bzero(cmd->mac + (maccrd->crd_klen >> 3),
2202 HIFN_MAC_KEY_LENGTH - (maccrd->crd_klen >> 3));
2203 }
2204 }
2205
2206 cmd->crp = crp;
2207 cmd->session_num = session;
2208 cmd->softc = sc;
2209
2210 err = hifn_crypto(sc, cmd, crp, hint);
2211 if (err == 0) {
2212 if (enccrd)
2213 sc->sc_sessions[session].hs_prev_op =
2214 enccrd->crd_flags & CRD_F_ENCRYPT;
2215 if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
2216 sc->sc_sessions[session].hs_state = HS_STATE_KEY;
2217 return 0;
2218 } else if (err == ERESTART) {
2219 /*
2220 * There weren't enough resources to dispatch the request
2221 * to the part. Notify the caller so they'll requeue this
2222 * request and resubmit it again soon.
2223 */
2224 #ifdef HIFN_DEBUG
2225 if (hifn_debug)
2226 printf(sc->sc_dv.dv_xname, "requeue request\n");
2227 #endif
2228 free(cmd, M_DEVBUF);
2229 sc->sc_needwakeup |= CRYPTO_SYMQ;
2230 return (err);
2231 }
2232
2233 errout:
2234 if (cmd != NULL)
2235 free(cmd, M_DEVBUF);
2236 if (err == EINVAL)
2237 hifnstats.hst_invalid++;
2238 else
2239 hifnstats.hst_nomem++;
2240 crp->crp_etype = err;
2241 crypto_done(crp);
2242 return (0);
2243 }
2244
2245 void
2246 hifn_abort(struct hifn_softc *sc)
2247 {
2248 struct hifn_dma *dma = sc->sc_dma;
2249 struct hifn_command *cmd;
2250 struct cryptop *crp;
2251 int i, u;
2252
2253 i = dma->resk; u = dma->resu;
2254 while (u != 0) {
2255 cmd = dma->hifn_commands[i];
2256 KASSERT(cmd != NULL /*, ("hifn_abort: null cmd slot %u", i)*/);
2257 dma->hifn_commands[i] = NULL;
2258 crp = cmd->crp;
2259
2260 if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) {
2261 /* Salvage what we can. */
2262 u_int8_t *macbuf;
2263
2264 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
2265 macbuf = dma->result_bufs[i];
2266 macbuf += 12;
2267 } else
2268 macbuf = NULL;
2269 hifnstats.hst_opackets++;
2270 hifn_callback(sc, cmd, macbuf);
2271 } else {
2272 if (cmd->src_map == cmd->dst_map) {
2273 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2274 0, cmd->src_map->dm_mapsize,
2275 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2276 } else {
2277 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2278 0, cmd->src_map->dm_mapsize,
2279 BUS_DMASYNC_POSTWRITE);
2280 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2281 0, cmd->dst_map->dm_mapsize,
2282 BUS_DMASYNC_POSTREAD);
2283 }
2284
2285 if (cmd->srcu.src_m != cmd->dstu.dst_m) {
2286 m_freem(cmd->srcu.src_m);
2287 crp->crp_buf = (caddr_t)cmd->dstu.dst_m;
2288 }
2289
2290 /* non-shared buffers cannot be restarted */
2291 if (cmd->src_map != cmd->dst_map) {
2292 /*
2293 * XXX should be EAGAIN, delayed until
2294 * after the reset.
2295 */
2296 crp->crp_etype = ENOMEM;
2297 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2298 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2299 } else
2300 crp->crp_etype = ENOMEM;
2301
2302 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2303 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2304
2305 free(cmd, M_DEVBUF);
2306 if (crp->crp_etype != EAGAIN)
2307 crypto_done(crp);
2308 }
2309
2310 if (++i == HIFN_D_RES_RSIZE)
2311 i = 0;
2312 u--;
2313 }
2314 dma->resk = i; dma->resu = u;
2315
2316 /* Force upload of key next time */
2317 for (i = 0; i < sc->sc_maxses; i++)
2318 if (sc->sc_sessions[i].hs_state == HS_STATE_KEY)
2319 sc->sc_sessions[i].hs_state = HS_STATE_USED;
2320
2321 hifn_reset_board(sc, 1);
2322 hifn_init_dma(sc);
2323 hifn_init_pci_registers(sc);
2324 }
2325
2326 void
2327 hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, u_int8_t *resbuf)
2328 {
2329 struct hifn_dma *dma = sc->sc_dma;
2330 struct cryptop *crp = cmd->crp;
2331 struct cryptodesc *crd;
2332 struct mbuf *m;
2333 int totlen, i, u;
2334
2335 if (cmd->src_map == cmd->dst_map)
2336 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2337 0, cmd->src_map->dm_mapsize,
2338 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2339 else {
2340 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2341 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2342 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2343 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
2344 }
2345
2346 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2347 if (cmd->srcu.src_m != cmd->dstu.dst_m) {
2348 crp->crp_buf = (caddr_t)cmd->dstu.dst_m;
2349 totlen = cmd->src_map->dm_mapsize;
2350 for (m = cmd->dstu.dst_m; m != NULL; m = m->m_next) {
2351 if (totlen < m->m_len) {
2352 m->m_len = totlen;
2353 totlen = 0;
2354 } else
2355 totlen -= m->m_len;
2356 }
2357 cmd->dstu.dst_m->m_pkthdr.len =
2358 cmd->srcu.src_m->m_pkthdr.len;
2359 m_freem(cmd->srcu.src_m);
2360 }
2361 }
2362
2363 if (cmd->sloplen != 0) {
2364 if (crp->crp_flags & CRYPTO_F_IMBUF)
2365 m_copyback((struct mbuf *)crp->crp_buf,
2366 cmd->src_map->dm_mapsize - cmd->sloplen,
2367 cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]);
2368 else if (crp->crp_flags & CRYPTO_F_IOV)
2369 cuio_copyback((struct uio *)crp->crp_buf,
2370 cmd->src_map->dm_mapsize - cmd->sloplen,
2371 cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]);
2372 }
2373
2374 i = dma->dstk; u = dma->dstu;
2375 while (u != 0) {
2376 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2377 offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
2378 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2379 if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
2380 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2381 offsetof(struct hifn_dma, dstr[i]),
2382 sizeof(struct hifn_desc),
2383 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2384 break;
2385 }
2386 if (++i == (HIFN_D_DST_RSIZE + 1))
2387 i = 0;
2388 else
2389 u--;
2390 }
2391 dma->dstk = i; dma->dstu = u;
2392
2393 hifnstats.hst_obytes += cmd->dst_map->dm_mapsize;
2394
2395 if ((cmd->base_masks & (HIFN_BASE_CMD_CRYPT | HIFN_BASE_CMD_DECODE)) ==
2396 HIFN_BASE_CMD_CRYPT) {
2397 for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
2398 if (crd->crd_alg != CRYPTO_DES_CBC &&
2399 crd->crd_alg != CRYPTO_3DES_CBC)
2400 continue;
2401 if (crp->crp_flags & CRYPTO_F_IMBUF)
2402 m_copydata((struct mbuf *)crp->crp_buf,
2403 crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH,
2404 HIFN_IV_LENGTH,
2405 cmd->softc->sc_sessions[cmd->session_num].hs_iv);
2406 else if (crp->crp_flags & CRYPTO_F_IOV) {
2407 cuio_copydata((struct uio *)crp->crp_buf,
2408 crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH,
2409 HIFN_IV_LENGTH,
2410 cmd->softc->sc_sessions[cmd->session_num].hs_iv);
2411 }
2412 /* XXX We do not handle contig data */
2413 break;
2414 }
2415 }
2416
2417 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
2418 u_int8_t *macbuf;
2419
2420 macbuf = resbuf + sizeof(struct hifn_base_result);
2421 if (cmd->base_masks & HIFN_BASE_CMD_COMP)
2422 macbuf += sizeof(struct hifn_comp_result);
2423 macbuf += sizeof(struct hifn_mac_result);
2424
2425 for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
2426 int len;
2427
2428 if (crd->crd_alg == CRYPTO_MD5)
2429 len = 16;
2430 else if (crd->crd_alg == CRYPTO_SHA1)
2431 len = 20;
2432 else if (crd->crd_alg == CRYPTO_MD5_HMAC ||
2433 crd->crd_alg == CRYPTO_SHA1_HMAC)
2434 len = 12;
2435 else
2436 continue;
2437
2438 if (crp->crp_flags & CRYPTO_F_IMBUF)
2439 m_copyback((struct mbuf *)crp->crp_buf,
2440 crd->crd_inject, len, macbuf);
2441 else if ((crp->crp_flags & CRYPTO_F_IOV) && crp->crp_mac)
2442 bcopy((caddr_t)macbuf, crp->crp_mac, len);
2443 break;
2444 }
2445 }
2446
2447 if (cmd->src_map != cmd->dst_map) {
2448 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2449 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2450 }
2451 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2452 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2453 free(cmd, M_DEVBUF);
2454 crypto_done(crp);
2455 }
2456
2457 #ifdef HAVE_CRYPTO_LSZ
2458
2459 int
2460 hifn_compression(struct hifn_softc *sc, struct cryptop *crp,
2461 struct hifn_command *cmd)
2462 {
2463 struct cryptodesc *crd = crp->crp_desc;
2464 int s, err = 0;
2465
2466 cmd->compcrd = crd;
2467 cmd->base_masks |= HIFN_BASE_CMD_COMP;
2468
2469 if ((crp->crp_flags & CRYPTO_F_IMBUF) == 0) {
2470 /*
2471 * XXX can only handle mbufs right now since we can
2472 * XXX dynamically resize them.
2473 */
2474 err = EINVAL;
2475 return (ENOMEM);
2476 }
2477
2478 if ((crd->crd_flags & CRD_F_COMP) == 0)
2479 cmd->base_masks |= HIFN_BASE_CMD_DECODE;
2480 if (crd->crd_alg == CRYPTO_LZS_COMP)
2481 cmd->comp_masks |= HIFN_COMP_CMD_ALG_LZS |
2482 HIFN_COMP_CMD_CLEARHIST;
2483
2484 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
2485 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map)) {
2486 err = ENOMEM;
2487 goto fail;
2488 }
2489
2490 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
2491 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
2492 err = ENOMEM;
2493 goto fail;
2494 }
2495
2496 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2497 int len;
2498
2499 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
2500 cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
2501 err = ENOMEM;
2502 goto fail;
2503 }
2504
2505 len = cmd->src_map->dm_mapsize / MCLBYTES;
2506 if ((cmd->src_map->dm_mapsize % MCLBYTES) != 0)
2507 len++;
2508 len *= MCLBYTES;
2509
2510 if ((crd->crd_flags & CRD_F_COMP) == 0)
2511 len *= 4;
2512
2513 if (len > HIFN_MAX_DMALEN)
2514 len = HIFN_MAX_DMALEN;
2515
2516 cmd->dstu.dst_m = hifn_mkmbuf_chain(len, cmd->srcu.src_m);
2517 if (cmd->dstu.dst_m == NULL) {
2518 err = ENOMEM;
2519 goto fail;
2520 }
2521
2522 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
2523 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
2524 err = ENOMEM;
2525 goto fail;
2526 }
2527 } else if (crp->crp_flags & CRYPTO_F_IOV) {
2528 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
2529 cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
2530 err = ENOMEM;
2531 goto fail;
2532 }
2533 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
2534 cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
2535 err = ENOMEM;
2536 goto fail;
2537 }
2538 }
2539
2540 if (cmd->src_map == cmd->dst_map)
2541 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2542 0, cmd->src_map->dm_mapsize,
2543 BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2544 else {
2545 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2546 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2547 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2548 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2549 }
2550
2551 cmd->crp = crp;
2552 /*
2553 * Always use session 0. The modes of compression we use are
2554 * stateless and there is always at least one compression
2555 * context, zero.
2556 */
2557 cmd->session_num = 0;
2558 cmd->softc = sc;
2559
2560 s = splnet();
2561 err = hifn_compress_enter(sc, cmd);
2562 splx(s);
2563
2564 if (err != 0)
2565 goto fail;
2566 return (0);
2567
2568 fail:
2569 if (cmd->dst_map != NULL) {
2570 if (cmd->dst_map->dm_nsegs > 0)
2571 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2572 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2573 }
2574 if (cmd->src_map != NULL) {
2575 if (cmd->src_map->dm_nsegs > 0)
2576 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2577 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2578 }
2579 free(cmd, M_DEVBUF);
2580 if (err == EINVAL)
2581 hifnstats.hst_invalid++;
2582 else
2583 hifnstats.hst_nomem++;
2584 crp->crp_etype = err;
2585 crypto_done(crp);
2586 return (0);
2587 }
2588
2589 /*
2590 * must be called at splnet()
2591 */
2592 int
2593 hifn_compress_enter(struct hifn_softc *sc, struct hifn_command *cmd)
2594 {
2595 struct hifn_dma *dma = sc->sc_dma;
2596 int cmdi, resi;
2597 u_int32_t cmdlen;
2598
2599 if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
2600 (dma->resu + 1) > HIFN_D_CMD_RSIZE)
2601 return (ENOMEM);
2602
2603 if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
2604 (dma->dstu + cmd->dst_map->dm_nsegs) > HIFN_D_DST_RSIZE)
2605 return (ENOMEM);
2606
2607 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
2608 dma->cmdi = 0;
2609 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
2610 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
2611 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
2612 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2613 }
2614 cmdi = dma->cmdi++;
2615 cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
2616 HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
2617
2618 /* .p for command/result already set */
2619 dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
2620 HIFN_D_MASKDONEIRQ);
2621 HIFN_CMDR_SYNC(sc, cmdi,
2622 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2623 dma->cmdu++;
2624 if (sc->sc_c_busy == 0) {
2625 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
2626 sc->sc_c_busy = 1;
2627 SET_LED(sc, HIFN_MIPSRST_LED0);
2628 }
2629
2630 /*
2631 * We don't worry about missing an interrupt (which a "command wait"
2632 * interrupt salvages us from), unless there is more than one command
2633 * in the queue.
2634 */
2635 if (dma->cmdu > 1) {
2636 sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
2637 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
2638 }
2639
2640 hifnstats.hst_ipackets++;
2641 hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
2642
2643 hifn_dmamap_load_src(sc, cmd);
2644 if (sc->sc_s_busy == 0) {
2645 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
2646 sc->sc_s_busy = 1;
2647 SET_LED(sc, HIFN_MIPSRST_LED1);
2648 }
2649
2650 /*
2651 * Unlike other descriptors, we don't mask done interrupt from
2652 * result descriptor.
2653 */
2654 if (dma->resi == HIFN_D_RES_RSIZE) {
2655 dma->resi = 0;
2656 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
2657 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
2658 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
2659 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2660 }
2661 resi = dma->resi++;
2662 dma->hifn_commands[resi] = cmd;
2663 HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
2664 dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
2665 HIFN_D_VALID | HIFN_D_LAST);
2666 HIFN_RESR_SYNC(sc, resi,
2667 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2668 dma->resu++;
2669 if (sc->sc_r_busy == 0) {
2670 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
2671 sc->sc_r_busy = 1;
2672 SET_LED(sc, HIFN_MIPSRST_LED2);
2673 }
2674
2675 if (cmd->sloplen)
2676 cmd->slopidx = resi;
2677
2678 hifn_dmamap_load_dst(sc, cmd);
2679
2680 if (sc->sc_d_busy == 0) {
2681 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
2682 sc->sc_d_busy = 1;
2683 }
2684 sc->sc_active = 5;
2685 cmd->cmd_callback = hifn_callback_comp;
2686 return (0);
2687 }
2688
2689 void
2690 hifn_callback_comp(struct hifn_softc *sc, struct hifn_command *cmd,
2691 u_int8_t *resbuf)
2692 {
2693 struct hifn_base_result baseres;
2694 struct cryptop *crp = cmd->crp;
2695 struct hifn_dma *dma = sc->sc_dma;
2696 struct mbuf *m;
2697 int err = 0, i, u;
2698 u_int32_t olen;
2699 bus_size_t dstsize;
2700
2701 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2702 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2703 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2704 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
2705
2706 dstsize = cmd->dst_map->dm_mapsize;
2707 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2708
2709 bcopy(resbuf, &baseres, sizeof(struct hifn_base_result));
2710
2711 i = dma->dstk; u = dma->dstu;
2712 while (u != 0) {
2713 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2714 offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
2715 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2716 if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
2717 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2718 offsetof(struct hifn_dma, dstr[i]),
2719 sizeof(struct hifn_desc),
2720 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2721 break;
2722 }
2723 if (++i == (HIFN_D_DST_RSIZE + 1))
2724 i = 0;
2725 else
2726 u--;
2727 }
2728 dma->dstk = i; dma->dstu = u;
2729
2730 if (baseres.flags & htole16(HIFN_BASE_RES_DSTOVERRUN)) {
2731 bus_size_t xlen;
2732
2733 xlen = dstsize;
2734
2735 m_freem(cmd->dstu.dst_m);
2736
2737 if (xlen == HIFN_MAX_DMALEN) {
2738 /* We've done all we can. */
2739 err = E2BIG;
2740 goto out;
2741 }
2742
2743 xlen += MCLBYTES;
2744
2745 if (xlen > HIFN_MAX_DMALEN)
2746 xlen = HIFN_MAX_DMALEN;
2747
2748 cmd->dstu.dst_m = hifn_mkmbuf_chain(xlen,
2749 cmd->srcu.src_m);
2750 if (cmd->dstu.dst_m == NULL) {
2751 err = ENOMEM;
2752 goto out;
2753 }
2754 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
2755 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
2756 err = ENOMEM;
2757 goto out;
2758 }
2759
2760 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2761 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2762 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2763 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2764
2765 /* already at splnet... */
2766 err = hifn_compress_enter(sc, cmd);
2767 if (err != 0)
2768 goto out;
2769 return;
2770 }
2771
2772 olen = dstsize - (letoh16(baseres.dst_cnt) |
2773 (((letoh16(baseres.session) & HIFN_BASE_RES_DSTLEN_M) >>
2774 HIFN_BASE_RES_DSTLEN_S) << 16));
2775
2776 crp->crp_olen = olen - cmd->compcrd->crd_skip;
2777
2778 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2779 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2780 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2781
2782 m = cmd->dstu.dst_m;
2783 if (m->m_flags & M_PKTHDR)
2784 m->m_pkthdr.len = olen;
2785 crp->crp_buf = (caddr_t)m;
2786 for (; m != NULL; m = m->m_next) {
2787 if (olen >= m->m_len)
2788 olen -= m->m_len;
2789 else {
2790 m->m_len = olen;
2791 olen = 0;
2792 }
2793 }
2794
2795 m_freem(cmd->srcu.src_m);
2796 free(cmd, M_DEVBUF);
2797 crp->crp_etype = 0;
2798 crypto_done(crp);
2799 return;
2800
2801 out:
2802 if (cmd->dst_map != NULL) {
2803 if (cmd->src_map->dm_nsegs != 0)
2804 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2805 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2806 }
2807 if (cmd->src_map != NULL) {
2808 if (cmd->src_map->dm_nsegs != 0)
2809 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2810 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2811 }
2812 if (cmd->dstu.dst_m != NULL)
2813 m_freem(cmd->dstu.dst_m);
2814 free(cmd, M_DEVBUF);
2815 crp->crp_etype = err;
2816 crypto_done(crp);
2817 }
2818
2819 struct mbuf *
2820 hifn_mkmbuf_chain(int totlen, struct mbuf *mtemplate)
2821 {
2822 int len;
2823 struct mbuf *m, *m0, *mlast;
2824
2825 if (mtemplate->m_flags & M_PKTHDR) {
2826 len = MHLEN;
2827 MGETHDR(m0, M_DONTWAIT, MT_DATA);
2828 } else {
2829 len = MLEN;
2830 MGET(m0, M_DONTWAIT, MT_DATA);
2831 }
2832 if (m0 == NULL)
2833 return (NULL);
2834 if (len == MHLEN)
2835 M_DUP_PKTHDR(m0, mtemplate);
2836 MCLGET(m0, M_DONTWAIT);
2837 if (!(m0->m_flags & M_EXT))
2838 m_freem(m0);
2839 len = MCLBYTES;
2840
2841 totlen -= len;
2842 m0->m_pkthdr.len = m0->m_len = len;
2843 mlast = m0;
2844
2845 while (totlen > 0) {
2846 MGET(m, M_DONTWAIT, MT_DATA);
2847 if (m == NULL) {
2848 m_freem(m0);
2849 return (NULL);
2850 }
2851 MCLGET(m, M_DONTWAIT);
2852 if (!(m->m_flags & M_EXT)) {
2853 m_freem(m0);
2854 return (NULL);
2855 }
2856 len = MCLBYTES;
2857 m->m_len = len;
2858 if (m0->m_flags & M_PKTHDR)
2859 m0->m_pkthdr.len += len;
2860 totlen -= len;
2861
2862 mlast->m_next = m;
2863 mlast = m;
2864 }
2865
2866 return (m0);
2867 }
2868 #endif /* HAVE_CRYPTO_LSZ */
2869
2870 void
2871 hifn_write_4(struct hifn_softc *sc, int reggrp, bus_size_t reg, u_int32_t val)
2872 {
2873 /*
2874 * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0
2875 * and Group 1 registers; avoid conditions that could create
2876 * burst writes by doing a read in between the writes.
2877 */
2878 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
2879 if (sc->sc_waw_lastgroup == reggrp &&
2880 sc->sc_waw_lastreg == reg - 4) {
2881 bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID);
2882 }
2883 sc->sc_waw_lastgroup = reggrp;
2884 sc->sc_waw_lastreg = reg;
2885 }
2886 if (reggrp == 0)
2887 bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val);
2888 else
2889 bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val);
2890
2891 }
2892
2893 u_int32_t
2894 hifn_read_4(struct hifn_softc *sc, int reggrp, bus_size_t reg)
2895 {
2896 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
2897 sc->sc_waw_lastgroup = -1;
2898 sc->sc_waw_lastreg = 1;
2899 }
2900 if (reggrp == 0)
2901 return (bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg));
2902 return (bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg));
2903 }
2904