hifn7751.c revision 1.19 1 /* $NetBSD: hifn7751.c,v 1.19 2003/08/28 18:13:33 thorpej Exp $ */
2 /* $FreeBSD: hifn7751.c,v 1.5.2.6 2003/07/02 17:04:50 sam Exp $ */
3 /* $OpenBSD: hifn7751.c,v 1.140 2003/08/01 17:55:54 deraadt Exp $ */
4
5 /*
6 * Invertex AEON / Hifn 7751 driver
7 * Copyright (c) 1999 Invertex Inc. All rights reserved.
8 * Copyright (c) 1999 Theo de Raadt
9 * Copyright (c) 2000-2001 Network Security Technologies, Inc.
10 * http://www.netsec.net
11 *
12 * This driver is based on a previous driver by Invertex, for which they
13 * requested: Please send any comments, feedback, bug-fixes, or feature
14 * requests to software (at) invertex.com.
15 *
16 * Redistribution and use in source and binary forms, with or without
17 * modification, are permitted provided that the following conditions
18 * are met:
19 *
20 * 1. Redistributions of source code must retain the above copyright
21 * notice, this list of conditions and the following disclaimer.
22 * 2. Redistributions in binary form must reproduce the above copyright
23 * notice, this list of conditions and the following disclaimer in the
24 * documentation and/or other materials provided with the distribution.
25 * 3. The name of the author may not be used to endorse or promote products
26 * derived from this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
29 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
30 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
31 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
32 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
33 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
37 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38 *
39 * Effort sponsored in part by the Defense Advanced Research Projects
40 * Agency (DARPA) and Air Force Research Laboratory, Air Force
41 * Materiel Command, USAF, under agreement number F30602-01-2-0537.
42 *
43 */
44
45 /*
46 * Driver for the Hifn 7751 encryption processor.
47 */
48
49 #include <sys/cdefs.h>
50 __KERNEL_RCSID(0, "$NetBSD: hifn7751.c,v 1.19 2003/08/28 18:13:33 thorpej Exp $");
51
52 #include "rnd.h"
53 #include "opencrypto.h"
54
55 #if NRND == 0 || NOPENCRYPTO == 0
56 #error hifn7751 requires rnd and opencrypto pseudo-devices
57 #endif
58
59
60 #include <sys/param.h>
61 #include <sys/systm.h>
62 #include <sys/proc.h>
63 #include <sys/errno.h>
64 #include <sys/malloc.h>
65 #include <sys/kernel.h>
66 #include <sys/mbuf.h>
67 #include <sys/device.h>
68
69 #include <uvm/uvm_extern.h>
70
71
72 #ifdef __OpenBSD__
73 #include <crypto/crypto.h>
74 #include <dev/rndvar.h>
75 #else
76 #include <opencrypto/cryptodev.h>
77 #include <sys/rnd.h>
78 #endif
79
80 #include <dev/pci/pcireg.h>
81 #include <dev/pci/pcivar.h>
82 #include <dev/pci/pcidevs.h>
83
84 #include <dev/pci/hifn7751reg.h>
85 #include <dev/pci/hifn7751var.h>
86
87 #undef HIFN_DEBUG
88
89 #ifdef __NetBSD__
90 #define HIFN_NO_RNG /* until statistically tested */
91 #define M_DUP_PKTHDR M_COPY_PKTHDR /* XXX */
92 #endif
93
94 #ifdef HIFN_DEBUG
95 extern int hifn_debug; /* patchable */
96 int hifn_debug = 1;
97 #endif
98
99 #ifdef __OpenBSD__
100 #define HAVE_CRYPTO_LZS /* OpenBSD OCF supports CRYPTO_COMP_LZS */
101 #endif
102
103 /*
104 * Prototypes and count for the pci_device structure
105 */
106 #ifdef __OpenBSD__
107 int hifn_probe((struct device *, void *, void *);
108 #else
109 int hifn_probe(struct device *, struct cfdata *, void *);
110 #endif
111 void hifn_attach(struct device *, struct device *, void *);
112
113 CFATTACH_DECL(hifn, sizeof(struct hifn_softc),
114 hifn_probe, hifn_attach, NULL, NULL);
115
116 #ifdef __OpenBSD__
117 struct cfdriver hifn_cd = {
118 0, "hifn", DV_DULL
119 };
120 #endif
121
122 void hifn_reset_board(struct hifn_softc *, int);
123 void hifn_reset_puc(struct hifn_softc *);
124 void hifn_puc_wait(struct hifn_softc *);
125 const char *hifn_enable_crypto(struct hifn_softc *, pcireg_t);
126 void hifn_set_retry(struct hifn_softc *);
127 void hifn_init_dma(struct hifn_softc *);
128 void hifn_init_pci_registers(struct hifn_softc *);
129 int hifn_sramsize(struct hifn_softc *);
130 int hifn_dramsize(struct hifn_softc *);
131 int hifn_ramtype(struct hifn_softc *);
132 void hifn_sessions(struct hifn_softc *);
133 int hifn_intr(void *);
134 u_int hifn_write_command(struct hifn_command *, u_int8_t *);
135 u_int32_t hifn_next_signature(u_int32_t a, u_int cnt);
136 int hifn_newsession(void*, u_int32_t *, struct cryptoini *);
137 int hifn_freesession(void*, u_int64_t);
138 int hifn_process(void*, struct cryptop *, int);
139 void hifn_callback(struct hifn_softc *, struct hifn_command *, u_int8_t *);
140 int hifn_crypto(struct hifn_softc *, struct hifn_command *,
141 struct cryptop*, int);
142 int hifn_readramaddr(struct hifn_softc *, int, u_int8_t *);
143 int hifn_writeramaddr(struct hifn_softc *, int, u_int8_t *);
144 int hifn_dmamap_aligned(bus_dmamap_t);
145 int hifn_dmamap_load_src(struct hifn_softc *, struct hifn_command *);
146 int hifn_dmamap_load_dst(struct hifn_softc *, struct hifn_command *);
147 int hifn_init_pubrng(struct hifn_softc *);
148 #ifndef HIFN_NO_RNG
149 static void hifn_rng(void *);
150 #endif
151 void hifn_tick(void *);
152 void hifn_abort(struct hifn_softc *);
153 void hifn_alloc_slot(struct hifn_softc *, int *, int *, int *, int *);
154 void hifn_write_4(struct hifn_softc *, int, bus_size_t, u_int32_t);
155 u_int32_t hifn_read_4(struct hifn_softc *, int, bus_size_t);
156 #ifdef HAVE_CRYPTO_LZS
157 int hifn_compression(struct hifn_softc *, struct cryptop *,
158 struct hifn_command *);
159 struct mbuf *hifn_mkmbuf_chain(int, struct mbuf *);
160 int hifn_compress_enter(struct hifn_softc *, struct hifn_command *);
161 void hifn_callback_comp(struct hifn_softc *, struct hifn_command *,
162 u_int8_t *);
163 #endif /* HAVE_CRYPTO_LZS */
164
165
166 #ifdef notyet
167 int hifn_compression(struct hifn_softc *, struct cryptop *,
168 struct hifn_command *);
169 struct mbuf *hifn_mkmbuf_chain(int, struct mbuf *);
170 int hifn_compress_enter(struct hifn_softc *, struct hifn_command *);
171 void hifn_callback_comp(struct hifn_softc *, struct hifn_command *,
172 u_int8_t *);
173 #endif
174
175 struct hifn_stats hifnstats;
176
177 static const struct hifn_product {
178 pci_vendor_id_t hifn_vendor;
179 pci_product_id_t hifn_product;
180 int hifn_flags;
181 const char *hifn_name;
182 } hifn_products[] = {
183 { PCI_VENDOR_INVERTEX, PCI_PRODUCT_INVERTEX_AEON,
184 0,
185 "Invertex AEON",
186 },
187
188 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7751,
189 0,
190 "Hifn 7751",
191 },
192 { PCI_VENDOR_NETSEC, PCI_PRODUCT_NETSEC_7751,
193 0,
194 "Hifn 7751 (NetSec)"
195 },
196
197 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7811,
198 HIFN_IS_7811 | HIFN_HAS_RNG | HIFN_HAS_LEDS | HIFN_NO_BURSTWRITE,
199 "Hifn 7811",
200 },
201
202 { PCI_VENDOR_HIFN, PCI_PRODUCT_HIFN_7951,
203 HIFN_HAS_RNG | HIFN_HAS_PUBLIC,
204 "Hifn 7951",
205 },
206
207
208 { 0, 0,
209 0,
210 NULL
211 }
212 };
213
214 static const struct hifn_product *
215 hifn_lookup(const struct pci_attach_args *pa)
216 {
217 const struct hifn_product *hp;
218
219 for (hp = hifn_products; hp->hifn_name != NULL; hp++) {
220 if (PCI_VENDOR(pa->pa_id) == hp->hifn_vendor &&
221 PCI_PRODUCT(pa->pa_id) == hp->hifn_product)
222 return (hp);
223 }
224 return (NULL);
225 }
226
227 int
228 hifn_probe(struct device *parent, struct cfdata *match, void *aux)
229 {
230 struct pci_attach_args *pa = (struct pci_attach_args *) aux;
231
232 if (hifn_lookup(pa) != NULL)
233 return (1);
234
235 return (0);
236 }
237
238 void
239 hifn_attach(struct device *parent, struct device *self, void *aux)
240 {
241 struct hifn_softc *sc = (struct hifn_softc *)self;
242 struct pci_attach_args *pa = aux;
243 const struct hifn_product *hp;
244 pci_chipset_tag_t pc = pa->pa_pc;
245 pci_intr_handle_t ih;
246 const char *intrstr = NULL;
247 const char *hifncap;
248 char rbase;
249 bus_size_t iosize0, iosize1;
250 u_int32_t cmd;
251 u_int16_t ena;
252 bus_dma_segment_t seg;
253 bus_dmamap_t dmamap;
254 int rseg;
255 caddr_t kva;
256
257 hp = hifn_lookup(pa);
258 if (hp == NULL) {
259 printf("\n");
260 panic("hifn_attach: impossible");
261 }
262
263 aprint_naive(": Crypto processor\n");
264 aprint_normal(": %s, rev. %d\n", hp->hifn_name,
265 PCI_REVISION(pa->pa_class));
266
267 sc->sc_pci_pc = pa->pa_pc;
268 sc->sc_pci_tag = pa->pa_tag;
269
270 sc->sc_flags = hp->hifn_flags;
271
272 cmd = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
273 cmd |= PCI_COMMAND_MASTER_ENABLE;
274 pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, cmd);
275
276 if (pci_mapreg_map(pa, HIFN_BAR0, PCI_MAPREG_TYPE_MEM, 0,
277 &sc->sc_st0, &sc->sc_sh0, NULL, &iosize0)) {
278 aprint_error("%s: can't map mem space %d\n",
279 sc->sc_dv.dv_xname, 0);
280 return;
281 }
282
283 if (pci_mapreg_map(pa, HIFN_BAR1, PCI_MAPREG_TYPE_MEM, 0,
284 &sc->sc_st1, &sc->sc_sh1, NULL, &iosize1)) {
285 aprint_error("%s: can't find mem space %d\n",
286 sc->sc_dv.dv_xname, 1);
287 goto fail_io0;
288 }
289
290 hifn_set_retry(sc);
291
292 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
293 sc->sc_waw_lastgroup = -1;
294 sc->sc_waw_lastreg = 1;
295 }
296
297 sc->sc_dmat = pa->pa_dmat;
298 if (bus_dmamem_alloc(sc->sc_dmat, sizeof(*sc->sc_dma), PAGE_SIZE, 0,
299 &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
300 aprint_error("%s: can't alloc DMA buffer\n",
301 sc->sc_dv.dv_xname);
302 goto fail_io1;
303 }
304 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, sizeof(*sc->sc_dma), &kva,
305 BUS_DMA_NOWAIT)) {
306 aprint_error("%s: can't map DMA buffers (%lu bytes)\n",
307 sc->sc_dv.dv_xname, (u_long)sizeof(*sc->sc_dma));
308 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
309 goto fail_io1;
310 }
311 if (bus_dmamap_create(sc->sc_dmat, sizeof(*sc->sc_dma), 1,
312 sizeof(*sc->sc_dma), 0, BUS_DMA_NOWAIT, &dmamap)) {
313 aprint_error("%s: can't create DMA map\n",
314 sc->sc_dv.dv_xname);
315 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
316 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
317 goto fail_io1;
318 }
319 if (bus_dmamap_load(sc->sc_dmat, dmamap, kva, sizeof(*sc->sc_dma),
320 NULL, BUS_DMA_NOWAIT)) {
321 aprint_error("%s: can't load DMA map\n",
322 sc->sc_dv.dv_xname);
323 bus_dmamap_destroy(sc->sc_dmat, dmamap);
324 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
325 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
326 goto fail_io1;
327 }
328 sc->sc_dmamap = dmamap;
329 sc->sc_dma = (struct hifn_dma *)kva;
330 bzero(sc->sc_dma, sizeof(*sc->sc_dma));
331
332 hifn_reset_board(sc, 0);
333
334 if ((hifncap = hifn_enable_crypto(sc, pa->pa_id)) == NULL) {
335 aprint_error("%s: crypto enabling failed\n",
336 sc->sc_dv.dv_xname);
337 goto fail_mem;
338 }
339 hifn_reset_puc(sc);
340
341 hifn_init_dma(sc);
342 hifn_init_pci_registers(sc);
343
344 if (hifn_ramtype(sc))
345 goto fail_mem;
346
347 if (sc->sc_drammodel == 0)
348 hifn_sramsize(sc);
349 else
350 hifn_dramsize(sc);
351
352 /*
353 * Workaround for NetSec 7751 rev A: half ram size because two
354 * of the address lines were left floating
355 */
356 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETSEC &&
357 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETSEC_7751 &&
358 PCI_REVISION(pa->pa_class) == 0x61)
359 sc->sc_ramsize >>= 1;
360
361 if (pci_intr_map(pa, &ih)) {
362 aprint_error("%s: couldn't map interrupt\n",
363 sc->sc_dv.dv_xname);
364 goto fail_mem;
365 }
366 intrstr = pci_intr_string(pc, ih);
367 #ifdef __OpenBSD__
368 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, hifn_intr, sc,
369 self->dv_xname);
370 #else
371 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, hifn_intr, sc);
372 #endif
373 if (sc->sc_ih == NULL) {
374 aprint_error("%s: couldn't establish interrupt\n",
375 sc->sc_dv.dv_xname);
376 if (intrstr != NULL)
377 aprint_normal(" at %s", intrstr);
378 aprint_normal("\n");
379 goto fail_mem;
380 }
381
382 hifn_sessions(sc);
383
384 rseg = sc->sc_ramsize / 1024;
385 rbase = 'K';
386 if (sc->sc_ramsize >= (1024 * 1024)) {
387 rbase = 'M';
388 rseg /= 1024;
389 }
390 aprint_normal("%s: %s, %d%cB %cram, interrupting at %s\n",
391 sc->sc_dv.dv_xname, hifncap, rseg, rbase,
392 sc->sc_drammodel ? 'd' : 's', intrstr);
393
394 sc->sc_cid = crypto_get_driverid(0);
395 if (sc->sc_cid < 0) {
396 aprint_error("%s: couldn't get crypto driver id\n",
397 sc->sc_dv.dv_xname);
398 goto fail_intr;
399 }
400
401 WRITE_REG_0(sc, HIFN_0_PUCNFG,
402 READ_REG_0(sc, HIFN_0_PUCNFG) | HIFN_PUCNFG_CHIPID);
403 ena = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
404
405 switch (ena) {
406 case HIFN_PUSTAT_ENA_2:
407 crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0,
408 hifn_newsession, hifn_freesession, hifn_process, sc);
409 crypto_register(sc->sc_cid, CRYPTO_ARC4, 0, 0,
410 hifn_newsession, hifn_freesession, hifn_process, sc);
411 /*FALLTHROUGH*/
412 case HIFN_PUSTAT_ENA_1:
413 crypto_register(sc->sc_cid, CRYPTO_MD5, 0, 0,
414 hifn_newsession, hifn_freesession, hifn_process, sc);
415 crypto_register(sc->sc_cid, CRYPTO_SHA1, 0, 0,
416 hifn_newsession, hifn_freesession, hifn_process, sc);
417 crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0,
418 hifn_newsession, hifn_freesession, hifn_process, sc);
419 crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0,
420 hifn_newsession, hifn_freesession, hifn_process, sc);
421 crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0,
422 hifn_newsession, hifn_freesession, hifn_process, sc);
423 break;
424 }
425
426 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
427 sc->sc_dmamap->dm_mapsize,
428 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
429
430 if (sc->sc_flags & (HIFN_HAS_PUBLIC | HIFN_HAS_RNG))
431 hifn_init_pubrng(sc);
432
433 #ifdef __OpenBSD__
434 timeout_set(&sc->sc_tickto, hifn_tick, sc);
435 timeout_add(&sc->sc_tickto, hz);
436 #else
437 callout_init(&sc->sc_tickto);
438 callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
439 #endif
440 return;
441
442 fail_intr:
443 pci_intr_disestablish(pc, sc->sc_ih);
444 fail_mem:
445 bus_dmamap_unload(sc->sc_dmat, dmamap);
446 bus_dmamap_destroy(sc->sc_dmat, dmamap);
447 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(*sc->sc_dma));
448 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
449
450 /* Turn off DMA polling */
451 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
452 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
453
454 fail_io1:
455 bus_space_unmap(sc->sc_st1, sc->sc_sh1, iosize1);
456 fail_io0:
457 bus_space_unmap(sc->sc_st0, sc->sc_sh0, iosize0);
458 }
459
460 int
461 hifn_init_pubrng(struct hifn_softc *sc)
462 {
463 u_int32_t r;
464 int i;
465
466 if ((sc->sc_flags & HIFN_IS_7811) == 0) {
467 /* Reset 7951 public key/rng engine */
468 WRITE_REG_1(sc, HIFN_1_PUB_RESET,
469 READ_REG_1(sc, HIFN_1_PUB_RESET) | HIFN_PUBRST_RESET);
470
471 for (i = 0; i < 100; i++) {
472 DELAY(1000);
473 if ((READ_REG_1(sc, HIFN_1_PUB_RESET) &
474 HIFN_PUBRST_RESET) == 0)
475 break;
476 }
477
478 if (i == 100) {
479 printf("%s: public key init failed\n",
480 sc->sc_dv.dv_xname);
481 return (1);
482 }
483 }
484
485 /* Enable the rng, if available */
486 if (sc->sc_flags & HIFN_HAS_RNG) {
487 if (sc->sc_flags & HIFN_IS_7811) {
488 r = READ_REG_1(sc, HIFN_1_7811_RNGENA);
489 if (r & HIFN_7811_RNGENA_ENA) {
490 r &= ~HIFN_7811_RNGENA_ENA;
491 WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
492 }
493 WRITE_REG_1(sc, HIFN_1_7811_RNGCFG,
494 HIFN_7811_RNGCFG_DEFL);
495 r |= HIFN_7811_RNGENA_ENA;
496 WRITE_REG_1(sc, HIFN_1_7811_RNGENA, r);
497 } else
498 WRITE_REG_1(sc, HIFN_1_RNG_CONFIG,
499 READ_REG_1(sc, HIFN_1_RNG_CONFIG) |
500 HIFN_RNGCFG_ENA);
501
502 sc->sc_rngfirst = 1;
503 if (hz >= 100)
504 sc->sc_rnghz = hz / 100;
505 else
506 sc->sc_rnghz = 1;
507 #ifndef HIFN_NO_RNG
508 #ifdef __OpenBSD__
509 timeout_set(&sc->sc_rngto, hifn_rng, sc);
510 timeout_add(&sc->sc_rngto, sc->sc_rnghz);
511 #else /* !__OpenBSD__ */
512 callout_init(&sc->sc_rngto);
513 callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
514 #endif /* !__OpenBSD__ */
515 #endif /* HIFN_NO_RNG */
516 }
517
518 /* Enable public key engine, if available */
519 if (sc->sc_flags & HIFN_HAS_PUBLIC) {
520 WRITE_REG_1(sc, HIFN_1_PUB_IEN, HIFN_PUBIEN_DONE);
521 sc->sc_dmaier |= HIFN_DMAIER_PUBDONE;
522 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
523 }
524
525 return (0);
526 }
527
528 #ifndef HIFN_NO_RNG
529 static void
530 hifn_rng(void *vsc)
531 {
532 #ifndef __NetBSD__
533 struct hifn_softc *sc = vsc;
534 u_int32_t num1, sts, num2;
535 int i;
536
537 if (sc->sc_flags & HIFN_IS_7811) {
538 for (i = 0; i < 5; i++) {
539 sts = READ_REG_1(sc, HIFN_1_7811_RNGSTS);
540 if (sts & HIFN_7811_RNGSTS_UFL) {
541 printf("%s: RNG underflow: disabling\n",
542 sc->sc_dv.dv_xname);
543 return;
544 }
545 if ((sts & HIFN_7811_RNGSTS_RDY) == 0)
546 break;
547
548 /*
549 * There are at least two words in the RNG FIFO
550 * at this point.
551 */
552 num1 = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
553 num2 = READ_REG_1(sc, HIFN_1_7811_RNGDAT);
554 if (sc->sc_rngfirst)
555 sc->sc_rngfirst = 0;
556 else {
557 add_true_randomness(num1);
558 add_true_randomness(num2);
559 }
560 }
561 } else {
562 num1 = READ_REG_1(sc, HIFN_1_RNG_DATA);
563
564 if (sc->sc_rngfirst)
565 sc->sc_rngfirst = 0;
566 else
567 add_true_randomness(num1);
568 }
569
570 #ifdef __OpenBSD__
571 timeout_add(&sc->sc_rngto, sc->sc_rnghz);
572 #else
573 callout_reset(&sc->sc_rngto, sc->sc_rnghz, hifn_rng, sc);
574 #endif
575 #endif /*!__NetBSD__*/
576 }
577 #endif
578
579 void
580 hifn_puc_wait(struct hifn_softc *sc)
581 {
582 int i;
583
584 for (i = 5000; i > 0; i--) {
585 DELAY(1);
586 if (!(READ_REG_0(sc, HIFN_0_PUCTRL) & HIFN_PUCTRL_RESET))
587 break;
588 }
589 if (!i)
590 printf("%s: proc unit did not reset\n", sc->sc_dv.dv_xname);
591 }
592
593 /*
594 * Reset the processing unit.
595 */
596 void
597 hifn_reset_puc(struct hifn_softc *sc)
598 {
599 /* Reset processing unit */
600 WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
601 hifn_puc_wait(sc);
602 }
603
604 void
605 hifn_set_retry(struct hifn_softc *sc)
606 {
607 u_int32_t r;
608
609 r = pci_conf_read(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT);
610 r &= 0xffff0000;
611 pci_conf_write(sc->sc_pci_pc, sc->sc_pci_tag, HIFN_TRDY_TIMEOUT, r);
612 }
613
614 /*
615 * Resets the board. Values in the regesters are left as is
616 * from the reset (i.e. initial values are assigned elsewhere).
617 */
618 void
619 hifn_reset_board(struct hifn_softc *sc, int full)
620 {
621 u_int32_t reg;
622
623 /*
624 * Set polling in the DMA configuration register to zero. 0x7 avoids
625 * resetting the board and zeros out the other fields.
626 */
627 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
628 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
629
630 /*
631 * Now that polling has been disabled, we have to wait 1 ms
632 * before resetting the board.
633 */
634 DELAY(1000);
635
636 /* Reset the DMA unit */
637 if (full) {
638 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MODE);
639 DELAY(1000);
640 } else {
641 WRITE_REG_1(sc, HIFN_1_DMA_CNFG,
642 HIFN_DMACNFG_MODE | HIFN_DMACNFG_MSTRESET);
643 hifn_reset_puc(sc);
644 }
645
646 bzero(sc->sc_dma, sizeof(*sc->sc_dma));
647
648 /* Bring dma unit out of reset */
649 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
650 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
651
652 hifn_puc_wait(sc);
653
654 hifn_set_retry(sc);
655
656 if (sc->sc_flags & HIFN_IS_7811) {
657 for (reg = 0; reg < 1000; reg++) {
658 if (READ_REG_1(sc, HIFN_1_7811_MIPSRST) &
659 HIFN_MIPSRST_CRAMINIT)
660 break;
661 DELAY(1000);
662 }
663 if (reg == 1000)
664 printf(": cram init timeout\n");
665 }
666 }
667
668 u_int32_t
669 hifn_next_signature(u_int32_t a, u_int cnt)
670 {
671 int i;
672 u_int32_t v;
673
674 for (i = 0; i < cnt; i++) {
675
676 /* get the parity */
677 v = a & 0x80080125;
678 v ^= v >> 16;
679 v ^= v >> 8;
680 v ^= v >> 4;
681 v ^= v >> 2;
682 v ^= v >> 1;
683
684 a = (v & 1) ^ (a << 1);
685 }
686
687 return a;
688 }
689
690 struct pci2id {
691 u_short pci_vendor;
692 u_short pci_prod;
693 char card_id[13];
694 } pci2id[] = {
695 {
696 PCI_VENDOR_HIFN,
697 PCI_PRODUCT_HIFN_7951,
698 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
699 0x00, 0x00, 0x00, 0x00, 0x00 }
700 }, {
701 PCI_VENDOR_NETSEC,
702 PCI_PRODUCT_NETSEC_7751,
703 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
704 0x00, 0x00, 0x00, 0x00, 0x00 }
705 }, {
706 PCI_VENDOR_INVERTEX,
707 PCI_PRODUCT_INVERTEX_AEON,
708 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
709 0x00, 0x00, 0x00, 0x00, 0x00 }
710 }, {
711 PCI_VENDOR_HIFN,
712 PCI_PRODUCT_HIFN_7811,
713 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
714 0x00, 0x00, 0x00, 0x00, 0x00 }
715 }, {
716 /*
717 * Other vendors share this PCI ID as well, such as
718 * http://www.powercrypt.com, and obviously they also
719 * use the same key.
720 */
721 PCI_VENDOR_HIFN,
722 PCI_PRODUCT_HIFN_7751,
723 { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
724 0x00, 0x00, 0x00, 0x00, 0x00 }
725 },
726 };
727
728 /*
729 * Checks to see if crypto is already enabled. If crypto isn't enable,
730 * "hifn_enable_crypto" is called to enable it. The check is important,
731 * as enabling crypto twice will lock the board.
732 */
733 const char *
734 hifn_enable_crypto(struct hifn_softc *sc, pcireg_t pciid)
735 {
736 u_int32_t dmacfg, ramcfg, encl, addr, i;
737 char *offtbl = NULL;
738
739 for (i = 0; i < sizeof(pci2id)/sizeof(pci2id[0]); i++) {
740 if (pci2id[i].pci_vendor == PCI_VENDOR(pciid) &&
741 pci2id[i].pci_prod == PCI_PRODUCT(pciid)) {
742 offtbl = pci2id[i].card_id;
743 break;
744 }
745 }
746
747 if (offtbl == NULL) {
748 #ifdef HIFN_DEBUG
749 aprint_debug("%s: Unknown card!\n", sc->sc_dv.dv_xname);
750 #endif
751 return (NULL);
752 }
753
754 ramcfg = READ_REG_0(sc, HIFN_0_PUCNFG);
755 dmacfg = READ_REG_1(sc, HIFN_1_DMA_CNFG);
756
757 /*
758 * The RAM config register's encrypt level bit needs to be set before
759 * every read performed on the encryption level register.
760 */
761 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
762
763 encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
764
765 /*
766 * Make sure we don't re-unlock. Two unlocks kills chip until the
767 * next reboot.
768 */
769 if (encl == HIFN_PUSTAT_ENA_1 || encl == HIFN_PUSTAT_ENA_2) {
770 #ifdef HIFN_DEBUG
771 aprint_debug("%s: Strong Crypto already enabled!\n",
772 sc->sc_dv.dv_xname);
773 #endif
774 goto report;
775 }
776
777 if (encl != 0 && encl != HIFN_PUSTAT_ENA_0) {
778 #ifdef HIFN_DEBUG
779 aprint_debug("%s: Unknown encryption level\n",
780 sc->sc_dv.dv_xname);
781 #endif
782 return (NULL);
783 }
784
785 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_UNLOCK |
786 HIFN_DMACNFG_MSTRESET | HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE);
787 DELAY(1000);
788 addr = READ_REG_1(sc, HIFN_1_UNLOCK_SECRET1);
789 DELAY(1000);
790 WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, 0);
791 DELAY(1000);
792
793 for (i = 0; i <= 12; i++) {
794 addr = hifn_next_signature(addr, offtbl[i] + 0x101);
795 WRITE_REG_1(sc, HIFN_1_UNLOCK_SECRET2, addr);
796
797 DELAY(1000);
798 }
799
800 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg | HIFN_PUCNFG_CHIPID);
801 encl = READ_REG_0(sc, HIFN_0_PUSTAT) & HIFN_PUSTAT_CHIPENA;
802
803 #ifdef HIFN_DEBUG
804 if (encl != HIFN_PUSTAT_ENA_1 && encl != HIFN_PUSTAT_ENA_2)
805 aprint_debug("Encryption engine is permanently locked until next system reset.");
806 else
807 aprint_debug("Encryption engine enabled successfully!");
808 #endif
809
810 report:
811 WRITE_REG_0(sc, HIFN_0_PUCNFG, ramcfg);
812 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, dmacfg);
813
814 switch (encl) {
815 case HIFN_PUSTAT_ENA_0:
816 return ("LZS-only (no encr/auth)");
817
818 case HIFN_PUSTAT_ENA_1:
819 return ("DES");
820
821 case HIFN_PUSTAT_ENA_2:
822 return ("3DES");
823
824 default:
825 return ("disabled");
826 }
827 /* NOTREACHED */
828 }
829
830 /*
831 * Give initial values to the registers listed in the "Register Space"
832 * section of the HIFN Software Development reference manual.
833 */
834 void
835 hifn_init_pci_registers(struct hifn_softc *sc)
836 {
837 /* write fixed values needed by the Initialization registers */
838 WRITE_REG_0(sc, HIFN_0_PUCTRL, HIFN_PUCTRL_DMAENA);
839 WRITE_REG_0(sc, HIFN_0_FIFOCNFG, HIFN_FIFOCNFG_THRESHOLD);
840 WRITE_REG_0(sc, HIFN_0_PUIER, HIFN_PUIER_DSTOVER);
841
842 /* write all 4 ring address registers */
843 WRITE_REG_1(sc, HIFN_1_DMA_CRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
844 offsetof(struct hifn_dma, cmdr[0]));
845 WRITE_REG_1(sc, HIFN_1_DMA_SRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
846 offsetof(struct hifn_dma, srcr[0]));
847 WRITE_REG_1(sc, HIFN_1_DMA_DRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
848 offsetof(struct hifn_dma, dstr[0]));
849 WRITE_REG_1(sc, HIFN_1_DMA_RRAR, sc->sc_dmamap->dm_segs[0].ds_addr +
850 offsetof(struct hifn_dma, resr[0]));
851
852 DELAY(2000);
853
854 /* write status register */
855 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
856 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS |
857 HIFN_DMACSR_S_CTRL_DIS | HIFN_DMACSR_C_CTRL_DIS |
858 HIFN_DMACSR_D_ABORT | HIFN_DMACSR_D_DONE | HIFN_DMACSR_D_LAST |
859 HIFN_DMACSR_D_WAIT | HIFN_DMACSR_D_OVER |
860 HIFN_DMACSR_R_ABORT | HIFN_DMACSR_R_DONE | HIFN_DMACSR_R_LAST |
861 HIFN_DMACSR_R_WAIT | HIFN_DMACSR_R_OVER |
862 HIFN_DMACSR_S_ABORT | HIFN_DMACSR_S_DONE | HIFN_DMACSR_S_LAST |
863 HIFN_DMACSR_S_WAIT |
864 HIFN_DMACSR_C_ABORT | HIFN_DMACSR_C_DONE | HIFN_DMACSR_C_LAST |
865 HIFN_DMACSR_C_WAIT |
866 HIFN_DMACSR_ENGINE |
867 ((sc->sc_flags & HIFN_HAS_PUBLIC) ?
868 HIFN_DMACSR_PUBDONE : 0) |
869 ((sc->sc_flags & HIFN_IS_7811) ?
870 HIFN_DMACSR_ILLW | HIFN_DMACSR_ILLR : 0));
871
872 sc->sc_d_busy = sc->sc_r_busy = sc->sc_s_busy = sc->sc_c_busy = 0;
873 sc->sc_dmaier |= HIFN_DMAIER_R_DONE | HIFN_DMAIER_C_ABORT |
874 HIFN_DMAIER_D_OVER | HIFN_DMAIER_R_OVER |
875 HIFN_DMAIER_S_ABORT | HIFN_DMAIER_D_ABORT | HIFN_DMAIER_R_ABORT |
876 HIFN_DMAIER_ENGINE |
877 ((sc->sc_flags & HIFN_IS_7811) ?
878 HIFN_DMAIER_ILLW | HIFN_DMAIER_ILLR : 0);
879 sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
880 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
881 CLR_LED(sc, HIFN_MIPSRST_LED0 | HIFN_MIPSRST_LED1 | HIFN_MIPSRST_LED2);
882
883 WRITE_REG_0(sc, HIFN_0_PUCNFG, HIFN_PUCNFG_COMPSING |
884 HIFN_PUCNFG_DRFR_128 | HIFN_PUCNFG_TCALLPHASES |
885 HIFN_PUCNFG_TCDRVTOTEM | HIFN_PUCNFG_BUS32 |
886 (sc->sc_drammodel ? HIFN_PUCNFG_DRAM : HIFN_PUCNFG_SRAM));
887
888 WRITE_REG_0(sc, HIFN_0_PUISR, HIFN_PUISR_DSTOVER);
889 WRITE_REG_1(sc, HIFN_1_DMA_CNFG, HIFN_DMACNFG_MSTRESET |
890 HIFN_DMACNFG_DMARESET | HIFN_DMACNFG_MODE | HIFN_DMACNFG_LAST |
891 ((HIFN_POLL_FREQUENCY << 16 ) & HIFN_DMACNFG_POLLFREQ) |
892 ((HIFN_POLL_SCALAR << 8) & HIFN_DMACNFG_POLLINVAL));
893 }
894
895 /*
896 * The maximum number of sessions supported by the card
897 * is dependent on the amount of context ram, which
898 * encryption algorithms are enabled, and how compression
899 * is configured. This should be configured before this
900 * routine is called.
901 */
902 void
903 hifn_sessions(struct hifn_softc *sc)
904 {
905 u_int32_t pucnfg;
906 int ctxsize;
907
908 pucnfg = READ_REG_0(sc, HIFN_0_PUCNFG);
909
910 if (pucnfg & HIFN_PUCNFG_COMPSING) {
911 if (pucnfg & HIFN_PUCNFG_ENCCNFG)
912 ctxsize = 128;
913 else
914 ctxsize = 512;
915 sc->sc_maxses = 1 +
916 ((sc->sc_ramsize - 32768) / ctxsize);
917 }
918 else
919 sc->sc_maxses = sc->sc_ramsize / 16384;
920
921 if (sc->sc_maxses > 2048)
922 sc->sc_maxses = 2048;
923 }
924
925 /*
926 * Determine ram type (sram or dram). Board should be just out of a reset
927 * state when this is called.
928 */
929 int
930 hifn_ramtype(struct hifn_softc *sc)
931 {
932 u_int8_t data[8], dataexpect[8];
933 int i;
934
935 for (i = 0; i < sizeof(data); i++)
936 data[i] = dataexpect[i] = 0x55;
937 if (hifn_writeramaddr(sc, 0, data))
938 return (-1);
939 if (hifn_readramaddr(sc, 0, data))
940 return (-1);
941 if (bcmp(data, dataexpect, sizeof(data)) != 0) {
942 sc->sc_drammodel = 1;
943 return (0);
944 }
945
946 for (i = 0; i < sizeof(data); i++)
947 data[i] = dataexpect[i] = 0xaa;
948 if (hifn_writeramaddr(sc, 0, data))
949 return (-1);
950 if (hifn_readramaddr(sc, 0, data))
951 return (-1);
952 if (bcmp(data, dataexpect, sizeof(data)) != 0) {
953 sc->sc_drammodel = 1;
954 return (0);
955 }
956
957 return (0);
958 }
959
960 #define HIFN_SRAM_MAX (32 << 20)
961 #define HIFN_SRAM_STEP_SIZE 16384
962 #define HIFN_SRAM_GRANULARITY (HIFN_SRAM_MAX / HIFN_SRAM_STEP_SIZE)
963
964 int
965 hifn_sramsize(struct hifn_softc *sc)
966 {
967 u_int32_t a;
968 u_int8_t data[8];
969 u_int8_t dataexpect[sizeof(data)];
970 int32_t i;
971
972 for (i = 0; i < sizeof(data); i++)
973 data[i] = dataexpect[i] = i ^ 0x5a;
974
975 for (i = HIFN_SRAM_GRANULARITY - 1; i >= 0; i--) {
976 a = i * HIFN_SRAM_STEP_SIZE;
977 bcopy(&i, data, sizeof(i));
978 hifn_writeramaddr(sc, a, data);
979 }
980
981 for (i = 0; i < HIFN_SRAM_GRANULARITY; i++) {
982 a = i * HIFN_SRAM_STEP_SIZE;
983 bcopy(&i, dataexpect, sizeof(i));
984 if (hifn_readramaddr(sc, a, data) < 0)
985 return (0);
986 if (bcmp(data, dataexpect, sizeof(data)) != 0)
987 return (0);
988 sc->sc_ramsize = a + HIFN_SRAM_STEP_SIZE;
989 }
990
991 return (0);
992 }
993
994 /*
995 * XXX For dram boards, one should really try all of the
996 * HIFN_PUCNFG_DSZ_*'s. This just assumes that PUCNFG
997 * is already set up correctly.
998 */
999 int
1000 hifn_dramsize(struct hifn_softc *sc)
1001 {
1002 u_int32_t cnfg;
1003
1004 cnfg = READ_REG_0(sc, HIFN_0_PUCNFG) &
1005 HIFN_PUCNFG_DRAMMASK;
1006 sc->sc_ramsize = 1 << ((cnfg >> 13) + 18);
1007 return (0);
1008 }
1009
1010 void
1011 hifn_alloc_slot(struct hifn_softc *sc, int *cmdp, int *srcp, int *dstp,
1012 int *resp)
1013 {
1014 struct hifn_dma *dma = sc->sc_dma;
1015
1016 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
1017 dma->cmdi = 0;
1018 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
1019 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1020 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
1021 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1022 }
1023 *cmdp = dma->cmdi++;
1024 dma->cmdk = dma->cmdi;
1025
1026 if (dma->srci == HIFN_D_SRC_RSIZE) {
1027 dma->srci = 0;
1028 dma->srcr[HIFN_D_SRC_RSIZE].l = htole32(HIFN_D_VALID |
1029 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1030 HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
1031 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1032 }
1033 *srcp = dma->srci++;
1034 dma->srck = dma->srci;
1035
1036 if (dma->dsti == HIFN_D_DST_RSIZE) {
1037 dma->dsti = 0;
1038 dma->dstr[HIFN_D_DST_RSIZE].l = htole32(HIFN_D_VALID |
1039 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1040 HIFN_DSTR_SYNC(sc, HIFN_D_DST_RSIZE,
1041 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1042 }
1043 *dstp = dma->dsti++;
1044 dma->dstk = dma->dsti;
1045
1046 if (dma->resi == HIFN_D_RES_RSIZE) {
1047 dma->resi = 0;
1048 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
1049 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1050 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
1051 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1052 }
1053 *resp = dma->resi++;
1054 dma->resk = dma->resi;
1055 }
1056
1057 int
1058 hifn_writeramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
1059 {
1060 struct hifn_dma *dma = sc->sc_dma;
1061 struct hifn_base_command wc;
1062 const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
1063 int r, cmdi, resi, srci, dsti;
1064
1065 wc.masks = htole16(3 << 13);
1066 wc.session_num = htole16(addr >> 14);
1067 wc.total_source_count = htole16(8);
1068 wc.total_dest_count = htole16(addr & 0x3fff);
1069
1070 hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
1071
1072 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1073 HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
1074 HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
1075
1076 /* build write command */
1077 bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
1078 *(struct hifn_base_command *)dma->command_bufs[cmdi] = wc;
1079 bcopy(data, &dma->test_src, sizeof(dma->test_src));
1080
1081 dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
1082 + offsetof(struct hifn_dma, test_src));
1083 dma->dstr[dsti].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr
1084 + offsetof(struct hifn_dma, test_dst));
1085
1086 dma->cmdr[cmdi].l = htole32(16 | masks);
1087 dma->srcr[srci].l = htole32(8 | masks);
1088 dma->dstr[dsti].l = htole32(4 | masks);
1089 dma->resr[resi].l = htole32(4 | masks);
1090
1091 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1092 0, sc->sc_dmamap->dm_mapsize,
1093 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1094
1095 for (r = 10000; r >= 0; r--) {
1096 DELAY(10);
1097 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1098 0, sc->sc_dmamap->dm_mapsize,
1099 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1100 if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
1101 break;
1102 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1103 0, sc->sc_dmamap->dm_mapsize,
1104 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1105 }
1106 if (r == 0) {
1107 printf("%s: writeramaddr -- "
1108 "result[%d](addr %d) still valid\n",
1109 sc->sc_dv.dv_xname, resi, addr);
1110 r = -1;
1111 return (-1);
1112 } else
1113 r = 0;
1114
1115 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1116 HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
1117 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
1118
1119 return (r);
1120 }
1121
1122 int
1123 hifn_readramaddr(struct hifn_softc *sc, int addr, u_int8_t *data)
1124 {
1125 struct hifn_dma *dma = sc->sc_dma;
1126 struct hifn_base_command rc;
1127 const u_int32_t masks = HIFN_D_VALID | HIFN_D_LAST | HIFN_D_MASKDONEIRQ;
1128 int r, cmdi, srci, dsti, resi;
1129
1130 rc.masks = htole16(2 << 13);
1131 rc.session_num = htole16(addr >> 14);
1132 rc.total_source_count = htole16(addr & 0x3fff);
1133 rc.total_dest_count = htole16(8);
1134
1135 hifn_alloc_slot(sc, &cmdi, &srci, &dsti, &resi);
1136
1137 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1138 HIFN_DMACSR_C_CTRL_ENA | HIFN_DMACSR_S_CTRL_ENA |
1139 HIFN_DMACSR_D_CTRL_ENA | HIFN_DMACSR_R_CTRL_ENA);
1140
1141 bzero(dma->command_bufs[cmdi], HIFN_MAX_COMMAND);
1142 *(struct hifn_base_command *)dma->command_bufs[cmdi] = rc;
1143
1144 dma->srcr[srci].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1145 offsetof(struct hifn_dma, test_src));
1146 dma->test_src = 0;
1147 dma->dstr[dsti].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1148 offsetof(struct hifn_dma, test_dst));
1149 dma->test_dst = 0;
1150 dma->cmdr[cmdi].l = htole32(8 | masks);
1151 dma->srcr[srci].l = htole32(8 | masks);
1152 dma->dstr[dsti].l = htole32(8 | masks);
1153 dma->resr[resi].l = htole32(HIFN_MAX_RESULT | masks);
1154
1155 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1156 0, sc->sc_dmamap->dm_mapsize,
1157 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1158
1159 for (r = 10000; r >= 0; r--) {
1160 DELAY(10);
1161 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1162 0, sc->sc_dmamap->dm_mapsize,
1163 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1164 if ((dma->resr[resi].l & htole32(HIFN_D_VALID)) == 0)
1165 break;
1166 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1167 0, sc->sc_dmamap->dm_mapsize,
1168 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1169 }
1170 if (r == 0) {
1171 printf("%s: readramaddr -- "
1172 "result[%d](addr %d) still valid\n",
1173 sc->sc_dv.dv_xname, resi, addr);
1174 r = -1;
1175 } else {
1176 r = 0;
1177 bcopy(&dma->test_dst, data, sizeof(dma->test_dst));
1178 }
1179
1180 WRITE_REG_1(sc, HIFN_1_DMA_CSR,
1181 HIFN_DMACSR_C_CTRL_DIS | HIFN_DMACSR_S_CTRL_DIS |
1182 HIFN_DMACSR_D_CTRL_DIS | HIFN_DMACSR_R_CTRL_DIS);
1183
1184 return (r);
1185 }
1186
1187 /*
1188 * Initialize the descriptor rings.
1189 */
1190 void
1191 hifn_init_dma(struct hifn_softc *sc)
1192 {
1193 struct hifn_dma *dma = sc->sc_dma;
1194 int i;
1195
1196 hifn_set_retry(sc);
1197
1198 /* initialize static pointer values */
1199 for (i = 0; i < HIFN_D_CMD_RSIZE; i++)
1200 dma->cmdr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1201 offsetof(struct hifn_dma, command_bufs[i][0]));
1202 for (i = 0; i < HIFN_D_RES_RSIZE; i++)
1203 dma->resr[i].p = htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1204 offsetof(struct hifn_dma, result_bufs[i][0]));
1205
1206 dma->cmdr[HIFN_D_CMD_RSIZE].p =
1207 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1208 offsetof(struct hifn_dma, cmdr[0]));
1209 dma->srcr[HIFN_D_SRC_RSIZE].p =
1210 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1211 offsetof(struct hifn_dma, srcr[0]));
1212 dma->dstr[HIFN_D_DST_RSIZE].p =
1213 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1214 offsetof(struct hifn_dma, dstr[0]));
1215 dma->resr[HIFN_D_RES_RSIZE].p =
1216 htole32(sc->sc_dmamap->dm_segs[0].ds_addr +
1217 offsetof(struct hifn_dma, resr[0]));
1218
1219 dma->cmdu = dma->srcu = dma->dstu = dma->resu = 0;
1220 dma->cmdi = dma->srci = dma->dsti = dma->resi = 0;
1221 dma->cmdk = dma->srck = dma->dstk = dma->resk = 0;
1222 }
1223
1224 /*
1225 * Writes out the raw command buffer space. Returns the
1226 * command buffer size.
1227 */
1228 u_int
1229 hifn_write_command(struct hifn_command *cmd, u_int8_t *buf)
1230 {
1231 u_int8_t *buf_pos;
1232 struct hifn_base_command *base_cmd;
1233 struct hifn_mac_command *mac_cmd;
1234 struct hifn_crypt_command *cry_cmd;
1235 struct hifn_comp_command *comp_cmd;
1236 int using_mac, using_crypt, using_comp, len;
1237 u_int32_t dlen, slen;
1238
1239 buf_pos = buf;
1240 using_mac = cmd->base_masks & HIFN_BASE_CMD_MAC;
1241 using_crypt = cmd->base_masks & HIFN_BASE_CMD_CRYPT;
1242 using_comp = cmd->base_masks & HIFN_BASE_CMD_COMP;
1243
1244 base_cmd = (struct hifn_base_command *)buf_pos;
1245 base_cmd->masks = htole16(cmd->base_masks);
1246 slen = cmd->src_map->dm_mapsize;
1247 if (cmd->sloplen)
1248 dlen = cmd->dst_map->dm_mapsize - cmd->sloplen +
1249 sizeof(u_int32_t);
1250 else
1251 dlen = cmd->dst_map->dm_mapsize;
1252 base_cmd->total_source_count = htole16(slen & HIFN_BASE_CMD_LENMASK_LO);
1253 base_cmd->total_dest_count = htole16(dlen & HIFN_BASE_CMD_LENMASK_LO);
1254 dlen >>= 16;
1255 slen >>= 16;
1256 base_cmd->session_num = htole16(cmd->session_num |
1257 ((slen << HIFN_BASE_CMD_SRCLEN_S) & HIFN_BASE_CMD_SRCLEN_M) |
1258 ((dlen << HIFN_BASE_CMD_DSTLEN_S) & HIFN_BASE_CMD_DSTLEN_M));
1259 buf_pos += sizeof(struct hifn_base_command);
1260
1261 if (using_comp) {
1262 comp_cmd = (struct hifn_comp_command *)buf_pos;
1263 dlen = cmd->compcrd->crd_len;
1264 comp_cmd->source_count = htole16(dlen & 0xffff);
1265 dlen >>= 16;
1266 comp_cmd->masks = htole16(cmd->comp_masks |
1267 ((dlen << HIFN_COMP_CMD_SRCLEN_S) & HIFN_COMP_CMD_SRCLEN_M));
1268 comp_cmd->header_skip = htole16(cmd->compcrd->crd_skip);
1269 comp_cmd->reserved = 0;
1270 buf_pos += sizeof(struct hifn_comp_command);
1271 }
1272
1273 if (using_mac) {
1274 mac_cmd = (struct hifn_mac_command *)buf_pos;
1275 dlen = cmd->maccrd->crd_len;
1276 mac_cmd->source_count = htole16(dlen & 0xffff);
1277 dlen >>= 16;
1278 mac_cmd->masks = htole16(cmd->mac_masks |
1279 ((dlen << HIFN_MAC_CMD_SRCLEN_S) & HIFN_MAC_CMD_SRCLEN_M));
1280 mac_cmd->header_skip = htole16(cmd->maccrd->crd_skip);
1281 mac_cmd->reserved = 0;
1282 buf_pos += sizeof(struct hifn_mac_command);
1283 }
1284
1285 if (using_crypt) {
1286 cry_cmd = (struct hifn_crypt_command *)buf_pos;
1287 dlen = cmd->enccrd->crd_len;
1288 cry_cmd->source_count = htole16(dlen & 0xffff);
1289 dlen >>= 16;
1290 cry_cmd->masks = htole16(cmd->cry_masks |
1291 ((dlen << HIFN_CRYPT_CMD_SRCLEN_S) & HIFN_CRYPT_CMD_SRCLEN_M));
1292 cry_cmd->header_skip = htole16(cmd->enccrd->crd_skip);
1293 cry_cmd->reserved = 0;
1294 buf_pos += sizeof(struct hifn_crypt_command);
1295 }
1296
1297 if (using_mac && cmd->mac_masks & HIFN_MAC_CMD_NEW_KEY) {
1298 bcopy(cmd->mac, buf_pos, HIFN_MAC_KEY_LENGTH);
1299 buf_pos += HIFN_MAC_KEY_LENGTH;
1300 }
1301
1302 if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_KEY) {
1303 switch (cmd->cry_masks & HIFN_CRYPT_CMD_ALG_MASK) {
1304 case HIFN_CRYPT_CMD_ALG_3DES:
1305 bcopy(cmd->ck, buf_pos, HIFN_3DES_KEY_LENGTH);
1306 buf_pos += HIFN_3DES_KEY_LENGTH;
1307 break;
1308 case HIFN_CRYPT_CMD_ALG_DES:
1309 bcopy(cmd->ck, buf_pos, HIFN_DES_KEY_LENGTH);
1310 buf_pos += cmd->cklen;
1311 break;
1312 case HIFN_CRYPT_CMD_ALG_RC4:
1313 len = 256;
1314 do {
1315 int clen;
1316
1317 clen = MIN(cmd->cklen, len);
1318 bcopy(cmd->ck, buf_pos, clen);
1319 len -= clen;
1320 buf_pos += clen;
1321 } while (len > 0);
1322 bzero(buf_pos, 4);
1323 buf_pos += 4;
1324 break;
1325 }
1326 }
1327
1328 if (using_crypt && cmd->cry_masks & HIFN_CRYPT_CMD_NEW_IV) {
1329 bcopy(cmd->iv, buf_pos, HIFN_IV_LENGTH);
1330 buf_pos += HIFN_IV_LENGTH;
1331 }
1332
1333 if ((cmd->base_masks & (HIFN_BASE_CMD_MAC | HIFN_BASE_CMD_CRYPT |
1334 HIFN_BASE_CMD_COMP)) == 0) {
1335 bzero(buf_pos, 8);
1336 buf_pos += 8;
1337 }
1338
1339 return (buf_pos - buf);
1340 }
1341
1342 int
1343 hifn_dmamap_aligned(bus_dmamap_t map)
1344 {
1345 int i;
1346
1347 for (i = 0; i < map->dm_nsegs; i++) {
1348 if (map->dm_segs[i].ds_addr & 3)
1349 return (0);
1350 if ((i != (map->dm_nsegs - 1)) &&
1351 (map->dm_segs[i].ds_len & 3))
1352 return (0);
1353 }
1354 return (1);
1355 }
1356
1357 int
1358 hifn_dmamap_load_dst(struct hifn_softc *sc, struct hifn_command *cmd)
1359 {
1360 struct hifn_dma *dma = sc->sc_dma;
1361 bus_dmamap_t map = cmd->dst_map;
1362 u_int32_t p, l;
1363 int idx, used = 0, i;
1364
1365 idx = dma->dsti;
1366 for (i = 0; i < map->dm_nsegs - 1; i++) {
1367 dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
1368 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1369 HIFN_D_MASKDONEIRQ | map->dm_segs[i].ds_len);
1370 HIFN_DSTR_SYNC(sc, idx,
1371 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1372 used++;
1373
1374 if (++idx == HIFN_D_DST_RSIZE) {
1375 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1376 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1377 HIFN_DSTR_SYNC(sc, idx,
1378 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1379 idx = 0;
1380 }
1381 }
1382
1383 if (cmd->sloplen == 0) {
1384 p = map->dm_segs[i].ds_addr;
1385 l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
1386 map->dm_segs[i].ds_len;
1387 } else {
1388 p = sc->sc_dmamap->dm_segs[0].ds_addr +
1389 offsetof(struct hifn_dma, slop[cmd->slopidx]);
1390 l = HIFN_D_VALID | HIFN_D_MASKDONEIRQ | HIFN_D_LAST |
1391 sizeof(u_int32_t);
1392
1393 if ((map->dm_segs[i].ds_len - cmd->sloplen) != 0) {
1394 dma->dstr[idx].p = htole32(map->dm_segs[i].ds_addr);
1395 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1396 HIFN_D_MASKDONEIRQ |
1397 (map->dm_segs[i].ds_len - cmd->sloplen));
1398 HIFN_DSTR_SYNC(sc, idx,
1399 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1400 used++;
1401
1402 if (++idx == HIFN_D_DST_RSIZE) {
1403 dma->dstr[idx].l = htole32(HIFN_D_VALID |
1404 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1405 HIFN_DSTR_SYNC(sc, idx,
1406 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1407 idx = 0;
1408 }
1409 }
1410 }
1411 dma->dstr[idx].p = htole32(p);
1412 dma->dstr[idx].l = htole32(l);
1413 HIFN_DSTR_SYNC(sc, idx, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1414 used++;
1415
1416 if (++idx == HIFN_D_DST_RSIZE) {
1417 dma->dstr[idx].l = htole32(HIFN_D_VALID | HIFN_D_JUMP |
1418 HIFN_D_MASKDONEIRQ);
1419 HIFN_DSTR_SYNC(sc, idx,
1420 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1421 idx = 0;
1422 }
1423
1424 dma->dsti = idx;
1425 dma->dstu += used;
1426 return (idx);
1427 }
1428
1429 int
1430 hifn_dmamap_load_src(struct hifn_softc *sc, struct hifn_command *cmd)
1431 {
1432 struct hifn_dma *dma = sc->sc_dma;
1433 bus_dmamap_t map = cmd->src_map;
1434 int idx, i;
1435 u_int32_t last = 0;
1436
1437 idx = dma->srci;
1438 for (i = 0; i < map->dm_nsegs; i++) {
1439 if (i == map->dm_nsegs - 1)
1440 last = HIFN_D_LAST;
1441
1442 dma->srcr[idx].p = htole32(map->dm_segs[i].ds_addr);
1443 dma->srcr[idx].l = htole32(map->dm_segs[i].ds_len |
1444 HIFN_D_VALID | HIFN_D_MASKDONEIRQ | last);
1445 HIFN_SRCR_SYNC(sc, idx,
1446 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1447
1448 if (++idx == HIFN_D_SRC_RSIZE) {
1449 dma->srcr[idx].l = htole32(HIFN_D_VALID |
1450 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1451 HIFN_SRCR_SYNC(sc, HIFN_D_SRC_RSIZE,
1452 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1453 idx = 0;
1454 }
1455 }
1456 dma->srci = idx;
1457 dma->srcu += map->dm_nsegs;
1458 return (idx);
1459 }
1460
1461 int
1462 hifn_crypto(struct hifn_softc *sc, struct hifn_command *cmd,
1463 struct cryptop *crp, int hint)
1464 {
1465 struct hifn_dma *dma = sc->sc_dma;
1466 u_int32_t cmdlen;
1467 int cmdi, resi, s, err = 0;
1468
1469 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
1470 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map))
1471 return (ENOMEM);
1472
1473 if (crp->crp_flags & CRYPTO_F_IMBUF) {
1474 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
1475 cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
1476 err = ENOMEM;
1477 goto err_srcmap1;
1478 }
1479 } else if (crp->crp_flags & CRYPTO_F_IOV) {
1480 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
1481 cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
1482 err = ENOMEM;
1483 goto err_srcmap1;
1484 }
1485 } else {
1486 err = EINVAL;
1487 goto err_srcmap1;
1488 }
1489
1490 if (hifn_dmamap_aligned(cmd->src_map)) {
1491 cmd->sloplen = cmd->src_map->dm_mapsize & 3;
1492 if (crp->crp_flags & CRYPTO_F_IOV)
1493 cmd->dstu.dst_io = cmd->srcu.src_io;
1494 else if (crp->crp_flags & CRYPTO_F_IMBUF)
1495 cmd->dstu.dst_m = cmd->srcu.src_m;
1496 cmd->dst_map = cmd->src_map;
1497 } else {
1498 if (crp->crp_flags & CRYPTO_F_IOV) {
1499 err = EINVAL;
1500 goto err_srcmap;
1501 } else if (crp->crp_flags & CRYPTO_F_IMBUF) {
1502 int totlen, len;
1503 struct mbuf *m, *m0, *mlast;
1504
1505 totlen = cmd->src_map->dm_mapsize;
1506 if (cmd->srcu.src_m->m_flags & M_PKTHDR) {
1507 len = MHLEN;
1508 MGETHDR(m0, M_DONTWAIT, MT_DATA);
1509 } else {
1510 len = MLEN;
1511 MGET(m0, M_DONTWAIT, MT_DATA);
1512 }
1513 if (m0 == NULL) {
1514 err = ENOMEM;
1515 goto err_srcmap;
1516 }
1517 if (len == MHLEN)
1518 M_DUP_PKTHDR(m0, cmd->srcu.src_m);
1519 if (totlen >= MINCLSIZE) {
1520 MCLGET(m0, M_DONTWAIT);
1521 if (m0->m_flags & M_EXT)
1522 len = MCLBYTES;
1523 }
1524 totlen -= len;
1525 m0->m_pkthdr.len = m0->m_len = len;
1526 mlast = m0;
1527
1528 while (totlen > 0) {
1529 MGET(m, M_DONTWAIT, MT_DATA);
1530 if (m == NULL) {
1531 err = ENOMEM;
1532 m_freem(m0);
1533 goto err_srcmap;
1534 }
1535 len = MLEN;
1536 if (totlen >= MINCLSIZE) {
1537 MCLGET(m, M_DONTWAIT);
1538 if (m->m_flags & M_EXT)
1539 len = MCLBYTES;
1540 }
1541
1542 m->m_len = len;
1543 if (m0->m_flags & M_PKTHDR)
1544 m0->m_pkthdr.len += len;
1545 totlen -= len;
1546
1547 mlast->m_next = m;
1548 mlast = m;
1549 }
1550 cmd->dstu.dst_m = m0;
1551 }
1552 }
1553
1554 if (cmd->dst_map == NULL) {
1555 if (bus_dmamap_create(sc->sc_dmat,
1556 HIFN_MAX_SEGLEN * MAX_SCATTER, MAX_SCATTER,
1557 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
1558 err = ENOMEM;
1559 goto err_srcmap;
1560 }
1561 if (crp->crp_flags & CRYPTO_F_IMBUF) {
1562 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
1563 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
1564 err = ENOMEM;
1565 goto err_dstmap1;
1566 }
1567 } else if (crp->crp_flags & CRYPTO_F_IOV) {
1568 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
1569 cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
1570 err = ENOMEM;
1571 goto err_dstmap1;
1572 }
1573 }
1574 }
1575
1576 #ifdef HIFN_DEBUG
1577 if (hifn_debug)
1578 printf("%s: Entering cmd: stat %8x ien %8x u %d/%d/%d/%d n %d/%d\n",
1579 sc->sc_dv.dv_xname,
1580 READ_REG_1(sc, HIFN_1_DMA_CSR),
1581 READ_REG_1(sc, HIFN_1_DMA_IER),
1582 dma->cmdu, dma->srcu, dma->dstu, dma->resu,
1583 cmd->src_map->dm_nsegs, cmd->dst_map->dm_nsegs);
1584 #endif
1585
1586 if (cmd->src_map == cmd->dst_map)
1587 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
1588 0, cmd->src_map->dm_mapsize,
1589 BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1590 else {
1591 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
1592 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1593 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
1594 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1595 }
1596
1597 s = splnet();
1598
1599 /*
1600 * need 1 cmd, and 1 res
1601 * need N src, and N dst
1602 */
1603 if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
1604 (dma->resu + 1) > HIFN_D_RES_RSIZE) {
1605 splx(s);
1606 err = ENOMEM;
1607 goto err_dstmap;
1608 }
1609 if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
1610 (dma->dstu + cmd->dst_map->dm_nsegs + 1) > HIFN_D_DST_RSIZE) {
1611 splx(s);
1612 err = ENOMEM;
1613 goto err_dstmap;
1614 }
1615
1616 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
1617 dma->cmdi = 0;
1618 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
1619 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1620 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
1621 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1622 }
1623 cmdi = dma->cmdi++;
1624 cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
1625 HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
1626
1627 /* .p for command/result already set */
1628 dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
1629 HIFN_D_MASKDONEIRQ);
1630 HIFN_CMDR_SYNC(sc, cmdi,
1631 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1632 dma->cmdu++;
1633 if (sc->sc_c_busy == 0) {
1634 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
1635 sc->sc_c_busy = 1;
1636 SET_LED(sc, HIFN_MIPSRST_LED0);
1637 }
1638
1639 /*
1640 * We don't worry about missing an interrupt (which a "command wait"
1641 * interrupt salvages us from), unless there is more than one command
1642 * in the queue.
1643 */
1644 if (dma->cmdu > 1) {
1645 sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
1646 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
1647 }
1648
1649 hifnstats.hst_ipackets++;
1650 hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
1651
1652 hifn_dmamap_load_src(sc, cmd);
1653 if (sc->sc_s_busy == 0) {
1654 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
1655 sc->sc_s_busy = 1;
1656 SET_LED(sc, HIFN_MIPSRST_LED1);
1657 }
1658
1659 /*
1660 * Unlike other descriptors, we don't mask done interrupt from
1661 * result descriptor.
1662 */
1663 #ifdef HIFN_DEBUG
1664 if (hifn_debug)
1665 printf("load res\n");
1666 #endif
1667 if (dma->resi == HIFN_D_RES_RSIZE) {
1668 dma->resi = 0;
1669 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
1670 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
1671 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
1672 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1673 }
1674 resi = dma->resi++;
1675 dma->hifn_commands[resi] = cmd;
1676 HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
1677 dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
1678 HIFN_D_VALID | HIFN_D_LAST);
1679 HIFN_RESR_SYNC(sc, resi,
1680 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1681 dma->resu++;
1682 if (sc->sc_r_busy == 0) {
1683 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
1684 sc->sc_r_busy = 1;
1685 SET_LED(sc, HIFN_MIPSRST_LED2);
1686 }
1687
1688 if (cmd->sloplen)
1689 cmd->slopidx = resi;
1690
1691 hifn_dmamap_load_dst(sc, cmd);
1692
1693 if (sc->sc_d_busy == 0) {
1694 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
1695 sc->sc_d_busy = 1;
1696 }
1697
1698 #ifdef HIFN_DEBUG
1699 if (hifn_debug)
1700 printf("%s: command: stat %8x ier %8x\n",
1701 sc->sc_dv.dv_xname,
1702 READ_REG_1(sc, HIFN_1_DMA_CSR), READ_REG_1(sc, HIFN_1_DMA_IER));
1703 #endif
1704
1705 sc->sc_active = 5;
1706 splx(s);
1707 return (err); /* success */
1708
1709 err_dstmap:
1710 if (cmd->src_map != cmd->dst_map)
1711 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
1712 err_dstmap1:
1713 if (cmd->src_map != cmd->dst_map)
1714 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
1715 err_srcmap:
1716 if (crp->crp_flags & CRYPTO_F_IMBUF &&
1717 cmd->srcu.src_m != cmd->dstu.dst_m)
1718 m_freem(cmd->dstu.dst_m);
1719 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
1720 err_srcmap1:
1721 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
1722 return (err);
1723 }
1724
1725 void
1726 hifn_tick(void *vsc)
1727 {
1728 struct hifn_softc *sc = vsc;
1729 int s;
1730
1731 s = splnet();
1732 if (sc->sc_active == 0) {
1733 struct hifn_dma *dma = sc->sc_dma;
1734 u_int32_t r = 0;
1735
1736 if (dma->cmdu == 0 && sc->sc_c_busy) {
1737 sc->sc_c_busy = 0;
1738 r |= HIFN_DMACSR_C_CTRL_DIS;
1739 CLR_LED(sc, HIFN_MIPSRST_LED0);
1740 }
1741 if (dma->srcu == 0 && sc->sc_s_busy) {
1742 sc->sc_s_busy = 0;
1743 r |= HIFN_DMACSR_S_CTRL_DIS;
1744 CLR_LED(sc, HIFN_MIPSRST_LED1);
1745 }
1746 if (dma->dstu == 0 && sc->sc_d_busy) {
1747 sc->sc_d_busy = 0;
1748 r |= HIFN_DMACSR_D_CTRL_DIS;
1749 }
1750 if (dma->resu == 0 && sc->sc_r_busy) {
1751 sc->sc_r_busy = 0;
1752 r |= HIFN_DMACSR_R_CTRL_DIS;
1753 CLR_LED(sc, HIFN_MIPSRST_LED2);
1754 }
1755 if (r)
1756 WRITE_REG_1(sc, HIFN_1_DMA_CSR, r);
1757 }
1758 else
1759 sc->sc_active--;
1760 splx(s);
1761 #ifdef __OpenBSD__
1762 timeout_add(&sc->sc_tickto, hz);
1763 #else
1764 callout_reset(&sc->sc_tickto, hz, hifn_tick, sc);
1765 #endif
1766 }
1767
1768 int
1769 hifn_intr(void *arg)
1770 {
1771 struct hifn_softc *sc = arg;
1772 struct hifn_dma *dma = sc->sc_dma;
1773 u_int32_t dmacsr, restart;
1774 int i, u;
1775
1776 dmacsr = READ_REG_1(sc, HIFN_1_DMA_CSR);
1777
1778 #ifdef HIFN_DEBUG
1779 if (hifn_debug)
1780 printf("%s: irq: stat %08x ien %08x u %d/%d/%d/%d\n",
1781 sc->sc_dv.dv_xname,
1782 dmacsr, READ_REG_1(sc, HIFN_1_DMA_IER),
1783 dma->cmdu, dma->srcu, dma->dstu, dma->resu);
1784 #endif
1785
1786 /* Nothing in the DMA unit interrupted */
1787 if ((dmacsr & sc->sc_dmaier) == 0)
1788 return (0);
1789
1790 WRITE_REG_1(sc, HIFN_1_DMA_CSR, dmacsr & sc->sc_dmaier);
1791
1792 if (dmacsr & HIFN_DMACSR_ENGINE)
1793 WRITE_REG_0(sc, HIFN_0_PUISR, READ_REG_0(sc, HIFN_0_PUISR));
1794
1795 if ((sc->sc_flags & HIFN_HAS_PUBLIC) &&
1796 (dmacsr & HIFN_DMACSR_PUBDONE))
1797 WRITE_REG_1(sc, HIFN_1_PUB_STATUS,
1798 READ_REG_1(sc, HIFN_1_PUB_STATUS) | HIFN_PUBSTS_DONE);
1799
1800 restart = dmacsr & (HIFN_DMACSR_R_OVER | HIFN_DMACSR_D_OVER);
1801 if (restart)
1802 printf("%s: overrun %x\n", sc->sc_dv.dv_xname, dmacsr);
1803
1804 if (sc->sc_flags & HIFN_IS_7811) {
1805 if (dmacsr & HIFN_DMACSR_ILLR)
1806 printf("%s: illegal read\n", sc->sc_dv.dv_xname);
1807 if (dmacsr & HIFN_DMACSR_ILLW)
1808 printf("%s: illegal write\n", sc->sc_dv.dv_xname);
1809 }
1810
1811 restart = dmacsr & (HIFN_DMACSR_C_ABORT | HIFN_DMACSR_S_ABORT |
1812 HIFN_DMACSR_D_ABORT | HIFN_DMACSR_R_ABORT);
1813 if (restart) {
1814 printf("%s: abort, resetting.\n", sc->sc_dv.dv_xname);
1815 hifnstats.hst_abort++;
1816 hifn_abort(sc);
1817 return (1);
1818 }
1819
1820 if ((dmacsr & HIFN_DMACSR_C_WAIT) && (dma->resu == 0)) {
1821 /*
1822 * If no slots to process and we receive a "waiting on
1823 * command" interrupt, we disable the "waiting on command"
1824 * (by clearing it).
1825 */
1826 sc->sc_dmaier &= ~HIFN_DMAIER_C_WAIT;
1827 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
1828 }
1829
1830 /* clear the rings */
1831 i = dma->resk;
1832 while (dma->resu != 0) {
1833 HIFN_RESR_SYNC(sc, i,
1834 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1835 if (dma->resr[i].l & htole32(HIFN_D_VALID)) {
1836 HIFN_RESR_SYNC(sc, i,
1837 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1838 break;
1839 }
1840
1841 if (i != HIFN_D_RES_RSIZE) {
1842 struct hifn_command *cmd;
1843 u_int8_t *macbuf = NULL;
1844
1845 HIFN_RES_SYNC(sc, i, BUS_DMASYNC_POSTREAD);
1846 cmd = dma->hifn_commands[i];
1847 KASSERT(cmd != NULL
1848 /*("hifn_intr: null command slot %u", i)*/);
1849 dma->hifn_commands[i] = NULL;
1850
1851 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
1852 macbuf = dma->result_bufs[i];
1853 macbuf += 12;
1854 }
1855
1856 hifn_callback(sc, cmd, macbuf);
1857 hifnstats.hst_opackets++;
1858 }
1859
1860 if (++i == (HIFN_D_RES_RSIZE + 1))
1861 i = 0;
1862 else
1863 dma->resu--;
1864 }
1865 dma->resk = i;
1866
1867 i = dma->srck; u = dma->srcu;
1868 while (u != 0) {
1869 HIFN_SRCR_SYNC(sc, i,
1870 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1871 if (dma->srcr[i].l & htole32(HIFN_D_VALID)) {
1872 HIFN_SRCR_SYNC(sc, i,
1873 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1874 break;
1875 }
1876 if (++i == (HIFN_D_SRC_RSIZE + 1))
1877 i = 0;
1878 else
1879 u--;
1880 }
1881 dma->srck = i; dma->srcu = u;
1882
1883 i = dma->cmdk; u = dma->cmdu;
1884 while (u != 0) {
1885 HIFN_CMDR_SYNC(sc, i,
1886 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1887 if (dma->cmdr[i].l & htole32(HIFN_D_VALID)) {
1888 HIFN_CMDR_SYNC(sc, i,
1889 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1890 break;
1891 }
1892 if (i != HIFN_D_CMD_RSIZE) {
1893 u--;
1894 HIFN_CMD_SYNC(sc, i, BUS_DMASYNC_POSTWRITE);
1895 }
1896 if (++i == (HIFN_D_CMD_RSIZE + 1))
1897 i = 0;
1898 }
1899 dma->cmdk = i; dma->cmdu = u;
1900
1901 return (1);
1902 }
1903
1904 /*
1905 * Allocate a new 'session' and return an encoded session id. 'sidp'
1906 * contains our registration id, and should contain an encoded session
1907 * id on successful allocation.
1908 */
1909 int
1910 hifn_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri)
1911 {
1912 struct cryptoini *c;
1913 struct hifn_softc *sc = arg;
1914 int i, mac = 0, cry = 0, comp = 0;
1915
1916 KASSERT(sc != NULL /*, ("hifn_newsession: null softc")*/);
1917 if (sidp == NULL || cri == NULL || sc == NULL)
1918 return (EINVAL);
1919
1920 for (i = 0; i < sc->sc_maxses; i++)
1921 if (sc->sc_sessions[i].hs_state == HS_STATE_FREE)
1922 break;
1923 if (i == sc->sc_maxses)
1924 return (ENOMEM);
1925
1926 for (c = cri; c != NULL; c = c->cri_next) {
1927 switch (c->cri_alg) {
1928 case CRYPTO_MD5:
1929 case CRYPTO_SHA1:
1930 case CRYPTO_MD5_HMAC:
1931 case CRYPTO_SHA1_HMAC:
1932 if (mac)
1933 return (EINVAL);
1934 mac = 1;
1935 break;
1936 case CRYPTO_DES_CBC:
1937 case CRYPTO_3DES_CBC:
1938 #ifdef __NetBSD__
1939 rnd_extract_data(sc->sc_sessions[i].hs_iv,
1940 HIFN_IV_LENGTH, RND_EXTRACT_ANY);
1941 #else /* FreeBSD and OpenBSD have get_random_bytes */
1942 /* XXX this may read fewer, does it matter? */
1943 get_random_bytes(sc->sc_sessions[i].hs_iv,
1944 HIFN_IV_LENGTH);
1945 #endif
1946 /*FALLTHROUGH*/
1947 case CRYPTO_ARC4:
1948 if (cry)
1949 return (EINVAL);
1950 cry = 1;
1951 break;
1952 #ifdef HAVE_CRYPTO_LSZ
1953 case CRYPTO_LZS_COMP:
1954 if (comp)
1955 return (EINVAL);
1956 comp = 1;
1957 break;
1958 #endif
1959 default:
1960 return (EINVAL);
1961 }
1962 }
1963 if (mac == 0 && cry == 0 && comp == 0)
1964 return (EINVAL);
1965
1966 /*
1967 * XXX only want to support compression without chaining to
1968 * MAC/crypt engine right now
1969 */
1970 if ((comp && mac) || (comp && cry))
1971 return (EINVAL);
1972
1973 *sidp = HIFN_SID(sc->sc_dv.dv_unit, i);
1974 sc->sc_sessions[i].hs_state = HS_STATE_USED;
1975
1976 return (0);
1977 }
1978
1979 /*
1980 * Deallocate a session.
1981 * XXX this routine should run a zero'd mac/encrypt key into context ram.
1982 * XXX to blow away any keys already stored there.
1983 */
1984 int
1985 hifn_freesession(void *arg, u_int64_t tid)
1986 {
1987 struct hifn_softc *sc = arg;
1988 int session;
1989 u_int32_t sid = ((u_int32_t) tid) & 0xffffffff;
1990
1991 KASSERT(sc != NULL /*, ("hifn_freesession: null softc")*/);
1992 if (sc == NULL)
1993 return (EINVAL);
1994
1995 session = HIFN_SESSION(sid);
1996 if (session >= sc->sc_maxses)
1997 return (EINVAL);
1998
1999 bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session]));
2000 return (0);
2001 }
2002
2003 int
2004 hifn_process(void *arg, struct cryptop *crp, int hint)
2005 {
2006 struct hifn_softc *sc = arg;
2007 struct hifn_command *cmd = NULL;
2008 int session, err;
2009 struct cryptodesc *crd1, *crd2, *maccrd, *enccrd;
2010
2011 if (crp == NULL || crp->crp_callback == NULL) {
2012 hifnstats.hst_invalid++;
2013 return (EINVAL);
2014 }
2015 session = HIFN_SESSION(crp->crp_sid);
2016
2017 if (sc == NULL || session >= sc->sc_maxses) {
2018 err = EINVAL;
2019 goto errout;
2020 }
2021
2022 cmd = (struct hifn_command *)malloc(sizeof(struct hifn_command),
2023 M_DEVBUF, M_NOWAIT|M_ZERO);
2024 if (cmd == NULL) {
2025 hifnstats.hst_nomem++;
2026 err = ENOMEM;
2027 goto errout;
2028 }
2029
2030 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2031 cmd->srcu.src_m = (struct mbuf *)crp->crp_buf;
2032 cmd->dstu.dst_m = (struct mbuf *)crp->crp_buf;
2033 } else if (crp->crp_flags & CRYPTO_F_IOV) {
2034 cmd->srcu.src_io = (struct uio *)crp->crp_buf;
2035 cmd->dstu.dst_io = (struct uio *)crp->crp_buf;
2036 } else {
2037 err = EINVAL;
2038 goto errout; /* XXX we don't handle contiguous buffers! */
2039 }
2040
2041 crd1 = crp->crp_desc;
2042 if (crd1 == NULL) {
2043 err = EINVAL;
2044 goto errout;
2045 }
2046 crd2 = crd1->crd_next;
2047
2048 if (crd2 == NULL) {
2049 if (crd1->crd_alg == CRYPTO_MD5_HMAC ||
2050 crd1->crd_alg == CRYPTO_SHA1_HMAC ||
2051 crd1->crd_alg == CRYPTO_SHA1 ||
2052 crd1->crd_alg == CRYPTO_MD5) {
2053 maccrd = crd1;
2054 enccrd = NULL;
2055 } else if (crd1->crd_alg == CRYPTO_DES_CBC ||
2056 crd1->crd_alg == CRYPTO_3DES_CBC ||
2057 crd1->crd_alg == CRYPTO_ARC4) {
2058 if ((crd1->crd_flags & CRD_F_ENCRYPT) == 0)
2059 cmd->base_masks |= HIFN_BASE_CMD_DECODE;
2060 maccrd = NULL;
2061 enccrd = crd1;
2062 #ifdef HAVE_CRYPTO_LSZ
2063 } else if (crd1->crd_alg == CRYPTO_LZS_COMP) {
2064 return (hifn_compression(sc, crp, cmd));
2065 #endif
2066 } else {
2067 err = EINVAL;
2068 goto errout;
2069 }
2070 } else {
2071 if ((crd1->crd_alg == CRYPTO_MD5_HMAC ||
2072 crd1->crd_alg == CRYPTO_SHA1_HMAC ||
2073 crd1->crd_alg == CRYPTO_MD5 ||
2074 crd1->crd_alg == CRYPTO_SHA1) &&
2075 (crd2->crd_alg == CRYPTO_DES_CBC ||
2076 crd2->crd_alg == CRYPTO_3DES_CBC ||
2077 crd2->crd_alg == CRYPTO_ARC4) &&
2078 ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) {
2079 cmd->base_masks = HIFN_BASE_CMD_DECODE;
2080 maccrd = crd1;
2081 enccrd = crd2;
2082 } else if ((crd1->crd_alg == CRYPTO_DES_CBC ||
2083 crd1->crd_alg == CRYPTO_ARC4 ||
2084 crd1->crd_alg == CRYPTO_3DES_CBC) &&
2085 (crd2->crd_alg == CRYPTO_MD5_HMAC ||
2086 crd2->crd_alg == CRYPTO_SHA1_HMAC ||
2087 crd2->crd_alg == CRYPTO_MD5 ||
2088 crd2->crd_alg == CRYPTO_SHA1) &&
2089 (crd1->crd_flags & CRD_F_ENCRYPT)) {
2090 enccrd = crd1;
2091 maccrd = crd2;
2092 } else {
2093 /*
2094 * We cannot order the 7751 as requested
2095 */
2096 err = EINVAL;
2097 goto errout;
2098 }
2099 }
2100
2101 if (enccrd) {
2102 cmd->enccrd = enccrd;
2103 cmd->base_masks |= HIFN_BASE_CMD_CRYPT;
2104 switch (enccrd->crd_alg) {
2105 case CRYPTO_ARC4:
2106 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_RC4;
2107 if ((enccrd->crd_flags & CRD_F_ENCRYPT)
2108 != sc->sc_sessions[session].hs_prev_op)
2109 sc->sc_sessions[session].hs_state =
2110 HS_STATE_USED;
2111 break;
2112 case CRYPTO_DES_CBC:
2113 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_DES |
2114 HIFN_CRYPT_CMD_MODE_CBC |
2115 HIFN_CRYPT_CMD_NEW_IV;
2116 break;
2117 case CRYPTO_3DES_CBC:
2118 cmd->cry_masks |= HIFN_CRYPT_CMD_ALG_3DES |
2119 HIFN_CRYPT_CMD_MODE_CBC |
2120 HIFN_CRYPT_CMD_NEW_IV;
2121 break;
2122 default:
2123 err = EINVAL;
2124 goto errout;
2125 }
2126 if (enccrd->crd_alg != CRYPTO_ARC4) {
2127 if (enccrd->crd_flags & CRD_F_ENCRYPT) {
2128 if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
2129 bcopy(enccrd->crd_iv, cmd->iv,
2130 HIFN_IV_LENGTH);
2131 else
2132 bcopy(sc->sc_sessions[session].hs_iv,
2133 cmd->iv, HIFN_IV_LENGTH);
2134
2135 if ((enccrd->crd_flags & CRD_F_IV_PRESENT)
2136 == 0) {
2137 if (crp->crp_flags & CRYPTO_F_IMBUF)
2138 m_copyback(cmd->srcu.src_m,
2139 enccrd->crd_inject,
2140 HIFN_IV_LENGTH, cmd->iv);
2141 else if (crp->crp_flags & CRYPTO_F_IOV)
2142 cuio_copyback(cmd->srcu.src_io,
2143 enccrd->crd_inject,
2144 HIFN_IV_LENGTH, cmd->iv);
2145 }
2146 } else {
2147 if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
2148 bcopy(enccrd->crd_iv, cmd->iv,
2149 HIFN_IV_LENGTH);
2150 else if (crp->crp_flags & CRYPTO_F_IMBUF)
2151 m_copydata(cmd->srcu.src_m,
2152 enccrd->crd_inject,
2153 HIFN_IV_LENGTH, cmd->iv);
2154 else if (crp->crp_flags & CRYPTO_F_IOV)
2155 cuio_copydata(cmd->srcu.src_io,
2156 enccrd->crd_inject,
2157 HIFN_IV_LENGTH, cmd->iv);
2158 }
2159 }
2160
2161 cmd->ck = enccrd->crd_key;
2162 cmd->cklen = enccrd->crd_klen >> 3;
2163
2164 if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
2165 cmd->cry_masks |= HIFN_CRYPT_CMD_NEW_KEY;
2166 }
2167
2168 if (maccrd) {
2169 cmd->maccrd = maccrd;
2170 cmd->base_masks |= HIFN_BASE_CMD_MAC;
2171
2172 switch (maccrd->crd_alg) {
2173 case CRYPTO_MD5:
2174 cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
2175 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
2176 HIFN_MAC_CMD_POS_IPSEC;
2177 break;
2178 case CRYPTO_MD5_HMAC:
2179 cmd->mac_masks |= HIFN_MAC_CMD_ALG_MD5 |
2180 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
2181 HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
2182 break;
2183 case CRYPTO_SHA1:
2184 cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
2185 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HASH |
2186 HIFN_MAC_CMD_POS_IPSEC;
2187 break;
2188 case CRYPTO_SHA1_HMAC:
2189 cmd->mac_masks |= HIFN_MAC_CMD_ALG_SHA1 |
2190 HIFN_MAC_CMD_RESULT | HIFN_MAC_CMD_MODE_HMAC |
2191 HIFN_MAC_CMD_POS_IPSEC | HIFN_MAC_CMD_TRUNC;
2192 break;
2193 }
2194
2195 if ((maccrd->crd_alg == CRYPTO_SHA1_HMAC ||
2196 maccrd->crd_alg == CRYPTO_MD5_HMAC) &&
2197 sc->sc_sessions[session].hs_state == HS_STATE_USED) {
2198 cmd->mac_masks |= HIFN_MAC_CMD_NEW_KEY;
2199 bcopy(maccrd->crd_key, cmd->mac, maccrd->crd_klen >> 3);
2200 bzero(cmd->mac + (maccrd->crd_klen >> 3),
2201 HIFN_MAC_KEY_LENGTH - (maccrd->crd_klen >> 3));
2202 }
2203 }
2204
2205 cmd->crp = crp;
2206 cmd->session_num = session;
2207 cmd->softc = sc;
2208
2209 err = hifn_crypto(sc, cmd, crp, hint);
2210 if (err == 0) {
2211 if (enccrd)
2212 sc->sc_sessions[session].hs_prev_op =
2213 enccrd->crd_flags & CRD_F_ENCRYPT;
2214 if (sc->sc_sessions[session].hs_state == HS_STATE_USED)
2215 sc->sc_sessions[session].hs_state = HS_STATE_KEY;
2216 return 0;
2217 } else if (err == ERESTART) {
2218 /*
2219 * There weren't enough resources to dispatch the request
2220 * to the part. Notify the caller so they'll requeue this
2221 * request and resubmit it again soon.
2222 */
2223 #ifdef HIFN_DEBUG
2224 if (hifn_debug)
2225 printf(sc->sc_dv.dv_xname, "requeue request\n");
2226 #endif
2227 free(cmd, M_DEVBUF);
2228 sc->sc_needwakeup |= CRYPTO_SYMQ;
2229 return (err);
2230 }
2231
2232 errout:
2233 if (cmd != NULL)
2234 free(cmd, M_DEVBUF);
2235 if (err == EINVAL)
2236 hifnstats.hst_invalid++;
2237 else
2238 hifnstats.hst_nomem++;
2239 crp->crp_etype = err;
2240 crypto_done(crp);
2241 return (0);
2242 }
2243
2244 void
2245 hifn_abort(struct hifn_softc *sc)
2246 {
2247 struct hifn_dma *dma = sc->sc_dma;
2248 struct hifn_command *cmd;
2249 struct cryptop *crp;
2250 int i, u;
2251
2252 i = dma->resk; u = dma->resu;
2253 while (u != 0) {
2254 cmd = dma->hifn_commands[i];
2255 KASSERT(cmd != NULL /*, ("hifn_abort: null cmd slot %u", i)*/);
2256 dma->hifn_commands[i] = NULL;
2257 crp = cmd->crp;
2258
2259 if ((dma->resr[i].l & htole32(HIFN_D_VALID)) == 0) {
2260 /* Salvage what we can. */
2261 u_int8_t *macbuf;
2262
2263 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
2264 macbuf = dma->result_bufs[i];
2265 macbuf += 12;
2266 } else
2267 macbuf = NULL;
2268 hifnstats.hst_opackets++;
2269 hifn_callback(sc, cmd, macbuf);
2270 } else {
2271 if (cmd->src_map == cmd->dst_map) {
2272 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2273 0, cmd->src_map->dm_mapsize,
2274 BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2275 } else {
2276 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2277 0, cmd->src_map->dm_mapsize,
2278 BUS_DMASYNC_POSTWRITE);
2279 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2280 0, cmd->dst_map->dm_mapsize,
2281 BUS_DMASYNC_POSTREAD);
2282 }
2283
2284 if (cmd->srcu.src_m != cmd->dstu.dst_m) {
2285 m_freem(cmd->srcu.src_m);
2286 crp->crp_buf = (caddr_t)cmd->dstu.dst_m;
2287 }
2288
2289 /* non-shared buffers cannot be restarted */
2290 if (cmd->src_map != cmd->dst_map) {
2291 /*
2292 * XXX should be EAGAIN, delayed until
2293 * after the reset.
2294 */
2295 crp->crp_etype = ENOMEM;
2296 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2297 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2298 } else
2299 crp->crp_etype = ENOMEM;
2300
2301 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2302 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2303
2304 free(cmd, M_DEVBUF);
2305 if (crp->crp_etype != EAGAIN)
2306 crypto_done(crp);
2307 }
2308
2309 if (++i == HIFN_D_RES_RSIZE)
2310 i = 0;
2311 u--;
2312 }
2313 dma->resk = i; dma->resu = u;
2314
2315 /* Force upload of key next time */
2316 for (i = 0; i < sc->sc_maxses; i++)
2317 if (sc->sc_sessions[i].hs_state == HS_STATE_KEY)
2318 sc->sc_sessions[i].hs_state = HS_STATE_USED;
2319
2320 hifn_reset_board(sc, 1);
2321 hifn_init_dma(sc);
2322 hifn_init_pci_registers(sc);
2323 }
2324
2325 void
2326 hifn_callback(struct hifn_softc *sc, struct hifn_command *cmd, u_int8_t *resbuf)
2327 {
2328 struct hifn_dma *dma = sc->sc_dma;
2329 struct cryptop *crp = cmd->crp;
2330 struct cryptodesc *crd;
2331 struct mbuf *m;
2332 int totlen, i, u;
2333
2334 if (cmd->src_map == cmd->dst_map)
2335 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2336 0, cmd->src_map->dm_mapsize,
2337 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
2338 else {
2339 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2340 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2341 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2342 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
2343 }
2344
2345 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2346 if (cmd->srcu.src_m != cmd->dstu.dst_m) {
2347 crp->crp_buf = (caddr_t)cmd->dstu.dst_m;
2348 totlen = cmd->src_map->dm_mapsize;
2349 for (m = cmd->dstu.dst_m; m != NULL; m = m->m_next) {
2350 if (totlen < m->m_len) {
2351 m->m_len = totlen;
2352 totlen = 0;
2353 } else
2354 totlen -= m->m_len;
2355 }
2356 cmd->dstu.dst_m->m_pkthdr.len =
2357 cmd->srcu.src_m->m_pkthdr.len;
2358 m_freem(cmd->srcu.src_m);
2359 }
2360 }
2361
2362 if (cmd->sloplen != 0) {
2363 if (crp->crp_flags & CRYPTO_F_IMBUF)
2364 m_copyback((struct mbuf *)crp->crp_buf,
2365 cmd->src_map->dm_mapsize - cmd->sloplen,
2366 cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]);
2367 else if (crp->crp_flags & CRYPTO_F_IOV)
2368 cuio_copyback((struct uio *)crp->crp_buf,
2369 cmd->src_map->dm_mapsize - cmd->sloplen,
2370 cmd->sloplen, (caddr_t)&dma->slop[cmd->slopidx]);
2371 }
2372
2373 i = dma->dstk; u = dma->dstu;
2374 while (u != 0) {
2375 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2376 offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
2377 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2378 if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
2379 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2380 offsetof(struct hifn_dma, dstr[i]),
2381 sizeof(struct hifn_desc),
2382 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2383 break;
2384 }
2385 if (++i == (HIFN_D_DST_RSIZE + 1))
2386 i = 0;
2387 else
2388 u--;
2389 }
2390 dma->dstk = i; dma->dstu = u;
2391
2392 hifnstats.hst_obytes += cmd->dst_map->dm_mapsize;
2393
2394 if ((cmd->base_masks & (HIFN_BASE_CMD_CRYPT | HIFN_BASE_CMD_DECODE)) ==
2395 HIFN_BASE_CMD_CRYPT) {
2396 for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
2397 if (crd->crd_alg != CRYPTO_DES_CBC &&
2398 crd->crd_alg != CRYPTO_3DES_CBC)
2399 continue;
2400 if (crp->crp_flags & CRYPTO_F_IMBUF)
2401 m_copydata((struct mbuf *)crp->crp_buf,
2402 crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH,
2403 HIFN_IV_LENGTH,
2404 cmd->softc->sc_sessions[cmd->session_num].hs_iv);
2405 else if (crp->crp_flags & CRYPTO_F_IOV) {
2406 cuio_copydata((struct uio *)crp->crp_buf,
2407 crd->crd_skip + crd->crd_len - HIFN_IV_LENGTH,
2408 HIFN_IV_LENGTH,
2409 cmd->softc->sc_sessions[cmd->session_num].hs_iv);
2410 }
2411 /* XXX We do not handle contig data */
2412 break;
2413 }
2414 }
2415
2416 if (cmd->base_masks & HIFN_BASE_CMD_MAC) {
2417 u_int8_t *macbuf;
2418
2419 macbuf = resbuf + sizeof(struct hifn_base_result);
2420 if (cmd->base_masks & HIFN_BASE_CMD_COMP)
2421 macbuf += sizeof(struct hifn_comp_result);
2422 macbuf += sizeof(struct hifn_mac_result);
2423
2424 for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
2425 int len;
2426
2427 if (crd->crd_alg == CRYPTO_MD5)
2428 len = 16;
2429 else if (crd->crd_alg == CRYPTO_SHA1)
2430 len = 20;
2431 else if (crd->crd_alg == CRYPTO_MD5_HMAC ||
2432 crd->crd_alg == CRYPTO_SHA1_HMAC)
2433 len = 12;
2434 else
2435 continue;
2436
2437 if (crp->crp_flags & CRYPTO_F_IMBUF)
2438 m_copyback((struct mbuf *)crp->crp_buf,
2439 crd->crd_inject, len, macbuf);
2440 else if ((crp->crp_flags & CRYPTO_F_IOV) && crp->crp_mac)
2441 bcopy((caddr_t)macbuf, crp->crp_mac, len);
2442 break;
2443 }
2444 }
2445
2446 if (cmd->src_map != cmd->dst_map) {
2447 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2448 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2449 }
2450 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2451 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2452 free(cmd, M_DEVBUF);
2453 crypto_done(crp);
2454 }
2455
2456 #ifdef HAVE_CRYPTO_LSZ
2457
2458 int
2459 hifn_compression(struct hifn_softc *sc, struct cryptop *crp,
2460 struct hifn_command *cmd)
2461 {
2462 struct cryptodesc *crd = crp->crp_desc;
2463 int s, err = 0;
2464
2465 cmd->compcrd = crd;
2466 cmd->base_masks |= HIFN_BASE_CMD_COMP;
2467
2468 if ((crp->crp_flags & CRYPTO_F_IMBUF) == 0) {
2469 /*
2470 * XXX can only handle mbufs right now since we can
2471 * XXX dynamically resize them.
2472 */
2473 err = EINVAL;
2474 return (ENOMEM);
2475 }
2476
2477 if ((crd->crd_flags & CRD_F_COMP) == 0)
2478 cmd->base_masks |= HIFN_BASE_CMD_DECODE;
2479 if (crd->crd_alg == CRYPTO_LZS_COMP)
2480 cmd->comp_masks |= HIFN_COMP_CMD_ALG_LZS |
2481 HIFN_COMP_CMD_CLEARHIST;
2482
2483 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
2484 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->src_map)) {
2485 err = ENOMEM;
2486 goto fail;
2487 }
2488
2489 if (bus_dmamap_create(sc->sc_dmat, HIFN_MAX_DMALEN, MAX_SCATTER,
2490 HIFN_MAX_SEGLEN, 0, BUS_DMA_NOWAIT, &cmd->dst_map)) {
2491 err = ENOMEM;
2492 goto fail;
2493 }
2494
2495 if (crp->crp_flags & CRYPTO_F_IMBUF) {
2496 int len;
2497
2498 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->src_map,
2499 cmd->srcu.src_m, BUS_DMA_NOWAIT)) {
2500 err = ENOMEM;
2501 goto fail;
2502 }
2503
2504 len = cmd->src_map->dm_mapsize / MCLBYTES;
2505 if ((cmd->src_map->dm_mapsize % MCLBYTES) != 0)
2506 len++;
2507 len *= MCLBYTES;
2508
2509 if ((crd->crd_flags & CRD_F_COMP) == 0)
2510 len *= 4;
2511
2512 if (len > HIFN_MAX_DMALEN)
2513 len = HIFN_MAX_DMALEN;
2514
2515 cmd->dstu.dst_m = hifn_mkmbuf_chain(len, cmd->srcu.src_m);
2516 if (cmd->dstu.dst_m == NULL) {
2517 err = ENOMEM;
2518 goto fail;
2519 }
2520
2521 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
2522 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
2523 err = ENOMEM;
2524 goto fail;
2525 }
2526 } else if (crp->crp_flags & CRYPTO_F_IOV) {
2527 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->src_map,
2528 cmd->srcu.src_io, BUS_DMA_NOWAIT)) {
2529 err = ENOMEM;
2530 goto fail;
2531 }
2532 if (bus_dmamap_load_uio(sc->sc_dmat, cmd->dst_map,
2533 cmd->dstu.dst_io, BUS_DMA_NOWAIT)) {
2534 err = ENOMEM;
2535 goto fail;
2536 }
2537 }
2538
2539 if (cmd->src_map == cmd->dst_map)
2540 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2541 0, cmd->src_map->dm_mapsize,
2542 BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2543 else {
2544 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2545 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2546 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2547 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2548 }
2549
2550 cmd->crp = crp;
2551 /*
2552 * Always use session 0. The modes of compression we use are
2553 * stateless and there is always at least one compression
2554 * context, zero.
2555 */
2556 cmd->session_num = 0;
2557 cmd->softc = sc;
2558
2559 s = splnet();
2560 err = hifn_compress_enter(sc, cmd);
2561 splx(s);
2562
2563 if (err != 0)
2564 goto fail;
2565 return (0);
2566
2567 fail:
2568 if (cmd->dst_map != NULL) {
2569 if (cmd->dst_map->dm_nsegs > 0)
2570 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2571 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2572 }
2573 if (cmd->src_map != NULL) {
2574 if (cmd->src_map->dm_nsegs > 0)
2575 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2576 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2577 }
2578 free(cmd, M_DEVBUF);
2579 if (err == EINVAL)
2580 hifnstats.hst_invalid++;
2581 else
2582 hifnstats.hst_nomem++;
2583 crp->crp_etype = err;
2584 crypto_done(crp);
2585 return (0);
2586 }
2587
2588 /*
2589 * must be called at splnet()
2590 */
2591 int
2592 hifn_compress_enter(struct hifn_softc *sc, struct hifn_command *cmd)
2593 {
2594 struct hifn_dma *dma = sc->sc_dma;
2595 int cmdi, resi;
2596 u_int32_t cmdlen;
2597
2598 if ((dma->cmdu + 1) > HIFN_D_CMD_RSIZE ||
2599 (dma->resu + 1) > HIFN_D_CMD_RSIZE)
2600 return (ENOMEM);
2601
2602 if ((dma->srcu + cmd->src_map->dm_nsegs) > HIFN_D_SRC_RSIZE ||
2603 (dma->dstu + cmd->dst_map->dm_nsegs) > HIFN_D_DST_RSIZE)
2604 return (ENOMEM);
2605
2606 if (dma->cmdi == HIFN_D_CMD_RSIZE) {
2607 dma->cmdi = 0;
2608 dma->cmdr[HIFN_D_CMD_RSIZE].l = htole32(HIFN_D_VALID |
2609 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
2610 HIFN_CMDR_SYNC(sc, HIFN_D_CMD_RSIZE,
2611 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2612 }
2613 cmdi = dma->cmdi++;
2614 cmdlen = hifn_write_command(cmd, dma->command_bufs[cmdi]);
2615 HIFN_CMD_SYNC(sc, cmdi, BUS_DMASYNC_PREWRITE);
2616
2617 /* .p for command/result already set */
2618 dma->cmdr[cmdi].l = htole32(cmdlen | HIFN_D_VALID | HIFN_D_LAST |
2619 HIFN_D_MASKDONEIRQ);
2620 HIFN_CMDR_SYNC(sc, cmdi,
2621 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
2622 dma->cmdu++;
2623 if (sc->sc_c_busy == 0) {
2624 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_C_CTRL_ENA);
2625 sc->sc_c_busy = 1;
2626 SET_LED(sc, HIFN_MIPSRST_LED0);
2627 }
2628
2629 /*
2630 * We don't worry about missing an interrupt (which a "command wait"
2631 * interrupt salvages us from), unless there is more than one command
2632 * in the queue.
2633 */
2634 if (dma->cmdu > 1) {
2635 sc->sc_dmaier |= HIFN_DMAIER_C_WAIT;
2636 WRITE_REG_1(sc, HIFN_1_DMA_IER, sc->sc_dmaier);
2637 }
2638
2639 hifnstats.hst_ipackets++;
2640 hifnstats.hst_ibytes += cmd->src_map->dm_mapsize;
2641
2642 hifn_dmamap_load_src(sc, cmd);
2643 if (sc->sc_s_busy == 0) {
2644 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_S_CTRL_ENA);
2645 sc->sc_s_busy = 1;
2646 SET_LED(sc, HIFN_MIPSRST_LED1);
2647 }
2648
2649 /*
2650 * Unlike other descriptors, we don't mask done interrupt from
2651 * result descriptor.
2652 */
2653 if (dma->resi == HIFN_D_RES_RSIZE) {
2654 dma->resi = 0;
2655 dma->resr[HIFN_D_RES_RSIZE].l = htole32(HIFN_D_VALID |
2656 HIFN_D_JUMP | HIFN_D_MASKDONEIRQ);
2657 HIFN_RESR_SYNC(sc, HIFN_D_RES_RSIZE,
2658 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2659 }
2660 resi = dma->resi++;
2661 dma->hifn_commands[resi] = cmd;
2662 HIFN_RES_SYNC(sc, resi, BUS_DMASYNC_PREREAD);
2663 dma->resr[resi].l = htole32(HIFN_MAX_RESULT |
2664 HIFN_D_VALID | HIFN_D_LAST);
2665 HIFN_RESR_SYNC(sc, resi,
2666 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2667 dma->resu++;
2668 if (sc->sc_r_busy == 0) {
2669 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_R_CTRL_ENA);
2670 sc->sc_r_busy = 1;
2671 SET_LED(sc, HIFN_MIPSRST_LED2);
2672 }
2673
2674 if (cmd->sloplen)
2675 cmd->slopidx = resi;
2676
2677 hifn_dmamap_load_dst(sc, cmd);
2678
2679 if (sc->sc_d_busy == 0) {
2680 WRITE_REG_1(sc, HIFN_1_DMA_CSR, HIFN_DMACSR_D_CTRL_ENA);
2681 sc->sc_d_busy = 1;
2682 }
2683 sc->sc_active = 5;
2684 cmd->cmd_callback = hifn_callback_comp;
2685 return (0);
2686 }
2687
2688 void
2689 hifn_callback_comp(struct hifn_softc *sc, struct hifn_command *cmd,
2690 u_int8_t *resbuf)
2691 {
2692 struct hifn_base_result baseres;
2693 struct cryptop *crp = cmd->crp;
2694 struct hifn_dma *dma = sc->sc_dma;
2695 struct mbuf *m;
2696 int err = 0, i, u;
2697 u_int32_t olen;
2698 bus_size_t dstsize;
2699
2700 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2701 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2702 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2703 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
2704
2705 dstsize = cmd->dst_map->dm_mapsize;
2706 bus_dmamap_unload(sc->sc_dmat, cmd->dst_map);
2707
2708 bcopy(resbuf, &baseres, sizeof(struct hifn_base_result));
2709
2710 i = dma->dstk; u = dma->dstu;
2711 while (u != 0) {
2712 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2713 offsetof(struct hifn_dma, dstr[i]), sizeof(struct hifn_desc),
2714 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2715 if (dma->dstr[i].l & htole32(HIFN_D_VALID)) {
2716 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
2717 offsetof(struct hifn_dma, dstr[i]),
2718 sizeof(struct hifn_desc),
2719 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2720 break;
2721 }
2722 if (++i == (HIFN_D_DST_RSIZE + 1))
2723 i = 0;
2724 else
2725 u--;
2726 }
2727 dma->dstk = i; dma->dstu = u;
2728
2729 if (baseres.flags & htole16(HIFN_BASE_RES_DSTOVERRUN)) {
2730 bus_size_t xlen;
2731
2732 xlen = dstsize;
2733
2734 m_freem(cmd->dstu.dst_m);
2735
2736 if (xlen == HIFN_MAX_DMALEN) {
2737 /* We've done all we can. */
2738 err = E2BIG;
2739 goto out;
2740 }
2741
2742 xlen += MCLBYTES;
2743
2744 if (xlen > HIFN_MAX_DMALEN)
2745 xlen = HIFN_MAX_DMALEN;
2746
2747 cmd->dstu.dst_m = hifn_mkmbuf_chain(xlen,
2748 cmd->srcu.src_m);
2749 if (cmd->dstu.dst_m == NULL) {
2750 err = ENOMEM;
2751 goto out;
2752 }
2753 if (bus_dmamap_load_mbuf(sc->sc_dmat, cmd->dst_map,
2754 cmd->dstu.dst_m, BUS_DMA_NOWAIT)) {
2755 err = ENOMEM;
2756 goto out;
2757 }
2758
2759 bus_dmamap_sync(sc->sc_dmat, cmd->src_map,
2760 0, cmd->src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2761 bus_dmamap_sync(sc->sc_dmat, cmd->dst_map,
2762 0, cmd->dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2763
2764 /* already at splnet... */
2765 err = hifn_compress_enter(sc, cmd);
2766 if (err != 0)
2767 goto out;
2768 return;
2769 }
2770
2771 olen = dstsize - (letoh16(baseres.dst_cnt) |
2772 (((letoh16(baseres.session) & HIFN_BASE_RES_DSTLEN_M) >>
2773 HIFN_BASE_RES_DSTLEN_S) << 16));
2774
2775 crp->crp_olen = olen - cmd->compcrd->crd_skip;
2776
2777 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2778 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2779 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2780
2781 m = cmd->dstu.dst_m;
2782 if (m->m_flags & M_PKTHDR)
2783 m->m_pkthdr.len = olen;
2784 crp->crp_buf = (caddr_t)m;
2785 for (; m != NULL; m = m->m_next) {
2786 if (olen >= m->m_len)
2787 olen -= m->m_len;
2788 else {
2789 m->m_len = olen;
2790 olen = 0;
2791 }
2792 }
2793
2794 m_freem(cmd->srcu.src_m);
2795 free(cmd, M_DEVBUF);
2796 crp->crp_etype = 0;
2797 crypto_done(crp);
2798 return;
2799
2800 out:
2801 if (cmd->dst_map != NULL) {
2802 if (cmd->src_map->dm_nsegs != 0)
2803 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2804 bus_dmamap_destroy(sc->sc_dmat, cmd->dst_map);
2805 }
2806 if (cmd->src_map != NULL) {
2807 if (cmd->src_map->dm_nsegs != 0)
2808 bus_dmamap_unload(sc->sc_dmat, cmd->src_map);
2809 bus_dmamap_destroy(sc->sc_dmat, cmd->src_map);
2810 }
2811 if (cmd->dstu.dst_m != NULL)
2812 m_freem(cmd->dstu.dst_m);
2813 free(cmd, M_DEVBUF);
2814 crp->crp_etype = err;
2815 crypto_done(crp);
2816 }
2817
2818 struct mbuf *
2819 hifn_mkmbuf_chain(int totlen, struct mbuf *mtemplate)
2820 {
2821 int len;
2822 struct mbuf *m, *m0, *mlast;
2823
2824 if (mtemplate->m_flags & M_PKTHDR) {
2825 len = MHLEN;
2826 MGETHDR(m0, M_DONTWAIT, MT_DATA);
2827 } else {
2828 len = MLEN;
2829 MGET(m0, M_DONTWAIT, MT_DATA);
2830 }
2831 if (m0 == NULL)
2832 return (NULL);
2833 if (len == MHLEN)
2834 M_DUP_PKTHDR(m0, mtemplate);
2835 MCLGET(m0, M_DONTWAIT);
2836 if (!(m0->m_flags & M_EXT))
2837 m_freem(m0);
2838 len = MCLBYTES;
2839
2840 totlen -= len;
2841 m0->m_pkthdr.len = m0->m_len = len;
2842 mlast = m0;
2843
2844 while (totlen > 0) {
2845 MGET(m, M_DONTWAIT, MT_DATA);
2846 if (m == NULL) {
2847 m_freem(m0);
2848 return (NULL);
2849 }
2850 MCLGET(m, M_DONTWAIT);
2851 if (!(m->m_flags & M_EXT)) {
2852 m_freem(m0);
2853 return (NULL);
2854 }
2855 len = MCLBYTES;
2856 m->m_len = len;
2857 if (m0->m_flags & M_PKTHDR)
2858 m0->m_pkthdr.len += len;
2859 totlen -= len;
2860
2861 mlast->m_next = m;
2862 mlast = m;
2863 }
2864
2865 return (m0);
2866 }
2867 #endif /* HAVE_CRYPTO_LSZ */
2868
2869 void
2870 hifn_write_4(struct hifn_softc *sc, int reggrp, bus_size_t reg, u_int32_t val)
2871 {
2872 /*
2873 * 7811 PB3 rev/2 parts lock-up on burst writes to Group 0
2874 * and Group 1 registers; avoid conditions that could create
2875 * burst writes by doing a read in between the writes.
2876 */
2877 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
2878 if (sc->sc_waw_lastgroup == reggrp &&
2879 sc->sc_waw_lastreg == reg - 4) {
2880 bus_space_read_4(sc->sc_st1, sc->sc_sh1, HIFN_1_REVID);
2881 }
2882 sc->sc_waw_lastgroup = reggrp;
2883 sc->sc_waw_lastreg = reg;
2884 }
2885 if (reggrp == 0)
2886 bus_space_write_4(sc->sc_st0, sc->sc_sh0, reg, val);
2887 else
2888 bus_space_write_4(sc->sc_st1, sc->sc_sh1, reg, val);
2889
2890 }
2891
2892 u_int32_t
2893 hifn_read_4(struct hifn_softc *sc, int reggrp, bus_size_t reg)
2894 {
2895 if (sc->sc_flags & HIFN_NO_BURSTWRITE) {
2896 sc->sc_waw_lastgroup = -1;
2897 sc->sc_waw_lastreg = 1;
2898 }
2899 if (reggrp == 0)
2900 return (bus_space_read_4(sc->sc_st0, sc->sc_sh0, reg));
2901 return (bus_space_read_4(sc->sc_st1, sc->sc_sh1, reg));
2902 }
2903