Home | History | Annotate | Line # | Download | only in pci
hptide.c revision 1.33.2.1
      1  1.33.2.1    bouyer /*	$NetBSD: hptide.c,v 1.33.2.1 2012/10/09 13:36:05 bouyer Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  *
     15       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.17     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1    bouyer  */
     26       1.1    bouyer 
     27      1.18     lukem #include <sys/cdefs.h>
     28  1.33.2.1    bouyer __KERNEL_RCSID(0, "$NetBSD: hptide.c,v 1.33.2.1 2012/10/09 13:36:05 bouyer Exp $");
     29      1.18     lukem 
     30       1.1    bouyer #include <sys/param.h>
     31       1.1    bouyer #include <sys/systm.h>
     32       1.1    bouyer 
     33       1.1    bouyer #include <dev/pci/pcivar.h>
     34       1.1    bouyer #include <dev/pci/pcidevs.h>
     35       1.1    bouyer #include <dev/pci/pciidereg.h>
     36       1.1    bouyer #include <dev/pci/pciidevar.h>
     37       1.1    bouyer #include <dev/pci/pciide_hpt_reg.h>
     38       1.1    bouyer 
     39      1.28    dyoung static void hpt_chip_map(struct pciide_softc*, const struct pci_attach_args*);
     40      1.13   thorpej static void hpt_setup_channel(struct ata_channel*);
     41       1.2   thorpej static int  hpt_pci_intr(void *);
     42       1.1    bouyer 
     43      1.25      cube static int  hptide_match(device_t, cfdata_t, void *);
     44      1.25      cube static void hptide_attach(device_t, device_t, void *);
     45       1.1    bouyer 
     46      1.25      cube CFATTACH_DECL_NEW(hptide, sizeof(struct pciide_softc),
     47       1.1    bouyer     hptide_match, hptide_attach, NULL, NULL);
     48       1.1    bouyer 
     49       1.2   thorpej static const struct pciide_product_desc pciide_triones_products[] =  {
     50       1.7       chs 	{ PCI_PRODUCT_TRIONES_HPT302,
     51       1.7       chs 	  0,
     52       1.7       chs 	  NULL,
     53       1.7       chs 	  hpt_chip_map
     54       1.7       chs 	},
     55       1.1    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
     56       1.3   mycroft 	  0,
     57       1.1    bouyer 	  NULL,
     58       1.1    bouyer 	  hpt_chip_map,
     59       1.1    bouyer 	},
     60       1.7       chs 	{ PCI_PRODUCT_TRIONES_HPT371,
     61       1.7       chs 	  0,
     62       1.7       chs 	  NULL,
     63       1.7       chs 	  hpt_chip_map,
     64       1.7       chs 	},
     65       1.7       chs 	{ PCI_PRODUCT_TRIONES_HPT372A,
     66       1.3   mycroft 	  0,
     67       1.1    bouyer 	  NULL,
     68       1.1    bouyer 	  hpt_chip_map
     69       1.1    bouyer 	},
     70       1.1    bouyer 	{ PCI_PRODUCT_TRIONES_HPT374,
     71       1.3   mycroft 	  0,
     72       1.1    bouyer 	  NULL,
     73       1.1    bouyer 	  hpt_chip_map
     74       1.1    bouyer 	},
     75       1.1    bouyer 	{ 0,
     76       1.1    bouyer 	  0,
     77       1.1    bouyer 	  NULL,
     78       1.1    bouyer 	  NULL
     79       1.1    bouyer 	}
     80       1.1    bouyer };
     81       1.1    bouyer 
     82       1.2   thorpej static int
     83      1.25      cube hptide_match(device_t parent, cfdata_t match, void *aux)
     84       1.1    bouyer {
     85       1.1    bouyer 	struct pci_attach_args *pa = aux;
     86       1.1    bouyer 
     87       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_TRIONES) {
     88       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_triones_products))
     89       1.1    bouyer 			return (2);
     90       1.1    bouyer 	}
     91       1.1    bouyer 	return (0);
     92       1.1    bouyer }
     93       1.1    bouyer 
     94       1.2   thorpej static void
     95      1.25      cube hptide_attach(device_t parent, device_t self, void *aux)
     96       1.1    bouyer {
     97       1.1    bouyer 	struct pci_attach_args *pa = aux;
     98      1.25      cube 	struct pciide_softc *sc = device_private(self);
     99      1.25      cube 
    100  1.33.2.1    bouyer 	self->dv_maxphys = MIN(parent->dv_maxphys, MACHINE_MAXPHYS);
    101  1.33.2.1    bouyer 
    102      1.25      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    103       1.1    bouyer 
    104       1.1    bouyer 	pciide_common_attach(sc, pa,
    105       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_triones_products));
    106       1.1    bouyer 
    107       1.1    bouyer }
    108       1.1    bouyer 
    109       1.2   thorpej static void
    110      1.28    dyoung hpt_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    111       1.1    bouyer {
    112       1.1    bouyer 	struct pciide_channel *cp;
    113       1.5   mycroft 	int i, compatchan, revision;
    114       1.1    bouyer 	pcireg_t interface;
    115       1.1    bouyer 
    116       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    117       1.1    bouyer 		return;
    118       1.1    bouyer 
    119       1.1    bouyer 	revision = PCI_REVISION(pa->pa_class);
    120      1.25      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    121      1.25      cube 	    "Triones/Highpoint ");
    122       1.7       chs 	switch (sc->sc_pp->ide_product) {
    123       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT302:
    124       1.7       chs 		aprint_normal("HPT302 IDE Controller\n");
    125       1.7       chs 		break;
    126       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT371:
    127       1.7       chs 		aprint_normal("HPT371 IDE Controller\n");
    128       1.7       chs 		break;
    129       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT374:
    130       1.1    bouyer 		aprint_normal("HPT374 IDE Controller\n");
    131       1.7       chs 		break;
    132       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT372A:
    133       1.7       chs 		aprint_normal("HPT372A IDE Controller\n");
    134       1.7       chs 		break;
    135       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT366:
    136       1.1    bouyer 		if (revision == HPT372_REV)
    137       1.1    bouyer 			aprint_normal("HPT372 IDE Controller\n");
    138       1.1    bouyer 		else if (revision == HPT370_REV)
    139       1.1    bouyer 			aprint_normal("HPT370 IDE Controller\n");
    140       1.1    bouyer 		else if (revision == HPT370A_REV)
    141       1.1    bouyer 			aprint_normal("HPT370A IDE Controller\n");
    142      1.21   xtraeme 		else if (revision == HPT368_REV)
    143      1.21   xtraeme 			aprint_normal("HPT368 IDE Controller\n");
    144       1.1    bouyer 		else if (revision == HPT366_REV)
    145       1.1    bouyer 			aprint_normal("HPT366 IDE Controller\n");
    146       1.1    bouyer 		else
    147       1.1    bouyer 			aprint_normal("unknown HPT IDE controller rev %d\n",
    148       1.1    bouyer 			    revision);
    149       1.7       chs 		break;
    150       1.7       chs 	default:
    151       1.1    bouyer 		aprint_normal("unknown HPT IDE controller 0x%x\n",
    152       1.1    bouyer 		    sc->sc_pp->ide_product);
    153       1.7       chs 	}
    154       1.1    bouyer 
    155      1.17     perry 	/*
    156       1.1    bouyer 	 * when the chip is in native mode it identifies itself as a
    157       1.1    bouyer 	 * 'misc mass storage'. Fake interface in this case.
    158       1.1    bouyer 	 */
    159       1.1    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    160       1.1    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
    161       1.1    bouyer 	} else {
    162       1.1    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
    163       1.1    bouyer 		    PCIIDE_INTERFACE_PCI(0);
    164       1.1    bouyer 		if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
    165      1.21   xtraeme 		    (revision == HPT368_REV || revision == HPT370_REV || revision == HPT370A_REV ||
    166       1.1    bouyer 		     revision == HPT372_REV)) ||
    167       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT302 ||
    168       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT371 ||
    169       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372A ||
    170       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
    171       1.1    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
    172       1.1    bouyer 	}
    173       1.1    bouyer 
    174      1.25      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    175      1.25      cube 	    "bus-master DMA support present");
    176       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    177      1.24        ad 	aprint_verbose("\n");
    178      1.15   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    179       1.1    bouyer 	if (sc->sc_dma_ok) {
    180      1.15   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    181       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    182       1.1    bouyer 	}
    183      1.15   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    184      1.15   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    185       1.1    bouyer 
    186      1.15   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = hpt_setup_channel;
    187      1.15   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    188       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
    189      1.21   xtraeme 	    (revision == HPT366_REV || revision == HPT368_REV)) {
    190      1.15   thorpej 		sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    191      1.15   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    192       1.1    bouyer 	} else {
    193      1.15   thorpej 		sc->sc_wdcdev.sc_atac.atac_nchannels = 2;
    194       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374 ||
    195       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372A ||
    196       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT371 ||
    197       1.7       chs 		    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT302 ||
    198       1.1    bouyer 		    (sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
    199       1.1    bouyer 		    revision == HPT372_REV))
    200      1.15   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    201       1.1    bouyer 		else
    202      1.15   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    203       1.1    bouyer 	}
    204      1.33    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    205      1.13   thorpej 
    206      1.13   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    207      1.13   thorpej 
    208      1.15   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    209       1.1    bouyer 		cp = &sc->pciide_channels[i];
    210      1.15   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_nchannels > 1) {
    211       1.1    bouyer 			compatchan = i;
    212       1.1    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
    213       1.1    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
    214       1.1    bouyer 				aprint_normal(
    215       1.1    bouyer 				    "%s: %s channel ignored (disabled)\n",
    216      1.25      cube 				    device_xname(
    217      1.25      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
    218      1.25      cube 				    cp->name);
    219      1.13   thorpej 				cp->ata_channel.ch_flags |= ATACH_DISABLED;
    220       1.1    bouyer 				continue;
    221       1.5   mycroft 			}
    222       1.5   mycroft 		} else {
    223       1.5   mycroft 			/*
    224       1.5   mycroft 			 * The 366 has 2 PCI IDE functions, one for primary and
    225       1.5   mycroft 			 * one for secondary. So we need to call
    226       1.5   mycroft 			 * pciide_mapregs_compat() with the real channel.
    227       1.5   mycroft 			 */
    228       1.5   mycroft 			if (pa->pa_function == 0)
    229       1.5   mycroft 				compatchan = 0;
    230       1.5   mycroft 			else if (pa->pa_function == 1)
    231       1.5   mycroft 				compatchan = 1;
    232       1.5   mycroft 			else {
    233      1.25      cube 				aprint_error_dev(
    234      1.25      cube 				    sc->sc_wdcdev.sc_atac.atac_dev,
    235      1.25      cube 				    "unexpected PCI function %d\n",
    236      1.25      cube 				    pa->pa_function);
    237       1.5   mycroft 				return;
    238       1.1    bouyer 			}
    239       1.1    bouyer 		}
    240       1.1    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
    241       1.1    bouyer 			continue;
    242       1.1    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
    243      1.27  jakllsch 			pciide_mapregs_native(pa, cp, hpt_pci_intr);
    244       1.1    bouyer 		} else {
    245      1.27  jakllsch 			pciide_mapregs_compat(pa, cp, compatchan);
    246      1.13   thorpej 			if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    247      1.10    bouyer 				pciide_map_compat_intr(pa, cp,
    248      1.10    bouyer 				    sc->sc_cy_compatchan);
    249       1.1    bouyer 		}
    250      1.13   thorpej 		wdcattach(&cp->ata_channel);
    251       1.1    bouyer 	}
    252       1.1    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
    253      1.21   xtraeme 	    (revision == HPT368_REV || revision == HPT370_REV || revision == HPT370A_REV ||
    254      1.17     perry 	     revision == HPT372_REV)) ||
    255       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT302 ||
    256       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT371 ||
    257       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372A ||
    258       1.1    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374) {
    259       1.1    bouyer 		/*
    260       1.1    bouyer 		 * HPT370_REV and highter has a bit to disable interrupts,
    261       1.1    bouyer 		 * make sure to clear it
    262       1.1    bouyer 		 */
    263       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
    264       1.1    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
    265       1.1    bouyer 		    ~HPT_CSEL_IRQDIS);
    266       1.1    bouyer 	}
    267       1.1    bouyer 	/* set clocks, etc (mandatory on 372/4, optional otherwise) */
    268       1.1    bouyer 	if ((sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT366 &&
    269       1.1    bouyer 	     revision == HPT372_REV ) ||
    270       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT302 ||
    271       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT371 ||
    272       1.7       chs 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT372A ||
    273       1.1    bouyer 	    sc->sc_pp->ide_product == PCI_PRODUCT_TRIONES_HPT374)
    274       1.1    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_SC2,
    275       1.1    bouyer 		    (pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_SC2) &
    276       1.1    bouyer 		     HPT_SC2_MAEN) | HPT_SC2_OSC_EN);
    277       1.1    bouyer 	return;
    278       1.1    bouyer }
    279       1.1    bouyer 
    280       1.2   thorpej static void
    281      1.13   thorpej hpt_setup_channel(struct ata_channel *chp)
    282       1.1    bouyer {
    283       1.1    bouyer 	struct ata_drive_datas *drvp;
    284      1.16   thorpej 	int drive, s;
    285       1.1    bouyer 	int cable;
    286       1.1    bouyer 	u_int32_t before, after;
    287       1.1    bouyer 	u_int32_t idedma_ctl;
    288      1.14   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    289      1.14   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    290       1.1    bouyer 	int revision =
    291       1.1    bouyer 	     PCI_REVISION(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
    292       1.7       chs 	const u_int32_t *tim_pio, *tim_dma, *tim_udma;
    293       1.1    bouyer 
    294       1.1    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
    295       1.1    bouyer 
    296       1.1    bouyer 	/* setup DMA if needed */
    297       1.1    bouyer 	pciide_channel_dma_setup(cp);
    298       1.1    bouyer 
    299       1.1    bouyer 	idedma_ctl = 0;
    300       1.1    bouyer 
    301       1.7       chs 	/* select the timing arrays for the chip */
    302       1.7       chs 	switch (sc->sc_pp->ide_product) {
    303       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT374:
    304       1.7       chs 		tim_udma = hpt374_udma;
    305       1.7       chs 		tim_dma = hpt374_dma;
    306       1.7       chs 		tim_pio = hpt374_pio;
    307       1.7       chs 		break;
    308       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT302:
    309       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT371:
    310       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT372A:
    311       1.7       chs 		tim_udma = hpt372_udma;
    312       1.7       chs 		tim_dma = hpt372_dma;
    313       1.7       chs 		tim_pio = hpt372_pio;
    314       1.7       chs 		break;
    315       1.7       chs 	case PCI_PRODUCT_TRIONES_HPT366:
    316       1.7       chs 	default:
    317       1.7       chs 		switch (revision) {
    318       1.7       chs 		case HPT372_REV:
    319       1.7       chs 			tim_udma = hpt372_udma;
    320       1.7       chs 			tim_dma = hpt372_dma;
    321       1.7       chs 			tim_pio = hpt372_pio;
    322       1.7       chs 			break;
    323       1.7       chs 		case HPT370_REV:
    324       1.7       chs 		case HPT370A_REV:
    325       1.7       chs 			tim_udma = hpt370_udma;
    326       1.7       chs 			tim_dma = hpt370_dma;
    327       1.7       chs 			tim_pio = hpt370_pio;
    328       1.7       chs 			break;
    329      1.21   xtraeme 		case HPT368_REV:
    330       1.7       chs 		case HPT366_REV:
    331       1.7       chs 		default:
    332       1.7       chs 			tim_udma = hpt366_udma;
    333       1.7       chs 			tim_dma = hpt366_dma;
    334       1.7       chs 			tim_pio = hpt366_pio;
    335       1.7       chs 			break;
    336       1.7       chs 		}
    337       1.7       chs 	}
    338       1.7       chs 
    339       1.1    bouyer 	/* Per drive settings */
    340      1.33    bouyer 	for (drive = 0; drive < chp->ch_ndrives; drive++) {
    341       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    342       1.1    bouyer 		/* If no drive, skip */
    343      1.33    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    344       1.1    bouyer 			continue;
    345       1.1    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
    346       1.9   thorpej 					HPT_IDETIM(chp->ch_channel, drive));
    347       1.1    bouyer 
    348       1.1    bouyer 		/* add timing values, setup DMA if needed */
    349      1.33    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    350       1.1    bouyer 			/* use Ultra/DMA */
    351      1.16   thorpej 			s = splbio();
    352      1.33    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    353      1.16   thorpej 			splx(s);
    354       1.9   thorpej 			if ((cable & HPT_CSEL_CBLID(chp->ch_channel)) != 0 &&
    355       1.1    bouyer 			    drvp->UDMA_mode > 2)
    356       1.1    bouyer 				drvp->UDMA_mode = 2;
    357       1.7       chs 			after = tim_udma[drvp->UDMA_mode];
    358       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    359      1.33    bouyer 		} else if (drvp->drive_flags & ATA_DRIVE_DMA) {
    360       1.1    bouyer 			/*
    361       1.1    bouyer 			 * use Multiword DMA.
    362       1.1    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
    363       1.1    bouyer 			 * DMA mode if needed
    364       1.1    bouyer 			 */
    365       1.1    bouyer 			if (drvp->PIO_mode >= 3 &&
    366       1.1    bouyer 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
    367       1.1    bouyer 				drvp->DMA_mode = drvp->PIO_mode - 2;
    368       1.1    bouyer 			}
    369       1.7       chs 			after = tim_dma[drvp->DMA_mode];
    370       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    371       1.1    bouyer 		} else {
    372       1.1    bouyer 			/* PIO only */
    373       1.7       chs 			after = tim_pio[drvp->PIO_mode];
    374       1.1    bouyer 		}
    375       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    376       1.9   thorpej 		    HPT_IDETIM(chp->ch_channel, drive), after);
    377      1.12   thorpej 		ATADEBUG_PRINT(("%s: bus speed register set to 0x%08x "
    378      1.25      cube 		    "(BIOS 0x%08x)\n", device_xname(drvp->drv_softc),
    379       1.1    bouyer 		    after, before), DEBUG_PROBE);
    380       1.1    bouyer 	}
    381       1.1    bouyer 	if (idedma_ctl != 0) {
    382       1.1    bouyer 		/* Add software bits in status register */
    383       1.6      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    384       1.1    bouyer 		    idedma_ctl);
    385       1.1    bouyer 	}
    386       1.1    bouyer }
    387       1.1    bouyer 
    388       1.2   thorpej static int
    389       1.2   thorpej hpt_pci_intr(void *arg)
    390       1.1    bouyer {
    391       1.1    bouyer 	struct pciide_softc *sc = arg;
    392       1.1    bouyer 	struct pciide_channel *cp;
    393      1.13   thorpej 	struct ata_channel *wdc_cp;
    394       1.1    bouyer 	int rv = 0;
    395       1.1    bouyer 	int dmastat, i, crv;
    396       1.1    bouyer 
    397      1.15   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    398       1.6      fvdl 		cp = &sc->pciide_channels[i];
    399       1.6      fvdl 		dmastat = bus_space_read_1(sc->sc_dma_iot,
    400       1.6      fvdl 		    cp->dma_iohs[IDEDMA_CTL], 0);
    401       1.1    bouyer 		if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
    402       1.1    bouyer 		    IDEDMA_CTL_INTR)
    403       1.1    bouyer 			continue;
    404      1.13   thorpej 		wdc_cp = &cp->ata_channel;
    405       1.1    bouyer 		crv = wdcintr(wdc_cp);
    406       1.1    bouyer 		if (crv == 0) {
    407      1.25      cube 			aprint_error("%s:%d: bogus intr\n",
    408      1.25      cube 			    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), i);
    409       1.6      fvdl 			bus_space_write_1(sc->sc_dma_iot,
    410       1.6      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, dmastat);
    411       1.1    bouyer 		} else
    412       1.1    bouyer 			rv = 1;
    413       1.1    bouyer 	}
    414       1.1    bouyer 	return rv;
    415       1.1    bouyer }
    416