Home | History | Annotate | Line # | Download | only in pci
ichsmb.c revision 1.37.2.2.4.1
      1  1.37.2.2.4.1     skrll /*	$NetBSD: ichsmb.c,v 1.37.2.2.4.1 2017/01/18 08:46:27 skrll Exp $	*/
      2           1.1  kiyohara /*	$OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $	*/
      3           1.1  kiyohara 
      4           1.1  kiyohara /*
      5           1.1  kiyohara  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6           1.1  kiyohara  *
      7           1.1  kiyohara  * Permission to use, copy, modify, and distribute this software for any
      8           1.1  kiyohara  * purpose with or without fee is hereby granted, provided that the above
      9           1.1  kiyohara  * copyright notice and this permission notice appear in all copies.
     10           1.1  kiyohara  *
     11           1.1  kiyohara  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12           1.1  kiyohara  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13           1.1  kiyohara  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14           1.1  kiyohara  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15           1.1  kiyohara  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16           1.1  kiyohara  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17           1.1  kiyohara  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18           1.1  kiyohara  */
     19           1.1  kiyohara 
     20           1.1  kiyohara /*
     21           1.1  kiyohara  * Intel ICH SMBus controller driver.
     22           1.1  kiyohara  */
     23           1.1  kiyohara 
     24           1.6   xtraeme #include <sys/cdefs.h>
     25  1.37.2.2.4.1     skrll __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.37.2.2.4.1 2017/01/18 08:46:27 skrll Exp $");
     26           1.6   xtraeme 
     27           1.1  kiyohara #include <sys/param.h>
     28           1.1  kiyohara #include <sys/device.h>
     29           1.1  kiyohara #include <sys/errno.h>
     30           1.1  kiyohara #include <sys/kernel.h>
     31          1.27  pgoyette #include <sys/mutex.h>
     32           1.1  kiyohara #include <sys/proc.h>
     33           1.1  kiyohara 
     34          1.10        ad #include <sys/bus.h>
     35           1.1  kiyohara 
     36           1.1  kiyohara #include <dev/pci/pcidevs.h>
     37           1.1  kiyohara #include <dev/pci/pcireg.h>
     38           1.1  kiyohara #include <dev/pci/pcivar.h>
     39           1.1  kiyohara 
     40           1.5   xtraeme #include <dev/ic/i82801lpcreg.h>
     41           1.1  kiyohara 
     42           1.1  kiyohara #include <dev/i2c/i2cvar.h>
     43           1.1  kiyohara 
     44           1.1  kiyohara #ifdef ICHIIC_DEBUG
     45           1.1  kiyohara #define DPRINTF(x) printf x
     46           1.1  kiyohara #else
     47           1.1  kiyohara #define DPRINTF(x)
     48           1.1  kiyohara #endif
     49           1.1  kiyohara 
     50           1.1  kiyohara #define ICHIIC_DELAY	100
     51           1.1  kiyohara #define ICHIIC_TIMEOUT	1
     52           1.1  kiyohara 
     53           1.1  kiyohara struct ichsmb_softc {
     54          1.12  kiyohara 	device_t		sc_dev;
     55           1.1  kiyohara 
     56           1.1  kiyohara 	bus_space_tag_t		sc_iot;
     57           1.1  kiyohara 	bus_space_handle_t	sc_ioh;
     58           1.1  kiyohara 	void *			sc_ih;
     59           1.1  kiyohara 	int			sc_poll;
     60           1.1  kiyohara 
     61           1.1  kiyohara 	struct i2c_controller	sc_i2c_tag;
     62          1.27  pgoyette 	kmutex_t 		sc_i2c_mutex;
     63           1.1  kiyohara 	struct {
     64           1.1  kiyohara 		i2c_op_t     op;
     65           1.1  kiyohara 		void *       buf;
     66           1.1  kiyohara 		size_t       len;
     67           1.1  kiyohara 		int          flags;
     68           1.1  kiyohara 		volatile int error;
     69           1.1  kiyohara 	}			sc_i2c_xfer;
     70           1.1  kiyohara };
     71           1.1  kiyohara 
     72          1.21    cegger static int	ichsmb_match(device_t, cfdata_t, void *);
     73          1.12  kiyohara static void	ichsmb_attach(device_t, device_t, void *);
     74           1.1  kiyohara 
     75           1.1  kiyohara static int	ichsmb_i2c_acquire_bus(void *, int);
     76           1.1  kiyohara static void	ichsmb_i2c_release_bus(void *, int);
     77           1.1  kiyohara static int	ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     78           1.1  kiyohara 		    size_t, void *, size_t, int);
     79           1.1  kiyohara 
     80           1.1  kiyohara static int	ichsmb_intr(void *);
     81           1.1  kiyohara 
     82           1.1  kiyohara 
     83          1.12  kiyohara CFATTACH_DECL_NEW(ichsmb, sizeof(struct ichsmb_softc),
     84           1.1  kiyohara     ichsmb_match, ichsmb_attach, NULL, NULL);
     85           1.1  kiyohara 
     86           1.1  kiyohara 
     87           1.1  kiyohara static int
     88          1.21    cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
     89           1.1  kiyohara {
     90           1.1  kiyohara 	struct pci_attach_args *pa = aux;
     91           1.1  kiyohara 
     92           1.1  kiyohara 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
     93           1.1  kiyohara 		switch (PCI_PRODUCT(pa->pa_id)) {
     94           1.1  kiyohara 		case PCI_PRODUCT_INTEL_6300ESB_SMB:
     95           1.1  kiyohara 		case PCI_PRODUCT_INTEL_63XXESB_SMB:
     96           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AA_SMB:
     97           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AB_SMB:
     98           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801BA_SMB:
     99           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801CA_SMB:
    100           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801DB_SMB:
    101           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801E_SMB:
    102           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801EB_SMB:
    103           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801FB_SMB:
    104           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801G_SMB:
    105           1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801H_SMB:
    106           1.7   xtraeme 		case PCI_PRODUCT_INTEL_82801I_SMB:
    107          1.23     njoly 		case PCI_PRODUCT_INTEL_82801JD_SMB:
    108          1.23     njoly 		case PCI_PRODUCT_INTEL_82801JI_SMB:
    109          1.22       tnn 		case PCI_PRODUCT_INTEL_3400_SMB:
    110          1.25   msaitoh 		case PCI_PRODUCT_INTEL_6SERIES_SMB:
    111          1.28  riastrad 		case PCI_PRODUCT_INTEL_7SERIES_SMB:
    112          1.31   msaitoh 		case PCI_PRODUCT_INTEL_8SERIES_SMB:
    113      1.37.2.2       snj 		case PCI_PRODUCT_INTEL_9SERIES_SMB:
    114  1.37.2.2.4.1     skrll 		case PCI_PRODUCT_INTEL_100SERIES_SMB:
    115          1.33   msaitoh 		case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
    116      1.37.2.2       snj 		case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
    117          1.36   msaitoh 		case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
    118  1.37.2.2.4.1     skrll 		case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
    119          1.30  riastrad 		case PCI_PRODUCT_INTEL_C600_SMBUS:
    120          1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_0:
    121          1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_1:
    122          1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_2:
    123      1.37.2.2       snj 		case PCI_PRODUCT_INTEL_C610_SMB:
    124          1.36   msaitoh 		case PCI_PRODUCT_INTEL_EP80579_SMB:
    125      1.37.2.1    martin 		case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
    126      1.37.2.1    martin 		case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
    127          1.34   msaitoh 		case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
    128           1.1  kiyohara 			return 1;
    129           1.1  kiyohara 		}
    130           1.1  kiyohara 	}
    131           1.1  kiyohara 	return 0;
    132           1.1  kiyohara }
    133           1.1  kiyohara 
    134           1.1  kiyohara static void
    135          1.12  kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
    136           1.1  kiyohara {
    137          1.12  kiyohara 	struct ichsmb_softc *sc = device_private(self);
    138           1.1  kiyohara 	struct pci_attach_args *pa = aux;
    139           1.1  kiyohara 	struct i2cbus_attach_args iba;
    140           1.1  kiyohara 	pcireg_t conf;
    141           1.1  kiyohara 	bus_size_t iosize;
    142           1.1  kiyohara 	pci_intr_handle_t ih;
    143           1.1  kiyohara 	const char *intrstr = NULL;
    144          1.35  christos 	char intrbuf[PCI_INTRSTR_LEN];
    145           1.1  kiyohara 
    146          1.12  kiyohara 	sc->sc_dev = self;
    147          1.12  kiyohara 
    148          1.26  drochner 	pci_aprint_devinfo(pa, NULL);
    149           1.1  kiyohara 
    150           1.1  kiyohara 	/* Read configuration */
    151           1.5   xtraeme 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
    152          1.16     njoly 	DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
    153           1.1  kiyohara 
    154           1.5   xtraeme 	if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
    155          1.12  kiyohara 		aprint_error_dev(self, "SMBus disabled\n");
    156          1.37  riastrad 		goto out;
    157           1.1  kiyohara 	}
    158           1.1  kiyohara 
    159           1.1  kiyohara 	/* Map I/O space */
    160           1.5   xtraeme 	if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
    161           1.1  kiyohara 	    &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
    162          1.12  kiyohara 		aprint_error_dev(self, "can't map I/O space\n");
    163          1.37  riastrad 		goto out;
    164           1.1  kiyohara 	}
    165           1.1  kiyohara 
    166           1.1  kiyohara 	sc->sc_poll = 1;
    167           1.5   xtraeme 	if (conf & LPCIB_SMB_HOSTC_SMIEN) {
    168           1.1  kiyohara 		/* No PCI IRQ */
    169          1.15     njoly 		aprint_normal_dev(self, "interrupting at SMI\n");
    170           1.1  kiyohara 	} else {
    171           1.1  kiyohara 		/* Install interrupt handler */
    172           1.1  kiyohara 		if (pci_intr_map(pa, &ih) == 0) {
    173          1.35  christos 			intrstr = pci_intr_string(pa->pa_pc, ih, intrbuf, sizeof(intrbuf));
    174           1.1  kiyohara 			sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    175           1.1  kiyohara 			    ichsmb_intr, sc);
    176           1.1  kiyohara 			if (sc->sc_ih != NULL) {
    177          1.12  kiyohara 				aprint_normal_dev(self, "interrupting at %s\n",
    178          1.12  kiyohara 				    intrstr);
    179           1.1  kiyohara 				sc->sc_poll = 0;
    180           1.1  kiyohara 			}
    181           1.1  kiyohara 		}
    182           1.1  kiyohara 		if (sc->sc_poll)
    183          1.12  kiyohara 			aprint_normal_dev(self, "polling\n");
    184           1.1  kiyohara 	}
    185           1.1  kiyohara 
    186           1.1  kiyohara 	/* Attach I2C bus */
    187          1.27  pgoyette 	mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
    188           1.1  kiyohara 	sc->sc_i2c_tag.ic_cookie = sc;
    189           1.1  kiyohara 	sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
    190           1.1  kiyohara 	sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
    191           1.1  kiyohara 	sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
    192           1.1  kiyohara 
    193          1.20    cegger 	memset(&iba, 0, sizeof(iba));
    194           1.9       riz 	iba.iba_type = I2C_TYPE_SMBUS;
    195           1.1  kiyohara 	iba.iba_tag = &sc->sc_i2c_tag;
    196           1.1  kiyohara 	config_found(self, &iba, iicbus_print);
    197           1.1  kiyohara 
    198          1.37  riastrad out:	if (!pmf_device_register(self, NULL, NULL))
    199          1.11  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    200           1.1  kiyohara }
    201           1.1  kiyohara 
    202           1.1  kiyohara static int
    203           1.1  kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
    204           1.1  kiyohara {
    205           1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    206           1.1  kiyohara 
    207          1.27  pgoyette 	if (cold)
    208           1.8   xtraeme 		return 0;
    209           1.1  kiyohara 
    210          1.27  pgoyette 	mutex_enter(&sc->sc_i2c_mutex);
    211           1.8   xtraeme 	return 0;
    212           1.1  kiyohara }
    213           1.1  kiyohara 
    214           1.1  kiyohara static void
    215           1.1  kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
    216           1.1  kiyohara {
    217           1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    218           1.1  kiyohara 
    219          1.27  pgoyette 	if (cold)
    220           1.1  kiyohara 		return;
    221           1.1  kiyohara 
    222          1.27  pgoyette 	mutex_exit(&sc->sc_i2c_mutex);
    223           1.1  kiyohara }
    224           1.1  kiyohara 
    225           1.1  kiyohara static int
    226           1.1  kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    227           1.1  kiyohara     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    228           1.1  kiyohara {
    229           1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    230           1.1  kiyohara 	const uint8_t *b;
    231           1.1  kiyohara 	uint8_t ctl = 0, st;
    232           1.1  kiyohara 	int retries;
    233           1.4  kiyohara 	char fbuf[64];
    234           1.1  kiyohara 
    235          1.14     njoly 	DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
    236          1.14     njoly 	    "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
    237           1.1  kiyohara 	    len, flags));
    238           1.1  kiyohara 
    239          1.32     soren 	/* Clear status bits */
    240          1.32     soren 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
    241          1.32     soren 	    LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
    242          1.32     soren 	    LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
    243          1.32     soren 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
    244          1.32     soren 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
    245          1.32     soren 
    246           1.1  kiyohara 	/* Wait for bus to be idle */
    247           1.1  kiyohara 	for (retries = 100; retries > 0; retries--) {
    248           1.5   xtraeme 		st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    249           1.5   xtraeme 		if (!(st & LPCIB_SMB_HS_BUSY))
    250           1.1  kiyohara 			break;
    251           1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    252           1.1  kiyohara 	}
    253           1.4  kiyohara #ifdef ICHIIC_DEBUG
    254          1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    255          1.14     njoly 	printf("%s: exec: st 0x%s\n", device_xname(sc->sc_dev), fbuf);
    256           1.4  kiyohara #endif
    257           1.5   xtraeme 	if (st & LPCIB_SMB_HS_BUSY)
    258           1.1  kiyohara 		return (1);
    259           1.1  kiyohara 
    260           1.1  kiyohara 	if (cold || sc->sc_poll)
    261           1.1  kiyohara 		flags |= I2C_F_POLL;
    262           1.1  kiyohara 
    263          1.24   hannken 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
    264          1.24   hannken 	    (cmdlen == 0 && len > 1))
    265           1.1  kiyohara 		return (1);
    266           1.1  kiyohara 
    267           1.1  kiyohara 	/* Setup transfer */
    268           1.1  kiyohara 	sc->sc_i2c_xfer.op = op;
    269           1.1  kiyohara 	sc->sc_i2c_xfer.buf = buf;
    270           1.1  kiyohara 	sc->sc_i2c_xfer.len = len;
    271           1.1  kiyohara 	sc->sc_i2c_xfer.flags = flags;
    272           1.1  kiyohara 	sc->sc_i2c_xfer.error = 0;
    273           1.1  kiyohara 
    274           1.1  kiyohara 	/* Set slave address and transfer direction */
    275           1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
    276           1.5   xtraeme 	    LPCIB_SMB_TXSLVA_ADDR(addr) |
    277           1.5   xtraeme 	    (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
    278           1.1  kiyohara 
    279           1.1  kiyohara 	b = (const uint8_t *)cmdbuf;
    280           1.1  kiyohara 	if (cmdlen > 0)
    281           1.1  kiyohara 		/* Set command byte */
    282           1.5   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
    283           1.1  kiyohara 
    284           1.1  kiyohara 	if (I2C_OP_WRITE_P(op)) {
    285           1.1  kiyohara 		/* Write data */
    286           1.1  kiyohara 		b = buf;
    287          1.24   hannken 		if (cmdlen == 0 && len == 1)
    288          1.24   hannken 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    289          1.24   hannken 			    LPCIB_SMB_HCMD, b[0]);
    290          1.24   hannken 		else if (len > 0)
    291           1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    292           1.5   xtraeme 			    LPCIB_SMB_HD0, b[0]);
    293           1.1  kiyohara 		if (len > 1)
    294           1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    295           1.5   xtraeme 			    LPCIB_SMB_HD1, b[1]);
    296           1.1  kiyohara 	}
    297           1.1  kiyohara 
    298           1.1  kiyohara 	/* Set SMBus command */
    299          1.24   hannken 	if (cmdlen == 0) {
    300          1.24   hannken 		if (len == 0)
    301          1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_QUICK;
    302          1.19  pgoyette 		else
    303          1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_BYTE;
    304          1.19  pgoyette 	} else if (len == 1)
    305           1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_BDATA;
    306           1.1  kiyohara 	else if (len == 2)
    307           1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_WDATA;
    308           1.1  kiyohara 
    309           1.1  kiyohara 	if ((flags & I2C_F_POLL) == 0)
    310           1.5   xtraeme 		ctl |= LPCIB_SMB_HC_INTREN;
    311           1.1  kiyohara 
    312           1.1  kiyohara 	/* Start transaction */
    313           1.5   xtraeme 	ctl |= LPCIB_SMB_HC_START;
    314           1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
    315           1.1  kiyohara 
    316           1.1  kiyohara 	if (flags & I2C_F_POLL) {
    317           1.1  kiyohara 		/* Poll for completion */
    318           1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    319           1.1  kiyohara 		for (retries = 1000; retries > 0; retries--) {
    320           1.1  kiyohara 			st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    321           1.5   xtraeme 			    LPCIB_SMB_HS);
    322           1.5   xtraeme 			if ((st & LPCIB_SMB_HS_BUSY) == 0)
    323           1.1  kiyohara 				break;
    324           1.1  kiyohara 			DELAY(ICHIIC_DELAY);
    325           1.1  kiyohara 		}
    326           1.5   xtraeme 		if (st & LPCIB_SMB_HS_BUSY)
    327           1.1  kiyohara 			goto timeout;
    328           1.1  kiyohara 		ichsmb_intr(sc);
    329           1.1  kiyohara 	} else {
    330           1.1  kiyohara 		/* Wait for interrupt */
    331           1.1  kiyohara 		if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
    332           1.1  kiyohara 			goto timeout;
    333           1.1  kiyohara 	}
    334           1.1  kiyohara 
    335           1.1  kiyohara 	if (sc->sc_i2c_xfer.error)
    336           1.1  kiyohara 		return (1);
    337           1.1  kiyohara 
    338           1.1  kiyohara 	return (0);
    339           1.1  kiyohara 
    340           1.1  kiyohara timeout:
    341           1.1  kiyohara 	/*
    342           1.1  kiyohara 	 * Transfer timeout. Kill the transaction and clear status bits.
    343           1.1  kiyohara 	 */
    344          1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    345          1.12  kiyohara 	aprint_error_dev(sc->sc_dev,
    346          1.12  kiyohara 	    "exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
    347           1.4  kiyohara 	    "flags 0x%02x: timeout, status 0x%s\n",
    348          1.12  kiyohara 	    op, addr, cmdlen, len, flags, fbuf);
    349           1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
    350           1.5   xtraeme 	    LPCIB_SMB_HC_KILL);
    351           1.1  kiyohara 	DELAY(ICHIIC_DELAY);
    352           1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    353           1.5   xtraeme 	if ((st & LPCIB_SMB_HS_FAILED) == 0) {
    354          1.18  christos 		snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    355          1.12  kiyohara 		aprint_error_dev(sc->sc_dev, "abort failed, status 0x%s\n",
    356          1.12  kiyohara 		    fbuf);
    357           1.4  kiyohara 	}
    358           1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    359           1.1  kiyohara 	return (1);
    360           1.1  kiyohara }
    361           1.1  kiyohara 
    362           1.1  kiyohara static int
    363           1.1  kiyohara ichsmb_intr(void *arg)
    364           1.1  kiyohara {
    365           1.1  kiyohara 	struct ichsmb_softc *sc = arg;
    366           1.1  kiyohara 	uint8_t st;
    367           1.1  kiyohara 	uint8_t *b;
    368           1.1  kiyohara 	size_t len;
    369           1.4  kiyohara #ifdef ICHIIC_DEBUG
    370           1.4  kiyohara 	char fbuf[64];
    371           1.4  kiyohara #endif
    372           1.1  kiyohara 
    373           1.1  kiyohara 	/* Read status */
    374           1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    375           1.5   xtraeme 	if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
    376           1.5   xtraeme 	    LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
    377           1.5   xtraeme 	    LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
    378           1.1  kiyohara 		/* Interrupt was not for us */
    379           1.1  kiyohara 		return (0);
    380           1.1  kiyohara 
    381           1.4  kiyohara #ifdef ICHIIC_DEBUG
    382          1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    383          1.12  kiyohara 	printf("%s: intr st 0x%s\n", device_xname(sc->sc_dev), fbuf);
    384           1.4  kiyohara #endif
    385           1.1  kiyohara 
    386           1.1  kiyohara 	/* Clear status bits */
    387           1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    388           1.1  kiyohara 
    389           1.1  kiyohara 	/* Check for errors */
    390           1.5   xtraeme 	if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
    391           1.1  kiyohara 		sc->sc_i2c_xfer.error = 1;
    392           1.1  kiyohara 		goto done;
    393           1.1  kiyohara 	}
    394           1.1  kiyohara 
    395           1.5   xtraeme 	if (st & LPCIB_SMB_HS_INTR) {
    396           1.1  kiyohara 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    397           1.1  kiyohara 			goto done;
    398           1.1  kiyohara 
    399           1.1  kiyohara 		/* Read data */
    400           1.1  kiyohara 		b = sc->sc_i2c_xfer.buf;
    401           1.1  kiyohara 		len = sc->sc_i2c_xfer.len;
    402           1.1  kiyohara 		if (len > 0)
    403           1.1  kiyohara 			b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    404           1.5   xtraeme 			    LPCIB_SMB_HD0);
    405           1.1  kiyohara 		if (len > 1)
    406           1.1  kiyohara 			b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    407           1.5   xtraeme 			    LPCIB_SMB_HD1);
    408           1.1  kiyohara 	}
    409           1.1  kiyohara 
    410           1.1  kiyohara done:
    411           1.1  kiyohara 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    412           1.1  kiyohara 		wakeup(sc);
    413           1.1  kiyohara 	return (1);
    414           1.1  kiyohara }
    415