ichsmb.c revision 1.4.2.2 1 1.4.2.2 skrll /* $NetBSD: ichsmb.c,v 1.4.2.2 2007/08/15 13:48:30 skrll Exp $ */
2 1.4.2.2 skrll /* $OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $ */
3 1.4.2.2 skrll
4 1.4.2.2 skrll /*
5 1.4.2.2 skrll * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.4.2.2 skrll *
7 1.4.2.2 skrll * Permission to use, copy, modify, and distribute this software for any
8 1.4.2.2 skrll * purpose with or without fee is hereby granted, provided that the above
9 1.4.2.2 skrll * copyright notice and this permission notice appear in all copies.
10 1.4.2.2 skrll *
11 1.4.2.2 skrll * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.4.2.2 skrll * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.4.2.2 skrll * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.4.2.2 skrll * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.4.2.2 skrll * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.4.2.2 skrll * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.4.2.2 skrll * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.4.2.2 skrll */
19 1.4.2.2 skrll
20 1.4.2.2 skrll /*
21 1.4.2.2 skrll * Intel ICH SMBus controller driver.
22 1.4.2.2 skrll */
23 1.4.2.2 skrll
24 1.4.2.2 skrll #include <sys/param.h>
25 1.4.2.2 skrll #include <sys/device.h>
26 1.4.2.2 skrll #include <sys/errno.h>
27 1.4.2.2 skrll #include <sys/kernel.h>
28 1.4.2.2 skrll #include <sys/lock.h>
29 1.4.2.2 skrll #include <sys/proc.h>
30 1.4.2.2 skrll
31 1.4.2.2 skrll #include <machine/bus.h>
32 1.4.2.2 skrll
33 1.4.2.2 skrll #include <dev/pci/pcidevs.h>
34 1.4.2.2 skrll #include <dev/pci/pcireg.h>
35 1.4.2.2 skrll #include <dev/pci/pcivar.h>
36 1.4.2.2 skrll
37 1.4.2.2 skrll #include <dev/pci/ichreg.h>
38 1.4.2.2 skrll
39 1.4.2.2 skrll #include <dev/i2c/i2cvar.h>
40 1.4.2.2 skrll
41 1.4.2.2 skrll #ifdef ICHIIC_DEBUG
42 1.4.2.2 skrll #define DPRINTF(x) printf x
43 1.4.2.2 skrll #else
44 1.4.2.2 skrll #define DPRINTF(x)
45 1.4.2.2 skrll #endif
46 1.4.2.2 skrll
47 1.4.2.2 skrll #define ICHIIC_DELAY 100
48 1.4.2.2 skrll #define ICHIIC_TIMEOUT 1
49 1.4.2.2 skrll
50 1.4.2.2 skrll struct ichsmb_softc {
51 1.4.2.2 skrll struct device sc_dev;
52 1.4.2.2 skrll
53 1.4.2.2 skrll bus_space_tag_t sc_iot;
54 1.4.2.2 skrll bus_space_handle_t sc_ioh;
55 1.4.2.2 skrll void * sc_ih;
56 1.4.2.2 skrll int sc_poll;
57 1.4.2.2 skrll
58 1.4.2.2 skrll struct i2c_controller sc_i2c_tag;
59 1.4.2.2 skrll struct lock sc_i2c_lock;
60 1.4.2.2 skrll struct {
61 1.4.2.2 skrll i2c_op_t op;
62 1.4.2.2 skrll void * buf;
63 1.4.2.2 skrll size_t len;
64 1.4.2.2 skrll int flags;
65 1.4.2.2 skrll volatile int error;
66 1.4.2.2 skrll } sc_i2c_xfer;
67 1.4.2.2 skrll };
68 1.4.2.2 skrll
69 1.4.2.2 skrll static int ichsmb_match(struct device *, struct cfdata *, void *);
70 1.4.2.2 skrll static void ichsmb_attach(struct device *, struct device *, void *);
71 1.4.2.2 skrll
72 1.4.2.2 skrll static int ichsmb_i2c_acquire_bus(void *, int);
73 1.4.2.2 skrll static void ichsmb_i2c_release_bus(void *, int);
74 1.4.2.2 skrll static int ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
75 1.4.2.2 skrll size_t, void *, size_t, int);
76 1.4.2.2 skrll
77 1.4.2.2 skrll static int ichsmb_intr(void *);
78 1.4.2.2 skrll
79 1.4.2.2 skrll
80 1.4.2.2 skrll CFATTACH_DECL(ichsmb, sizeof(struct ichsmb_softc),
81 1.4.2.2 skrll ichsmb_match, ichsmb_attach, NULL, NULL);
82 1.4.2.2 skrll
83 1.4.2.2 skrll
84 1.4.2.2 skrll static int
85 1.4.2.2 skrll ichsmb_match(struct device *parent, struct cfdata *match, void *aux)
86 1.4.2.2 skrll {
87 1.4.2.2 skrll struct pci_attach_args *pa = aux;
88 1.4.2.2 skrll
89 1.4.2.2 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
90 1.4.2.2 skrll switch (PCI_PRODUCT(pa->pa_id)) {
91 1.4.2.2 skrll case PCI_PRODUCT_INTEL_6300ESB_SMB:
92 1.4.2.2 skrll case PCI_PRODUCT_INTEL_63XXESB_SMB:
93 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801AA_SMB:
94 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801AB_SMB:
95 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801BA_SMB:
96 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801CA_SMB:
97 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801DB_SMB:
98 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801E_SMB:
99 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801EB_SMB:
100 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801FB_SMB:
101 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801G_SMB:
102 1.4.2.2 skrll case PCI_PRODUCT_INTEL_82801H_SMB:
103 1.4.2.2 skrll return 1;
104 1.4.2.2 skrll }
105 1.4.2.2 skrll }
106 1.4.2.2 skrll return 0;
107 1.4.2.2 skrll }
108 1.4.2.2 skrll
109 1.4.2.2 skrll static void
110 1.4.2.2 skrll ichsmb_attach(struct device *parent, struct device *self, void *aux)
111 1.4.2.2 skrll {
112 1.4.2.2 skrll struct ichsmb_softc *sc = (struct ichsmb_softc *)self;
113 1.4.2.2 skrll struct pci_attach_args *pa = aux;
114 1.4.2.2 skrll struct i2cbus_attach_args iba;
115 1.4.2.2 skrll pcireg_t conf;
116 1.4.2.2 skrll bus_size_t iosize;
117 1.4.2.2 skrll pci_intr_handle_t ih;
118 1.4.2.2 skrll const char *intrstr = NULL;
119 1.4.2.2 skrll char devinfo[256];
120 1.4.2.2 skrll
121 1.4.2.2 skrll aprint_naive("\n");
122 1.4.2.2 skrll pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
123 1.4.2.2 skrll aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
124 1.4.2.2 skrll PCI_REVISION(pa->pa_class));
125 1.4.2.2 skrll
126 1.4.2.2 skrll /* Read configuration */
127 1.4.2.2 skrll conf = pci_conf_read(pa->pa_pc, pa->pa_tag, ICH_SMB_HOSTC);
128 1.4.2.2 skrll DPRINTF(("%s: conf 0x%08x", sc->sc_dev.dv_xname, conf));
129 1.4.2.2 skrll
130 1.4.2.2 skrll if ((conf & ICH_SMB_HOSTC_HSTEN) == 0) {
131 1.4.2.2 skrll aprint_error("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
132 1.4.2.2 skrll return;
133 1.4.2.2 skrll }
134 1.4.2.2 skrll
135 1.4.2.2 skrll /* Map I/O space */
136 1.4.2.2 skrll if (pci_mapreg_map(pa, ICH_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
137 1.4.2.2 skrll &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
138 1.4.2.2 skrll aprint_error("%s: can't map I/O space\n", sc->sc_dev.dv_xname);
139 1.4.2.2 skrll return;
140 1.4.2.2 skrll }
141 1.4.2.2 skrll
142 1.4.2.2 skrll sc->sc_poll = 1;
143 1.4.2.2 skrll if (conf & ICH_SMB_HOSTC_SMIEN) {
144 1.4.2.2 skrll /* No PCI IRQ */
145 1.4.2.2 skrll aprint_normal("%s: SMI\n", sc->sc_dev.dv_xname);
146 1.4.2.2 skrll } else {
147 1.4.2.2 skrll /* Install interrupt handler */
148 1.4.2.2 skrll if (pci_intr_map(pa, &ih) == 0) {
149 1.4.2.2 skrll intrstr = pci_intr_string(pa->pa_pc, ih);
150 1.4.2.2 skrll sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
151 1.4.2.2 skrll ichsmb_intr, sc);
152 1.4.2.2 skrll if (sc->sc_ih != NULL) {
153 1.4.2.2 skrll aprint_normal("%s: interrupting at %s\n",
154 1.4.2.2 skrll sc->sc_dev.dv_xname, intrstr);
155 1.4.2.2 skrll sc->sc_poll = 0;
156 1.4.2.2 skrll }
157 1.4.2.2 skrll }
158 1.4.2.2 skrll if (sc->sc_poll)
159 1.4.2.2 skrll aprint_normal("%s: polling\n", sc->sc_dev.dv_xname);
160 1.4.2.2 skrll }
161 1.4.2.2 skrll
162 1.4.2.2 skrll /* Attach I2C bus */
163 1.4.2.2 skrll lockinit(&sc->sc_i2c_lock, PZERO, "smblk", 0, 0);
164 1.4.2.2 skrll sc->sc_i2c_tag.ic_cookie = sc;
165 1.4.2.2 skrll sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
166 1.4.2.2 skrll sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
167 1.4.2.2 skrll sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
168 1.4.2.2 skrll
169 1.4.2.2 skrll bzero(&iba, sizeof(iba));
170 1.4.2.2 skrll iba.iba_tag = &sc->sc_i2c_tag;
171 1.4.2.2 skrll config_found(self, &iba, iicbus_print);
172 1.4.2.2 skrll
173 1.4.2.2 skrll return;
174 1.4.2.2 skrll }
175 1.4.2.2 skrll
176 1.4.2.2 skrll static int
177 1.4.2.2 skrll ichsmb_i2c_acquire_bus(void *cookie, int flags)
178 1.4.2.2 skrll {
179 1.4.2.2 skrll struct ichsmb_softc *sc = cookie;
180 1.4.2.2 skrll
181 1.4.2.2 skrll if (cold || sc->sc_poll || (flags & I2C_F_POLL))
182 1.4.2.2 skrll return (0);
183 1.4.2.2 skrll
184 1.4.2.2 skrll return (lockmgr(&sc->sc_i2c_lock, LK_EXCLUSIVE, NULL));
185 1.4.2.2 skrll }
186 1.4.2.2 skrll
187 1.4.2.2 skrll static void
188 1.4.2.2 skrll ichsmb_i2c_release_bus(void *cookie, int flags)
189 1.4.2.2 skrll {
190 1.4.2.2 skrll struct ichsmb_softc *sc = cookie;
191 1.4.2.2 skrll
192 1.4.2.2 skrll if (cold || sc->sc_poll || (flags & I2C_F_POLL))
193 1.4.2.2 skrll return;
194 1.4.2.2 skrll
195 1.4.2.2 skrll lockmgr(&sc->sc_i2c_lock, LK_RELEASE, NULL);
196 1.4.2.2 skrll }
197 1.4.2.2 skrll
198 1.4.2.2 skrll static int
199 1.4.2.2 skrll ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
200 1.4.2.2 skrll const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
201 1.4.2.2 skrll {
202 1.4.2.2 skrll struct ichsmb_softc *sc = cookie;
203 1.4.2.2 skrll const uint8_t *b;
204 1.4.2.2 skrll uint8_t ctl = 0, st;
205 1.4.2.2 skrll int retries;
206 1.4.2.2 skrll char fbuf[64];
207 1.4.2.2 skrll
208 1.4.2.2 skrll DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %d, "
209 1.4.2.2 skrll "flags 0x%02x\n", sc->sc_dev.dv_xname, op, addr, cmdlen,
210 1.4.2.2 skrll len, flags));
211 1.4.2.2 skrll
212 1.4.2.2 skrll /* Wait for bus to be idle */
213 1.4.2.2 skrll for (retries = 100; retries > 0; retries--) {
214 1.4.2.2 skrll st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HS);
215 1.4.2.2 skrll if (!(st & ICH_SMB_HS_BUSY))
216 1.4.2.2 skrll break;
217 1.4.2.2 skrll DELAY(ICHIIC_DELAY);
218 1.4.2.2 skrll }
219 1.4.2.2 skrll #ifdef ICHIIC_DEBUG
220 1.4.2.2 skrll bitmask_snprintf(st, ICH_SMB_HS_BITS, fbuf, sizeof(fbuf));
221 1.4.2.2 skrll printf("%s: exec: st 0x%s\n", sc->sc_dev.dv_xname, fbuf);
222 1.4.2.2 skrll #endif
223 1.4.2.2 skrll if (st & ICH_SMB_HS_BUSY)
224 1.4.2.2 skrll return (1);
225 1.4.2.2 skrll
226 1.4.2.2 skrll if (cold || sc->sc_poll)
227 1.4.2.2 skrll flags |= I2C_F_POLL;
228 1.4.2.2 skrll
229 1.4.2.2 skrll if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
230 1.4.2.2 skrll return (1);
231 1.4.2.2 skrll
232 1.4.2.2 skrll /* Setup transfer */
233 1.4.2.2 skrll sc->sc_i2c_xfer.op = op;
234 1.4.2.2 skrll sc->sc_i2c_xfer.buf = buf;
235 1.4.2.2 skrll sc->sc_i2c_xfer.len = len;
236 1.4.2.2 skrll sc->sc_i2c_xfer.flags = flags;
237 1.4.2.2 skrll sc->sc_i2c_xfer.error = 0;
238 1.4.2.2 skrll
239 1.4.2.2 skrll /* Set slave address and transfer direction */
240 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_TXSLVA,
241 1.4.2.2 skrll ICH_SMB_TXSLVA_ADDR(addr) |
242 1.4.2.2 skrll (I2C_OP_READ_P(op) ? ICH_SMB_TXSLVA_READ : 0));
243 1.4.2.2 skrll
244 1.4.2.2 skrll b = (const uint8_t *)cmdbuf;
245 1.4.2.2 skrll if (cmdlen > 0)
246 1.4.2.2 skrll /* Set command byte */
247 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HCMD, b[0]);
248 1.4.2.2 skrll
249 1.4.2.2 skrll if (I2C_OP_WRITE_P(op)) {
250 1.4.2.2 skrll /* Write data */
251 1.4.2.2 skrll b = buf;
252 1.4.2.2 skrll if (len > 0)
253 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh,
254 1.4.2.2 skrll ICH_SMB_HD0, b[0]);
255 1.4.2.2 skrll if (len > 1)
256 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh,
257 1.4.2.2 skrll ICH_SMB_HD1, b[1]);
258 1.4.2.2 skrll }
259 1.4.2.2 skrll
260 1.4.2.2 skrll /* Set SMBus command */
261 1.4.2.2 skrll if (len == 0)
262 1.4.2.2 skrll ctl = ICH_SMB_HC_CMD_BYTE;
263 1.4.2.2 skrll else if (len == 1)
264 1.4.2.2 skrll ctl = ICH_SMB_HC_CMD_BDATA;
265 1.4.2.2 skrll else if (len == 2)
266 1.4.2.2 skrll ctl = ICH_SMB_HC_CMD_WDATA;
267 1.4.2.2 skrll
268 1.4.2.2 skrll if ((flags & I2C_F_POLL) == 0)
269 1.4.2.2 skrll ctl |= ICH_SMB_HC_INTREN;
270 1.4.2.2 skrll
271 1.4.2.2 skrll /* Start transaction */
272 1.4.2.2 skrll ctl |= ICH_SMB_HC_START;
273 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HC, ctl);
274 1.4.2.2 skrll
275 1.4.2.2 skrll if (flags & I2C_F_POLL) {
276 1.4.2.2 skrll /* Poll for completion */
277 1.4.2.2 skrll DELAY(ICHIIC_DELAY);
278 1.4.2.2 skrll for (retries = 1000; retries > 0; retries--) {
279 1.4.2.2 skrll st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
280 1.4.2.2 skrll ICH_SMB_HS);
281 1.4.2.2 skrll if ((st & ICH_SMB_HS_BUSY) == 0)
282 1.4.2.2 skrll break;
283 1.4.2.2 skrll DELAY(ICHIIC_DELAY);
284 1.4.2.2 skrll }
285 1.4.2.2 skrll if (st & ICH_SMB_HS_BUSY)
286 1.4.2.2 skrll goto timeout;
287 1.4.2.2 skrll ichsmb_intr(sc);
288 1.4.2.2 skrll } else {
289 1.4.2.2 skrll /* Wait for interrupt */
290 1.4.2.2 skrll if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
291 1.4.2.2 skrll goto timeout;
292 1.4.2.2 skrll }
293 1.4.2.2 skrll
294 1.4.2.2 skrll if (sc->sc_i2c_xfer.error)
295 1.4.2.2 skrll return (1);
296 1.4.2.2 skrll
297 1.4.2.2 skrll return (0);
298 1.4.2.2 skrll
299 1.4.2.2 skrll timeout:
300 1.4.2.2 skrll /*
301 1.4.2.2 skrll * Transfer timeout. Kill the transaction and clear status bits.
302 1.4.2.2 skrll */
303 1.4.2.2 skrll bitmask_snprintf(st, ICH_SMB_HS_BITS, fbuf, sizeof(fbuf));
304 1.4.2.2 skrll printf("%s: exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
305 1.4.2.2 skrll "flags 0x%02x: timeout, status 0x%s\n",
306 1.4.2.2 skrll sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags, fbuf);
307 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HC,
308 1.4.2.2 skrll ICH_SMB_HC_KILL);
309 1.4.2.2 skrll DELAY(ICHIIC_DELAY);
310 1.4.2.2 skrll st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HS);
311 1.4.2.2 skrll if ((st & ICH_SMB_HS_FAILED) == 0) {
312 1.4.2.2 skrll bitmask_snprintf(st, ICH_SMB_HS_BITS, fbuf, sizeof(fbuf));
313 1.4.2.2 skrll printf("%s: abort failed, status 0x%s\n",
314 1.4.2.2 skrll sc->sc_dev.dv_xname, fbuf);
315 1.4.2.2 skrll }
316 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HS, st);
317 1.4.2.2 skrll return (1);
318 1.4.2.2 skrll }
319 1.4.2.2 skrll
320 1.4.2.2 skrll static int
321 1.4.2.2 skrll ichsmb_intr(void *arg)
322 1.4.2.2 skrll {
323 1.4.2.2 skrll struct ichsmb_softc *sc = arg;
324 1.4.2.2 skrll uint8_t st;
325 1.4.2.2 skrll uint8_t *b;
326 1.4.2.2 skrll size_t len;
327 1.4.2.2 skrll #ifdef ICHIIC_DEBUG
328 1.4.2.2 skrll char fbuf[64];
329 1.4.2.2 skrll #endif
330 1.4.2.2 skrll
331 1.4.2.2 skrll /* Read status */
332 1.4.2.2 skrll st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HS);
333 1.4.2.2 skrll if ((st & ICH_SMB_HS_BUSY) != 0 || (st & (ICH_SMB_HS_INTR |
334 1.4.2.2 skrll ICH_SMB_HS_DEVERR | ICH_SMB_HS_BUSERR | ICH_SMB_HS_FAILED |
335 1.4.2.2 skrll ICH_SMB_HS_SMBAL | ICH_SMB_HS_BDONE)) == 0)
336 1.4.2.2 skrll /* Interrupt was not for us */
337 1.4.2.2 skrll return (0);
338 1.4.2.2 skrll
339 1.4.2.2 skrll #ifdef ICHIIC_DEBUG
340 1.4.2.2 skrll bitmask_snprintf(st, ICH_SMB_HS_BITS, fbuf, sizeof(fbuf));
341 1.4.2.2 skrll printf("%s: intr st 0x%s\n", sc->sc_dev.dv_xname, fbuf);
342 1.4.2.2 skrll #endif
343 1.4.2.2 skrll
344 1.4.2.2 skrll /* Clear status bits */
345 1.4.2.2 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, ICH_SMB_HS, st);
346 1.4.2.2 skrll
347 1.4.2.2 skrll /* Check for errors */
348 1.4.2.2 skrll if (st & (ICH_SMB_HS_DEVERR | ICH_SMB_HS_BUSERR | ICH_SMB_HS_FAILED)) {
349 1.4.2.2 skrll sc->sc_i2c_xfer.error = 1;
350 1.4.2.2 skrll goto done;
351 1.4.2.2 skrll }
352 1.4.2.2 skrll
353 1.4.2.2 skrll if (st & ICH_SMB_HS_INTR) {
354 1.4.2.2 skrll if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
355 1.4.2.2 skrll goto done;
356 1.4.2.2 skrll
357 1.4.2.2 skrll /* Read data */
358 1.4.2.2 skrll b = sc->sc_i2c_xfer.buf;
359 1.4.2.2 skrll len = sc->sc_i2c_xfer.len;
360 1.4.2.2 skrll if (len > 0)
361 1.4.2.2 skrll b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
362 1.4.2.2 skrll ICH_SMB_HD0);
363 1.4.2.2 skrll if (len > 1)
364 1.4.2.2 skrll b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
365 1.4.2.2 skrll ICH_SMB_HD1);
366 1.4.2.2 skrll }
367 1.4.2.2 skrll
368 1.4.2.2 skrll done:
369 1.4.2.2 skrll if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
370 1.4.2.2 skrll wakeup(sc);
371 1.4.2.2 skrll return (1);
372 1.4.2.2 skrll }
373