Home | History | Annotate | Line # | Download | only in pci
ichsmb.c revision 1.50.6.3
      1  1.50.6.3       snj /*	$NetBSD: ichsmb.c,v 1.50.6.3 2018/07/26 20:32:38 snj Exp $	*/
      2       1.1  kiyohara /*	$OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $	*/
      3       1.1  kiyohara 
      4       1.1  kiyohara /*
      5       1.1  kiyohara  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6       1.1  kiyohara  *
      7       1.1  kiyohara  * Permission to use, copy, modify, and distribute this software for any
      8       1.1  kiyohara  * purpose with or without fee is hereby granted, provided that the above
      9       1.1  kiyohara  * copyright notice and this permission notice appear in all copies.
     10       1.1  kiyohara  *
     11       1.1  kiyohara  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12       1.1  kiyohara  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13       1.1  kiyohara  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14       1.1  kiyohara  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15       1.1  kiyohara  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16       1.1  kiyohara  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17       1.1  kiyohara  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18       1.1  kiyohara  */
     19       1.1  kiyohara 
     20       1.1  kiyohara /*
     21       1.1  kiyohara  * Intel ICH SMBus controller driver.
     22       1.1  kiyohara  */
     23       1.1  kiyohara 
     24       1.6   xtraeme #include <sys/cdefs.h>
     25  1.50.6.3       snj __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.50.6.3 2018/07/26 20:32:38 snj Exp $");
     26       1.6   xtraeme 
     27       1.1  kiyohara #include <sys/param.h>
     28       1.1  kiyohara #include <sys/device.h>
     29       1.1  kiyohara #include <sys/errno.h>
     30       1.1  kiyohara #include <sys/kernel.h>
     31      1.27  pgoyette #include <sys/mutex.h>
     32       1.1  kiyohara #include <sys/proc.h>
     33       1.1  kiyohara 
     34      1.10        ad #include <sys/bus.h>
     35       1.1  kiyohara 
     36       1.1  kiyohara #include <dev/pci/pcidevs.h>
     37       1.1  kiyohara #include <dev/pci/pcireg.h>
     38       1.1  kiyohara #include <dev/pci/pcivar.h>
     39       1.1  kiyohara 
     40       1.5   xtraeme #include <dev/ic/i82801lpcreg.h>
     41       1.1  kiyohara 
     42       1.1  kiyohara #include <dev/i2c/i2cvar.h>
     43       1.1  kiyohara 
     44       1.1  kiyohara #ifdef ICHIIC_DEBUG
     45       1.1  kiyohara #define DPRINTF(x) printf x
     46       1.1  kiyohara #else
     47       1.1  kiyohara #define DPRINTF(x)
     48       1.1  kiyohara #endif
     49       1.1  kiyohara 
     50       1.1  kiyohara #define ICHIIC_DELAY	100
     51       1.1  kiyohara #define ICHIIC_TIMEOUT	1
     52       1.1  kiyohara 
     53       1.1  kiyohara struct ichsmb_softc {
     54      1.12  kiyohara 	device_t		sc_dev;
     55       1.1  kiyohara 
     56       1.1  kiyohara 	bus_space_tag_t		sc_iot;
     57       1.1  kiyohara 	bus_space_handle_t	sc_ioh;
     58       1.1  kiyohara 	void *			sc_ih;
     59       1.1  kiyohara 	int			sc_poll;
     60       1.1  kiyohara 
     61       1.1  kiyohara 	struct i2c_controller	sc_i2c_tag;
     62      1.27  pgoyette 	kmutex_t 		sc_i2c_mutex;
     63       1.1  kiyohara 	struct {
     64       1.1  kiyohara 		i2c_op_t     op;
     65       1.1  kiyohara 		void *       buf;
     66       1.1  kiyohara 		size_t       len;
     67       1.1  kiyohara 		int          flags;
     68       1.1  kiyohara 		volatile int error;
     69       1.1  kiyohara 	}			sc_i2c_xfer;
     70      1.42  pgoyette 	device_t		sc_i2c_device;
     71       1.1  kiyohara };
     72       1.1  kiyohara 
     73      1.21    cegger static int	ichsmb_match(device_t, cfdata_t, void *);
     74      1.12  kiyohara static void	ichsmb_attach(device_t, device_t, void *);
     75      1.42  pgoyette static int	ichsmb_rescan(device_t, const char *, const int *);
     76      1.42  pgoyette static void	ichsmb_chdet(device_t, device_t);
     77       1.1  kiyohara 
     78       1.1  kiyohara static int	ichsmb_i2c_acquire_bus(void *, int);
     79       1.1  kiyohara static void	ichsmb_i2c_release_bus(void *, int);
     80       1.1  kiyohara static int	ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     81       1.1  kiyohara 		    size_t, void *, size_t, int);
     82       1.1  kiyohara 
     83       1.1  kiyohara static int	ichsmb_intr(void *);
     84       1.1  kiyohara 
     85       1.1  kiyohara 
     86      1.42  pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
     87      1.42  pgoyette     ichsmb_match, ichsmb_attach, NULL, NULL, ichsmb_rescan, ichsmb_chdet, 0);
     88       1.1  kiyohara 
     89       1.1  kiyohara 
     90       1.1  kiyohara static int
     91      1.21    cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
     92       1.1  kiyohara {
     93       1.1  kiyohara 	struct pci_attach_args *pa = aux;
     94       1.1  kiyohara 
     95       1.1  kiyohara 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
     96       1.1  kiyohara 		switch (PCI_PRODUCT(pa->pa_id)) {
     97       1.1  kiyohara 		case PCI_PRODUCT_INTEL_6300ESB_SMB:
     98       1.1  kiyohara 		case PCI_PRODUCT_INTEL_63XXESB_SMB:
     99       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AA_SMB:
    100       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AB_SMB:
    101       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801BA_SMB:
    102       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801CA_SMB:
    103       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801DB_SMB:
    104       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801E_SMB:
    105       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801EB_SMB:
    106       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801FB_SMB:
    107       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801G_SMB:
    108       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801H_SMB:
    109       1.7   xtraeme 		case PCI_PRODUCT_INTEL_82801I_SMB:
    110      1.23     njoly 		case PCI_PRODUCT_INTEL_82801JD_SMB:
    111      1.23     njoly 		case PCI_PRODUCT_INTEL_82801JI_SMB:
    112      1.22       tnn 		case PCI_PRODUCT_INTEL_3400_SMB:
    113      1.25   msaitoh 		case PCI_PRODUCT_INTEL_6SERIES_SMB:
    114      1.28  riastrad 		case PCI_PRODUCT_INTEL_7SERIES_SMB:
    115      1.31   msaitoh 		case PCI_PRODUCT_INTEL_8SERIES_SMB:
    116      1.39   msaitoh 		case PCI_PRODUCT_INTEL_9SERIES_SMB:
    117      1.44   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_SMB:
    118      1.49   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
    119      1.48   msaitoh 		case PCI_PRODUCT_INTEL_2HS_SMB:
    120  1.50.6.2    martin 		case PCI_PRODUCT_INTEL_3HS_SMB:
    121      1.33   msaitoh 		case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
    122      1.41       tnn 		case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
    123      1.36   msaitoh 		case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
    124      1.43   msaitoh 		case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
    125  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_APL_SMB:
    126  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_GLK_SMB:
    127      1.30  riastrad 		case PCI_PRODUCT_INTEL_C600_SMBUS:
    128      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_0:
    129      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_1:
    130      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_2:
    131      1.40   msaitoh 		case PCI_PRODUCT_INTEL_C610_SMB:
    132  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_C620_SMB:
    133  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_C620_SMB_S:
    134      1.36   msaitoh 		case PCI_PRODUCT_INTEL_EP80579_SMB:
    135      1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
    136      1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
    137      1.34   msaitoh 		case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
    138  1.50.6.1       snj 		case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
    139       1.1  kiyohara 			return 1;
    140       1.1  kiyohara 		}
    141       1.1  kiyohara 	}
    142       1.1  kiyohara 	return 0;
    143       1.1  kiyohara }
    144       1.1  kiyohara 
    145       1.1  kiyohara static void
    146      1.12  kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
    147       1.1  kiyohara {
    148      1.12  kiyohara 	struct ichsmb_softc *sc = device_private(self);
    149       1.1  kiyohara 	struct pci_attach_args *pa = aux;
    150       1.1  kiyohara 	pcireg_t conf;
    151       1.1  kiyohara 	bus_size_t iosize;
    152       1.1  kiyohara 	pci_intr_handle_t ih;
    153       1.1  kiyohara 	const char *intrstr = NULL;
    154      1.35  christos 	char intrbuf[PCI_INTRSTR_LEN];
    155      1.42  pgoyette 	int flags;
    156       1.1  kiyohara 
    157      1.12  kiyohara 	sc->sc_dev = self;
    158      1.12  kiyohara 
    159      1.26  drochner 	pci_aprint_devinfo(pa, NULL);
    160       1.1  kiyohara 
    161       1.1  kiyohara 	/* Read configuration */
    162       1.5   xtraeme 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
    163      1.16     njoly 	DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
    164       1.1  kiyohara 
    165       1.5   xtraeme 	if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
    166      1.12  kiyohara 		aprint_error_dev(self, "SMBus disabled\n");
    167      1.37  riastrad 		goto out;
    168       1.1  kiyohara 	}
    169       1.1  kiyohara 
    170       1.1  kiyohara 	/* Map I/O space */
    171       1.5   xtraeme 	if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
    172       1.1  kiyohara 	    &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
    173      1.12  kiyohara 		aprint_error_dev(self, "can't map I/O space\n");
    174      1.37  riastrad 		goto out;
    175       1.1  kiyohara 	}
    176       1.1  kiyohara 
    177       1.1  kiyohara 	sc->sc_poll = 1;
    178       1.5   xtraeme 	if (conf & LPCIB_SMB_HOSTC_SMIEN) {
    179       1.1  kiyohara 		/* No PCI IRQ */
    180      1.15     njoly 		aprint_normal_dev(self, "interrupting at SMI\n");
    181       1.1  kiyohara 	} else {
    182       1.1  kiyohara 		/* Install interrupt handler */
    183       1.1  kiyohara 		if (pci_intr_map(pa, &ih) == 0) {
    184      1.46   msaitoh 			intrstr = pci_intr_string(pa->pa_pc, ih, intrbuf,
    185      1.46   msaitoh 			    sizeof(intrbuf));
    186      1.47  jdolecek 			sc->sc_ih = pci_intr_establish_xname(pa->pa_pc, ih,
    187      1.47  jdolecek 			    IPL_BIO, ichsmb_intr, sc, device_xname(sc->sc_dev));
    188       1.1  kiyohara 			if (sc->sc_ih != NULL) {
    189      1.12  kiyohara 				aprint_normal_dev(self, "interrupting at %s\n",
    190      1.12  kiyohara 				    intrstr);
    191       1.1  kiyohara 				sc->sc_poll = 0;
    192       1.1  kiyohara 			}
    193       1.1  kiyohara 		}
    194       1.1  kiyohara 		if (sc->sc_poll)
    195      1.12  kiyohara 			aprint_normal_dev(self, "polling\n");
    196       1.1  kiyohara 	}
    197       1.1  kiyohara 
    198      1.42  pgoyette 	sc->sc_i2c_device = NULL;
    199      1.42  pgoyette 	flags = 0;
    200      1.45  pgoyette 	mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
    201      1.42  pgoyette 	ichsmb_rescan(self, "i2cbus", &flags);
    202      1.42  pgoyette 
    203      1.42  pgoyette out:	if (!pmf_device_register(self, NULL, NULL))
    204      1.42  pgoyette 		aprint_error_dev(self, "couldn't establish power handler\n");
    205      1.42  pgoyette }
    206      1.42  pgoyette 
    207      1.42  pgoyette static int
    208      1.42  pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
    209      1.42  pgoyette {
    210      1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    211      1.42  pgoyette 	struct i2cbus_attach_args iba;
    212      1.42  pgoyette 
    213      1.42  pgoyette 	if (!ifattr_match(ifattr, "i2cbus"))
    214      1.42  pgoyette 		return 0;
    215      1.42  pgoyette 
    216      1.42  pgoyette 	if (sc->sc_i2c_device)
    217      1.42  pgoyette 		return 0;
    218      1.42  pgoyette 
    219       1.1  kiyohara 	/* Attach I2C bus */
    220       1.1  kiyohara 	sc->sc_i2c_tag.ic_cookie = sc;
    221       1.1  kiyohara 	sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
    222       1.1  kiyohara 	sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
    223       1.1  kiyohara 	sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
    224       1.1  kiyohara 
    225      1.20    cegger 	memset(&iba, 0, sizeof(iba));
    226       1.9       riz 	iba.iba_type = I2C_TYPE_SMBUS;
    227       1.1  kiyohara 	iba.iba_tag = &sc->sc_i2c_tag;
    228      1.42  pgoyette 	sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
    229      1.42  pgoyette 
    230      1.42  pgoyette 	return 0;
    231      1.42  pgoyette }
    232      1.42  pgoyette 
    233      1.42  pgoyette static void
    234      1.42  pgoyette ichsmb_chdet(device_t self, device_t child)
    235      1.42  pgoyette {
    236      1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    237      1.42  pgoyette 
    238      1.42  pgoyette 	if (sc->sc_i2c_device == child)
    239      1.42  pgoyette 		sc->sc_i2c_device = NULL;
    240       1.1  kiyohara 
    241       1.1  kiyohara }
    242       1.1  kiyohara 
    243       1.1  kiyohara static int
    244       1.1  kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
    245       1.1  kiyohara {
    246       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    247       1.1  kiyohara 
    248      1.27  pgoyette 	if (cold)
    249       1.8   xtraeme 		return 0;
    250       1.1  kiyohara 
    251      1.27  pgoyette 	mutex_enter(&sc->sc_i2c_mutex);
    252       1.8   xtraeme 	return 0;
    253       1.1  kiyohara }
    254       1.1  kiyohara 
    255       1.1  kiyohara static void
    256       1.1  kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
    257       1.1  kiyohara {
    258       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    259       1.1  kiyohara 
    260      1.27  pgoyette 	if (cold)
    261       1.1  kiyohara 		return;
    262       1.1  kiyohara 
    263      1.27  pgoyette 	mutex_exit(&sc->sc_i2c_mutex);
    264       1.1  kiyohara }
    265       1.1  kiyohara 
    266       1.1  kiyohara static int
    267       1.1  kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    268       1.1  kiyohara     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    269       1.1  kiyohara {
    270       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    271       1.1  kiyohara 	const uint8_t *b;
    272       1.1  kiyohara 	uint8_t ctl = 0, st;
    273       1.1  kiyohara 	int retries;
    274       1.4  kiyohara 	char fbuf[64];
    275       1.1  kiyohara 
    276      1.14     njoly 	DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
    277      1.14     njoly 	    "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
    278       1.1  kiyohara 	    len, flags));
    279       1.1  kiyohara 
    280      1.32     soren 	/* Clear status bits */
    281      1.32     soren 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
    282      1.32     soren 	    LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
    283      1.32     soren 	    LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
    284      1.32     soren 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
    285      1.32     soren 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
    286      1.32     soren 
    287       1.1  kiyohara 	/* Wait for bus to be idle */
    288       1.1  kiyohara 	for (retries = 100; retries > 0; retries--) {
    289       1.5   xtraeme 		st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    290       1.5   xtraeme 		if (!(st & LPCIB_SMB_HS_BUSY))
    291       1.1  kiyohara 			break;
    292       1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    293       1.1  kiyohara 	}
    294       1.4  kiyohara #ifdef ICHIIC_DEBUG
    295      1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    296      1.50   msaitoh 	printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
    297       1.4  kiyohara #endif
    298       1.5   xtraeme 	if (st & LPCIB_SMB_HS_BUSY)
    299       1.1  kiyohara 		return (1);
    300       1.1  kiyohara 
    301       1.1  kiyohara 	if (cold || sc->sc_poll)
    302       1.1  kiyohara 		flags |= I2C_F_POLL;
    303       1.1  kiyohara 
    304      1.24   hannken 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
    305      1.24   hannken 	    (cmdlen == 0 && len > 1))
    306       1.1  kiyohara 		return (1);
    307       1.1  kiyohara 
    308       1.1  kiyohara 	/* Setup transfer */
    309       1.1  kiyohara 	sc->sc_i2c_xfer.op = op;
    310       1.1  kiyohara 	sc->sc_i2c_xfer.buf = buf;
    311       1.1  kiyohara 	sc->sc_i2c_xfer.len = len;
    312       1.1  kiyohara 	sc->sc_i2c_xfer.flags = flags;
    313       1.1  kiyohara 	sc->sc_i2c_xfer.error = 0;
    314       1.1  kiyohara 
    315       1.1  kiyohara 	/* Set slave address and transfer direction */
    316       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
    317       1.5   xtraeme 	    LPCIB_SMB_TXSLVA_ADDR(addr) |
    318       1.5   xtraeme 	    (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
    319       1.1  kiyohara 
    320       1.1  kiyohara 	b = (const uint8_t *)cmdbuf;
    321       1.1  kiyohara 	if (cmdlen > 0)
    322       1.1  kiyohara 		/* Set command byte */
    323       1.5   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
    324       1.1  kiyohara 
    325       1.1  kiyohara 	if (I2C_OP_WRITE_P(op)) {
    326       1.1  kiyohara 		/* Write data */
    327       1.1  kiyohara 		b = buf;
    328      1.24   hannken 		if (cmdlen == 0 && len == 1)
    329      1.24   hannken 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    330      1.24   hannken 			    LPCIB_SMB_HCMD, b[0]);
    331      1.24   hannken 		else if (len > 0)
    332       1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    333       1.5   xtraeme 			    LPCIB_SMB_HD0, b[0]);
    334       1.1  kiyohara 		if (len > 1)
    335       1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    336       1.5   xtraeme 			    LPCIB_SMB_HD1, b[1]);
    337       1.1  kiyohara 	}
    338       1.1  kiyohara 
    339       1.1  kiyohara 	/* Set SMBus command */
    340      1.24   hannken 	if (cmdlen == 0) {
    341      1.24   hannken 		if (len == 0)
    342      1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_QUICK;
    343      1.19  pgoyette 		else
    344      1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_BYTE;
    345      1.19  pgoyette 	} else if (len == 1)
    346       1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_BDATA;
    347       1.1  kiyohara 	else if (len == 2)
    348       1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_WDATA;
    349       1.1  kiyohara 
    350       1.1  kiyohara 	if ((flags & I2C_F_POLL) == 0)
    351       1.5   xtraeme 		ctl |= LPCIB_SMB_HC_INTREN;
    352       1.1  kiyohara 
    353       1.1  kiyohara 	/* Start transaction */
    354       1.5   xtraeme 	ctl |= LPCIB_SMB_HC_START;
    355       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
    356       1.1  kiyohara 
    357       1.1  kiyohara 	if (flags & I2C_F_POLL) {
    358       1.1  kiyohara 		/* Poll for completion */
    359       1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    360       1.1  kiyohara 		for (retries = 1000; retries > 0; retries--) {
    361       1.1  kiyohara 			st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    362       1.5   xtraeme 			    LPCIB_SMB_HS);
    363       1.5   xtraeme 			if ((st & LPCIB_SMB_HS_BUSY) == 0)
    364       1.1  kiyohara 				break;
    365       1.1  kiyohara 			DELAY(ICHIIC_DELAY);
    366       1.1  kiyohara 		}
    367       1.5   xtraeme 		if (st & LPCIB_SMB_HS_BUSY)
    368       1.1  kiyohara 			goto timeout;
    369       1.1  kiyohara 		ichsmb_intr(sc);
    370       1.1  kiyohara 	} else {
    371       1.1  kiyohara 		/* Wait for interrupt */
    372       1.1  kiyohara 		if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
    373       1.1  kiyohara 			goto timeout;
    374       1.1  kiyohara 	}
    375       1.1  kiyohara 
    376       1.1  kiyohara 	if (sc->sc_i2c_xfer.error)
    377       1.1  kiyohara 		return (1);
    378       1.1  kiyohara 
    379       1.1  kiyohara 	return (0);
    380       1.1  kiyohara 
    381       1.1  kiyohara timeout:
    382       1.1  kiyohara 	/*
    383       1.1  kiyohara 	 * Transfer timeout. Kill the transaction and clear status bits.
    384       1.1  kiyohara 	 */
    385      1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    386      1.12  kiyohara 	aprint_error_dev(sc->sc_dev,
    387      1.12  kiyohara 	    "exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
    388      1.50   msaitoh 	    "flags 0x%02x: timeout, status %s\n",
    389      1.12  kiyohara 	    op, addr, cmdlen, len, flags, fbuf);
    390       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
    391       1.5   xtraeme 	    LPCIB_SMB_HC_KILL);
    392       1.1  kiyohara 	DELAY(ICHIIC_DELAY);
    393       1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    394       1.5   xtraeme 	if ((st & LPCIB_SMB_HS_FAILED) == 0) {
    395      1.18  christos 		snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    396      1.50   msaitoh 		aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
    397      1.12  kiyohara 		    fbuf);
    398       1.4  kiyohara 	}
    399       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    400       1.1  kiyohara 	return (1);
    401       1.1  kiyohara }
    402       1.1  kiyohara 
    403       1.1  kiyohara static int
    404       1.1  kiyohara ichsmb_intr(void *arg)
    405       1.1  kiyohara {
    406       1.1  kiyohara 	struct ichsmb_softc *sc = arg;
    407       1.1  kiyohara 	uint8_t st;
    408       1.1  kiyohara 	uint8_t *b;
    409       1.1  kiyohara 	size_t len;
    410       1.4  kiyohara #ifdef ICHIIC_DEBUG
    411       1.4  kiyohara 	char fbuf[64];
    412       1.4  kiyohara #endif
    413       1.1  kiyohara 
    414       1.1  kiyohara 	/* Read status */
    415       1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    416       1.5   xtraeme 	if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
    417       1.5   xtraeme 	    LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
    418       1.5   xtraeme 	    LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
    419       1.1  kiyohara 		/* Interrupt was not for us */
    420       1.1  kiyohara 		return (0);
    421       1.1  kiyohara 
    422       1.4  kiyohara #ifdef ICHIIC_DEBUG
    423      1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    424      1.50   msaitoh 	printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
    425       1.4  kiyohara #endif
    426       1.1  kiyohara 
    427       1.1  kiyohara 	/* Clear status bits */
    428       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    429       1.1  kiyohara 
    430       1.1  kiyohara 	/* Check for errors */
    431       1.5   xtraeme 	if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
    432       1.1  kiyohara 		sc->sc_i2c_xfer.error = 1;
    433       1.1  kiyohara 		goto done;
    434       1.1  kiyohara 	}
    435       1.1  kiyohara 
    436       1.5   xtraeme 	if (st & LPCIB_SMB_HS_INTR) {
    437       1.1  kiyohara 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    438       1.1  kiyohara 			goto done;
    439       1.1  kiyohara 
    440       1.1  kiyohara 		/* Read data */
    441       1.1  kiyohara 		b = sc->sc_i2c_xfer.buf;
    442       1.1  kiyohara 		len = sc->sc_i2c_xfer.len;
    443       1.1  kiyohara 		if (len > 0)
    444       1.1  kiyohara 			b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    445       1.5   xtraeme 			    LPCIB_SMB_HD0);
    446       1.1  kiyohara 		if (len > 1)
    447       1.1  kiyohara 			b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    448       1.5   xtraeme 			    LPCIB_SMB_HD1);
    449       1.1  kiyohara 	}
    450       1.1  kiyohara 
    451       1.1  kiyohara done:
    452       1.1  kiyohara 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    453       1.1  kiyohara 		wakeup(sc);
    454       1.1  kiyohara 	return (1);
    455       1.1  kiyohara }
    456