Home | History | Annotate | Line # | Download | only in pci
ichsmb.c revision 1.50.6.5
      1  1.50.6.5    martin /*	$NetBSD: ichsmb.c,v 1.50.6.5 2021/12/03 17:54:30 martin Exp $	*/
      2  1.50.6.5    martin /*	$OpenBSD: ichiic.c,v 1.44 2020/10/07 11:23:05 jsg Exp $	*/
      3       1.1  kiyohara 
      4       1.1  kiyohara /*
      5       1.1  kiyohara  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6       1.1  kiyohara  *
      7       1.1  kiyohara  * Permission to use, copy, modify, and distribute this software for any
      8       1.1  kiyohara  * purpose with or without fee is hereby granted, provided that the above
      9       1.1  kiyohara  * copyright notice and this permission notice appear in all copies.
     10       1.1  kiyohara  *
     11       1.1  kiyohara  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12       1.1  kiyohara  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13       1.1  kiyohara  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14       1.1  kiyohara  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15       1.1  kiyohara  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16       1.1  kiyohara  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17       1.1  kiyohara  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18       1.1  kiyohara  */
     19       1.1  kiyohara 
     20       1.1  kiyohara /*
     21       1.1  kiyohara  * Intel ICH SMBus controller driver.
     22       1.1  kiyohara  */
     23       1.1  kiyohara 
     24       1.6   xtraeme #include <sys/cdefs.h>
     25  1.50.6.5    martin __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.50.6.5 2021/12/03 17:54:30 martin Exp $");
     26       1.6   xtraeme 
     27       1.1  kiyohara #include <sys/param.h>
     28       1.1  kiyohara #include <sys/device.h>
     29       1.1  kiyohara #include <sys/errno.h>
     30       1.1  kiyohara #include <sys/kernel.h>
     31      1.27  pgoyette #include <sys/mutex.h>
     32       1.1  kiyohara #include <sys/proc.h>
     33       1.1  kiyohara 
     34      1.10        ad #include <sys/bus.h>
     35       1.1  kiyohara 
     36       1.1  kiyohara #include <dev/pci/pcidevs.h>
     37       1.1  kiyohara #include <dev/pci/pcireg.h>
     38       1.1  kiyohara #include <dev/pci/pcivar.h>
     39       1.1  kiyohara 
     40       1.5   xtraeme #include <dev/ic/i82801lpcreg.h>
     41       1.1  kiyohara 
     42       1.1  kiyohara #include <dev/i2c/i2cvar.h>
     43       1.1  kiyohara 
     44       1.1  kiyohara #ifdef ICHIIC_DEBUG
     45       1.1  kiyohara #define DPRINTF(x) printf x
     46       1.1  kiyohara #else
     47       1.1  kiyohara #define DPRINTF(x)
     48       1.1  kiyohara #endif
     49       1.1  kiyohara 
     50       1.1  kiyohara #define ICHIIC_DELAY	100
     51       1.1  kiyohara #define ICHIIC_TIMEOUT	1
     52       1.1  kiyohara 
     53       1.1  kiyohara struct ichsmb_softc {
     54      1.12  kiyohara 	device_t		sc_dev;
     55       1.1  kiyohara 
     56       1.1  kiyohara 	bus_space_tag_t		sc_iot;
     57       1.1  kiyohara 	bus_space_handle_t	sc_ioh;
     58       1.1  kiyohara 	void *			sc_ih;
     59       1.1  kiyohara 	int			sc_poll;
     60       1.1  kiyohara 
     61       1.1  kiyohara 	struct i2c_controller	sc_i2c_tag;
     62      1.27  pgoyette 	kmutex_t 		sc_i2c_mutex;
     63       1.1  kiyohara 	struct {
     64       1.1  kiyohara 		i2c_op_t     op;
     65       1.1  kiyohara 		void *       buf;
     66       1.1  kiyohara 		size_t       len;
     67       1.1  kiyohara 		int          flags;
     68       1.1  kiyohara 		volatile int error;
     69       1.1  kiyohara 	}			sc_i2c_xfer;
     70      1.42  pgoyette 	device_t		sc_i2c_device;
     71       1.1  kiyohara };
     72       1.1  kiyohara 
     73      1.21    cegger static int	ichsmb_match(device_t, cfdata_t, void *);
     74      1.12  kiyohara static void	ichsmb_attach(device_t, device_t, void *);
     75      1.42  pgoyette static int	ichsmb_rescan(device_t, const char *, const int *);
     76      1.42  pgoyette static void	ichsmb_chdet(device_t, device_t);
     77       1.1  kiyohara 
     78       1.1  kiyohara static int	ichsmb_i2c_acquire_bus(void *, int);
     79       1.1  kiyohara static void	ichsmb_i2c_release_bus(void *, int);
     80       1.1  kiyohara static int	ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     81       1.1  kiyohara 		    size_t, void *, size_t, int);
     82       1.1  kiyohara 
     83       1.1  kiyohara static int	ichsmb_intr(void *);
     84       1.1  kiyohara 
     85       1.1  kiyohara 
     86      1.42  pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
     87      1.42  pgoyette     ichsmb_match, ichsmb_attach, NULL, NULL, ichsmb_rescan, ichsmb_chdet, 0);
     88       1.1  kiyohara 
     89       1.1  kiyohara 
     90       1.1  kiyohara static int
     91      1.21    cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
     92       1.1  kiyohara {
     93       1.1  kiyohara 	struct pci_attach_args *pa = aux;
     94       1.1  kiyohara 
     95       1.1  kiyohara 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
     96       1.1  kiyohara 		switch (PCI_PRODUCT(pa->pa_id)) {
     97       1.1  kiyohara 		case PCI_PRODUCT_INTEL_6300ESB_SMB:
     98       1.1  kiyohara 		case PCI_PRODUCT_INTEL_63XXESB_SMB:
     99       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AA_SMB:
    100       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AB_SMB:
    101       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801BA_SMB:
    102       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801CA_SMB:
    103       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801DB_SMB:
    104       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801E_SMB:
    105       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801EB_SMB:
    106       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801FB_SMB:
    107       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801G_SMB:
    108       1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801H_SMB:
    109       1.7   xtraeme 		case PCI_PRODUCT_INTEL_82801I_SMB:
    110      1.23     njoly 		case PCI_PRODUCT_INTEL_82801JD_SMB:
    111      1.23     njoly 		case PCI_PRODUCT_INTEL_82801JI_SMB:
    112      1.22       tnn 		case PCI_PRODUCT_INTEL_3400_SMB:
    113      1.25   msaitoh 		case PCI_PRODUCT_INTEL_6SERIES_SMB:
    114      1.28  riastrad 		case PCI_PRODUCT_INTEL_7SERIES_SMB:
    115      1.31   msaitoh 		case PCI_PRODUCT_INTEL_8SERIES_SMB:
    116      1.39   msaitoh 		case PCI_PRODUCT_INTEL_9SERIES_SMB:
    117      1.44   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_SMB:
    118      1.49   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
    119      1.48   msaitoh 		case PCI_PRODUCT_INTEL_2HS_SMB:
    120  1.50.6.2    martin 		case PCI_PRODUCT_INTEL_3HS_SMB:
    121  1.50.6.4    martin 		case PCI_PRODUCT_INTEL_3HS_U_SMB:
    122  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_4HS_H_SMB:
    123  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_4HS_V_SMB:
    124      1.33   msaitoh 		case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
    125      1.41       tnn 		case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
    126  1.50.6.4    martin 		case PCI_PRODUCT_INTEL_CMTLK_SMB:
    127      1.36   msaitoh 		case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
    128      1.43   msaitoh 		case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
    129  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_APL_SMB:
    130  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_GLK_SMB:
    131  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_EHL_SMB:
    132  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_JSL_SMB:
    133      1.30  riastrad 		case PCI_PRODUCT_INTEL_C600_SMBUS:
    134      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_0:
    135      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_1:
    136      1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_2:
    137      1.40   msaitoh 		case PCI_PRODUCT_INTEL_C610_SMB:
    138  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_C620_SMB:
    139  1.50.6.3       snj 		case PCI_PRODUCT_INTEL_C620_SMB_S:
    140      1.36   msaitoh 		case PCI_PRODUCT_INTEL_EP80579_SMB:
    141      1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
    142      1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
    143      1.34   msaitoh 		case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
    144  1.50.6.1       snj 		case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
    145  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_495_YU_SMB:
    146  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_5HS_H_SMB:
    147  1.50.6.5    martin 		case PCI_PRODUCT_INTEL_5HS_LP_SMB:
    148       1.1  kiyohara 			return 1;
    149       1.1  kiyohara 		}
    150       1.1  kiyohara 	}
    151       1.1  kiyohara 	return 0;
    152       1.1  kiyohara }
    153       1.1  kiyohara 
    154       1.1  kiyohara static void
    155      1.12  kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
    156       1.1  kiyohara {
    157      1.12  kiyohara 	struct ichsmb_softc *sc = device_private(self);
    158       1.1  kiyohara 	struct pci_attach_args *pa = aux;
    159       1.1  kiyohara 	pcireg_t conf;
    160       1.1  kiyohara 	bus_size_t iosize;
    161       1.1  kiyohara 	pci_intr_handle_t ih;
    162       1.1  kiyohara 	const char *intrstr = NULL;
    163      1.35  christos 	char intrbuf[PCI_INTRSTR_LEN];
    164      1.42  pgoyette 	int flags;
    165       1.1  kiyohara 
    166      1.12  kiyohara 	sc->sc_dev = self;
    167      1.12  kiyohara 
    168      1.26  drochner 	pci_aprint_devinfo(pa, NULL);
    169       1.1  kiyohara 
    170       1.1  kiyohara 	/* Read configuration */
    171       1.5   xtraeme 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
    172      1.16     njoly 	DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
    173       1.1  kiyohara 
    174       1.5   xtraeme 	if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
    175      1.12  kiyohara 		aprint_error_dev(self, "SMBus disabled\n");
    176      1.37  riastrad 		goto out;
    177       1.1  kiyohara 	}
    178       1.1  kiyohara 
    179       1.1  kiyohara 	/* Map I/O space */
    180       1.5   xtraeme 	if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
    181       1.1  kiyohara 	    &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
    182      1.12  kiyohara 		aprint_error_dev(self, "can't map I/O space\n");
    183      1.37  riastrad 		goto out;
    184       1.1  kiyohara 	}
    185       1.1  kiyohara 
    186       1.1  kiyohara 	sc->sc_poll = 1;
    187       1.5   xtraeme 	if (conf & LPCIB_SMB_HOSTC_SMIEN) {
    188       1.1  kiyohara 		/* No PCI IRQ */
    189      1.15     njoly 		aprint_normal_dev(self, "interrupting at SMI\n");
    190       1.1  kiyohara 	} else {
    191       1.1  kiyohara 		/* Install interrupt handler */
    192       1.1  kiyohara 		if (pci_intr_map(pa, &ih) == 0) {
    193      1.46   msaitoh 			intrstr = pci_intr_string(pa->pa_pc, ih, intrbuf,
    194      1.46   msaitoh 			    sizeof(intrbuf));
    195      1.47  jdolecek 			sc->sc_ih = pci_intr_establish_xname(pa->pa_pc, ih,
    196      1.47  jdolecek 			    IPL_BIO, ichsmb_intr, sc, device_xname(sc->sc_dev));
    197       1.1  kiyohara 			if (sc->sc_ih != NULL) {
    198      1.12  kiyohara 				aprint_normal_dev(self, "interrupting at %s\n",
    199      1.12  kiyohara 				    intrstr);
    200       1.1  kiyohara 				sc->sc_poll = 0;
    201       1.1  kiyohara 			}
    202       1.1  kiyohara 		}
    203       1.1  kiyohara 		if (sc->sc_poll)
    204      1.12  kiyohara 			aprint_normal_dev(self, "polling\n");
    205       1.1  kiyohara 	}
    206       1.1  kiyohara 
    207      1.42  pgoyette 	sc->sc_i2c_device = NULL;
    208      1.42  pgoyette 	flags = 0;
    209      1.45  pgoyette 	mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
    210      1.42  pgoyette 	ichsmb_rescan(self, "i2cbus", &flags);
    211      1.42  pgoyette 
    212      1.42  pgoyette out:	if (!pmf_device_register(self, NULL, NULL))
    213      1.42  pgoyette 		aprint_error_dev(self, "couldn't establish power handler\n");
    214      1.42  pgoyette }
    215      1.42  pgoyette 
    216      1.42  pgoyette static int
    217      1.42  pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
    218      1.42  pgoyette {
    219      1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    220      1.42  pgoyette 	struct i2cbus_attach_args iba;
    221      1.42  pgoyette 
    222      1.42  pgoyette 	if (!ifattr_match(ifattr, "i2cbus"))
    223      1.42  pgoyette 		return 0;
    224      1.42  pgoyette 
    225      1.42  pgoyette 	if (sc->sc_i2c_device)
    226      1.42  pgoyette 		return 0;
    227      1.42  pgoyette 
    228       1.1  kiyohara 	/* Attach I2C bus */
    229       1.1  kiyohara 	sc->sc_i2c_tag.ic_cookie = sc;
    230       1.1  kiyohara 	sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
    231       1.1  kiyohara 	sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
    232       1.1  kiyohara 	sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
    233       1.1  kiyohara 
    234      1.20    cegger 	memset(&iba, 0, sizeof(iba));
    235       1.9       riz 	iba.iba_type = I2C_TYPE_SMBUS;
    236       1.1  kiyohara 	iba.iba_tag = &sc->sc_i2c_tag;
    237      1.42  pgoyette 	sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
    238      1.42  pgoyette 
    239      1.42  pgoyette 	return 0;
    240      1.42  pgoyette }
    241      1.42  pgoyette 
    242      1.42  pgoyette static void
    243      1.42  pgoyette ichsmb_chdet(device_t self, device_t child)
    244      1.42  pgoyette {
    245      1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    246      1.42  pgoyette 
    247      1.42  pgoyette 	if (sc->sc_i2c_device == child)
    248      1.42  pgoyette 		sc->sc_i2c_device = NULL;
    249       1.1  kiyohara }
    250       1.1  kiyohara 
    251       1.1  kiyohara static int
    252       1.1  kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
    253       1.1  kiyohara {
    254       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    255       1.1  kiyohara 
    256      1.27  pgoyette 	if (cold)
    257       1.8   xtraeme 		return 0;
    258       1.1  kiyohara 
    259      1.27  pgoyette 	mutex_enter(&sc->sc_i2c_mutex);
    260       1.8   xtraeme 	return 0;
    261       1.1  kiyohara }
    262       1.1  kiyohara 
    263       1.1  kiyohara static void
    264       1.1  kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
    265       1.1  kiyohara {
    266       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    267       1.1  kiyohara 
    268      1.27  pgoyette 	if (cold)
    269       1.1  kiyohara 		return;
    270       1.1  kiyohara 
    271      1.27  pgoyette 	mutex_exit(&sc->sc_i2c_mutex);
    272       1.1  kiyohara }
    273       1.1  kiyohara 
    274       1.1  kiyohara static int
    275       1.1  kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    276       1.1  kiyohara     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    277       1.1  kiyohara {
    278       1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    279       1.1  kiyohara 	const uint8_t *b;
    280       1.1  kiyohara 	uint8_t ctl = 0, st;
    281       1.1  kiyohara 	int retries;
    282       1.4  kiyohara 	char fbuf[64];
    283       1.1  kiyohara 
    284      1.14     njoly 	DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
    285      1.14     njoly 	    "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
    286       1.1  kiyohara 	    len, flags));
    287       1.1  kiyohara 
    288      1.32     soren 	/* Clear status bits */
    289      1.32     soren 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
    290      1.32     soren 	    LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
    291      1.32     soren 	    LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
    292      1.32     soren 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
    293  1.50.6.4    martin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
    294      1.32     soren 
    295       1.1  kiyohara 	/* Wait for bus to be idle */
    296       1.1  kiyohara 	for (retries = 100; retries > 0; retries--) {
    297       1.5   xtraeme 		st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    298       1.5   xtraeme 		if (!(st & LPCIB_SMB_HS_BUSY))
    299       1.1  kiyohara 			break;
    300       1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    301       1.1  kiyohara 	}
    302       1.4  kiyohara #ifdef ICHIIC_DEBUG
    303      1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    304      1.50   msaitoh 	printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
    305       1.4  kiyohara #endif
    306       1.5   xtraeme 	if (st & LPCIB_SMB_HS_BUSY)
    307       1.1  kiyohara 		return (1);
    308       1.1  kiyohara 
    309       1.1  kiyohara 	if (cold || sc->sc_poll)
    310       1.1  kiyohara 		flags |= I2C_F_POLL;
    311       1.1  kiyohara 
    312      1.24   hannken 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
    313      1.24   hannken 	    (cmdlen == 0 && len > 1))
    314       1.1  kiyohara 		return (1);
    315       1.1  kiyohara 
    316       1.1  kiyohara 	/* Setup transfer */
    317       1.1  kiyohara 	sc->sc_i2c_xfer.op = op;
    318       1.1  kiyohara 	sc->sc_i2c_xfer.buf = buf;
    319       1.1  kiyohara 	sc->sc_i2c_xfer.len = len;
    320       1.1  kiyohara 	sc->sc_i2c_xfer.flags = flags;
    321       1.1  kiyohara 	sc->sc_i2c_xfer.error = 0;
    322       1.1  kiyohara 
    323       1.1  kiyohara 	/* Set slave address and transfer direction */
    324       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
    325       1.5   xtraeme 	    LPCIB_SMB_TXSLVA_ADDR(addr) |
    326       1.5   xtraeme 	    (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
    327       1.1  kiyohara 
    328       1.1  kiyohara 	b = (const uint8_t *)cmdbuf;
    329       1.1  kiyohara 	if (cmdlen > 0)
    330       1.1  kiyohara 		/* Set command byte */
    331       1.5   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
    332       1.1  kiyohara 
    333       1.1  kiyohara 	if (I2C_OP_WRITE_P(op)) {
    334       1.1  kiyohara 		/* Write data */
    335       1.1  kiyohara 		b = buf;
    336      1.24   hannken 		if (cmdlen == 0 && len == 1)
    337      1.24   hannken 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    338      1.24   hannken 			    LPCIB_SMB_HCMD, b[0]);
    339      1.24   hannken 		else if (len > 0)
    340       1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    341       1.5   xtraeme 			    LPCIB_SMB_HD0, b[0]);
    342       1.1  kiyohara 		if (len > 1)
    343       1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    344       1.5   xtraeme 			    LPCIB_SMB_HD1, b[1]);
    345       1.1  kiyohara 	}
    346       1.1  kiyohara 
    347       1.1  kiyohara 	/* Set SMBus command */
    348      1.24   hannken 	if (cmdlen == 0) {
    349      1.24   hannken 		if (len == 0)
    350      1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_QUICK;
    351      1.19  pgoyette 		else
    352      1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_BYTE;
    353      1.19  pgoyette 	} else if (len == 1)
    354       1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_BDATA;
    355       1.1  kiyohara 	else if (len == 2)
    356       1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_WDATA;
    357       1.1  kiyohara 
    358       1.1  kiyohara 	if ((flags & I2C_F_POLL) == 0)
    359       1.5   xtraeme 		ctl |= LPCIB_SMB_HC_INTREN;
    360       1.1  kiyohara 
    361       1.1  kiyohara 	/* Start transaction */
    362       1.5   xtraeme 	ctl |= LPCIB_SMB_HC_START;
    363       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
    364       1.1  kiyohara 
    365       1.1  kiyohara 	if (flags & I2C_F_POLL) {
    366       1.1  kiyohara 		/* Poll for completion */
    367       1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    368       1.1  kiyohara 		for (retries = 1000; retries > 0; retries--) {
    369       1.1  kiyohara 			st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    370       1.5   xtraeme 			    LPCIB_SMB_HS);
    371       1.5   xtraeme 			if ((st & LPCIB_SMB_HS_BUSY) == 0)
    372       1.1  kiyohara 				break;
    373       1.1  kiyohara 			DELAY(ICHIIC_DELAY);
    374       1.1  kiyohara 		}
    375       1.5   xtraeme 		if (st & LPCIB_SMB_HS_BUSY)
    376       1.1  kiyohara 			goto timeout;
    377       1.1  kiyohara 		ichsmb_intr(sc);
    378       1.1  kiyohara 	} else {
    379       1.1  kiyohara 		/* Wait for interrupt */
    380       1.1  kiyohara 		if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
    381       1.1  kiyohara 			goto timeout;
    382       1.1  kiyohara 	}
    383       1.1  kiyohara 
    384       1.1  kiyohara 	if (sc->sc_i2c_xfer.error)
    385       1.1  kiyohara 		return (1);
    386       1.1  kiyohara 
    387       1.1  kiyohara 	return (0);
    388       1.1  kiyohara 
    389       1.1  kiyohara timeout:
    390       1.1  kiyohara 	/*
    391       1.1  kiyohara 	 * Transfer timeout. Kill the transaction and clear status bits.
    392       1.1  kiyohara 	 */
    393       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
    394       1.5   xtraeme 	    LPCIB_SMB_HC_KILL);
    395       1.1  kiyohara 	DELAY(ICHIIC_DELAY);
    396       1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    397       1.5   xtraeme 	if ((st & LPCIB_SMB_HS_FAILED) == 0) {
    398      1.18  christos 		snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    399      1.50   msaitoh 		aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
    400      1.12  kiyohara 		    fbuf);
    401       1.4  kiyohara 	}
    402       1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    403       1.1  kiyohara 	return (1);
    404       1.1  kiyohara }
    405       1.1  kiyohara 
    406       1.1  kiyohara static int
    407       1.1  kiyohara ichsmb_intr(void *arg)
    408       1.1  kiyohara {
    409       1.1  kiyohara 	struct ichsmb_softc *sc = arg;
    410       1.1  kiyohara 	uint8_t st;
    411       1.1  kiyohara 	uint8_t *b;
    412       1.1  kiyohara 	size_t len;
    413       1.4  kiyohara #ifdef ICHIIC_DEBUG
    414       1.4  kiyohara 	char fbuf[64];
    415       1.4  kiyohara #endif
    416       1.1  kiyohara 
    417       1.1  kiyohara 	/* Read status */
    418       1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    419  1.50.6.5    martin 
    420  1.50.6.5    martin 	/* Clear status bits */
    421  1.50.6.5    martin 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    422  1.50.6.5    martin 
    423  1.50.6.5    martin 	/* XXX Ignore SMBALERT# for now */
    424       1.5   xtraeme 	if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
    425       1.5   xtraeme 	    LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
    426  1.50.6.5    martin 	    LPCIB_SMB_HS_BDONE)) == 0)
    427       1.1  kiyohara 		/* Interrupt was not for us */
    428       1.1  kiyohara 		return (0);
    429       1.1  kiyohara 
    430       1.4  kiyohara #ifdef ICHIIC_DEBUG
    431      1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    432      1.50   msaitoh 	printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
    433       1.4  kiyohara #endif
    434       1.1  kiyohara 
    435       1.1  kiyohara 	/* Check for errors */
    436       1.5   xtraeme 	if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
    437       1.1  kiyohara 		sc->sc_i2c_xfer.error = 1;
    438       1.1  kiyohara 		goto done;
    439       1.1  kiyohara 	}
    440       1.1  kiyohara 
    441       1.5   xtraeme 	if (st & LPCIB_SMB_HS_INTR) {
    442       1.1  kiyohara 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    443       1.1  kiyohara 			goto done;
    444       1.1  kiyohara 
    445       1.1  kiyohara 		/* Read data */
    446       1.1  kiyohara 		b = sc->sc_i2c_xfer.buf;
    447       1.1  kiyohara 		len = sc->sc_i2c_xfer.len;
    448       1.1  kiyohara 		if (len > 0)
    449       1.1  kiyohara 			b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    450       1.5   xtraeme 			    LPCIB_SMB_HD0);
    451       1.1  kiyohara 		if (len > 1)
    452       1.1  kiyohara 			b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    453       1.5   xtraeme 			    LPCIB_SMB_HD1);
    454       1.1  kiyohara 	}
    455       1.1  kiyohara 
    456       1.1  kiyohara done:
    457       1.1  kiyohara 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    458       1.1  kiyohara 		wakeup(sc);
    459       1.1  kiyohara 	return (1);
    460       1.1  kiyohara }
    461