ichsmb.c revision 1.54 1 1.54 pgoyette /* $NetBSD: ichsmb.c,v 1.54 2018/02/27 00:18:02 pgoyette Exp $ */
2 1.1 kiyohara /* $OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $ */
3 1.1 kiyohara
4 1.1 kiyohara /*
5 1.1 kiyohara * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 kiyohara *
7 1.1 kiyohara * Permission to use, copy, modify, and distribute this software for any
8 1.1 kiyohara * purpose with or without fee is hereby granted, provided that the above
9 1.1 kiyohara * copyright notice and this permission notice appear in all copies.
10 1.1 kiyohara *
11 1.1 kiyohara * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 kiyohara * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 kiyohara * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 kiyohara * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 kiyohara * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 kiyohara * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 kiyohara * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 kiyohara */
19 1.1 kiyohara
20 1.1 kiyohara /*
21 1.1 kiyohara * Intel ICH SMBus controller driver.
22 1.1 kiyohara */
23 1.1 kiyohara
24 1.6 xtraeme #include <sys/cdefs.h>
25 1.54 pgoyette __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.54 2018/02/27 00:18:02 pgoyette Exp $");
26 1.6 xtraeme
27 1.1 kiyohara #include <sys/param.h>
28 1.1 kiyohara #include <sys/device.h>
29 1.1 kiyohara #include <sys/errno.h>
30 1.1 kiyohara #include <sys/kernel.h>
31 1.27 pgoyette #include <sys/mutex.h>
32 1.1 kiyohara #include <sys/proc.h>
33 1.53 pgoyette #include <sys/module.h>
34 1.1 kiyohara
35 1.10 ad #include <sys/bus.h>
36 1.1 kiyohara
37 1.1 kiyohara #include <dev/pci/pcidevs.h>
38 1.1 kiyohara #include <dev/pci/pcireg.h>
39 1.1 kiyohara #include <dev/pci/pcivar.h>
40 1.1 kiyohara
41 1.5 xtraeme #include <dev/ic/i82801lpcreg.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <dev/i2c/i2cvar.h>
44 1.1 kiyohara
45 1.1 kiyohara #ifdef ICHIIC_DEBUG
46 1.1 kiyohara #define DPRINTF(x) printf x
47 1.1 kiyohara #else
48 1.1 kiyohara #define DPRINTF(x)
49 1.1 kiyohara #endif
50 1.1 kiyohara
51 1.1 kiyohara #define ICHIIC_DELAY 100
52 1.1 kiyohara #define ICHIIC_TIMEOUT 1
53 1.1 kiyohara
54 1.1 kiyohara struct ichsmb_softc {
55 1.12 kiyohara device_t sc_dev;
56 1.1 kiyohara
57 1.1 kiyohara bus_space_tag_t sc_iot;
58 1.1 kiyohara bus_space_handle_t sc_ioh;
59 1.1 kiyohara void * sc_ih;
60 1.1 kiyohara int sc_poll;
61 1.1 kiyohara
62 1.1 kiyohara struct i2c_controller sc_i2c_tag;
63 1.27 pgoyette kmutex_t sc_i2c_mutex;
64 1.1 kiyohara struct {
65 1.1 kiyohara i2c_op_t op;
66 1.1 kiyohara void * buf;
67 1.1 kiyohara size_t len;
68 1.1 kiyohara int flags;
69 1.1 kiyohara volatile int error;
70 1.1 kiyohara } sc_i2c_xfer;
71 1.42 pgoyette device_t sc_i2c_device;
72 1.1 kiyohara };
73 1.1 kiyohara
74 1.21 cegger static int ichsmb_match(device_t, cfdata_t, void *);
75 1.12 kiyohara static void ichsmb_attach(device_t, device_t, void *);
76 1.42 pgoyette static int ichsmb_rescan(device_t, const char *, const int *);
77 1.42 pgoyette static void ichsmb_chdet(device_t, device_t);
78 1.1 kiyohara
79 1.1 kiyohara static int ichsmb_i2c_acquire_bus(void *, int);
80 1.1 kiyohara static void ichsmb_i2c_release_bus(void *, int);
81 1.1 kiyohara static int ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
82 1.1 kiyohara size_t, void *, size_t, int);
83 1.1 kiyohara
84 1.1 kiyohara static int ichsmb_intr(void *);
85 1.1 kiyohara
86 1.53 pgoyette #include "ioconf.h"
87 1.1 kiyohara
88 1.42 pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
89 1.42 pgoyette ichsmb_match, ichsmb_attach, NULL, NULL, ichsmb_rescan, ichsmb_chdet, 0);
90 1.1 kiyohara
91 1.1 kiyohara
92 1.1 kiyohara static int
93 1.21 cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
94 1.1 kiyohara {
95 1.1 kiyohara struct pci_attach_args *pa = aux;
96 1.1 kiyohara
97 1.1 kiyohara if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
98 1.1 kiyohara switch (PCI_PRODUCT(pa->pa_id)) {
99 1.1 kiyohara case PCI_PRODUCT_INTEL_6300ESB_SMB:
100 1.1 kiyohara case PCI_PRODUCT_INTEL_63XXESB_SMB:
101 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AA_SMB:
102 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AB_SMB:
103 1.1 kiyohara case PCI_PRODUCT_INTEL_82801BA_SMB:
104 1.1 kiyohara case PCI_PRODUCT_INTEL_82801CA_SMB:
105 1.1 kiyohara case PCI_PRODUCT_INTEL_82801DB_SMB:
106 1.1 kiyohara case PCI_PRODUCT_INTEL_82801E_SMB:
107 1.1 kiyohara case PCI_PRODUCT_INTEL_82801EB_SMB:
108 1.1 kiyohara case PCI_PRODUCT_INTEL_82801FB_SMB:
109 1.1 kiyohara case PCI_PRODUCT_INTEL_82801G_SMB:
110 1.1 kiyohara case PCI_PRODUCT_INTEL_82801H_SMB:
111 1.7 xtraeme case PCI_PRODUCT_INTEL_82801I_SMB:
112 1.23 njoly case PCI_PRODUCT_INTEL_82801JD_SMB:
113 1.23 njoly case PCI_PRODUCT_INTEL_82801JI_SMB:
114 1.22 tnn case PCI_PRODUCT_INTEL_3400_SMB:
115 1.25 msaitoh case PCI_PRODUCT_INTEL_6SERIES_SMB:
116 1.28 riastrad case PCI_PRODUCT_INTEL_7SERIES_SMB:
117 1.31 msaitoh case PCI_PRODUCT_INTEL_8SERIES_SMB:
118 1.39 msaitoh case PCI_PRODUCT_INTEL_9SERIES_SMB:
119 1.44 msaitoh case PCI_PRODUCT_INTEL_100SERIES_SMB:
120 1.49 msaitoh case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
121 1.48 msaitoh case PCI_PRODUCT_INTEL_2HS_SMB:
122 1.33 msaitoh case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
123 1.41 tnn case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
124 1.36 msaitoh case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
125 1.43 msaitoh case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
126 1.30 riastrad case PCI_PRODUCT_INTEL_C600_SMBUS:
127 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_0:
128 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_1:
129 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_2:
130 1.40 msaitoh case PCI_PRODUCT_INTEL_C610_SMB:
131 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB:
132 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB_S:
133 1.36 msaitoh case PCI_PRODUCT_INTEL_EP80579_SMB:
134 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
135 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
136 1.34 msaitoh case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
137 1.51 msaitoh case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
138 1.1 kiyohara return 1;
139 1.1 kiyohara }
140 1.1 kiyohara }
141 1.1 kiyohara return 0;
142 1.1 kiyohara }
143 1.1 kiyohara
144 1.1 kiyohara static void
145 1.12 kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
146 1.1 kiyohara {
147 1.12 kiyohara struct ichsmb_softc *sc = device_private(self);
148 1.1 kiyohara struct pci_attach_args *pa = aux;
149 1.1 kiyohara pcireg_t conf;
150 1.1 kiyohara bus_size_t iosize;
151 1.1 kiyohara pci_intr_handle_t ih;
152 1.1 kiyohara const char *intrstr = NULL;
153 1.35 christos char intrbuf[PCI_INTRSTR_LEN];
154 1.42 pgoyette int flags;
155 1.1 kiyohara
156 1.12 kiyohara sc->sc_dev = self;
157 1.12 kiyohara
158 1.26 drochner pci_aprint_devinfo(pa, NULL);
159 1.1 kiyohara
160 1.1 kiyohara /* Read configuration */
161 1.5 xtraeme conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
162 1.16 njoly DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
163 1.1 kiyohara
164 1.5 xtraeme if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
165 1.12 kiyohara aprint_error_dev(self, "SMBus disabled\n");
166 1.37 riastrad goto out;
167 1.1 kiyohara }
168 1.1 kiyohara
169 1.1 kiyohara /* Map I/O space */
170 1.5 xtraeme if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
171 1.1 kiyohara &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
172 1.12 kiyohara aprint_error_dev(self, "can't map I/O space\n");
173 1.37 riastrad goto out;
174 1.1 kiyohara }
175 1.1 kiyohara
176 1.1 kiyohara sc->sc_poll = 1;
177 1.5 xtraeme if (conf & LPCIB_SMB_HOSTC_SMIEN) {
178 1.1 kiyohara /* No PCI IRQ */
179 1.15 njoly aprint_normal_dev(self, "interrupting at SMI\n");
180 1.1 kiyohara } else {
181 1.1 kiyohara /* Install interrupt handler */
182 1.1 kiyohara if (pci_intr_map(pa, &ih) == 0) {
183 1.46 msaitoh intrstr = pci_intr_string(pa->pa_pc, ih, intrbuf,
184 1.46 msaitoh sizeof(intrbuf));
185 1.47 jdolecek sc->sc_ih = pci_intr_establish_xname(pa->pa_pc, ih,
186 1.47 jdolecek IPL_BIO, ichsmb_intr, sc, device_xname(sc->sc_dev));
187 1.1 kiyohara if (sc->sc_ih != NULL) {
188 1.12 kiyohara aprint_normal_dev(self, "interrupting at %s\n",
189 1.12 kiyohara intrstr);
190 1.1 kiyohara sc->sc_poll = 0;
191 1.1 kiyohara }
192 1.1 kiyohara }
193 1.1 kiyohara if (sc->sc_poll)
194 1.12 kiyohara aprint_normal_dev(self, "polling\n");
195 1.1 kiyohara }
196 1.1 kiyohara
197 1.42 pgoyette sc->sc_i2c_device = NULL;
198 1.42 pgoyette flags = 0;
199 1.45 pgoyette mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
200 1.42 pgoyette ichsmb_rescan(self, "i2cbus", &flags);
201 1.42 pgoyette
202 1.42 pgoyette out: if (!pmf_device_register(self, NULL, NULL))
203 1.42 pgoyette aprint_error_dev(self, "couldn't establish power handler\n");
204 1.42 pgoyette }
205 1.42 pgoyette
206 1.42 pgoyette static int
207 1.42 pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
208 1.42 pgoyette {
209 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
210 1.42 pgoyette struct i2cbus_attach_args iba;
211 1.42 pgoyette
212 1.42 pgoyette if (!ifattr_match(ifattr, "i2cbus"))
213 1.42 pgoyette return 0;
214 1.42 pgoyette
215 1.42 pgoyette if (sc->sc_i2c_device)
216 1.42 pgoyette return 0;
217 1.42 pgoyette
218 1.1 kiyohara /* Attach I2C bus */
219 1.1 kiyohara sc->sc_i2c_tag.ic_cookie = sc;
220 1.1 kiyohara sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
221 1.1 kiyohara sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
222 1.1 kiyohara sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
223 1.1 kiyohara
224 1.20 cegger memset(&iba, 0, sizeof(iba));
225 1.9 riz iba.iba_type = I2C_TYPE_SMBUS;
226 1.1 kiyohara iba.iba_tag = &sc->sc_i2c_tag;
227 1.42 pgoyette sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
228 1.42 pgoyette
229 1.42 pgoyette return 0;
230 1.42 pgoyette }
231 1.42 pgoyette
232 1.42 pgoyette static void
233 1.42 pgoyette ichsmb_chdet(device_t self, device_t child)
234 1.42 pgoyette {
235 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
236 1.42 pgoyette
237 1.42 pgoyette if (sc->sc_i2c_device == child)
238 1.42 pgoyette sc->sc_i2c_device = NULL;
239 1.1 kiyohara
240 1.1 kiyohara }
241 1.1 kiyohara
242 1.1 kiyohara static int
243 1.1 kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
244 1.1 kiyohara {
245 1.1 kiyohara struct ichsmb_softc *sc = cookie;
246 1.1 kiyohara
247 1.27 pgoyette if (cold)
248 1.8 xtraeme return 0;
249 1.1 kiyohara
250 1.27 pgoyette mutex_enter(&sc->sc_i2c_mutex);
251 1.8 xtraeme return 0;
252 1.1 kiyohara }
253 1.1 kiyohara
254 1.1 kiyohara static void
255 1.1 kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
256 1.1 kiyohara {
257 1.1 kiyohara struct ichsmb_softc *sc = cookie;
258 1.1 kiyohara
259 1.27 pgoyette if (cold)
260 1.1 kiyohara return;
261 1.1 kiyohara
262 1.27 pgoyette mutex_exit(&sc->sc_i2c_mutex);
263 1.1 kiyohara }
264 1.1 kiyohara
265 1.1 kiyohara static int
266 1.1 kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
267 1.1 kiyohara const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
268 1.1 kiyohara {
269 1.1 kiyohara struct ichsmb_softc *sc = cookie;
270 1.1 kiyohara const uint8_t *b;
271 1.1 kiyohara uint8_t ctl = 0, st;
272 1.1 kiyohara int retries;
273 1.4 kiyohara char fbuf[64];
274 1.1 kiyohara
275 1.14 njoly DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
276 1.14 njoly "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
277 1.1 kiyohara len, flags));
278 1.1 kiyohara
279 1.32 soren /* Clear status bits */
280 1.32 soren bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
281 1.32 soren LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
282 1.32 soren LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
283 1.32 soren bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
284 1.32 soren BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
285 1.32 soren
286 1.1 kiyohara /* Wait for bus to be idle */
287 1.1 kiyohara for (retries = 100; retries > 0; retries--) {
288 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
289 1.5 xtraeme if (!(st & LPCIB_SMB_HS_BUSY))
290 1.1 kiyohara break;
291 1.1 kiyohara DELAY(ICHIIC_DELAY);
292 1.1 kiyohara }
293 1.4 kiyohara #ifdef ICHIIC_DEBUG
294 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
295 1.50 msaitoh printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
296 1.4 kiyohara #endif
297 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
298 1.1 kiyohara return (1);
299 1.1 kiyohara
300 1.1 kiyohara if (cold || sc->sc_poll)
301 1.1 kiyohara flags |= I2C_F_POLL;
302 1.1 kiyohara
303 1.24 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
304 1.24 hannken (cmdlen == 0 && len > 1))
305 1.1 kiyohara return (1);
306 1.1 kiyohara
307 1.1 kiyohara /* Setup transfer */
308 1.1 kiyohara sc->sc_i2c_xfer.op = op;
309 1.1 kiyohara sc->sc_i2c_xfer.buf = buf;
310 1.1 kiyohara sc->sc_i2c_xfer.len = len;
311 1.1 kiyohara sc->sc_i2c_xfer.flags = flags;
312 1.1 kiyohara sc->sc_i2c_xfer.error = 0;
313 1.1 kiyohara
314 1.1 kiyohara /* Set slave address and transfer direction */
315 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
316 1.5 xtraeme LPCIB_SMB_TXSLVA_ADDR(addr) |
317 1.5 xtraeme (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
318 1.1 kiyohara
319 1.1 kiyohara b = (const uint8_t *)cmdbuf;
320 1.1 kiyohara if (cmdlen > 0)
321 1.1 kiyohara /* Set command byte */
322 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
323 1.1 kiyohara
324 1.1 kiyohara if (I2C_OP_WRITE_P(op)) {
325 1.1 kiyohara /* Write data */
326 1.1 kiyohara b = buf;
327 1.24 hannken if (cmdlen == 0 && len == 1)
328 1.24 hannken bus_space_write_1(sc->sc_iot, sc->sc_ioh,
329 1.24 hannken LPCIB_SMB_HCMD, b[0]);
330 1.24 hannken else if (len > 0)
331 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
332 1.5 xtraeme LPCIB_SMB_HD0, b[0]);
333 1.1 kiyohara if (len > 1)
334 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
335 1.5 xtraeme LPCIB_SMB_HD1, b[1]);
336 1.1 kiyohara }
337 1.1 kiyohara
338 1.1 kiyohara /* Set SMBus command */
339 1.24 hannken if (cmdlen == 0) {
340 1.24 hannken if (len == 0)
341 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_QUICK;
342 1.19 pgoyette else
343 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_BYTE;
344 1.19 pgoyette } else if (len == 1)
345 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_BDATA;
346 1.1 kiyohara else if (len == 2)
347 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_WDATA;
348 1.1 kiyohara
349 1.1 kiyohara if ((flags & I2C_F_POLL) == 0)
350 1.5 xtraeme ctl |= LPCIB_SMB_HC_INTREN;
351 1.1 kiyohara
352 1.1 kiyohara /* Start transaction */
353 1.5 xtraeme ctl |= LPCIB_SMB_HC_START;
354 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
355 1.1 kiyohara
356 1.1 kiyohara if (flags & I2C_F_POLL) {
357 1.1 kiyohara /* Poll for completion */
358 1.1 kiyohara DELAY(ICHIIC_DELAY);
359 1.1 kiyohara for (retries = 1000; retries > 0; retries--) {
360 1.1 kiyohara st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
361 1.5 xtraeme LPCIB_SMB_HS);
362 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) == 0)
363 1.1 kiyohara break;
364 1.1 kiyohara DELAY(ICHIIC_DELAY);
365 1.1 kiyohara }
366 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
367 1.1 kiyohara goto timeout;
368 1.1 kiyohara ichsmb_intr(sc);
369 1.1 kiyohara } else {
370 1.1 kiyohara /* Wait for interrupt */
371 1.1 kiyohara if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
372 1.1 kiyohara goto timeout;
373 1.1 kiyohara }
374 1.1 kiyohara
375 1.1 kiyohara if (sc->sc_i2c_xfer.error)
376 1.1 kiyohara return (1);
377 1.1 kiyohara
378 1.1 kiyohara return (0);
379 1.1 kiyohara
380 1.1 kiyohara timeout:
381 1.1 kiyohara /*
382 1.1 kiyohara * Transfer timeout. Kill the transaction and clear status bits.
383 1.1 kiyohara */
384 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
385 1.12 kiyohara aprint_error_dev(sc->sc_dev,
386 1.12 kiyohara "exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
387 1.50 msaitoh "flags 0x%02x: timeout, status %s\n",
388 1.12 kiyohara op, addr, cmdlen, len, flags, fbuf);
389 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
390 1.5 xtraeme LPCIB_SMB_HC_KILL);
391 1.1 kiyohara DELAY(ICHIIC_DELAY);
392 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
393 1.5 xtraeme if ((st & LPCIB_SMB_HS_FAILED) == 0) {
394 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
395 1.50 msaitoh aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
396 1.12 kiyohara fbuf);
397 1.4 kiyohara }
398 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
399 1.1 kiyohara return (1);
400 1.1 kiyohara }
401 1.1 kiyohara
402 1.1 kiyohara static int
403 1.1 kiyohara ichsmb_intr(void *arg)
404 1.1 kiyohara {
405 1.1 kiyohara struct ichsmb_softc *sc = arg;
406 1.1 kiyohara uint8_t st;
407 1.1 kiyohara uint8_t *b;
408 1.1 kiyohara size_t len;
409 1.4 kiyohara #ifdef ICHIIC_DEBUG
410 1.4 kiyohara char fbuf[64];
411 1.4 kiyohara #endif
412 1.1 kiyohara
413 1.1 kiyohara /* Read status */
414 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
415 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
416 1.5 xtraeme LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
417 1.5 xtraeme LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
418 1.1 kiyohara /* Interrupt was not for us */
419 1.1 kiyohara return (0);
420 1.1 kiyohara
421 1.4 kiyohara #ifdef ICHIIC_DEBUG
422 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
423 1.50 msaitoh printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
424 1.4 kiyohara #endif
425 1.1 kiyohara
426 1.1 kiyohara /* Clear status bits */
427 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
428 1.1 kiyohara
429 1.1 kiyohara /* Check for errors */
430 1.5 xtraeme if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
431 1.1 kiyohara sc->sc_i2c_xfer.error = 1;
432 1.1 kiyohara goto done;
433 1.1 kiyohara }
434 1.1 kiyohara
435 1.5 xtraeme if (st & LPCIB_SMB_HS_INTR) {
436 1.1 kiyohara if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
437 1.1 kiyohara goto done;
438 1.1 kiyohara
439 1.1 kiyohara /* Read data */
440 1.1 kiyohara b = sc->sc_i2c_xfer.buf;
441 1.1 kiyohara len = sc->sc_i2c_xfer.len;
442 1.1 kiyohara if (len > 0)
443 1.1 kiyohara b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
444 1.5 xtraeme LPCIB_SMB_HD0);
445 1.1 kiyohara if (len > 1)
446 1.1 kiyohara b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
447 1.5 xtraeme LPCIB_SMB_HD1);
448 1.1 kiyohara }
449 1.1 kiyohara
450 1.1 kiyohara done:
451 1.1 kiyohara if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
452 1.1 kiyohara wakeup(sc);
453 1.1 kiyohara return (1);
454 1.1 kiyohara }
455 1.53 pgoyette
456 1.54 pgoyette MODULE(MODULE_CLASS_DRIVER, ichsmb, "pci,iic");
457 1.53 pgoyette
458 1.53 pgoyette #ifdef _MODULE
459 1.53 pgoyette #include "ioconf.c"
460 1.53 pgoyette #endif
461 1.53 pgoyette
462 1.53 pgoyette static int
463 1.53 pgoyette ichsmb_modcmd(modcmd_t cmd, void *opaque)
464 1.53 pgoyette {
465 1.53 pgoyette int error = 0;
466 1.53 pgoyette
467 1.53 pgoyette switch (cmd) {
468 1.53 pgoyette case MODULE_CMD_INIT:
469 1.53 pgoyette #ifdef _MODULE
470 1.53 pgoyette error = config_init_component(cfdriver_ioconf_ichsmb,
471 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
472 1.53 pgoyette #endif
473 1.53 pgoyette break;
474 1.53 pgoyette case MODULE_CMD_FINI:
475 1.53 pgoyette #ifdef _MODULE
476 1.53 pgoyette error = config_fini_component(cfdriver_ioconf_ichsmb,
477 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
478 1.53 pgoyette #endif
479 1.53 pgoyette break;
480 1.53 pgoyette default:
481 1.53 pgoyette #ifdef _MODULE
482 1.53 pgoyette error = ENOTTY;
483 1.53 pgoyette #endif
484 1.53 pgoyette break;
485 1.53 pgoyette }
486 1.53 pgoyette
487 1.53 pgoyette return error;
488 1.53 pgoyette }
489