ichsmb.c revision 1.60.4.4 1 1.60.4.4 martin /* $NetBSD: ichsmb.c,v 1.60.4.4 2022/10/15 10:29:40 martin Exp $ */
2 1.60.4.3 martin /* $OpenBSD: ichiic.c,v 1.44 2020/10/07 11:23:05 jsg Exp $ */
3 1.1 kiyohara
4 1.1 kiyohara /*
5 1.1 kiyohara * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 kiyohara *
7 1.1 kiyohara * Permission to use, copy, modify, and distribute this software for any
8 1.1 kiyohara * purpose with or without fee is hereby granted, provided that the above
9 1.1 kiyohara * copyright notice and this permission notice appear in all copies.
10 1.1 kiyohara *
11 1.1 kiyohara * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 kiyohara * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 kiyohara * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 kiyohara * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 kiyohara * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 kiyohara * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 kiyohara * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 kiyohara */
19 1.1 kiyohara
20 1.1 kiyohara /*
21 1.1 kiyohara * Intel ICH SMBus controller driver.
22 1.1 kiyohara */
23 1.1 kiyohara
24 1.6 xtraeme #include <sys/cdefs.h>
25 1.60.4.4 martin __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.60.4.4 2022/10/15 10:29:40 martin Exp $");
26 1.6 xtraeme
27 1.1 kiyohara #include <sys/param.h>
28 1.1 kiyohara #include <sys/device.h>
29 1.1 kiyohara #include <sys/errno.h>
30 1.1 kiyohara #include <sys/kernel.h>
31 1.27 pgoyette #include <sys/mutex.h>
32 1.1 kiyohara #include <sys/proc.h>
33 1.53 pgoyette #include <sys/module.h>
34 1.1 kiyohara
35 1.10 ad #include <sys/bus.h>
36 1.1 kiyohara
37 1.1 kiyohara #include <dev/pci/pcidevs.h>
38 1.1 kiyohara #include <dev/pci/pcireg.h>
39 1.1 kiyohara #include <dev/pci/pcivar.h>
40 1.1 kiyohara
41 1.5 xtraeme #include <dev/ic/i82801lpcreg.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <dev/i2c/i2cvar.h>
44 1.1 kiyohara
45 1.1 kiyohara #ifdef ICHIIC_DEBUG
46 1.1 kiyohara #define DPRINTF(x) printf x
47 1.1 kiyohara #else
48 1.1 kiyohara #define DPRINTF(x)
49 1.1 kiyohara #endif
50 1.1 kiyohara
51 1.1 kiyohara #define ICHIIC_DELAY 100
52 1.1 kiyohara #define ICHIIC_TIMEOUT 1
53 1.1 kiyohara
54 1.1 kiyohara struct ichsmb_softc {
55 1.12 kiyohara device_t sc_dev;
56 1.1 kiyohara
57 1.1 kiyohara bus_space_tag_t sc_iot;
58 1.1 kiyohara bus_space_handle_t sc_ioh;
59 1.55 pgoyette bus_size_t sc_size;
60 1.55 pgoyette pci_chipset_tag_t sc_pc;
61 1.1 kiyohara void * sc_ih;
62 1.1 kiyohara int sc_poll;
63 1.58 jdolecek pci_intr_handle_t *sc_pihp;
64 1.1 kiyohara
65 1.1 kiyohara struct i2c_controller sc_i2c_tag;
66 1.27 pgoyette kmutex_t sc_i2c_mutex;
67 1.1 kiyohara struct {
68 1.1 kiyohara i2c_op_t op;
69 1.1 kiyohara void * buf;
70 1.1 kiyohara size_t len;
71 1.1 kiyohara int flags;
72 1.1 kiyohara volatile int error;
73 1.1 kiyohara } sc_i2c_xfer;
74 1.42 pgoyette device_t sc_i2c_device;
75 1.1 kiyohara };
76 1.1 kiyohara
77 1.21 cegger static int ichsmb_match(device_t, cfdata_t, void *);
78 1.12 kiyohara static void ichsmb_attach(device_t, device_t, void *);
79 1.55 pgoyette static int ichsmb_detach(device_t, int);
80 1.42 pgoyette static int ichsmb_rescan(device_t, const char *, const int *);
81 1.42 pgoyette static void ichsmb_chdet(device_t, device_t);
82 1.1 kiyohara
83 1.1 kiyohara static int ichsmb_i2c_acquire_bus(void *, int);
84 1.1 kiyohara static void ichsmb_i2c_release_bus(void *, int);
85 1.1 kiyohara static int ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
86 1.1 kiyohara size_t, void *, size_t, int);
87 1.1 kiyohara
88 1.1 kiyohara static int ichsmb_intr(void *);
89 1.1 kiyohara
90 1.53 pgoyette #include "ioconf.h"
91 1.1 kiyohara
92 1.42 pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
93 1.55 pgoyette ichsmb_match, ichsmb_attach, ichsmb_detach, NULL, ichsmb_rescan,
94 1.59 jdolecek ichsmb_chdet, DVF_DETACH_SHUTDOWN);
95 1.1 kiyohara
96 1.1 kiyohara
97 1.1 kiyohara static int
98 1.21 cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
99 1.1 kiyohara {
100 1.1 kiyohara struct pci_attach_args *pa = aux;
101 1.1 kiyohara
102 1.1 kiyohara if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
103 1.1 kiyohara switch (PCI_PRODUCT(pa->pa_id)) {
104 1.1 kiyohara case PCI_PRODUCT_INTEL_6300ESB_SMB:
105 1.1 kiyohara case PCI_PRODUCT_INTEL_63XXESB_SMB:
106 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AA_SMB:
107 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AB_SMB:
108 1.1 kiyohara case PCI_PRODUCT_INTEL_82801BA_SMB:
109 1.1 kiyohara case PCI_PRODUCT_INTEL_82801CA_SMB:
110 1.1 kiyohara case PCI_PRODUCT_INTEL_82801DB_SMB:
111 1.1 kiyohara case PCI_PRODUCT_INTEL_82801E_SMB:
112 1.1 kiyohara case PCI_PRODUCT_INTEL_82801EB_SMB:
113 1.1 kiyohara case PCI_PRODUCT_INTEL_82801FB_SMB:
114 1.1 kiyohara case PCI_PRODUCT_INTEL_82801G_SMB:
115 1.1 kiyohara case PCI_PRODUCT_INTEL_82801H_SMB:
116 1.7 xtraeme case PCI_PRODUCT_INTEL_82801I_SMB:
117 1.23 njoly case PCI_PRODUCT_INTEL_82801JD_SMB:
118 1.23 njoly case PCI_PRODUCT_INTEL_82801JI_SMB:
119 1.22 tnn case PCI_PRODUCT_INTEL_3400_SMB:
120 1.25 msaitoh case PCI_PRODUCT_INTEL_6SERIES_SMB:
121 1.28 riastrad case PCI_PRODUCT_INTEL_7SERIES_SMB:
122 1.31 msaitoh case PCI_PRODUCT_INTEL_8SERIES_SMB:
123 1.39 msaitoh case PCI_PRODUCT_INTEL_9SERIES_SMB:
124 1.44 msaitoh case PCI_PRODUCT_INTEL_100SERIES_SMB:
125 1.49 msaitoh case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
126 1.48 msaitoh case PCI_PRODUCT_INTEL_2HS_SMB:
127 1.57 msaitoh case PCI_PRODUCT_INTEL_3HS_SMB:
128 1.60.4.2 martin case PCI_PRODUCT_INTEL_3HS_U_SMB:
129 1.60.4.3 martin case PCI_PRODUCT_INTEL_4HS_H_SMB:
130 1.60.4.3 martin case PCI_PRODUCT_INTEL_4HS_V_SMB:
131 1.33 msaitoh case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
132 1.41 tnn case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
133 1.60.4.2 martin case PCI_PRODUCT_INTEL_CMTLK_SMB:
134 1.36 msaitoh case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
135 1.43 msaitoh case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
136 1.56 msaitoh case PCI_PRODUCT_INTEL_APL_SMB:
137 1.56 msaitoh case PCI_PRODUCT_INTEL_GLK_SMB:
138 1.60.4.3 martin case PCI_PRODUCT_INTEL_EHL_SMB:
139 1.60.4.3 martin case PCI_PRODUCT_INTEL_JSL_SMB:
140 1.30 riastrad case PCI_PRODUCT_INTEL_C600_SMBUS:
141 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_0:
142 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_1:
143 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_2:
144 1.40 msaitoh case PCI_PRODUCT_INTEL_C610_SMB:
145 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB:
146 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB_S:
147 1.36 msaitoh case PCI_PRODUCT_INTEL_EP80579_SMB:
148 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
149 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
150 1.34 msaitoh case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
151 1.51 msaitoh case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
152 1.60.4.3 martin case PCI_PRODUCT_INTEL_495_YU_SMB:
153 1.60.4.3 martin case PCI_PRODUCT_INTEL_5HS_H_SMB:
154 1.60.4.3 martin case PCI_PRODUCT_INTEL_5HS_LP_SMB:
155 1.60.4.4 martin case PCI_PRODUCT_INTEL_6HS_H_SMB:
156 1.60.4.4 martin case PCI_PRODUCT_INTEL_6HS_LP_SMB:
157 1.1 kiyohara return 1;
158 1.1 kiyohara }
159 1.1 kiyohara }
160 1.1 kiyohara return 0;
161 1.1 kiyohara }
162 1.1 kiyohara
163 1.1 kiyohara static void
164 1.12 kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
165 1.1 kiyohara {
166 1.12 kiyohara struct ichsmb_softc *sc = device_private(self);
167 1.1 kiyohara struct pci_attach_args *pa = aux;
168 1.1 kiyohara pcireg_t conf;
169 1.1 kiyohara const char *intrstr = NULL;
170 1.35 christos char intrbuf[PCI_INTRSTR_LEN];
171 1.42 pgoyette int flags;
172 1.1 kiyohara
173 1.12 kiyohara sc->sc_dev = self;
174 1.55 pgoyette sc->sc_pc = pa->pa_pc;
175 1.12 kiyohara
176 1.26 drochner pci_aprint_devinfo(pa, NULL);
177 1.60.4.2 martin mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
178 1.1 kiyohara
179 1.1 kiyohara /* Read configuration */
180 1.5 xtraeme conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
181 1.16 njoly DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
182 1.1 kiyohara
183 1.5 xtraeme if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
184 1.12 kiyohara aprint_error_dev(self, "SMBus disabled\n");
185 1.37 riastrad goto out;
186 1.1 kiyohara }
187 1.1 kiyohara
188 1.1 kiyohara /* Map I/O space */
189 1.5 xtraeme if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
190 1.55 pgoyette &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_size)) {
191 1.12 kiyohara aprint_error_dev(self, "can't map I/O space\n");
192 1.37 riastrad goto out;
193 1.1 kiyohara }
194 1.1 kiyohara
195 1.1 kiyohara sc->sc_poll = 1;
196 1.55 pgoyette sc->sc_ih = NULL;
197 1.5 xtraeme if (conf & LPCIB_SMB_HOSTC_SMIEN) {
198 1.1 kiyohara /* No PCI IRQ */
199 1.15 njoly aprint_normal_dev(self, "interrupting at SMI\n");
200 1.1 kiyohara } else {
201 1.1 kiyohara /* Install interrupt handler */
202 1.58 jdolecek if (pci_intr_alloc(pa, &sc->sc_pihp, NULL, 0) == 0) {
203 1.58 jdolecek intrstr = pci_intr_string(pa->pa_pc, sc->sc_pihp[0],
204 1.58 jdolecek intrbuf, sizeof(intrbuf));
205 1.58 jdolecek sc->sc_ih = pci_intr_establish_xname(pa->pa_pc,
206 1.58 jdolecek sc->sc_pihp[0], IPL_BIO, ichsmb_intr, sc,
207 1.58 jdolecek device_xname(sc->sc_dev));
208 1.1 kiyohara if (sc->sc_ih != NULL) {
209 1.12 kiyohara aprint_normal_dev(self, "interrupting at %s\n",
210 1.12 kiyohara intrstr);
211 1.1 kiyohara sc->sc_poll = 0;
212 1.60 jdolecek } else {
213 1.60 jdolecek pci_intr_release(pa->pa_pc, sc->sc_pihp, 1);
214 1.60 jdolecek sc->sc_pihp = NULL;
215 1.1 kiyohara }
216 1.1 kiyohara }
217 1.1 kiyohara if (sc->sc_poll)
218 1.12 kiyohara aprint_normal_dev(self, "polling\n");
219 1.1 kiyohara }
220 1.1 kiyohara
221 1.42 pgoyette sc->sc_i2c_device = NULL;
222 1.42 pgoyette flags = 0;
223 1.42 pgoyette ichsmb_rescan(self, "i2cbus", &flags);
224 1.42 pgoyette
225 1.42 pgoyette out: if (!pmf_device_register(self, NULL, NULL))
226 1.42 pgoyette aprint_error_dev(self, "couldn't establish power handler\n");
227 1.42 pgoyette }
228 1.42 pgoyette
229 1.42 pgoyette static int
230 1.42 pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
231 1.42 pgoyette {
232 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
233 1.42 pgoyette struct i2cbus_attach_args iba;
234 1.42 pgoyette
235 1.42 pgoyette if (!ifattr_match(ifattr, "i2cbus"))
236 1.42 pgoyette return 0;
237 1.42 pgoyette
238 1.42 pgoyette if (sc->sc_i2c_device)
239 1.42 pgoyette return 0;
240 1.42 pgoyette
241 1.1 kiyohara /* Attach I2C bus */
242 1.1 kiyohara sc->sc_i2c_tag.ic_cookie = sc;
243 1.1 kiyohara sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
244 1.1 kiyohara sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
245 1.1 kiyohara sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
246 1.1 kiyohara
247 1.20 cegger memset(&iba, 0, sizeof(iba));
248 1.9 riz iba.iba_type = I2C_TYPE_SMBUS;
249 1.1 kiyohara iba.iba_tag = &sc->sc_i2c_tag;
250 1.42 pgoyette sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
251 1.42 pgoyette
252 1.42 pgoyette return 0;
253 1.42 pgoyette }
254 1.42 pgoyette
255 1.55 pgoyette static int
256 1.55 pgoyette ichsmb_detach(device_t self, int flags)
257 1.55 pgoyette {
258 1.55 pgoyette struct ichsmb_softc *sc = device_private(self);
259 1.55 pgoyette int error;
260 1.55 pgoyette
261 1.55 pgoyette if (sc->sc_i2c_device) {
262 1.55 pgoyette error = config_detach(sc->sc_i2c_device, flags);
263 1.55 pgoyette if (error)
264 1.55 pgoyette return error;
265 1.55 pgoyette }
266 1.55 pgoyette
267 1.55 pgoyette mutex_destroy(&sc->sc_i2c_mutex);
268 1.55 pgoyette
269 1.58 jdolecek if (sc->sc_ih) {
270 1.55 pgoyette pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
271 1.58 jdolecek sc->sc_ih = NULL;
272 1.58 jdolecek }
273 1.58 jdolecek
274 1.58 jdolecek if (sc->sc_pihp) {
275 1.58 jdolecek pci_intr_release(sc->sc_pc, sc->sc_pihp, 1);
276 1.58 jdolecek sc->sc_pihp = NULL;
277 1.58 jdolecek }
278 1.55 pgoyette
279 1.60.4.1 martin if (sc->sc_size != 0)
280 1.60.4.1 martin bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_size);
281 1.55 pgoyette
282 1.55 pgoyette return 0;
283 1.55 pgoyette }
284 1.55 pgoyette
285 1.42 pgoyette static void
286 1.42 pgoyette ichsmb_chdet(device_t self, device_t child)
287 1.42 pgoyette {
288 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
289 1.42 pgoyette
290 1.42 pgoyette if (sc->sc_i2c_device == child)
291 1.42 pgoyette sc->sc_i2c_device = NULL;
292 1.1 kiyohara }
293 1.1 kiyohara
294 1.1 kiyohara static int
295 1.1 kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
296 1.1 kiyohara {
297 1.1 kiyohara struct ichsmb_softc *sc = cookie;
298 1.1 kiyohara
299 1.27 pgoyette if (cold)
300 1.8 xtraeme return 0;
301 1.1 kiyohara
302 1.27 pgoyette mutex_enter(&sc->sc_i2c_mutex);
303 1.8 xtraeme return 0;
304 1.1 kiyohara }
305 1.1 kiyohara
306 1.1 kiyohara static void
307 1.1 kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
308 1.1 kiyohara {
309 1.1 kiyohara struct ichsmb_softc *sc = cookie;
310 1.1 kiyohara
311 1.27 pgoyette if (cold)
312 1.1 kiyohara return;
313 1.1 kiyohara
314 1.27 pgoyette mutex_exit(&sc->sc_i2c_mutex);
315 1.1 kiyohara }
316 1.1 kiyohara
317 1.1 kiyohara static int
318 1.1 kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
319 1.1 kiyohara const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
320 1.1 kiyohara {
321 1.1 kiyohara struct ichsmb_softc *sc = cookie;
322 1.1 kiyohara const uint8_t *b;
323 1.1 kiyohara uint8_t ctl = 0, st;
324 1.1 kiyohara int retries;
325 1.4 kiyohara char fbuf[64];
326 1.1 kiyohara
327 1.14 njoly DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
328 1.14 njoly "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
329 1.1 kiyohara len, flags));
330 1.1 kiyohara
331 1.32 soren /* Clear status bits */
332 1.32 soren bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
333 1.32 soren LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
334 1.32 soren LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
335 1.32 soren bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
336 1.60.4.2 martin BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
337 1.32 soren
338 1.1 kiyohara /* Wait for bus to be idle */
339 1.1 kiyohara for (retries = 100; retries > 0; retries--) {
340 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
341 1.5 xtraeme if (!(st & LPCIB_SMB_HS_BUSY))
342 1.1 kiyohara break;
343 1.1 kiyohara DELAY(ICHIIC_DELAY);
344 1.1 kiyohara }
345 1.4 kiyohara #ifdef ICHIIC_DEBUG
346 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
347 1.50 msaitoh printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
348 1.4 kiyohara #endif
349 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
350 1.1 kiyohara return (1);
351 1.1 kiyohara
352 1.1 kiyohara if (cold || sc->sc_poll)
353 1.1 kiyohara flags |= I2C_F_POLL;
354 1.1 kiyohara
355 1.24 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
356 1.24 hannken (cmdlen == 0 && len > 1))
357 1.1 kiyohara return (1);
358 1.1 kiyohara
359 1.1 kiyohara /* Setup transfer */
360 1.1 kiyohara sc->sc_i2c_xfer.op = op;
361 1.1 kiyohara sc->sc_i2c_xfer.buf = buf;
362 1.1 kiyohara sc->sc_i2c_xfer.len = len;
363 1.1 kiyohara sc->sc_i2c_xfer.flags = flags;
364 1.1 kiyohara sc->sc_i2c_xfer.error = 0;
365 1.1 kiyohara
366 1.1 kiyohara /* Set slave address and transfer direction */
367 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
368 1.5 xtraeme LPCIB_SMB_TXSLVA_ADDR(addr) |
369 1.5 xtraeme (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
370 1.1 kiyohara
371 1.1 kiyohara b = (const uint8_t *)cmdbuf;
372 1.1 kiyohara if (cmdlen > 0)
373 1.1 kiyohara /* Set command byte */
374 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
375 1.1 kiyohara
376 1.1 kiyohara if (I2C_OP_WRITE_P(op)) {
377 1.1 kiyohara /* Write data */
378 1.1 kiyohara b = buf;
379 1.24 hannken if (cmdlen == 0 && len == 1)
380 1.24 hannken bus_space_write_1(sc->sc_iot, sc->sc_ioh,
381 1.24 hannken LPCIB_SMB_HCMD, b[0]);
382 1.24 hannken else if (len > 0)
383 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
384 1.5 xtraeme LPCIB_SMB_HD0, b[0]);
385 1.1 kiyohara if (len > 1)
386 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
387 1.5 xtraeme LPCIB_SMB_HD1, b[1]);
388 1.1 kiyohara }
389 1.1 kiyohara
390 1.1 kiyohara /* Set SMBus command */
391 1.24 hannken if (cmdlen == 0) {
392 1.24 hannken if (len == 0)
393 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_QUICK;
394 1.19 pgoyette else
395 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_BYTE;
396 1.19 pgoyette } else if (len == 1)
397 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_BDATA;
398 1.1 kiyohara else if (len == 2)
399 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_WDATA;
400 1.1 kiyohara
401 1.1 kiyohara if ((flags & I2C_F_POLL) == 0)
402 1.5 xtraeme ctl |= LPCIB_SMB_HC_INTREN;
403 1.1 kiyohara
404 1.1 kiyohara /* Start transaction */
405 1.5 xtraeme ctl |= LPCIB_SMB_HC_START;
406 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
407 1.1 kiyohara
408 1.1 kiyohara if (flags & I2C_F_POLL) {
409 1.1 kiyohara /* Poll for completion */
410 1.1 kiyohara DELAY(ICHIIC_DELAY);
411 1.1 kiyohara for (retries = 1000; retries > 0; retries--) {
412 1.1 kiyohara st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
413 1.5 xtraeme LPCIB_SMB_HS);
414 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) == 0)
415 1.1 kiyohara break;
416 1.1 kiyohara DELAY(ICHIIC_DELAY);
417 1.1 kiyohara }
418 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
419 1.1 kiyohara goto timeout;
420 1.1 kiyohara ichsmb_intr(sc);
421 1.1 kiyohara } else {
422 1.1 kiyohara /* Wait for interrupt */
423 1.1 kiyohara if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
424 1.1 kiyohara goto timeout;
425 1.1 kiyohara }
426 1.1 kiyohara
427 1.1 kiyohara if (sc->sc_i2c_xfer.error)
428 1.1 kiyohara return (1);
429 1.1 kiyohara
430 1.1 kiyohara return (0);
431 1.1 kiyohara
432 1.1 kiyohara timeout:
433 1.1 kiyohara /*
434 1.1 kiyohara * Transfer timeout. Kill the transaction and clear status bits.
435 1.1 kiyohara */
436 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
437 1.5 xtraeme LPCIB_SMB_HC_KILL);
438 1.1 kiyohara DELAY(ICHIIC_DELAY);
439 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
440 1.5 xtraeme if ((st & LPCIB_SMB_HS_FAILED) == 0) {
441 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
442 1.50 msaitoh aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
443 1.12 kiyohara fbuf);
444 1.4 kiyohara }
445 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
446 1.1 kiyohara return (1);
447 1.1 kiyohara }
448 1.1 kiyohara
449 1.1 kiyohara static int
450 1.1 kiyohara ichsmb_intr(void *arg)
451 1.1 kiyohara {
452 1.1 kiyohara struct ichsmb_softc *sc = arg;
453 1.1 kiyohara uint8_t st;
454 1.1 kiyohara uint8_t *b;
455 1.1 kiyohara size_t len;
456 1.4 kiyohara #ifdef ICHIIC_DEBUG
457 1.4 kiyohara char fbuf[64];
458 1.4 kiyohara #endif
459 1.1 kiyohara
460 1.1 kiyohara /* Read status */
461 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
462 1.60.4.3 martin
463 1.60.4.3 martin /* Clear status bits */
464 1.60.4.3 martin bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
465 1.60.4.3 martin
466 1.60.4.3 martin /* XXX Ignore SMBALERT# for now */
467 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
468 1.5 xtraeme LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
469 1.60.4.3 martin LPCIB_SMB_HS_BDONE)) == 0)
470 1.1 kiyohara /* Interrupt was not for us */
471 1.1 kiyohara return (0);
472 1.1 kiyohara
473 1.4 kiyohara #ifdef ICHIIC_DEBUG
474 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
475 1.50 msaitoh printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
476 1.4 kiyohara #endif
477 1.1 kiyohara
478 1.1 kiyohara /* Check for errors */
479 1.5 xtraeme if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
480 1.1 kiyohara sc->sc_i2c_xfer.error = 1;
481 1.1 kiyohara goto done;
482 1.1 kiyohara }
483 1.1 kiyohara
484 1.5 xtraeme if (st & LPCIB_SMB_HS_INTR) {
485 1.1 kiyohara if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
486 1.1 kiyohara goto done;
487 1.1 kiyohara
488 1.1 kiyohara /* Read data */
489 1.1 kiyohara b = sc->sc_i2c_xfer.buf;
490 1.1 kiyohara len = sc->sc_i2c_xfer.len;
491 1.1 kiyohara if (len > 0)
492 1.1 kiyohara b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
493 1.5 xtraeme LPCIB_SMB_HD0);
494 1.1 kiyohara if (len > 1)
495 1.1 kiyohara b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
496 1.5 xtraeme LPCIB_SMB_HD1);
497 1.1 kiyohara }
498 1.1 kiyohara
499 1.1 kiyohara done:
500 1.1 kiyohara if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
501 1.1 kiyohara wakeup(sc);
502 1.1 kiyohara return (1);
503 1.1 kiyohara }
504 1.53 pgoyette
505 1.54 pgoyette MODULE(MODULE_CLASS_DRIVER, ichsmb, "pci,iic");
506 1.53 pgoyette
507 1.53 pgoyette #ifdef _MODULE
508 1.53 pgoyette #include "ioconf.c"
509 1.53 pgoyette #endif
510 1.53 pgoyette
511 1.53 pgoyette static int
512 1.53 pgoyette ichsmb_modcmd(modcmd_t cmd, void *opaque)
513 1.53 pgoyette {
514 1.53 pgoyette int error = 0;
515 1.53 pgoyette
516 1.53 pgoyette switch (cmd) {
517 1.53 pgoyette case MODULE_CMD_INIT:
518 1.53 pgoyette #ifdef _MODULE
519 1.53 pgoyette error = config_init_component(cfdriver_ioconf_ichsmb,
520 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
521 1.53 pgoyette #endif
522 1.53 pgoyette break;
523 1.53 pgoyette case MODULE_CMD_FINI:
524 1.53 pgoyette #ifdef _MODULE
525 1.53 pgoyette error = config_fini_component(cfdriver_ioconf_ichsmb,
526 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
527 1.53 pgoyette #endif
528 1.53 pgoyette break;
529 1.53 pgoyette default:
530 1.53 pgoyette #ifdef _MODULE
531 1.53 pgoyette error = ENOTTY;
532 1.53 pgoyette #endif
533 1.53 pgoyette break;
534 1.53 pgoyette }
535 1.53 pgoyette
536 1.53 pgoyette return error;
537 1.53 pgoyette }
538