Home | History | Annotate | Line # | Download | only in pci
ichsmb.c revision 1.61
      1  1.61        ad /*	$NetBSD: ichsmb.c,v 1.61 2019/11/21 17:47:23 ad Exp $	*/
      2   1.1  kiyohara /*	$OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $	*/
      3   1.1  kiyohara 
      4   1.1  kiyohara /*
      5   1.1  kiyohara  * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
      6   1.1  kiyohara  *
      7   1.1  kiyohara  * Permission to use, copy, modify, and distribute this software for any
      8   1.1  kiyohara  * purpose with or without fee is hereby granted, provided that the above
      9   1.1  kiyohara  * copyright notice and this permission notice appear in all copies.
     10   1.1  kiyohara  *
     11   1.1  kiyohara  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12   1.1  kiyohara  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13   1.1  kiyohara  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14   1.1  kiyohara  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15   1.1  kiyohara  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16   1.1  kiyohara  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17   1.1  kiyohara  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18   1.1  kiyohara  */
     19   1.1  kiyohara 
     20   1.1  kiyohara /*
     21   1.1  kiyohara  * Intel ICH SMBus controller driver.
     22   1.1  kiyohara  */
     23   1.1  kiyohara 
     24   1.6   xtraeme #include <sys/cdefs.h>
     25  1.61        ad __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.61 2019/11/21 17:47:23 ad Exp $");
     26   1.6   xtraeme 
     27   1.1  kiyohara #include <sys/param.h>
     28   1.1  kiyohara #include <sys/device.h>
     29   1.1  kiyohara #include <sys/errno.h>
     30   1.1  kiyohara #include <sys/kernel.h>
     31  1.27  pgoyette #include <sys/mutex.h>
     32   1.1  kiyohara #include <sys/proc.h>
     33  1.53  pgoyette #include <sys/module.h>
     34   1.1  kiyohara 
     35  1.10        ad #include <sys/bus.h>
     36   1.1  kiyohara 
     37   1.1  kiyohara #include <dev/pci/pcidevs.h>
     38   1.1  kiyohara #include <dev/pci/pcireg.h>
     39   1.1  kiyohara #include <dev/pci/pcivar.h>
     40   1.1  kiyohara 
     41   1.5   xtraeme #include <dev/ic/i82801lpcreg.h>
     42   1.1  kiyohara 
     43   1.1  kiyohara #include <dev/i2c/i2cvar.h>
     44   1.1  kiyohara 
     45   1.1  kiyohara #ifdef ICHIIC_DEBUG
     46   1.1  kiyohara #define DPRINTF(x) printf x
     47   1.1  kiyohara #else
     48   1.1  kiyohara #define DPRINTF(x)
     49   1.1  kiyohara #endif
     50   1.1  kiyohara 
     51   1.1  kiyohara #define ICHIIC_DELAY	100
     52   1.1  kiyohara #define ICHIIC_TIMEOUT	1
     53   1.1  kiyohara 
     54   1.1  kiyohara struct ichsmb_softc {
     55  1.12  kiyohara 	device_t		sc_dev;
     56   1.1  kiyohara 
     57   1.1  kiyohara 	bus_space_tag_t		sc_iot;
     58   1.1  kiyohara 	bus_space_handle_t	sc_ioh;
     59  1.55  pgoyette 	bus_size_t		sc_size;
     60  1.55  pgoyette 	pci_chipset_tag_t	sc_pc;
     61   1.1  kiyohara 	void *			sc_ih;
     62   1.1  kiyohara 	int			sc_poll;
     63  1.58  jdolecek 	pci_intr_handle_t	*sc_pihp;
     64   1.1  kiyohara 
     65   1.1  kiyohara 	struct i2c_controller	sc_i2c_tag;
     66  1.27  pgoyette 	kmutex_t 		sc_i2c_mutex;
     67   1.1  kiyohara 	struct {
     68   1.1  kiyohara 		i2c_op_t     op;
     69   1.1  kiyohara 		void *       buf;
     70   1.1  kiyohara 		size_t       len;
     71   1.1  kiyohara 		int          flags;
     72   1.1  kiyohara 		volatile int error;
     73   1.1  kiyohara 	}			sc_i2c_xfer;
     74  1.42  pgoyette 	device_t		sc_i2c_device;
     75   1.1  kiyohara };
     76   1.1  kiyohara 
     77  1.21    cegger static int	ichsmb_match(device_t, cfdata_t, void *);
     78  1.12  kiyohara static void	ichsmb_attach(device_t, device_t, void *);
     79  1.55  pgoyette static int	ichsmb_detach(device_t, int);
     80  1.42  pgoyette static int	ichsmb_rescan(device_t, const char *, const int *);
     81  1.42  pgoyette static void	ichsmb_chdet(device_t, device_t);
     82   1.1  kiyohara 
     83   1.1  kiyohara static int	ichsmb_i2c_acquire_bus(void *, int);
     84   1.1  kiyohara static void	ichsmb_i2c_release_bus(void *, int);
     85   1.1  kiyohara static int	ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
     86   1.1  kiyohara 		    size_t, void *, size_t, int);
     87   1.1  kiyohara 
     88   1.1  kiyohara static int	ichsmb_intr(void *);
     89   1.1  kiyohara 
     90  1.53  pgoyette #include "ioconf.h"
     91   1.1  kiyohara 
     92  1.42  pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
     93  1.55  pgoyette     ichsmb_match, ichsmb_attach, ichsmb_detach, NULL, ichsmb_rescan,
     94  1.59  jdolecek     ichsmb_chdet, DVF_DETACH_SHUTDOWN);
     95   1.1  kiyohara 
     96   1.1  kiyohara 
     97   1.1  kiyohara static int
     98  1.21    cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
     99   1.1  kiyohara {
    100   1.1  kiyohara 	struct pci_attach_args *pa = aux;
    101   1.1  kiyohara 
    102   1.1  kiyohara 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    103   1.1  kiyohara 		switch (PCI_PRODUCT(pa->pa_id)) {
    104   1.1  kiyohara 		case PCI_PRODUCT_INTEL_6300ESB_SMB:
    105   1.1  kiyohara 		case PCI_PRODUCT_INTEL_63XXESB_SMB:
    106   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AA_SMB:
    107   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801AB_SMB:
    108   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801BA_SMB:
    109   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801CA_SMB:
    110   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801DB_SMB:
    111   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801E_SMB:
    112   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801EB_SMB:
    113   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801FB_SMB:
    114   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801G_SMB:
    115   1.1  kiyohara 		case PCI_PRODUCT_INTEL_82801H_SMB:
    116   1.7   xtraeme 		case PCI_PRODUCT_INTEL_82801I_SMB:
    117  1.23     njoly 		case PCI_PRODUCT_INTEL_82801JD_SMB:
    118  1.23     njoly 		case PCI_PRODUCT_INTEL_82801JI_SMB:
    119  1.22       tnn 		case PCI_PRODUCT_INTEL_3400_SMB:
    120  1.25   msaitoh 		case PCI_PRODUCT_INTEL_6SERIES_SMB:
    121  1.28  riastrad 		case PCI_PRODUCT_INTEL_7SERIES_SMB:
    122  1.31   msaitoh 		case PCI_PRODUCT_INTEL_8SERIES_SMB:
    123  1.39   msaitoh 		case PCI_PRODUCT_INTEL_9SERIES_SMB:
    124  1.44   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_SMB:
    125  1.49   msaitoh 		case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
    126  1.48   msaitoh 		case PCI_PRODUCT_INTEL_2HS_SMB:
    127  1.57   msaitoh 		case PCI_PRODUCT_INTEL_3HS_SMB:
    128  1.33   msaitoh 		case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
    129  1.41       tnn 		case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
    130  1.36   msaitoh 		case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
    131  1.43   msaitoh 		case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
    132  1.56   msaitoh 		case PCI_PRODUCT_INTEL_APL_SMB:
    133  1.56   msaitoh 		case PCI_PRODUCT_INTEL_GLK_SMB:
    134  1.30  riastrad 		case PCI_PRODUCT_INTEL_C600_SMBUS:
    135  1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_0:
    136  1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_1:
    137  1.29   msaitoh 		case PCI_PRODUCT_INTEL_C600_SMB_2:
    138  1.40   msaitoh 		case PCI_PRODUCT_INTEL_C610_SMB:
    139  1.52   msaitoh 		case PCI_PRODUCT_INTEL_C620_SMB:
    140  1.52   msaitoh 		case PCI_PRODUCT_INTEL_C620_SMB_S:
    141  1.36   msaitoh 		case PCI_PRODUCT_INTEL_EP80579_SMB:
    142  1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
    143  1.38   msaitoh 		case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
    144  1.34   msaitoh 		case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
    145  1.51   msaitoh 		case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
    146   1.1  kiyohara 			return 1;
    147   1.1  kiyohara 		}
    148   1.1  kiyohara 	}
    149   1.1  kiyohara 	return 0;
    150   1.1  kiyohara }
    151   1.1  kiyohara 
    152   1.1  kiyohara static void
    153  1.12  kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
    154   1.1  kiyohara {
    155  1.12  kiyohara 	struct ichsmb_softc *sc = device_private(self);
    156   1.1  kiyohara 	struct pci_attach_args *pa = aux;
    157   1.1  kiyohara 	pcireg_t conf;
    158   1.1  kiyohara 	const char *intrstr = NULL;
    159  1.35  christos 	char intrbuf[PCI_INTRSTR_LEN];
    160  1.42  pgoyette 	int flags;
    161   1.1  kiyohara 
    162  1.12  kiyohara 	sc->sc_dev = self;
    163  1.55  pgoyette 	sc->sc_pc = pa->pa_pc;
    164  1.12  kiyohara 
    165  1.26  drochner 	pci_aprint_devinfo(pa, NULL);
    166   1.1  kiyohara 
    167   1.1  kiyohara 	/* Read configuration */
    168   1.5   xtraeme 	conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
    169  1.16     njoly 	DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
    170   1.1  kiyohara 
    171   1.5   xtraeme 	if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
    172  1.12  kiyohara 		aprint_error_dev(self, "SMBus disabled\n");
    173  1.37  riastrad 		goto out;
    174   1.1  kiyohara 	}
    175   1.1  kiyohara 
    176   1.1  kiyohara 	/* Map I/O space */
    177   1.5   xtraeme 	if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
    178  1.55  pgoyette 	    &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_size)) {
    179  1.12  kiyohara 		aprint_error_dev(self, "can't map I/O space\n");
    180  1.37  riastrad 		goto out;
    181   1.1  kiyohara 	}
    182   1.1  kiyohara 
    183   1.1  kiyohara 	sc->sc_poll = 1;
    184  1.55  pgoyette 	sc->sc_ih = NULL;
    185   1.5   xtraeme 	if (conf & LPCIB_SMB_HOSTC_SMIEN) {
    186   1.1  kiyohara 		/* No PCI IRQ */
    187  1.15     njoly 		aprint_normal_dev(self, "interrupting at SMI\n");
    188   1.1  kiyohara 	} else {
    189   1.1  kiyohara 		/* Install interrupt handler */
    190  1.58  jdolecek 		if (pci_intr_alloc(pa, &sc->sc_pihp, NULL, 0) == 0) {
    191  1.58  jdolecek 			intrstr = pci_intr_string(pa->pa_pc, sc->sc_pihp[0],
    192  1.58  jdolecek 			    intrbuf, sizeof(intrbuf));
    193  1.58  jdolecek 			sc->sc_ih = pci_intr_establish_xname(pa->pa_pc,
    194  1.58  jdolecek 			    sc->sc_pihp[0], IPL_BIO, ichsmb_intr, sc,
    195  1.58  jdolecek 			    device_xname(sc->sc_dev));
    196   1.1  kiyohara 			if (sc->sc_ih != NULL) {
    197  1.12  kiyohara 				aprint_normal_dev(self, "interrupting at %s\n",
    198  1.12  kiyohara 				    intrstr);
    199   1.1  kiyohara 				sc->sc_poll = 0;
    200  1.60  jdolecek 			} else {
    201  1.60  jdolecek 				pci_intr_release(pa->pa_pc, sc->sc_pihp, 1);
    202  1.60  jdolecek 				sc->sc_pihp = NULL;
    203   1.1  kiyohara 			}
    204   1.1  kiyohara 		}
    205   1.1  kiyohara 		if (sc->sc_poll)
    206  1.12  kiyohara 			aprint_normal_dev(self, "polling\n");
    207   1.1  kiyohara 	}
    208   1.1  kiyohara 
    209  1.42  pgoyette 	sc->sc_i2c_device = NULL;
    210  1.42  pgoyette 	flags = 0;
    211  1.45  pgoyette 	mutex_init(&sc->sc_i2c_mutex, MUTEX_DEFAULT, IPL_NONE);
    212  1.42  pgoyette 	ichsmb_rescan(self, "i2cbus", &flags);
    213  1.42  pgoyette 
    214  1.42  pgoyette out:	if (!pmf_device_register(self, NULL, NULL))
    215  1.42  pgoyette 		aprint_error_dev(self, "couldn't establish power handler\n");
    216  1.42  pgoyette }
    217  1.42  pgoyette 
    218  1.42  pgoyette static int
    219  1.42  pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
    220  1.42  pgoyette {
    221  1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    222  1.42  pgoyette 	struct i2cbus_attach_args iba;
    223  1.42  pgoyette 
    224  1.42  pgoyette 	if (!ifattr_match(ifattr, "i2cbus"))
    225  1.42  pgoyette 		return 0;
    226  1.42  pgoyette 
    227  1.42  pgoyette 	if (sc->sc_i2c_device)
    228  1.42  pgoyette 		return 0;
    229  1.42  pgoyette 
    230   1.1  kiyohara 	/* Attach I2C bus */
    231   1.1  kiyohara 	sc->sc_i2c_tag.ic_cookie = sc;
    232   1.1  kiyohara 	sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
    233   1.1  kiyohara 	sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
    234   1.1  kiyohara 	sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
    235   1.1  kiyohara 
    236  1.20    cegger 	memset(&iba, 0, sizeof(iba));
    237   1.9       riz 	iba.iba_type = I2C_TYPE_SMBUS;
    238   1.1  kiyohara 	iba.iba_tag = &sc->sc_i2c_tag;
    239  1.42  pgoyette 	sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
    240  1.42  pgoyette 
    241  1.42  pgoyette 	return 0;
    242  1.42  pgoyette }
    243  1.42  pgoyette 
    244  1.55  pgoyette static int
    245  1.55  pgoyette ichsmb_detach(device_t self, int flags)
    246  1.55  pgoyette {
    247  1.55  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    248  1.55  pgoyette 	int error;
    249  1.55  pgoyette 
    250  1.55  pgoyette 	if (sc->sc_i2c_device) {
    251  1.55  pgoyette 		error = config_detach(sc->sc_i2c_device, flags);
    252  1.55  pgoyette 		if (error)
    253  1.55  pgoyette 			return error;
    254  1.55  pgoyette 	}
    255  1.55  pgoyette 
    256  1.55  pgoyette 	mutex_destroy(&sc->sc_i2c_mutex);
    257  1.55  pgoyette 
    258  1.58  jdolecek 	if (sc->sc_ih) {
    259  1.55  pgoyette 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
    260  1.58  jdolecek 		sc->sc_ih = NULL;
    261  1.58  jdolecek 	}
    262  1.58  jdolecek 
    263  1.58  jdolecek 	if (sc->sc_pihp) {
    264  1.58  jdolecek 		pci_intr_release(sc->sc_pc, sc->sc_pihp, 1);
    265  1.58  jdolecek 		sc->sc_pihp = NULL;
    266  1.58  jdolecek 	}
    267  1.55  pgoyette 
    268  1.61        ad 	if (sc->sc_size != 0)
    269  1.61        ad 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_size);
    270  1.55  pgoyette 
    271  1.55  pgoyette 	return 0;
    272  1.55  pgoyette }
    273  1.55  pgoyette 
    274  1.42  pgoyette static void
    275  1.42  pgoyette ichsmb_chdet(device_t self, device_t child)
    276  1.42  pgoyette {
    277  1.42  pgoyette 	struct ichsmb_softc *sc = device_private(self);
    278  1.42  pgoyette 
    279  1.42  pgoyette 	if (sc->sc_i2c_device == child)
    280  1.42  pgoyette 		sc->sc_i2c_device = NULL;
    281   1.1  kiyohara }
    282   1.1  kiyohara 
    283   1.1  kiyohara static int
    284   1.1  kiyohara ichsmb_i2c_acquire_bus(void *cookie, int flags)
    285   1.1  kiyohara {
    286   1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    287   1.1  kiyohara 
    288  1.27  pgoyette 	if (cold)
    289   1.8   xtraeme 		return 0;
    290   1.1  kiyohara 
    291  1.27  pgoyette 	mutex_enter(&sc->sc_i2c_mutex);
    292   1.8   xtraeme 	return 0;
    293   1.1  kiyohara }
    294   1.1  kiyohara 
    295   1.1  kiyohara static void
    296   1.1  kiyohara ichsmb_i2c_release_bus(void *cookie, int flags)
    297   1.1  kiyohara {
    298   1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    299   1.1  kiyohara 
    300  1.27  pgoyette 	if (cold)
    301   1.1  kiyohara 		return;
    302   1.1  kiyohara 
    303  1.27  pgoyette 	mutex_exit(&sc->sc_i2c_mutex);
    304   1.1  kiyohara }
    305   1.1  kiyohara 
    306   1.1  kiyohara static int
    307   1.1  kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
    308   1.1  kiyohara     const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
    309   1.1  kiyohara {
    310   1.1  kiyohara 	struct ichsmb_softc *sc = cookie;
    311   1.1  kiyohara 	const uint8_t *b;
    312   1.1  kiyohara 	uint8_t ctl = 0, st;
    313   1.1  kiyohara 	int retries;
    314   1.4  kiyohara 	char fbuf[64];
    315   1.1  kiyohara 
    316  1.14     njoly 	DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
    317  1.14     njoly 	    "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
    318   1.1  kiyohara 	    len, flags));
    319   1.1  kiyohara 
    320  1.32     soren 	/* Clear status bits */
    321  1.32     soren 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
    322  1.32     soren 	    LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
    323  1.32     soren 	    LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
    324  1.32     soren 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
    325  1.32     soren 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
    326  1.32     soren 
    327   1.1  kiyohara 	/* Wait for bus to be idle */
    328   1.1  kiyohara 	for (retries = 100; retries > 0; retries--) {
    329   1.5   xtraeme 		st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    330   1.5   xtraeme 		if (!(st & LPCIB_SMB_HS_BUSY))
    331   1.1  kiyohara 			break;
    332   1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    333   1.1  kiyohara 	}
    334   1.4  kiyohara #ifdef ICHIIC_DEBUG
    335  1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    336  1.50   msaitoh 	printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
    337   1.4  kiyohara #endif
    338   1.5   xtraeme 	if (st & LPCIB_SMB_HS_BUSY)
    339   1.1  kiyohara 		return (1);
    340   1.1  kiyohara 
    341   1.1  kiyohara 	if (cold || sc->sc_poll)
    342   1.1  kiyohara 		flags |= I2C_F_POLL;
    343   1.1  kiyohara 
    344  1.24   hannken 	if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
    345  1.24   hannken 	    (cmdlen == 0 && len > 1))
    346   1.1  kiyohara 		return (1);
    347   1.1  kiyohara 
    348   1.1  kiyohara 	/* Setup transfer */
    349   1.1  kiyohara 	sc->sc_i2c_xfer.op = op;
    350   1.1  kiyohara 	sc->sc_i2c_xfer.buf = buf;
    351   1.1  kiyohara 	sc->sc_i2c_xfer.len = len;
    352   1.1  kiyohara 	sc->sc_i2c_xfer.flags = flags;
    353   1.1  kiyohara 	sc->sc_i2c_xfer.error = 0;
    354   1.1  kiyohara 
    355   1.1  kiyohara 	/* Set slave address and transfer direction */
    356   1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
    357   1.5   xtraeme 	    LPCIB_SMB_TXSLVA_ADDR(addr) |
    358   1.5   xtraeme 	    (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
    359   1.1  kiyohara 
    360   1.1  kiyohara 	b = (const uint8_t *)cmdbuf;
    361   1.1  kiyohara 	if (cmdlen > 0)
    362   1.1  kiyohara 		/* Set command byte */
    363   1.5   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
    364   1.1  kiyohara 
    365   1.1  kiyohara 	if (I2C_OP_WRITE_P(op)) {
    366   1.1  kiyohara 		/* Write data */
    367   1.1  kiyohara 		b = buf;
    368  1.24   hannken 		if (cmdlen == 0 && len == 1)
    369  1.24   hannken 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    370  1.24   hannken 			    LPCIB_SMB_HCMD, b[0]);
    371  1.24   hannken 		else if (len > 0)
    372   1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    373   1.5   xtraeme 			    LPCIB_SMB_HD0, b[0]);
    374   1.1  kiyohara 		if (len > 1)
    375   1.1  kiyohara 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    376   1.5   xtraeme 			    LPCIB_SMB_HD1, b[1]);
    377   1.1  kiyohara 	}
    378   1.1  kiyohara 
    379   1.1  kiyohara 	/* Set SMBus command */
    380  1.24   hannken 	if (cmdlen == 0) {
    381  1.24   hannken 		if (len == 0)
    382  1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_QUICK;
    383  1.19  pgoyette 		else
    384  1.19  pgoyette 			ctl = LPCIB_SMB_HC_CMD_BYTE;
    385  1.19  pgoyette 	} else if (len == 1)
    386   1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_BDATA;
    387   1.1  kiyohara 	else if (len == 2)
    388   1.5   xtraeme 		ctl = LPCIB_SMB_HC_CMD_WDATA;
    389   1.1  kiyohara 
    390   1.1  kiyohara 	if ((flags & I2C_F_POLL) == 0)
    391   1.5   xtraeme 		ctl |= LPCIB_SMB_HC_INTREN;
    392   1.1  kiyohara 
    393   1.1  kiyohara 	/* Start transaction */
    394   1.5   xtraeme 	ctl |= LPCIB_SMB_HC_START;
    395   1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
    396   1.1  kiyohara 
    397   1.1  kiyohara 	if (flags & I2C_F_POLL) {
    398   1.1  kiyohara 		/* Poll for completion */
    399   1.1  kiyohara 		DELAY(ICHIIC_DELAY);
    400   1.1  kiyohara 		for (retries = 1000; retries > 0; retries--) {
    401   1.1  kiyohara 			st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    402   1.5   xtraeme 			    LPCIB_SMB_HS);
    403   1.5   xtraeme 			if ((st & LPCIB_SMB_HS_BUSY) == 0)
    404   1.1  kiyohara 				break;
    405   1.1  kiyohara 			DELAY(ICHIIC_DELAY);
    406   1.1  kiyohara 		}
    407   1.5   xtraeme 		if (st & LPCIB_SMB_HS_BUSY)
    408   1.1  kiyohara 			goto timeout;
    409   1.1  kiyohara 		ichsmb_intr(sc);
    410   1.1  kiyohara 	} else {
    411   1.1  kiyohara 		/* Wait for interrupt */
    412   1.1  kiyohara 		if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
    413   1.1  kiyohara 			goto timeout;
    414   1.1  kiyohara 	}
    415   1.1  kiyohara 
    416   1.1  kiyohara 	if (sc->sc_i2c_xfer.error)
    417   1.1  kiyohara 		return (1);
    418   1.1  kiyohara 
    419   1.1  kiyohara 	return (0);
    420   1.1  kiyohara 
    421   1.1  kiyohara timeout:
    422   1.1  kiyohara 	/*
    423   1.1  kiyohara 	 * Transfer timeout. Kill the transaction and clear status bits.
    424   1.1  kiyohara 	 */
    425  1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    426  1.12  kiyohara 	aprint_error_dev(sc->sc_dev,
    427  1.12  kiyohara 	    "exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
    428  1.50   msaitoh 	    "flags 0x%02x: timeout, status %s\n",
    429  1.12  kiyohara 	    op, addr, cmdlen, len, flags, fbuf);
    430   1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
    431   1.5   xtraeme 	    LPCIB_SMB_HC_KILL);
    432   1.1  kiyohara 	DELAY(ICHIIC_DELAY);
    433   1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    434   1.5   xtraeme 	if ((st & LPCIB_SMB_HS_FAILED) == 0) {
    435  1.18  christos 		snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    436  1.50   msaitoh 		aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
    437  1.12  kiyohara 		    fbuf);
    438   1.4  kiyohara 	}
    439   1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    440   1.1  kiyohara 	return (1);
    441   1.1  kiyohara }
    442   1.1  kiyohara 
    443   1.1  kiyohara static int
    444   1.1  kiyohara ichsmb_intr(void *arg)
    445   1.1  kiyohara {
    446   1.1  kiyohara 	struct ichsmb_softc *sc = arg;
    447   1.1  kiyohara 	uint8_t st;
    448   1.1  kiyohara 	uint8_t *b;
    449   1.1  kiyohara 	size_t len;
    450   1.4  kiyohara #ifdef ICHIIC_DEBUG
    451   1.4  kiyohara 	char fbuf[64];
    452   1.4  kiyohara #endif
    453   1.1  kiyohara 
    454   1.1  kiyohara 	/* Read status */
    455   1.5   xtraeme 	st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
    456   1.5   xtraeme 	if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
    457   1.5   xtraeme 	    LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
    458   1.5   xtraeme 	    LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
    459   1.1  kiyohara 		/* Interrupt was not for us */
    460   1.1  kiyohara 		return (0);
    461   1.1  kiyohara 
    462   1.4  kiyohara #ifdef ICHIIC_DEBUG
    463  1.18  christos 	snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
    464  1.50   msaitoh 	printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
    465   1.4  kiyohara #endif
    466   1.1  kiyohara 
    467   1.1  kiyohara 	/* Clear status bits */
    468   1.5   xtraeme 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
    469   1.1  kiyohara 
    470   1.1  kiyohara 	/* Check for errors */
    471   1.5   xtraeme 	if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
    472   1.1  kiyohara 		sc->sc_i2c_xfer.error = 1;
    473   1.1  kiyohara 		goto done;
    474   1.1  kiyohara 	}
    475   1.1  kiyohara 
    476   1.5   xtraeme 	if (st & LPCIB_SMB_HS_INTR) {
    477   1.1  kiyohara 		if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
    478   1.1  kiyohara 			goto done;
    479   1.1  kiyohara 
    480   1.1  kiyohara 		/* Read data */
    481   1.1  kiyohara 		b = sc->sc_i2c_xfer.buf;
    482   1.1  kiyohara 		len = sc->sc_i2c_xfer.len;
    483   1.1  kiyohara 		if (len > 0)
    484   1.1  kiyohara 			b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    485   1.5   xtraeme 			    LPCIB_SMB_HD0);
    486   1.1  kiyohara 		if (len > 1)
    487   1.1  kiyohara 			b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    488   1.5   xtraeme 			    LPCIB_SMB_HD1);
    489   1.1  kiyohara 	}
    490   1.1  kiyohara 
    491   1.1  kiyohara done:
    492   1.1  kiyohara 	if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
    493   1.1  kiyohara 		wakeup(sc);
    494   1.1  kiyohara 	return (1);
    495   1.1  kiyohara }
    496  1.53  pgoyette 
    497  1.54  pgoyette MODULE(MODULE_CLASS_DRIVER, ichsmb, "pci,iic");
    498  1.53  pgoyette 
    499  1.53  pgoyette #ifdef _MODULE
    500  1.53  pgoyette #include "ioconf.c"
    501  1.53  pgoyette #endif
    502  1.53  pgoyette 
    503  1.53  pgoyette static int
    504  1.53  pgoyette ichsmb_modcmd(modcmd_t cmd, void *opaque)
    505  1.53  pgoyette {
    506  1.53  pgoyette 	int error = 0;
    507  1.53  pgoyette 
    508  1.53  pgoyette 	switch (cmd) {
    509  1.53  pgoyette 	case MODULE_CMD_INIT:
    510  1.53  pgoyette #ifdef _MODULE
    511  1.53  pgoyette 		error = config_init_component(cfdriver_ioconf_ichsmb,
    512  1.53  pgoyette 		    cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
    513  1.53  pgoyette #endif
    514  1.53  pgoyette 		break;
    515  1.53  pgoyette 	case MODULE_CMD_FINI:
    516  1.53  pgoyette #ifdef _MODULE
    517  1.53  pgoyette 		error = config_fini_component(cfdriver_ioconf_ichsmb,
    518  1.53  pgoyette 		    cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
    519  1.53  pgoyette #endif
    520  1.53  pgoyette 		break;
    521  1.53  pgoyette 	default:
    522  1.53  pgoyette #ifdef _MODULE
    523  1.53  pgoyette 		error = ENOTTY;
    524  1.53  pgoyette #endif
    525  1.53  pgoyette 		break;
    526  1.53  pgoyette 	}
    527  1.53  pgoyette 
    528  1.53  pgoyette 	return error;
    529  1.53  pgoyette }
    530