ichsmb.c revision 1.63 1 1.63 thorpej /* $NetBSD: ichsmb.c,v 1.63 2019/12/22 23:23:32 thorpej Exp $ */
2 1.1 kiyohara /* $OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $ */
3 1.1 kiyohara
4 1.1 kiyohara /*
5 1.1 kiyohara * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.1 kiyohara *
7 1.1 kiyohara * Permission to use, copy, modify, and distribute this software for any
8 1.1 kiyohara * purpose with or without fee is hereby granted, provided that the above
9 1.1 kiyohara * copyright notice and this permission notice appear in all copies.
10 1.1 kiyohara *
11 1.1 kiyohara * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 kiyohara * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 kiyohara * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 kiyohara * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 kiyohara * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 kiyohara * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 kiyohara * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 kiyohara */
19 1.1 kiyohara
20 1.1 kiyohara /*
21 1.1 kiyohara * Intel ICH SMBus controller driver.
22 1.1 kiyohara */
23 1.1 kiyohara
24 1.6 xtraeme #include <sys/cdefs.h>
25 1.63 thorpej __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.63 2019/12/22 23:23:32 thorpej Exp $");
26 1.6 xtraeme
27 1.1 kiyohara #include <sys/param.h>
28 1.1 kiyohara #include <sys/device.h>
29 1.1 kiyohara #include <sys/errno.h>
30 1.1 kiyohara #include <sys/kernel.h>
31 1.27 pgoyette #include <sys/mutex.h>
32 1.1 kiyohara #include <sys/proc.h>
33 1.53 pgoyette #include <sys/module.h>
34 1.1 kiyohara
35 1.10 ad #include <sys/bus.h>
36 1.1 kiyohara
37 1.1 kiyohara #include <dev/pci/pcidevs.h>
38 1.1 kiyohara #include <dev/pci/pcireg.h>
39 1.1 kiyohara #include <dev/pci/pcivar.h>
40 1.1 kiyohara
41 1.5 xtraeme #include <dev/ic/i82801lpcreg.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <dev/i2c/i2cvar.h>
44 1.1 kiyohara
45 1.1 kiyohara #ifdef ICHIIC_DEBUG
46 1.1 kiyohara #define DPRINTF(x) printf x
47 1.1 kiyohara #else
48 1.1 kiyohara #define DPRINTF(x)
49 1.1 kiyohara #endif
50 1.1 kiyohara
51 1.1 kiyohara #define ICHIIC_DELAY 100
52 1.1 kiyohara #define ICHIIC_TIMEOUT 1
53 1.1 kiyohara
54 1.1 kiyohara struct ichsmb_softc {
55 1.12 kiyohara device_t sc_dev;
56 1.1 kiyohara
57 1.1 kiyohara bus_space_tag_t sc_iot;
58 1.1 kiyohara bus_space_handle_t sc_ioh;
59 1.55 pgoyette bus_size_t sc_size;
60 1.55 pgoyette pci_chipset_tag_t sc_pc;
61 1.1 kiyohara void * sc_ih;
62 1.1 kiyohara int sc_poll;
63 1.58 jdolecek pci_intr_handle_t *sc_pihp;
64 1.1 kiyohara
65 1.1 kiyohara struct i2c_controller sc_i2c_tag;
66 1.1 kiyohara struct {
67 1.1 kiyohara i2c_op_t op;
68 1.1 kiyohara void * buf;
69 1.1 kiyohara size_t len;
70 1.1 kiyohara int flags;
71 1.1 kiyohara volatile int error;
72 1.1 kiyohara } sc_i2c_xfer;
73 1.42 pgoyette device_t sc_i2c_device;
74 1.1 kiyohara };
75 1.1 kiyohara
76 1.21 cegger static int ichsmb_match(device_t, cfdata_t, void *);
77 1.12 kiyohara static void ichsmb_attach(device_t, device_t, void *);
78 1.55 pgoyette static int ichsmb_detach(device_t, int);
79 1.42 pgoyette static int ichsmb_rescan(device_t, const char *, const int *);
80 1.42 pgoyette static void ichsmb_chdet(device_t, device_t);
81 1.1 kiyohara
82 1.1 kiyohara static int ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
83 1.1 kiyohara size_t, void *, size_t, int);
84 1.1 kiyohara
85 1.1 kiyohara static int ichsmb_intr(void *);
86 1.1 kiyohara
87 1.53 pgoyette #include "ioconf.h"
88 1.1 kiyohara
89 1.42 pgoyette CFATTACH_DECL3_NEW(ichsmb, sizeof(struct ichsmb_softc),
90 1.55 pgoyette ichsmb_match, ichsmb_attach, ichsmb_detach, NULL, ichsmb_rescan,
91 1.59 jdolecek ichsmb_chdet, DVF_DETACH_SHUTDOWN);
92 1.1 kiyohara
93 1.1 kiyohara
94 1.1 kiyohara static int
95 1.21 cegger ichsmb_match(device_t parent, cfdata_t match, void *aux)
96 1.1 kiyohara {
97 1.1 kiyohara struct pci_attach_args *pa = aux;
98 1.1 kiyohara
99 1.1 kiyohara if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
100 1.1 kiyohara switch (PCI_PRODUCT(pa->pa_id)) {
101 1.1 kiyohara case PCI_PRODUCT_INTEL_6300ESB_SMB:
102 1.1 kiyohara case PCI_PRODUCT_INTEL_63XXESB_SMB:
103 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AA_SMB:
104 1.1 kiyohara case PCI_PRODUCT_INTEL_82801AB_SMB:
105 1.1 kiyohara case PCI_PRODUCT_INTEL_82801BA_SMB:
106 1.1 kiyohara case PCI_PRODUCT_INTEL_82801CA_SMB:
107 1.1 kiyohara case PCI_PRODUCT_INTEL_82801DB_SMB:
108 1.1 kiyohara case PCI_PRODUCT_INTEL_82801E_SMB:
109 1.1 kiyohara case PCI_PRODUCT_INTEL_82801EB_SMB:
110 1.1 kiyohara case PCI_PRODUCT_INTEL_82801FB_SMB:
111 1.1 kiyohara case PCI_PRODUCT_INTEL_82801G_SMB:
112 1.1 kiyohara case PCI_PRODUCT_INTEL_82801H_SMB:
113 1.7 xtraeme case PCI_PRODUCT_INTEL_82801I_SMB:
114 1.23 njoly case PCI_PRODUCT_INTEL_82801JD_SMB:
115 1.23 njoly case PCI_PRODUCT_INTEL_82801JI_SMB:
116 1.22 tnn case PCI_PRODUCT_INTEL_3400_SMB:
117 1.25 msaitoh case PCI_PRODUCT_INTEL_6SERIES_SMB:
118 1.28 riastrad case PCI_PRODUCT_INTEL_7SERIES_SMB:
119 1.31 msaitoh case PCI_PRODUCT_INTEL_8SERIES_SMB:
120 1.39 msaitoh case PCI_PRODUCT_INTEL_9SERIES_SMB:
121 1.44 msaitoh case PCI_PRODUCT_INTEL_100SERIES_SMB:
122 1.49 msaitoh case PCI_PRODUCT_INTEL_100SERIES_LP_SMB:
123 1.48 msaitoh case PCI_PRODUCT_INTEL_2HS_SMB:
124 1.57 msaitoh case PCI_PRODUCT_INTEL_3HS_SMB:
125 1.33 msaitoh case PCI_PRODUCT_INTEL_CORE4G_M_SMB:
126 1.41 tnn case PCI_PRODUCT_INTEL_CORE5G_M_SMB:
127 1.36 msaitoh case PCI_PRODUCT_INTEL_BAYTRAIL_PCU_SMB:
128 1.43 msaitoh case PCI_PRODUCT_INTEL_BSW_PCU_SMB:
129 1.56 msaitoh case PCI_PRODUCT_INTEL_APL_SMB:
130 1.56 msaitoh case PCI_PRODUCT_INTEL_GLK_SMB:
131 1.30 riastrad case PCI_PRODUCT_INTEL_C600_SMBUS:
132 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_0:
133 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_1:
134 1.29 msaitoh case PCI_PRODUCT_INTEL_C600_SMB_2:
135 1.40 msaitoh case PCI_PRODUCT_INTEL_C610_SMB:
136 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB:
137 1.52 msaitoh case PCI_PRODUCT_INTEL_C620_SMB_S:
138 1.36 msaitoh case PCI_PRODUCT_INTEL_EP80579_SMB:
139 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCC_SMB:
140 1.38 msaitoh case PCI_PRODUCT_INTEL_DH89XXCL_SMB:
141 1.34 msaitoh case PCI_PRODUCT_INTEL_C2000_PCU_SMBUS:
142 1.51 msaitoh case PCI_PRODUCT_INTEL_C3K_SMBUS_LEGACY:
143 1.1 kiyohara return 1;
144 1.1 kiyohara }
145 1.1 kiyohara }
146 1.1 kiyohara return 0;
147 1.1 kiyohara }
148 1.1 kiyohara
149 1.1 kiyohara static void
150 1.12 kiyohara ichsmb_attach(device_t parent, device_t self, void *aux)
151 1.1 kiyohara {
152 1.12 kiyohara struct ichsmb_softc *sc = device_private(self);
153 1.1 kiyohara struct pci_attach_args *pa = aux;
154 1.1 kiyohara pcireg_t conf;
155 1.1 kiyohara const char *intrstr = NULL;
156 1.35 christos char intrbuf[PCI_INTRSTR_LEN];
157 1.42 pgoyette int flags;
158 1.1 kiyohara
159 1.12 kiyohara sc->sc_dev = self;
160 1.55 pgoyette sc->sc_pc = pa->pa_pc;
161 1.12 kiyohara
162 1.26 drochner pci_aprint_devinfo(pa, NULL);
163 1.1 kiyohara
164 1.1 kiyohara /* Read configuration */
165 1.5 xtraeme conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
166 1.16 njoly DPRINTF(("%s: conf 0x%08x\n", device_xname(sc->sc_dev), conf));
167 1.1 kiyohara
168 1.5 xtraeme if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
169 1.12 kiyohara aprint_error_dev(self, "SMBus disabled\n");
170 1.37 riastrad goto out;
171 1.1 kiyohara }
172 1.1 kiyohara
173 1.1 kiyohara /* Map I/O space */
174 1.5 xtraeme if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
175 1.55 pgoyette &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_size)) {
176 1.12 kiyohara aprint_error_dev(self, "can't map I/O space\n");
177 1.37 riastrad goto out;
178 1.1 kiyohara }
179 1.1 kiyohara
180 1.1 kiyohara sc->sc_poll = 1;
181 1.55 pgoyette sc->sc_ih = NULL;
182 1.5 xtraeme if (conf & LPCIB_SMB_HOSTC_SMIEN) {
183 1.1 kiyohara /* No PCI IRQ */
184 1.15 njoly aprint_normal_dev(self, "interrupting at SMI\n");
185 1.1 kiyohara } else {
186 1.1 kiyohara /* Install interrupt handler */
187 1.58 jdolecek if (pci_intr_alloc(pa, &sc->sc_pihp, NULL, 0) == 0) {
188 1.58 jdolecek intrstr = pci_intr_string(pa->pa_pc, sc->sc_pihp[0],
189 1.58 jdolecek intrbuf, sizeof(intrbuf));
190 1.58 jdolecek sc->sc_ih = pci_intr_establish_xname(pa->pa_pc,
191 1.58 jdolecek sc->sc_pihp[0], IPL_BIO, ichsmb_intr, sc,
192 1.58 jdolecek device_xname(sc->sc_dev));
193 1.1 kiyohara if (sc->sc_ih != NULL) {
194 1.12 kiyohara aprint_normal_dev(self, "interrupting at %s\n",
195 1.12 kiyohara intrstr);
196 1.1 kiyohara sc->sc_poll = 0;
197 1.60 jdolecek } else {
198 1.60 jdolecek pci_intr_release(pa->pa_pc, sc->sc_pihp, 1);
199 1.60 jdolecek sc->sc_pihp = NULL;
200 1.1 kiyohara }
201 1.1 kiyohara }
202 1.1 kiyohara if (sc->sc_poll)
203 1.12 kiyohara aprint_normal_dev(self, "polling\n");
204 1.1 kiyohara }
205 1.1 kiyohara
206 1.42 pgoyette sc->sc_i2c_device = NULL;
207 1.42 pgoyette flags = 0;
208 1.42 pgoyette ichsmb_rescan(self, "i2cbus", &flags);
209 1.42 pgoyette
210 1.42 pgoyette out: if (!pmf_device_register(self, NULL, NULL))
211 1.42 pgoyette aprint_error_dev(self, "couldn't establish power handler\n");
212 1.42 pgoyette }
213 1.42 pgoyette
214 1.42 pgoyette static int
215 1.42 pgoyette ichsmb_rescan(device_t self, const char *ifattr, const int *flags)
216 1.42 pgoyette {
217 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
218 1.42 pgoyette struct i2cbus_attach_args iba;
219 1.42 pgoyette
220 1.42 pgoyette if (!ifattr_match(ifattr, "i2cbus"))
221 1.42 pgoyette return 0;
222 1.42 pgoyette
223 1.42 pgoyette if (sc->sc_i2c_device)
224 1.42 pgoyette return 0;
225 1.42 pgoyette
226 1.1 kiyohara /* Attach I2C bus */
227 1.63 thorpej iic_tag_init(&sc->sc_i2c_tag);
228 1.1 kiyohara sc->sc_i2c_tag.ic_cookie = sc;
229 1.1 kiyohara sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
230 1.1 kiyohara
231 1.20 cegger memset(&iba, 0, sizeof(iba));
232 1.1 kiyohara iba.iba_tag = &sc->sc_i2c_tag;
233 1.42 pgoyette sc->sc_i2c_device = config_found_ia(self, ifattr, &iba, iicbus_print);
234 1.42 pgoyette
235 1.42 pgoyette return 0;
236 1.42 pgoyette }
237 1.42 pgoyette
238 1.55 pgoyette static int
239 1.55 pgoyette ichsmb_detach(device_t self, int flags)
240 1.55 pgoyette {
241 1.55 pgoyette struct ichsmb_softc *sc = device_private(self);
242 1.55 pgoyette int error;
243 1.55 pgoyette
244 1.55 pgoyette if (sc->sc_i2c_device) {
245 1.55 pgoyette error = config_detach(sc->sc_i2c_device, flags);
246 1.55 pgoyette if (error)
247 1.55 pgoyette return error;
248 1.55 pgoyette }
249 1.55 pgoyette
250 1.63 thorpej iic_tag_fini(&sc->sc_i2c_tag);
251 1.55 pgoyette
252 1.58 jdolecek if (sc->sc_ih) {
253 1.55 pgoyette pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
254 1.58 jdolecek sc->sc_ih = NULL;
255 1.58 jdolecek }
256 1.58 jdolecek
257 1.58 jdolecek if (sc->sc_pihp) {
258 1.58 jdolecek pci_intr_release(sc->sc_pc, sc->sc_pihp, 1);
259 1.58 jdolecek sc->sc_pihp = NULL;
260 1.58 jdolecek }
261 1.55 pgoyette
262 1.61 ad if (sc->sc_size != 0)
263 1.61 ad bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_size);
264 1.55 pgoyette
265 1.55 pgoyette return 0;
266 1.55 pgoyette }
267 1.55 pgoyette
268 1.42 pgoyette static void
269 1.42 pgoyette ichsmb_chdet(device_t self, device_t child)
270 1.42 pgoyette {
271 1.42 pgoyette struct ichsmb_softc *sc = device_private(self);
272 1.42 pgoyette
273 1.42 pgoyette if (sc->sc_i2c_device == child)
274 1.42 pgoyette sc->sc_i2c_device = NULL;
275 1.1 kiyohara }
276 1.1 kiyohara
277 1.1 kiyohara static int
278 1.1 kiyohara ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
279 1.1 kiyohara const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
280 1.1 kiyohara {
281 1.1 kiyohara struct ichsmb_softc *sc = cookie;
282 1.1 kiyohara const uint8_t *b;
283 1.1 kiyohara uint8_t ctl = 0, st;
284 1.1 kiyohara int retries;
285 1.4 kiyohara char fbuf[64];
286 1.1 kiyohara
287 1.14 njoly DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %zu, "
288 1.14 njoly "flags 0x%02x\n", device_xname(sc->sc_dev), op, addr, cmdlen,
289 1.1 kiyohara len, flags));
290 1.1 kiyohara
291 1.32 soren /* Clear status bits */
292 1.32 soren bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS,
293 1.32 soren LPCIB_SMB_HS_INTR | LPCIB_SMB_HS_DEVERR |
294 1.32 soren LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED);
295 1.32 soren bus_space_barrier(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, 1,
296 1.32 soren BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
297 1.32 soren
298 1.1 kiyohara /* Wait for bus to be idle */
299 1.1 kiyohara for (retries = 100; retries > 0; retries--) {
300 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
301 1.5 xtraeme if (!(st & LPCIB_SMB_HS_BUSY))
302 1.1 kiyohara break;
303 1.1 kiyohara DELAY(ICHIIC_DELAY);
304 1.1 kiyohara }
305 1.4 kiyohara #ifdef ICHIIC_DEBUG
306 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
307 1.50 msaitoh printf("%s: exec: st %s\n", device_xname(sc->sc_dev), fbuf);
308 1.4 kiyohara #endif
309 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
310 1.1 kiyohara return (1);
311 1.1 kiyohara
312 1.1 kiyohara if (cold || sc->sc_poll)
313 1.1 kiyohara flags |= I2C_F_POLL;
314 1.1 kiyohara
315 1.24 hannken if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2 ||
316 1.24 hannken (cmdlen == 0 && len > 1))
317 1.1 kiyohara return (1);
318 1.1 kiyohara
319 1.1 kiyohara /* Setup transfer */
320 1.1 kiyohara sc->sc_i2c_xfer.op = op;
321 1.1 kiyohara sc->sc_i2c_xfer.buf = buf;
322 1.1 kiyohara sc->sc_i2c_xfer.len = len;
323 1.1 kiyohara sc->sc_i2c_xfer.flags = flags;
324 1.1 kiyohara sc->sc_i2c_xfer.error = 0;
325 1.1 kiyohara
326 1.1 kiyohara /* Set slave address and transfer direction */
327 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
328 1.5 xtraeme LPCIB_SMB_TXSLVA_ADDR(addr) |
329 1.5 xtraeme (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
330 1.1 kiyohara
331 1.1 kiyohara b = (const uint8_t *)cmdbuf;
332 1.1 kiyohara if (cmdlen > 0)
333 1.1 kiyohara /* Set command byte */
334 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
335 1.1 kiyohara
336 1.1 kiyohara if (I2C_OP_WRITE_P(op)) {
337 1.1 kiyohara /* Write data */
338 1.1 kiyohara b = buf;
339 1.24 hannken if (cmdlen == 0 && len == 1)
340 1.24 hannken bus_space_write_1(sc->sc_iot, sc->sc_ioh,
341 1.24 hannken LPCIB_SMB_HCMD, b[0]);
342 1.24 hannken else if (len > 0)
343 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
344 1.5 xtraeme LPCIB_SMB_HD0, b[0]);
345 1.1 kiyohara if (len > 1)
346 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh,
347 1.5 xtraeme LPCIB_SMB_HD1, b[1]);
348 1.1 kiyohara }
349 1.1 kiyohara
350 1.1 kiyohara /* Set SMBus command */
351 1.24 hannken if (cmdlen == 0) {
352 1.24 hannken if (len == 0)
353 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_QUICK;
354 1.19 pgoyette else
355 1.19 pgoyette ctl = LPCIB_SMB_HC_CMD_BYTE;
356 1.19 pgoyette } else if (len == 1)
357 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_BDATA;
358 1.1 kiyohara else if (len == 2)
359 1.5 xtraeme ctl = LPCIB_SMB_HC_CMD_WDATA;
360 1.1 kiyohara
361 1.1 kiyohara if ((flags & I2C_F_POLL) == 0)
362 1.5 xtraeme ctl |= LPCIB_SMB_HC_INTREN;
363 1.1 kiyohara
364 1.1 kiyohara /* Start transaction */
365 1.5 xtraeme ctl |= LPCIB_SMB_HC_START;
366 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
367 1.1 kiyohara
368 1.1 kiyohara if (flags & I2C_F_POLL) {
369 1.1 kiyohara /* Poll for completion */
370 1.1 kiyohara DELAY(ICHIIC_DELAY);
371 1.1 kiyohara for (retries = 1000; retries > 0; retries--) {
372 1.1 kiyohara st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
373 1.5 xtraeme LPCIB_SMB_HS);
374 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) == 0)
375 1.1 kiyohara break;
376 1.1 kiyohara DELAY(ICHIIC_DELAY);
377 1.1 kiyohara }
378 1.5 xtraeme if (st & LPCIB_SMB_HS_BUSY)
379 1.1 kiyohara goto timeout;
380 1.1 kiyohara ichsmb_intr(sc);
381 1.1 kiyohara } else {
382 1.1 kiyohara /* Wait for interrupt */
383 1.1 kiyohara if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
384 1.1 kiyohara goto timeout;
385 1.1 kiyohara }
386 1.1 kiyohara
387 1.1 kiyohara if (sc->sc_i2c_xfer.error)
388 1.1 kiyohara return (1);
389 1.1 kiyohara
390 1.1 kiyohara return (0);
391 1.1 kiyohara
392 1.1 kiyohara timeout:
393 1.1 kiyohara /*
394 1.1 kiyohara * Transfer timeout. Kill the transaction and clear status bits.
395 1.1 kiyohara */
396 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
397 1.12 kiyohara aprint_error_dev(sc->sc_dev,
398 1.12 kiyohara "exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
399 1.50 msaitoh "flags 0x%02x: timeout, status %s\n",
400 1.12 kiyohara op, addr, cmdlen, len, flags, fbuf);
401 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
402 1.5 xtraeme LPCIB_SMB_HC_KILL);
403 1.1 kiyohara DELAY(ICHIIC_DELAY);
404 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
405 1.5 xtraeme if ((st & LPCIB_SMB_HS_FAILED) == 0) {
406 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
407 1.50 msaitoh aprint_error_dev(sc->sc_dev, "abort failed, status %s\n",
408 1.12 kiyohara fbuf);
409 1.4 kiyohara }
410 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
411 1.1 kiyohara return (1);
412 1.1 kiyohara }
413 1.1 kiyohara
414 1.1 kiyohara static int
415 1.1 kiyohara ichsmb_intr(void *arg)
416 1.1 kiyohara {
417 1.1 kiyohara struct ichsmb_softc *sc = arg;
418 1.1 kiyohara uint8_t st;
419 1.1 kiyohara uint8_t *b;
420 1.1 kiyohara size_t len;
421 1.4 kiyohara #ifdef ICHIIC_DEBUG
422 1.4 kiyohara char fbuf[64];
423 1.4 kiyohara #endif
424 1.1 kiyohara
425 1.1 kiyohara /* Read status */
426 1.5 xtraeme st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
427 1.5 xtraeme if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
428 1.5 xtraeme LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
429 1.5 xtraeme LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
430 1.1 kiyohara /* Interrupt was not for us */
431 1.1 kiyohara return (0);
432 1.1 kiyohara
433 1.4 kiyohara #ifdef ICHIIC_DEBUG
434 1.18 christos snprintb(fbuf, sizeof(fbuf), LPCIB_SMB_HS_BITS, st);
435 1.50 msaitoh printf("%s: intr st %s\n", device_xname(sc->sc_dev), fbuf);
436 1.4 kiyohara #endif
437 1.1 kiyohara
438 1.1 kiyohara /* Clear status bits */
439 1.5 xtraeme bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
440 1.1 kiyohara
441 1.1 kiyohara /* Check for errors */
442 1.5 xtraeme if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
443 1.1 kiyohara sc->sc_i2c_xfer.error = 1;
444 1.1 kiyohara goto done;
445 1.1 kiyohara }
446 1.1 kiyohara
447 1.5 xtraeme if (st & LPCIB_SMB_HS_INTR) {
448 1.1 kiyohara if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
449 1.1 kiyohara goto done;
450 1.1 kiyohara
451 1.1 kiyohara /* Read data */
452 1.1 kiyohara b = sc->sc_i2c_xfer.buf;
453 1.1 kiyohara len = sc->sc_i2c_xfer.len;
454 1.1 kiyohara if (len > 0)
455 1.1 kiyohara b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
456 1.5 xtraeme LPCIB_SMB_HD0);
457 1.1 kiyohara if (len > 1)
458 1.1 kiyohara b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
459 1.5 xtraeme LPCIB_SMB_HD1);
460 1.1 kiyohara }
461 1.1 kiyohara
462 1.1 kiyohara done:
463 1.1 kiyohara if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
464 1.1 kiyohara wakeup(sc);
465 1.1 kiyohara return (1);
466 1.1 kiyohara }
467 1.53 pgoyette
468 1.54 pgoyette MODULE(MODULE_CLASS_DRIVER, ichsmb, "pci,iic");
469 1.53 pgoyette
470 1.53 pgoyette #ifdef _MODULE
471 1.53 pgoyette #include "ioconf.c"
472 1.53 pgoyette #endif
473 1.53 pgoyette
474 1.53 pgoyette static int
475 1.53 pgoyette ichsmb_modcmd(modcmd_t cmd, void *opaque)
476 1.53 pgoyette {
477 1.53 pgoyette int error = 0;
478 1.53 pgoyette
479 1.53 pgoyette switch (cmd) {
480 1.53 pgoyette case MODULE_CMD_INIT:
481 1.53 pgoyette #ifdef _MODULE
482 1.53 pgoyette error = config_init_component(cfdriver_ioconf_ichsmb,
483 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
484 1.53 pgoyette #endif
485 1.53 pgoyette break;
486 1.53 pgoyette case MODULE_CMD_FINI:
487 1.53 pgoyette #ifdef _MODULE
488 1.53 pgoyette error = config_fini_component(cfdriver_ioconf_ichsmb,
489 1.53 pgoyette cfattach_ioconf_ichsmb, cfdata_ioconf_ichsmb);
490 1.53 pgoyette #endif
491 1.53 pgoyette break;
492 1.53 pgoyette default:
493 1.53 pgoyette #ifdef _MODULE
494 1.53 pgoyette error = ENOTTY;
495 1.53 pgoyette #endif
496 1.53 pgoyette break;
497 1.53 pgoyette }
498 1.53 pgoyette
499 1.53 pgoyette return error;
500 1.53 pgoyette }
501