ichsmb.c revision 1.9.2.2 1 1.9.2.2 yamt /* $NetBSD: ichsmb.c,v 1.9.2.2 2007/09/03 14:36:51 yamt Exp $ */
2 1.9.2.2 yamt /* $OpenBSD: ichiic.c,v 1.18 2007/05/03 09:36:26 dlg Exp $ */
3 1.9.2.2 yamt
4 1.9.2.2 yamt /*
5 1.9.2.2 yamt * Copyright (c) 2005, 2006 Alexander Yurchenko <grange (at) openbsd.org>
6 1.9.2.2 yamt *
7 1.9.2.2 yamt * Permission to use, copy, modify, and distribute this software for any
8 1.9.2.2 yamt * purpose with or without fee is hereby granted, provided that the above
9 1.9.2.2 yamt * copyright notice and this permission notice appear in all copies.
10 1.9.2.2 yamt *
11 1.9.2.2 yamt * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.9.2.2 yamt * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.9.2.2 yamt * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.9.2.2 yamt * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.9.2.2 yamt * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.9.2.2 yamt * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.9.2.2 yamt * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.9.2.2 yamt */
19 1.9.2.2 yamt
20 1.9.2.2 yamt /*
21 1.9.2.2 yamt * Intel ICH SMBus controller driver.
22 1.9.2.2 yamt */
23 1.9.2.2 yamt
24 1.9.2.2 yamt #include <sys/cdefs.h>
25 1.9.2.2 yamt __KERNEL_RCSID(0, "$NetBSD: ichsmb.c,v 1.9.2.2 2007/09/03 14:36:51 yamt Exp $");
26 1.9.2.2 yamt
27 1.9.2.2 yamt #include <sys/param.h>
28 1.9.2.2 yamt #include <sys/device.h>
29 1.9.2.2 yamt #include <sys/errno.h>
30 1.9.2.2 yamt #include <sys/kernel.h>
31 1.9.2.2 yamt #include <sys/rwlock.h>
32 1.9.2.2 yamt #include <sys/proc.h>
33 1.9.2.2 yamt
34 1.9.2.2 yamt #include <machine/bus.h>
35 1.9.2.2 yamt
36 1.9.2.2 yamt #include <dev/pci/pcidevs.h>
37 1.9.2.2 yamt #include <dev/pci/pcireg.h>
38 1.9.2.2 yamt #include <dev/pci/pcivar.h>
39 1.9.2.2 yamt
40 1.9.2.2 yamt #include <dev/ic/i82801lpcreg.h>
41 1.9.2.2 yamt
42 1.9.2.2 yamt #include <dev/i2c/i2cvar.h>
43 1.9.2.2 yamt
44 1.9.2.2 yamt #ifdef ICHIIC_DEBUG
45 1.9.2.2 yamt #define DPRINTF(x) printf x
46 1.9.2.2 yamt #else
47 1.9.2.2 yamt #define DPRINTF(x)
48 1.9.2.2 yamt #endif
49 1.9.2.2 yamt
50 1.9.2.2 yamt #define ICHIIC_DELAY 100
51 1.9.2.2 yamt #define ICHIIC_TIMEOUT 1
52 1.9.2.2 yamt
53 1.9.2.2 yamt struct ichsmb_softc {
54 1.9.2.2 yamt struct device sc_dev;
55 1.9.2.2 yamt
56 1.9.2.2 yamt bus_space_tag_t sc_iot;
57 1.9.2.2 yamt bus_space_handle_t sc_ioh;
58 1.9.2.2 yamt void * sc_ih;
59 1.9.2.2 yamt int sc_poll;
60 1.9.2.2 yamt
61 1.9.2.2 yamt struct i2c_controller sc_i2c_tag;
62 1.9.2.2 yamt krwlock_t sc_i2c_rwlock;
63 1.9.2.2 yamt struct {
64 1.9.2.2 yamt i2c_op_t op;
65 1.9.2.2 yamt void * buf;
66 1.9.2.2 yamt size_t len;
67 1.9.2.2 yamt int flags;
68 1.9.2.2 yamt volatile int error;
69 1.9.2.2 yamt } sc_i2c_xfer;
70 1.9.2.2 yamt };
71 1.9.2.2 yamt
72 1.9.2.2 yamt static int ichsmb_match(struct device *, struct cfdata *, void *);
73 1.9.2.2 yamt static void ichsmb_attach(struct device *, struct device *, void *);
74 1.9.2.2 yamt
75 1.9.2.2 yamt static int ichsmb_i2c_acquire_bus(void *, int);
76 1.9.2.2 yamt static void ichsmb_i2c_release_bus(void *, int);
77 1.9.2.2 yamt static int ichsmb_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
78 1.9.2.2 yamt size_t, void *, size_t, int);
79 1.9.2.2 yamt
80 1.9.2.2 yamt static int ichsmb_intr(void *);
81 1.9.2.2 yamt
82 1.9.2.2 yamt
83 1.9.2.2 yamt CFATTACH_DECL(ichsmb, sizeof(struct ichsmb_softc),
84 1.9.2.2 yamt ichsmb_match, ichsmb_attach, NULL, NULL);
85 1.9.2.2 yamt
86 1.9.2.2 yamt
87 1.9.2.2 yamt static int
88 1.9.2.2 yamt ichsmb_match(struct device *parent, struct cfdata *match, void *aux)
89 1.9.2.2 yamt {
90 1.9.2.2 yamt struct pci_attach_args *pa = aux;
91 1.9.2.2 yamt
92 1.9.2.2 yamt if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
93 1.9.2.2 yamt switch (PCI_PRODUCT(pa->pa_id)) {
94 1.9.2.2 yamt case PCI_PRODUCT_INTEL_6300ESB_SMB:
95 1.9.2.2 yamt case PCI_PRODUCT_INTEL_63XXESB_SMB:
96 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801AA_SMB:
97 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801AB_SMB:
98 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801BA_SMB:
99 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801CA_SMB:
100 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801DB_SMB:
101 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801E_SMB:
102 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801EB_SMB:
103 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801FB_SMB:
104 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801G_SMB:
105 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801H_SMB:
106 1.9.2.2 yamt case PCI_PRODUCT_INTEL_82801I_SMB:
107 1.9.2.2 yamt return 1;
108 1.9.2.2 yamt }
109 1.9.2.2 yamt }
110 1.9.2.2 yamt return 0;
111 1.9.2.2 yamt }
112 1.9.2.2 yamt
113 1.9.2.2 yamt static void
114 1.9.2.2 yamt ichsmb_attach(struct device *parent, struct device *self, void *aux)
115 1.9.2.2 yamt {
116 1.9.2.2 yamt struct ichsmb_softc *sc = (struct ichsmb_softc *)self;
117 1.9.2.2 yamt struct pci_attach_args *pa = aux;
118 1.9.2.2 yamt struct i2cbus_attach_args iba;
119 1.9.2.2 yamt pcireg_t conf;
120 1.9.2.2 yamt bus_size_t iosize;
121 1.9.2.2 yamt pci_intr_handle_t ih;
122 1.9.2.2 yamt const char *intrstr = NULL;
123 1.9.2.2 yamt char devinfo[256];
124 1.9.2.2 yamt
125 1.9.2.2 yamt aprint_naive("\n");
126 1.9.2.2 yamt pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
127 1.9.2.2 yamt aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
128 1.9.2.2 yamt PCI_REVISION(pa->pa_class));
129 1.9.2.2 yamt
130 1.9.2.2 yamt /* Read configuration */
131 1.9.2.2 yamt conf = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_SMB_HOSTC);
132 1.9.2.2 yamt DPRINTF(("%s: conf 0x%08x", sc->sc_dev.dv_xname, conf));
133 1.9.2.2 yamt
134 1.9.2.2 yamt if ((conf & LPCIB_SMB_HOSTC_HSTEN) == 0) {
135 1.9.2.2 yamt aprint_error("%s: SMBus disabled\n", sc->sc_dev.dv_xname);
136 1.9.2.2 yamt return;
137 1.9.2.2 yamt }
138 1.9.2.2 yamt
139 1.9.2.2 yamt /* Map I/O space */
140 1.9.2.2 yamt if (pci_mapreg_map(pa, LPCIB_SMB_BASE, PCI_MAPREG_TYPE_IO, 0,
141 1.9.2.2 yamt &sc->sc_iot, &sc->sc_ioh, NULL, &iosize)) {
142 1.9.2.2 yamt aprint_error("%s: can't map I/O space\n", sc->sc_dev.dv_xname);
143 1.9.2.2 yamt return;
144 1.9.2.2 yamt }
145 1.9.2.2 yamt
146 1.9.2.2 yamt sc->sc_poll = 1;
147 1.9.2.2 yamt if (conf & LPCIB_SMB_HOSTC_SMIEN) {
148 1.9.2.2 yamt /* No PCI IRQ */
149 1.9.2.2 yamt aprint_normal("%s: SMI\n", sc->sc_dev.dv_xname);
150 1.9.2.2 yamt } else {
151 1.9.2.2 yamt /* Install interrupt handler */
152 1.9.2.2 yamt if (pci_intr_map(pa, &ih) == 0) {
153 1.9.2.2 yamt intrstr = pci_intr_string(pa->pa_pc, ih);
154 1.9.2.2 yamt sc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
155 1.9.2.2 yamt ichsmb_intr, sc);
156 1.9.2.2 yamt if (sc->sc_ih != NULL) {
157 1.9.2.2 yamt aprint_normal("%s: interrupting at %s\n",
158 1.9.2.2 yamt sc->sc_dev.dv_xname, intrstr);
159 1.9.2.2 yamt sc->sc_poll = 0;
160 1.9.2.2 yamt }
161 1.9.2.2 yamt }
162 1.9.2.2 yamt if (sc->sc_poll)
163 1.9.2.2 yamt aprint_normal("%s: polling\n", sc->sc_dev.dv_xname);
164 1.9.2.2 yamt }
165 1.9.2.2 yamt
166 1.9.2.2 yamt /* Attach I2C bus */
167 1.9.2.2 yamt rw_init(&sc->sc_i2c_rwlock);
168 1.9.2.2 yamt sc->sc_i2c_tag.ic_cookie = sc;
169 1.9.2.2 yamt sc->sc_i2c_tag.ic_acquire_bus = ichsmb_i2c_acquire_bus;
170 1.9.2.2 yamt sc->sc_i2c_tag.ic_release_bus = ichsmb_i2c_release_bus;
171 1.9.2.2 yamt sc->sc_i2c_tag.ic_exec = ichsmb_i2c_exec;
172 1.9.2.2 yamt
173 1.9.2.2 yamt bzero(&iba, sizeof(iba));
174 1.9.2.2 yamt iba.iba_type = I2C_TYPE_SMBUS;
175 1.9.2.2 yamt iba.iba_tag = &sc->sc_i2c_tag;
176 1.9.2.2 yamt config_found(self, &iba, iicbus_print);
177 1.9.2.2 yamt
178 1.9.2.2 yamt return;
179 1.9.2.2 yamt }
180 1.9.2.2 yamt
181 1.9.2.2 yamt static int
182 1.9.2.2 yamt ichsmb_i2c_acquire_bus(void *cookie, int flags)
183 1.9.2.2 yamt {
184 1.9.2.2 yamt struct ichsmb_softc *sc = cookie;
185 1.9.2.2 yamt
186 1.9.2.2 yamt if (cold || sc->sc_poll || (flags & I2C_F_POLL))
187 1.9.2.2 yamt return 0;
188 1.9.2.2 yamt
189 1.9.2.2 yamt rw_enter(&sc->sc_i2c_rwlock, RW_WRITER);
190 1.9.2.2 yamt return 0;
191 1.9.2.2 yamt }
192 1.9.2.2 yamt
193 1.9.2.2 yamt static void
194 1.9.2.2 yamt ichsmb_i2c_release_bus(void *cookie, int flags)
195 1.9.2.2 yamt {
196 1.9.2.2 yamt struct ichsmb_softc *sc = cookie;
197 1.9.2.2 yamt
198 1.9.2.2 yamt if (cold || sc->sc_poll || (flags & I2C_F_POLL))
199 1.9.2.2 yamt return;
200 1.9.2.2 yamt
201 1.9.2.2 yamt rw_exit(&sc->sc_i2c_rwlock);
202 1.9.2.2 yamt }
203 1.9.2.2 yamt
204 1.9.2.2 yamt static int
205 1.9.2.2 yamt ichsmb_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr,
206 1.9.2.2 yamt const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
207 1.9.2.2 yamt {
208 1.9.2.2 yamt struct ichsmb_softc *sc = cookie;
209 1.9.2.2 yamt const uint8_t *b;
210 1.9.2.2 yamt uint8_t ctl = 0, st;
211 1.9.2.2 yamt int retries;
212 1.9.2.2 yamt char fbuf[64];
213 1.9.2.2 yamt
214 1.9.2.2 yamt DPRINTF(("%s: exec: op %d, addr 0x%02x, cmdlen %zu, len %d, "
215 1.9.2.2 yamt "flags 0x%02x\n", sc->sc_dev.dv_xname, op, addr, cmdlen,
216 1.9.2.2 yamt len, flags));
217 1.9.2.2 yamt
218 1.9.2.2 yamt /* Wait for bus to be idle */
219 1.9.2.2 yamt for (retries = 100; retries > 0; retries--) {
220 1.9.2.2 yamt st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
221 1.9.2.2 yamt if (!(st & LPCIB_SMB_HS_BUSY))
222 1.9.2.2 yamt break;
223 1.9.2.2 yamt DELAY(ICHIIC_DELAY);
224 1.9.2.2 yamt }
225 1.9.2.2 yamt #ifdef ICHIIC_DEBUG
226 1.9.2.2 yamt bitmask_snprintf(st, LPCIB_SMB_HS_BITS, fbuf, sizeof(fbuf));
227 1.9.2.2 yamt printf("%s: exec: st 0x%s\n", sc->sc_dev.dv_xname, fbuf);
228 1.9.2.2 yamt #endif
229 1.9.2.2 yamt if (st & LPCIB_SMB_HS_BUSY)
230 1.9.2.2 yamt return (1);
231 1.9.2.2 yamt
232 1.9.2.2 yamt if (cold || sc->sc_poll)
233 1.9.2.2 yamt flags |= I2C_F_POLL;
234 1.9.2.2 yamt
235 1.9.2.2 yamt if (!I2C_OP_STOP_P(op) || cmdlen > 1 || len > 2)
236 1.9.2.2 yamt return (1);
237 1.9.2.2 yamt
238 1.9.2.2 yamt /* Setup transfer */
239 1.9.2.2 yamt sc->sc_i2c_xfer.op = op;
240 1.9.2.2 yamt sc->sc_i2c_xfer.buf = buf;
241 1.9.2.2 yamt sc->sc_i2c_xfer.len = len;
242 1.9.2.2 yamt sc->sc_i2c_xfer.flags = flags;
243 1.9.2.2 yamt sc->sc_i2c_xfer.error = 0;
244 1.9.2.2 yamt
245 1.9.2.2 yamt /* Set slave address and transfer direction */
246 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_TXSLVA,
247 1.9.2.2 yamt LPCIB_SMB_TXSLVA_ADDR(addr) |
248 1.9.2.2 yamt (I2C_OP_READ_P(op) ? LPCIB_SMB_TXSLVA_READ : 0));
249 1.9.2.2 yamt
250 1.9.2.2 yamt b = (const uint8_t *)cmdbuf;
251 1.9.2.2 yamt if (cmdlen > 0)
252 1.9.2.2 yamt /* Set command byte */
253 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HCMD, b[0]);
254 1.9.2.2 yamt
255 1.9.2.2 yamt if (I2C_OP_WRITE_P(op)) {
256 1.9.2.2 yamt /* Write data */
257 1.9.2.2 yamt b = buf;
258 1.9.2.2 yamt if (len > 0)
259 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh,
260 1.9.2.2 yamt LPCIB_SMB_HD0, b[0]);
261 1.9.2.2 yamt if (len > 1)
262 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh,
263 1.9.2.2 yamt LPCIB_SMB_HD1, b[1]);
264 1.9.2.2 yamt }
265 1.9.2.2 yamt
266 1.9.2.2 yamt /* Set SMBus command */
267 1.9.2.2 yamt if (len == 0)
268 1.9.2.2 yamt ctl = LPCIB_SMB_HC_CMD_BYTE;
269 1.9.2.2 yamt else if (len == 1)
270 1.9.2.2 yamt ctl = LPCIB_SMB_HC_CMD_BDATA;
271 1.9.2.2 yamt else if (len == 2)
272 1.9.2.2 yamt ctl = LPCIB_SMB_HC_CMD_WDATA;
273 1.9.2.2 yamt
274 1.9.2.2 yamt if ((flags & I2C_F_POLL) == 0)
275 1.9.2.2 yamt ctl |= LPCIB_SMB_HC_INTREN;
276 1.9.2.2 yamt
277 1.9.2.2 yamt /* Start transaction */
278 1.9.2.2 yamt ctl |= LPCIB_SMB_HC_START;
279 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC, ctl);
280 1.9.2.2 yamt
281 1.9.2.2 yamt if (flags & I2C_F_POLL) {
282 1.9.2.2 yamt /* Poll for completion */
283 1.9.2.2 yamt DELAY(ICHIIC_DELAY);
284 1.9.2.2 yamt for (retries = 1000; retries > 0; retries--) {
285 1.9.2.2 yamt st = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
286 1.9.2.2 yamt LPCIB_SMB_HS);
287 1.9.2.2 yamt if ((st & LPCIB_SMB_HS_BUSY) == 0)
288 1.9.2.2 yamt break;
289 1.9.2.2 yamt DELAY(ICHIIC_DELAY);
290 1.9.2.2 yamt }
291 1.9.2.2 yamt if (st & LPCIB_SMB_HS_BUSY)
292 1.9.2.2 yamt goto timeout;
293 1.9.2.2 yamt ichsmb_intr(sc);
294 1.9.2.2 yamt } else {
295 1.9.2.2 yamt /* Wait for interrupt */
296 1.9.2.2 yamt if (tsleep(sc, PRIBIO, "iicexec", ICHIIC_TIMEOUT * hz))
297 1.9.2.2 yamt goto timeout;
298 1.9.2.2 yamt }
299 1.9.2.2 yamt
300 1.9.2.2 yamt if (sc->sc_i2c_xfer.error)
301 1.9.2.2 yamt return (1);
302 1.9.2.2 yamt
303 1.9.2.2 yamt return (0);
304 1.9.2.2 yamt
305 1.9.2.2 yamt timeout:
306 1.9.2.2 yamt /*
307 1.9.2.2 yamt * Transfer timeout. Kill the transaction and clear status bits.
308 1.9.2.2 yamt */
309 1.9.2.2 yamt bitmask_snprintf(st, LPCIB_SMB_HS_BITS, fbuf, sizeof(fbuf));
310 1.9.2.2 yamt printf("%s: exec: op %d, addr 0x%02x, cmdlen %zd, len %zd, "
311 1.9.2.2 yamt "flags 0x%02x: timeout, status 0x%s\n",
312 1.9.2.2 yamt sc->sc_dev.dv_xname, op, addr, cmdlen, len, flags, fbuf);
313 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HC,
314 1.9.2.2 yamt LPCIB_SMB_HC_KILL);
315 1.9.2.2 yamt DELAY(ICHIIC_DELAY);
316 1.9.2.2 yamt st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
317 1.9.2.2 yamt if ((st & LPCIB_SMB_HS_FAILED) == 0) {
318 1.9.2.2 yamt bitmask_snprintf(st, LPCIB_SMB_HS_BITS, fbuf, sizeof(fbuf));
319 1.9.2.2 yamt printf("%s: abort failed, status 0x%s\n",
320 1.9.2.2 yamt sc->sc_dev.dv_xname, fbuf);
321 1.9.2.2 yamt }
322 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
323 1.9.2.2 yamt return (1);
324 1.9.2.2 yamt }
325 1.9.2.2 yamt
326 1.9.2.2 yamt static int
327 1.9.2.2 yamt ichsmb_intr(void *arg)
328 1.9.2.2 yamt {
329 1.9.2.2 yamt struct ichsmb_softc *sc = arg;
330 1.9.2.2 yamt uint8_t st;
331 1.9.2.2 yamt uint8_t *b;
332 1.9.2.2 yamt size_t len;
333 1.9.2.2 yamt #ifdef ICHIIC_DEBUG
334 1.9.2.2 yamt char fbuf[64];
335 1.9.2.2 yamt #endif
336 1.9.2.2 yamt
337 1.9.2.2 yamt /* Read status */
338 1.9.2.2 yamt st = bus_space_read_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS);
339 1.9.2.2 yamt if ((st & LPCIB_SMB_HS_BUSY) != 0 || (st & (LPCIB_SMB_HS_INTR |
340 1.9.2.2 yamt LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED |
341 1.9.2.2 yamt LPCIB_SMB_HS_SMBAL | LPCIB_SMB_HS_BDONE)) == 0)
342 1.9.2.2 yamt /* Interrupt was not for us */
343 1.9.2.2 yamt return (0);
344 1.9.2.2 yamt
345 1.9.2.2 yamt #ifdef ICHIIC_DEBUG
346 1.9.2.2 yamt bitmask_snprintf(st, LPCIB_SMB_HS_BITS, fbuf, sizeof(fbuf));
347 1.9.2.2 yamt printf("%s: intr st 0x%s\n", sc->sc_dev.dv_xname, fbuf);
348 1.9.2.2 yamt #endif
349 1.9.2.2 yamt
350 1.9.2.2 yamt /* Clear status bits */
351 1.9.2.2 yamt bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_SMB_HS, st);
352 1.9.2.2 yamt
353 1.9.2.2 yamt /* Check for errors */
354 1.9.2.2 yamt if (st & (LPCIB_SMB_HS_DEVERR | LPCIB_SMB_HS_BUSERR | LPCIB_SMB_HS_FAILED)) {
355 1.9.2.2 yamt sc->sc_i2c_xfer.error = 1;
356 1.9.2.2 yamt goto done;
357 1.9.2.2 yamt }
358 1.9.2.2 yamt
359 1.9.2.2 yamt if (st & LPCIB_SMB_HS_INTR) {
360 1.9.2.2 yamt if (I2C_OP_WRITE_P(sc->sc_i2c_xfer.op))
361 1.9.2.2 yamt goto done;
362 1.9.2.2 yamt
363 1.9.2.2 yamt /* Read data */
364 1.9.2.2 yamt b = sc->sc_i2c_xfer.buf;
365 1.9.2.2 yamt len = sc->sc_i2c_xfer.len;
366 1.9.2.2 yamt if (len > 0)
367 1.9.2.2 yamt b[0] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
368 1.9.2.2 yamt LPCIB_SMB_HD0);
369 1.9.2.2 yamt if (len > 1)
370 1.9.2.2 yamt b[1] = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
371 1.9.2.2 yamt LPCIB_SMB_HD1);
372 1.9.2.2 yamt }
373 1.9.2.2 yamt
374 1.9.2.2 yamt done:
375 1.9.2.2 yamt if ((sc->sc_i2c_xfer.flags & I2C_F_POLL) == 0)
376 1.9.2.2 yamt wakeup(sc);
377 1.9.2.2 yamt return (1);
378 1.9.2.2 yamt }
379